SLVS602-MARCH 2006

#### **FEATURES**

- OPERATIONAL AMPLIFIERS
  - Low Supply Current...200  $\mu$ A/A
  - Medium Speed...2.1 MHz
  - Low-Level Output Voltage Close to  $V_{CC-}$ ...0.1 V Typ ( $R_L = 10 \text{ k}\Omega$ )
  - Input Common-Mode Voltage Range Includes Ground
- COMPARATORS
  - Low Supply Current...200 μA/A (V<sub>CC</sub> = 5 V)
  - Input Common-Mode Voltage Range Includes Ground
  - Low Output Saturation Voltage...
     Typically 250 mV (I<sub>sink</sub> = 4 mA)
- VOLTAGE REFERENCE
  - Adjustable Output Voltage...V<sub>REF</sub> to 36 V
  - Sink Current Capability...1 mA to 100 mA
  - 0.4% (A Grade) and 1% (Standard Grade)
     Precision
  - Latch-Up Immunity

#### **APPLICATIONS**

- Switch-Mode Power Supplies
- Battery Chargers
- Voltage and Current Sensing
- Power-Good, Overvoltage, Undervoltage, Overcurrent Detection
- Window Comparators
- Alarms, Detectors, and Sensors

# D (SOIC) OR PW (TSSOP) PACKAGE (TOP VIEW)



### **DESCRIPTION/ORDERING INFORMATION**

The TSM102 and TMS102A combine the building blocks of a dual operational amplifier, a dual comparator, and a precision voltage reference, all of which often are used to implement a wide variety of power-management functions, including overcurrent detection, undervoltage/overvoltage detection, power-good detection, window comparators, error amplifiers, etc. Additional applications include alarm and detector/sensor applications.

The TSM102A offers a tight  $V_{REF}$  tolerance of 0.4% at 25°C. The TSM102 and TSM102A are characterized for operation from -40°C to 85°C.

### **ORDERING INFORMATION**

| T <sub>A</sub> | MAX V <sub>REF</sub><br>TOLERANCE (25°C) | PACKAGE <sup>(1)</sup> |              | ORDERABLE PART NUMBER | TOP-SIDE MARKING |  |
|----------------|------------------------------------------|------------------------|--------------|-----------------------|------------------|--|
|                |                                          | SOIC - D               | Tube of 75   | TSM102AID             | TSM102AI         |  |
|                | A grade:                                 | 201C – D               | Reel of 2500 | TSM102AIDR            | TSWIUZAI         |  |
|                | 0.4% precision                           | TSSOP – PW             | Tube of 90   | TSM102AIPW            | SN102AI          |  |
| -40°C to 85°C  |                                          | 1330P – PW             | Reel of 2000 | TSM102AIPWR           | SINTUZAI         |  |
| -40 C to 65 C  |                                          | SOIC - D               | Tube of 75   | TSM102ID              | TCM400L          |  |
|                | Standard grade:                          | 201C – D               | Reel of 2500 | TSM102IDR             | TSM102I          |  |
|                | 1% precision                             | TSSOP – PW             | Tube of 90   | TSM102IPW             | CNI400I          |  |
|                |                                          | 1330F - FW             | Reel of 2000 | TSM102IPWR            | - SN102I         |  |

(1) Package drawings, standard packing quantities, thermal data, symbolization, and PCB design guidelines are available at www.ti.com/sc/package.



Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet.

**SLVS602-MARCH 2006** 



# Absolute Maximum Ratings<sup>(1)</sup>

over free-air temperature range (unless otherwise noted)

|                  |                                             |            | MIN  | MAX | UNIT |
|------------------|---------------------------------------------|------------|------|-----|------|
| $V_{CC}$         | Supply voltage                              |            |      | 36  | V    |
| $V_{ID}$         | Input differential voltage                  |            |      | 36  | V    |
| VI               | Input voltage range                         |            | -0.3 | 36  | V    |
| I <sub>KA</sub>  | Voltage reference cathode current           |            |      | 100 | mA   |
| 0                | Package thermal impedance (2)(3)            | D package  |      | 73  | °C/W |
| $\theta_{JA}$    | Package thermal impedance <sup>(2)(3)</sup> | PW package |      | 108 |      |
| $T_{J}$          | Maximum junction temperature                |            |      | 150 | °C   |
| T <sub>stg</sub> | Storage temperature range                   |            | -65  | 150 | °C   |

Stresses beyond those listed under Absolute Maximum Ratings may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under Recommended Operating Conditions is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

# **Recommended Operating Conditions**

|                                     |                                       | MIN       | MAX                                | UNIT |
|-------------------------------------|---------------------------------------|-----------|------------------------------------|------|
| V <sub>CC+</sub> - V <sub>CC-</sub> | Supply voltage                        | 3         | 30                                 | V    |
| V <sub>ID</sub>                     | Comparator differential input voltage |           | V <sub>CC+</sub> – V <sub>CC</sub> | V    |
| V <sub>KA</sub>                     | Cathode-to-anode voltage              | $V_{REF}$ | 36                                 | V    |
| I <sub>K</sub>                      | Reference cathode current             | 1         | 100                                | mA   |
| T <sub>A</sub>                      | Operating free-air temperature        | -40       | 85                                 | °C   |

# **Total Device Electrical Characteristics**

|    | PARAMETER                           | TEST CONDITIONS                                                 | TA         | MIN | TYP | MAX | UNIT |
|----|-------------------------------------|-----------------------------------------------------------------|------------|-----|-----|-----|------|
|    | Total supply current,               | V - 5 V V - 0 V No load                                         | 25°C       |     | 0.8 | 1.5 | m ^  |
| ıc | excluding reference cathode current | $V_{CC+} = 5 \text{ V}, V_{CC-} = 0 \text{ V}, \text{ No load}$ | Full range |     |     | 2   | mA   |

Maximum power dissipation is a function of  $T_J(max)$ ,  $\theta_{JA}$ , and  $T_A$ . The maximum allowable power dissipation at any allowable ambient temperature is  $P_D = (T_J(max) - T_A)/\theta_{JA}$ . Selecting the maximum of 150°C can affect reliability. (3) The package thermal impedance is calculated in accordance with JESD 51-7.



SLVS602-MARCH 2006

# **Operational Amplifier Electrical Characteristics**

 $\rm V_{CC+}$  = 5 V,  $\rm V_{CC-}$  = GND, R1 connected to  $\rm V_{CC}/2$  (unless otherwise noted)

|                                           | PARAMETER                      | TEST CONDITION                                                                                      | IS         | T <sub>A</sub>    | MIN               | TYP                    | MAX             | UNIT               |  |
|-------------------------------------------|--------------------------------|-----------------------------------------------------------------------------------------------------|------------|-------------------|-------------------|------------------------|-----------------|--------------------|--|
| V                                         | lanut effect veltere           |                                                                                                     |            | 25°C              |                   | 1                      | 4.5             | \/                 |  |
| V <sub>IO</sub>                           | Input offset voltage           |                                                                                                     |            | Full range        |                   |                        | 6.5             | mV                 |  |
| $\alpha V_{IO}$                           | Input offset voltage drift     |                                                                                                     |            | 25°C              |                   | 10                     |                 | μV/°C              |  |
|                                           | Input offset current           |                                                                                                     |            | 25°C              |                   | 5                      | 20              | nA                 |  |
| I <sub>IO</sub>                           | input onset current            |                                                                                                     | Full range |                   |                   | 40                     | 117 \           |                    |  |
|                                           | Input bigg gurrent             |                                                                                                     |            | 25°C              |                   | 20                     | 100             | nA                 |  |
| I <sub>IB</sub>                           | Input bias current             |                                                                                                     |            | Full range        |                   |                        | 200             | nA                 |  |
| A <sub>VD</sub> Large-signal voltage gain |                                | $V_{CC+} = 30 \text{ V}, R1 = 10 \text{ k}\Omega,$                                                  | 25°C       | 50                | 100               |                        | V/mV            |                    |  |
| $A_{VD}$                                  | Large-Signal voltage gain      | $V_0 = 5 \text{ V to } 25 \text{ V}$                                                                |            | Full range        | 25                |                        |                 | V/IIIV             |  |
| k <sub>SVR</sub>                          | Supply-voltage rejection ratio | $V_{CC+} = 5 \text{ V to } 30 \text{ V}$                                                            |            | 25°C              | 80                | 100                    |                 | dB                 |  |
| V                                         | Input common-mode voltage      |                                                                                                     |            | 25°C              | V <sub>CC</sub> - |                        | $V_{CC+} - 1.8$ | V                  |  |
| V <sub>ICM</sub>                          | input common-mode voltage      |                                                                                                     | Full range | V <sub>CC</sub> - |                   | V <sub>CC+</sub> – 2.2 | V               |                    |  |
| CMRR                                      | Common-mode rejection ratio    | $V_{CC+} = 30 \text{ V},$<br>$V_{ICM} = 0 \text{ V to } V_{CC+} - 1.8 \text{ V}$                    |            | 25°C              | 70                | 90                     |                 | dB                 |  |
|                                           | Short-circuit current          | $V_{ID} = \pm 1 \text{ V}, V_{O} = 2.5 \text{ V}$                                                   | Source     | 25°C              | 3                 | 6                      |                 | mΛ                 |  |
| I <sub>SC</sub>                           | Short-circuit current          | $v_{\text{ID}} = \pm i  v,  v_{\text{O}} = 2.5  v$                                                  | Sink       | 25 C              | 3                 | 6                      |                 | mA                 |  |
| V                                         | High lovel output voltage      | $V_{CC+} = 30 \text{ V}, R_1 = 10 \text{ k}\Omega$                                                  |            | 25°C              | 27                | 28                     |                 | V                  |  |
| V <sub>OH</sub>                           | High-level output voltage      | V <sub>CC+</sub> = 30 V, K <sub>L</sub> = 10 K <sub>2</sub> 2                                       |            | Full range        | 26                |                        |                 | V                  |  |
| V                                         | Low-level output voltage       | $R_1 = 10 \text{ k}\Omega$                                                                          |            | 25°C              |                   | 130                    | 170             | mV                 |  |
| V <sub>OL</sub>                           | Low-level output voltage       | $R_L = 10 \text{ ksz}$                                                                              |            | Full range        |                   |                        | 200             | IIIV               |  |
| SR                                        | Slew rate                      | $V_{CC} = \pm 15 \text{ V}, C_L = 100 \text{ pF}, V_I = \pm 10 \text{ V}, R_L = 10 \text{ k}\Omega$ |            | 25°C              | 1.3               | 2                      |                 | V/μs               |  |
| GBW                                       | Gain bandwidth product         | $R_L = 10 \text{ k}\Omega, C_L = 100 \text{ pF, f}$                                                 | = 100 kHz  | 25°C              | 1.4               | 2.1                    |                 | MHz                |  |
| Фт                                        | Phase margin                   | $R_L = 10 \text{ k}\Omega, C_L = 100 \text{ pF}$                                                    |            | 25°C              |                   | 45                     |                 | 0                  |  |
| THD                                       | Total harmonic distortion      |                                                                                                     |            | 25°C              |                   | 0.01                   |                 | %                  |  |
| V <sub>n</sub>                            | Equivalent input noise voltage | f = 1 kHz                                                                                           |            | 25°C              |                   | 19                     |                 | nV/√ <del>Hz</del> |  |

SLVS602-MARCH 2006



# **Comparator Electrical Characteristics**

 $V_{CC+} = 5 \text{ V}, V_{CC-} = \text{GND} \text{ (unless otherwise noted)}$ 

|                         | PARAMETER                             | TEST CONDITIONS                                                                          | T <sub>A</sub> | MIN        | TYP | MAX                    | UNIT |  |
|-------------------------|---------------------------------------|------------------------------------------------------------------------------------------|----------------|------------|-----|------------------------|------|--|
| V                       | Input offset voltage                  |                                                                                          | 25°C           |            |     | 5                      | mV   |  |
| V <sub>IO</sub>         | Input offset voltage                  |                                                                                          | Full range     |            |     | 9                      | mv   |  |
| V <sub>ID</sub>         | Comparator differential input voltage |                                                                                          | Full range     |            |     | V <sub>CC+</sub>       | V    |  |
| 1                       | Input offset current                  |                                                                                          | 25°C           | 50         |     |                        | nA   |  |
| I <sub>IO</sub>         | input onset current                   |                                                                                          | Full range     | Full range |     | 150                    | IIA  |  |
|                         | Input higo ourrent                    |                                                                                          | 25°C           |            |     | 250                    | nA   |  |
| I <sub>IB</sub>         | Input bias current                    |                                                                                          | Full range     |            |     | 400                    | IIA  |  |
|                         | High lovel output ourrent             | V - 1 V V - V - 20 V                                                                     | 25°C           |            | 0.1 |                        | nA   |  |
| I <sub>ОН</sub>         | High-level output current             | $V_{ID} = 1 \text{ V}, V_{CC} = V_{O} = 30 \text{ V}$                                    | Full range     |            |     | 1                      | μΑ   |  |
| V                       | Low lovel cutout voltage              | V - 1 V I - 4 mA                                                                         | 25°C           |            | 250 | 400                    | mV   |  |
| V <sub>OL</sub>         | Low-level output voltage              | $V_{ID} = -1 V$ , $I_{sink} = 4 \text{ mA}$                                              | Full range     |            |     | 700                    |      |  |
| A <sub>VD</sub>         | Large-signal voltage gain             | $V_{CC+} = 15 \text{ V}, R1 = 15 \text{ k}\Omega, V_{O} = 1 \text{ V to } 11 \text{ V}$  | 25°C           |            | 200 |                        | V/mV |  |
| I <sub>sink</sub>       | Output sink current                   | $V_{O} = 1.5 \text{ V}, V_{ID} = -1 \text{ V}$                                           | 25°C           | 6          | 16  |                        | mA   |  |
| V                       | Input common-mode                     |                                                                                          | 25°C           | 0          |     | V <sub>CC+</sub> – 1.5 | V    |  |
| V <sub>ICM</sub>        | voltage range                         |                                                                                          | Full range     | 0          |     | V <sub>CC+</sub> – 2   | V    |  |
| t <sub>RESP</sub>       | Response time <sup>(1)</sup>          | R1 = 5.1 k $\Omega$ to V <sub>CC+</sub> , V <sub>REF</sub> = 1.4 V                       | 25°C           |            | 1.3 |                        | μs   |  |
| t <sub>RESP,large</sub> | Large-signal response time            | R1 = 5.1 k $\Omega$ to V <sub>CC+</sub> , V <sub>REF</sub> = 1.4 V, V <sub>I</sub> = TTL | 25°C           |            | 300 |                        | ns   |  |

<sup>(1)</sup> The response-time specification is for 100-mV input step with 5-mV overdrive. For larger overdrive signals, 300 ns can be obtained.



SLVS602-MARCH 2006

# **Voltage-Reference Electrical Characteristics**

|                            | PARAMETER                                                         |         | TEST CONDITIONS                                                                 | T <sub>A</sub> | MIN   | TYP  | MAX   | UNIT   |
|----------------------------|-------------------------------------------------------------------|---------|---------------------------------------------------------------------------------|----------------|-------|------|-------|--------|
| V                          | Reference voltage <sup>(1)</sup>                                  | TSM102  | $V_{KA} = V_{REF}$ , $I_K = 10$ mA,                                             | 25°C           | 2.475 | 2.5  | 2.525 | V      |
| V <sub>REF</sub>           | Reference voltage                                                 | TSM102A | See Figure 1                                                                    | 25°C           | 2.49  | 2.5  | 2.51  | V      |
| $\Delta V_{REF}$           | Reference input voltage<br>over temperature range                 |         | $V_{KA} = V_{REF}$ , $I_K = 10$ mA,<br>See Figure 1                             | Full range     |       | 7    | 30    | mV     |
| $\frac{V_{\text{REF}}}{T}$ | Average temperature coefficient of reference input voltage (2)    |         | $V_{KA} = V_{REF}$ , $I_K = 10 \text{ mA}$                                      | Full range     |       | ±22  | ±100  | ppm/°C |
| $\frac{V_{REF}}{V_{KA}}$   | Ratio of change in reference voltage to change in cathode voltage |         | $V_{KA} = 3 \text{ V to } 36 \text{ V}, I_{K} = 10 \text{ mA},$<br>See Figure 2 | 25°C           |       | -1.1 | -2    | mV/V   |
|                            | Deference input current                                           |         | $I_{K} = 10 \text{ mA}, R1 = 10 \text{ k}\Omega, R2 = \infty,$                  | 25°C           |       | 1.5  | 2.5   | ^      |
| I <sub>REF</sub>           | Reference input current                                           |         | See Figure 2                                                                    | Full range     |       |      | 3     | μΑ     |
| $\Delta I_{REF}$           | Reference input current over temperature range                    |         | $I_K$ = 10 mA, R1 = 10 k $\Omega$ , R2 = $\infty$ , See Figure 2                | Full range     |       | 0.5  | 1     | μΑ     |
| I <sub>min</sub>           | Minimum cathode curre for regulation                              | nt      | V <sub>KA</sub> = V <sub>REF</sub> , See Figure 1                               | 25°C           |       | 0.5  | 1     | mA     |
| $I_{K,OFF}$                | Off-state cathode currer                                          | nt      | See Figure 3                                                                    | 25°C           |       | 180  | 500   | nA     |

(1) ΔV<sub>REF</sub> is defined as the difference between the maximum and minimum values obtained over the full temperature range. ΔV<sub>REF</sub> = V<sub>REF(MAX)</sub> - V<sub>REF(MIN)</sub>
 (2) The temperature coefficient is defined as the slopes (positive and negative) of the voltage vs temperature limits within which the

reference voltage is specified.







## PARAMETER MEASUREMENT INFORMATION



Figure 1. Test Circuit for  $V_{KA} = V_{REF}$ 



Figure 2. Test Circuit for  $V_{KA} > V_{REF}$ 



Figure 3. Test Circuit for I<sub>OFF</sub>





## TYPICAL CHARACTERISTICS

# AMPLIFIER TOTAL HARMONIC DISTORTION VS FREQUENCY



# AMPLIFIER NOISE VOLTAGE VS FREQUENCY



#### Figure 4.





Figure 5.





Figure 6.

Figure 7.



# **TYPICAL CHARACTERISTICS (continued)**







10-Jun-2014

#### **PACKAGING INFORMATION**

| Orderable Device | Status | Package Type | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan                   | Lead/Ball Finish | MSL Peak Temp      | Op Temp (°C) | Device Marking (4/5) | Samples |
|------------------|--------|--------------|--------------------|------|----------------|----------------------------|------------------|--------------------|--------------|----------------------|---------|
| TSM102AID        | ACTIVE | SOIC         | D                  | 16   | 40             | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-1-260C-UNLIM | -40 to 85    | TSM102AI             | Samples |
| TSM102AIDG4      | ACTIVE | SOIC         | D                  | 16   | 40             | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-1-260C-UNLIM | -40 to 85    | TSM102AI             | Samples |
| TSM102AIDR       | ACTIVE | SOIC         | D                  | 16   | 2500           | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-1-260C-UNLIM | -40 to 85    | TSM102AI             | Samples |
| TSM102AIPW       | ACTIVE | TSSOP        | PW                 | 16   | 90             | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-1-260C-UNLIM | -40 to 85    | SN102AI              | Samples |
| TSM102AIPWR      | ACTIVE | TSSOP        | PW                 | 16   | 2000           | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-1-260C-UNLIM | -40 to 85    | SN102AI              | Samples |
| TSM102AIPWRG4    | ACTIVE | TSSOP        | PW                 | 16   | 2000           | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-1-260C-UNLIM | -40 to 85    | SN102AI              | Samples |
| TSM102ID         | ACTIVE | SOIC         | D                  | 16   | 40             | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-1-260C-UNLIM | -40 to 85    | TSM102I              | Samples |
| TSM102IDR        | ACTIVE | SOIC         | D                  | 16   | 2500           | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-1-260C-UNLIM | -40 to 85    | TSM102I              | Samples |
| TSM102IPWR       | ACTIVE | TSSOP        | PW                 | 16   | 2000           | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-1-260C-UNLIM | -40 to 85    | SN102I               | Samples |

(1) The marketing status values are defined as follows:

ACTIVE: Product device recommended for new designs.

LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

PREVIEW: Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

**TBD:** The Pb-Free/Green conversion plan has not been defined.

**Pb-Free** (RoHS): TI's terms "Lead-Free" or "Pb-Free" mean semiconductor products that are compatible with the current RoHS requirements for all 6 substances, including the requirement that lead not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, TI Pb-Free products are suitable for use in specified lead-free processes. **Pb-Free** (RoHS Exempt): This component has a RoHS exemption for either 1) lead-based flip-chip solder bumps used between the die and package, or 2) lead-based die adhesive used between

the die and leadframe. The component is otherwise considered Pb-Free (RoHS compatible) as defined above.

Green (RoHS & no Sb/Br): TI defines "Green" to mean Pb-Free (RoHS compatible), and free of Bromine (Br) and Antimony (Sb) based flame retardants (Br or Sb do not exceed 0.1% by weight in homogeneous material)

<sup>(2)</sup> Eco Plan - The planned eco-friendly classification: Pb-Free (RoHS), Pb-Free (RoHS Exempt), or Green (RoHS & no Sb/Br) - please check http://www.ti.com/productcontent for the latest availability information and additional product content details.



# **PACKAGE OPTION ADDENDUM**

10-Jun-2014

- (3) MSL, Peak Temp. The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.
- (4) There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.
- (5) Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.
- (6) Lead/Ball Finish Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead/Ball Finish values may wrap to two lines if the finish value exceeds the maximum column width.

**Important Information and Disclaimer:** The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

# PACKAGE MATERIALS INFORMATION

www.ti.com 14-Jul-2012

# TAPE AND REEL INFORMATION

#### **REEL DIMENSIONS**





### **TAPE DIMENSIONS**



| A0 | Dimension designed to accommodate the component width     |
|----|-----------------------------------------------------------|
| В0 | Dimension designed to accommodate the component length    |
| K0 | Dimension designed to accommodate the component thickness |
| W  | Overall width of the carrier tape                         |
| P1 | Pitch between successive cavity centers                   |

#### TAPE AND REEL INFORMATION

### \*All dimensions are nominal

| Device      |       | Package<br>Drawing |    | SPQ  | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
|-------------|-------|--------------------|----|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| TSM102AIDR  | SOIC  | D                  | 16 | 2500 | 330.0                    | 16.4                     | 6.5        | 10.3       | 2.1        | 8.0        | 16.0      | Q1               |
| TSM102AIPWR | TSSOP | PW                 | 16 | 2000 | 330.0                    | 12.4                     | 6.9        | 5.6        | 1.6        | 8.0        | 12.0      | Q1               |
| TSM102IDR   | SOIC  | D                  | 16 | 2500 | 330.0                    | 16.4                     | 6.5        | 10.3       | 2.1        | 8.0        | 16.0      | Q1               |
| TSM102IPWR  | TSSOP | PW                 | 16 | 2000 | 330.0                    | 12.4                     | 6.9        | 5.6        | 1.6        | 8.0        | 12.0      | Q1               |

www.ti.com 14-Jul-2012



#### \*All dimensions are nominal

| 7 III GITTIOTIOTOTIO GITO TTOTTIITIGI |              |                 |      |      |             |            |             |
|---------------------------------------|--------------|-----------------|------|------|-------------|------------|-------------|
| Device                                | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |
| TSM102AIDR                            | SOIC         | D               | 16   | 2500 | 367.0       | 367.0      | 38.0        |
| TSM102AIPWR                           | TSSOP        | PW              | 16   | 2000 | 367.0       | 367.0      | 35.0        |
| TSM102IDR                             | SOIC         | D               | 16   | 2500 | 367.0       | 367.0      | 38.0        |
| TSM102IPWR                            | TSSOP        | PW              | 16   | 2000 | 367.0       | 367.0      | 35.0        |

# D (R-PDS0-G16)

# PLASTIC SMALL OUTLINE



- A. All linear dimensions are in inches (millimeters).
- B. This drawing is subject to change without notice.
- Body length does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed 0.006 (0,15) each side.
- Body width does not include interlead flash. Interlead flash shall not exceed 0.017 (0,43) each side.
- E. Reference JEDEC MS-012 variation AC.



# D (R-PDSO-G16)

# PLASTIC SMALL OUTLINE



- A. All linear dimensions are in millimeters.
- B. This drawing is subject to change without notice.
- C. Publication IPC-7351 is recommended for alternate designs.
- D. Laser cutting apertures with trapezoidal walls and also rounding corners will offer better paste release. Customers should contact their board assembly site for stencil design recommendations. Refer to IPC-7525 for other stencil recommendations.
- E. Customers should contact their board fabrication site for solder mask tolerances between and around signal pads.



PW (R-PDSO-G16)

# PLASTIC SMALL OUTLINE



- A. All linear dimensions are in millimeters. Dimensioning and tolerancing per ASME Y14.5M—1994.
- B. This drawing is subject to change without notice.
- Body length does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed 0,15 each side.
- Body width does not include interlead flash. Interlead flash shall not exceed 0,25 each side.
- E. Falls within JEDEC MO-153



# PW (R-PDSO-G16)

# PLASTIC SMALL OUTLINE



- A. All linear dimensions are in millimeters.
- B. This drawing is subject to change without notice.
- C. Publication IPC-7351 is recommended for alternate designs.
- D. Laser cutting apertures with trapezoidal walls and also rounding corners will offer better paste release. Customers should contact their board assembly site for stencil design recommendations. Refer to IPC-7525 for other stencil recommendations.
- E. Customers should contact their board fabrication site for solder mask tolerances between and around signal pads.



#### IMPORTANT NOTICE

Texas Instruments Incorporated and its subsidiaries (TI) reserve the right to make corrections, enhancements, improvements and other changes to its semiconductor products and services per JESD46, latest issue, and to discontinue any product or service per JESD48, latest issue. Buyers should obtain the latest relevant information before placing orders and should verify that such information is current and complete. All semiconductor products (also referred to herein as "components") are sold subject to TI's terms and conditions of sale supplied at the time of order acknowledgment.

TI warrants performance of its components to the specifications applicable at the time of sale, in accordance with the warranty in TI's terms and conditions of sale of semiconductor products. Testing and other quality control techniques are used to the extent TI deems necessary to support this warranty. Except where mandated by applicable law, testing of all parameters of each component is not necessarily performed.

TI assumes no liability for applications assistance or the design of Buyers' products. Buyers are responsible for their products and applications using TI components. To minimize the risks associated with Buyers' products and applications, Buyers should provide adequate design and operating safeguards.

TI does not warrant or represent that any license, either express or implied, is granted under any patent right, copyright, mask work right, or other intellectual property right relating to any combination, machine, or process in which TI components or services are used. Information published by TI regarding third-party products or services does not constitute a license to use such products or services or a warranty or endorsement thereof. Use of such information may require a license from a third party under the patents or other intellectual property of the third party, or a license from TI under the patents or other intellectual property of TI.

Reproduction of significant portions of TI information in TI data books or data sheets is permissible only if reproduction is without alteration and is accompanied by all associated warranties, conditions, limitations, and notices. TI is not responsible or liable for such altered documentation. Information of third parties may be subject to additional restrictions.

Resale of TI components or services with statements different from or beyond the parameters stated by TI for that component or service voids all express and any implied warranties for the associated TI component or service and is an unfair and deceptive business practice. TI is not responsible or liable for any such statements.

Buyer acknowledges and agrees that it is solely responsible for compliance with all legal, regulatory and safety-related requirements concerning its products, and any use of TI components in its applications, notwithstanding any applications-related information or support that may be provided by TI. Buyer represents and agrees that it has all the necessary expertise to create and implement safeguards which anticipate dangerous consequences of failures, monitor failures and their consequences, lessen the likelihood of failures that might cause harm and take appropriate remedial actions. Buyer will fully indemnify TI and its representatives against any damages arising out of the use of any TI components in safety-critical applications.

In some cases, TI components may be promoted specifically to facilitate safety-related applications. With such components, TI's goal is to help enable customers to design and create their own end-product solutions that meet applicable functional safety standards and requirements. Nonetheless, such components are subject to these terms.

No TI components are authorized for use in FDA Class III (or similar life-critical medical equipment) unless authorized officers of the parties have executed a special agreement specifically governing such use.

Only those TI components which TI has specifically designated as military grade or "enhanced plastic" are designed and intended for use in military/aerospace applications or environments. Buyer acknowledges and agrees that any military or aerospace use of TI components which have *not* been so designated is solely at the Buyer's risk, and that Buyer is solely responsible for compliance with all legal and regulatory requirements in connection with such use.

TI has specifically designated certain components as meeting ISO/TS16949 requirements, mainly for automotive use. In any case of use of non-designated products, TI will not be responsible for any failure to meet ISO/TS16949.

#### Products Applications

Audio www.ti.com/audio Automotive and Transportation www.ti.com/automotive **Amplifiers** amplifier.ti.com Communications and Telecom www.ti.com/communications **Data Converters** dataconverter.ti.com Computers and Peripherals www.ti.com/computers **DLP® Products** www.dlp.com Consumer Electronics www.ti.com/consumer-apps DSP dsp.ti.com **Energy and Lighting** www.ti.com/energy Clocks and Timers www.ti.com/clocks Industrial www.ti.com/industrial Interface interface.ti.com Medical www.ti.com/medical Logic Security www.ti.com/security logic.ti.com

Power Mgmt power.ti.com Space, Avionics and Defense www.ti.com/space-avionics-defense

Microcontrollers microcontroller.ti.com Video and Imaging www.ti.com/video

RFID www.ti-rfid.com

OMAP Applications Processors www.ti.com/omap TI E2E Community e2e.ti.com

Wireless Connectivity www.ti.com/wirelessconnectivity