TPS7B6701-Q1 TPS7B6733-Q1, TPS7B6750-Q1 SLVSCB2C - OCTOBER 2013-REVISED DECEMBER 2014 # TPS7B67xx-Q1 450-mA High-Voltage Ultra-Low IQ Low-Dropout Regulator #### **Features** - **Qualified for Automotive Applications** - AEC-Q100 Qualified With the Following Results - Device Temperature Grade 1: -40°C to 125°C Ambient Operating Temperature Range - Device HBM ESD Classification Level H2 - Device CDM ESD Classification Level C3B - 4 to 40-V Wide-V<sub>IN</sub> Input-Voltage Range With up to 45-V Transient - Maximum Output Current, 450 mA - Low Quiescent Current (I<sub>O)</sub>) - < 4 μA When EN = Low (Shutdown Mode)</p> - 15 µA Typical at Light Loads - Low-ESR (0.001 to 20 Ω) Ceramic Output-Stability Capacitor (10 to 500 $\mu$ F When $V_O \ge 2.5 \text{ V}$ , 22 to 500 $\mu$ F when $V_O = 1.5$ to 2.5 V) - Maximum Dropout Voltage 450 mV at 400 mA - Adjustable 1.5 to 18-V Output Voltages - Low-Input Voltage Tracking to UVLO - Integrated Power-On Reset - Programmable-Reset Pulse Delay - Open-Drain Reset Output - Integrated Fault Protection - Thermal Shutdown - **Short-Circuit Protection** - 20-Pin HTSSOP Package # 2 Applications - Automotive - Infotainment Tuner Supply - **Body Control Modules** - Always-ON Battery Applications - **Gateway Applications** - Remote Keyless Entry Systems - **Immobilizers** ## 3 Description The TPS7B6701-Q1. TPS7B6733-Q1, TPS7B6750-Q1 devices (TPS7B67xx-Q1) are lowdropout linear regulators designed for up to 40-V VIN operations. With only 15-µA quiescent current at light load which greatly increases the endurance time of the automotive battery, the devices drive loads up to 450 mA. The TPS7B67xx-Q1 family of devices features an integrated short-circuit and overcurrent protection. Reset delay and power-good signal are implemented on power-up to indicate that the output voltage is stable and is in regulation. An external capacitor programs the delay. The enable function activates and deactivates the device with an I/O port from the MCU. The device family operates at a temperature range of –40°C to 125°C. #### **Device Information** | PART NUMBER | PACKAGE | BODY SIZE (NOM) | |--------------|-------------|-------------------| | TPS7B6701-Q1 | | | | TPS7B6733-Q1 | HTSSOP (20) | 6.50 mm × 4.40 mm | | TPS7B6750-Q1 | | | # **Typical Application Schematic** # **Adjustable Output Option** TPS7B6701-Q1 V<sub>reg</sub> ΕN RESET AD.I DELAY GND Page #### **Table of Contents** | 1 | Features 1 | | 9.2 Functional Block Diagram | 10 | |---|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----|------------------------------------------------------------------------------------------------------|----------| | 2 | Applications 1 | | 9.3 Feature Description | 11 | | 3 | Description 1 | | 9.4 Device Functional Modes | 13 | | 4 | Typical Application Schematic 1 | 10 | Application and Implementation | 14 | | 5 | Revision History2 | | 10.1 Application Information | 14 | | 6 | Device Comparison 4 | | 10.2 Typical Application | 14 | | • | | 11 | Power Supply Recommendations | 16 | | 7 | Pin Configuration and Functions 4 | | Layout | | | 8 | Specifications 5 8.1 Absolute Maximum Ratings 5 8.2 ESD Ratings 5 8.3 Recommended Operating Conditions 5 8.4 Thermal Information 5 | 13 | 12.1 Layout Guidelines | 17<br>18 | | | 8.5 Electrical Characteristics 6 8.6 Timing Requirements 7 8.7 Typical Characteristics 7 | | <ul><li>13.2 Trademarks</li><li>13.3 Electrostatic Discharge Caution</li><li>13.4 Glossary</li></ul> | 18 | | 9 | Detailed Description 10 9.1 Overview 10 | | Mechanical, Packaging, and Orderable Information | 18 | ## **5** Revision History Changes from Revision B (March 2014) to Revision C NOTE: Page numbers for previous revisions may differ from page numbers in the current version. | • | Changed the word terminal to pin throughout the data sheet | 4 | |---|------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----| | • | Changed the Handling Ratings table to ESD Ratings and moved the storage temperature into the Absolute Maximum Ratings table. Added corner pin values for CDM ratings. | 5 | | _ | | _ | | C | nanges from Revision A (November 2013) to Revision B | је | | • | Updated the first page by making the following additions: the <i>Device Information</i> table, device family name to document title, and added the navigation buttons | 1 | | • | Changed the I <sub>Q</sub> value from < 2 to < 4 when EN = Low in the Features list | 1 | | • | Added the Table of Contents and moved the Revision History to the second page | | | • | Replaced the ORDERING INFORMATION table with the Device Comparison Table and deleted the Device and Package columns | 4 | | • | Added Moved all electrical specifications tables and the Typical Characteristics section into the Specifications section | 5 | | • | Changed the max value for DELAY from V <sub>I</sub> to 45 V in the <i>Absolute Maximum Ratings</i> table. Also added new table note for DELAY | 5 | | • | Changed the max value for ADJ, RESET from V <sub>O</sub> to 22 V in the <i>Absolute Maximum Ratings</i> table | | | • | Changed the value of I <sub>O</sub> from 1 mA to 450 mA for the Input voltage test conditions in the <i>Electrical Characteristics</i> table. | | | • | Added the value for V <sub>I</sub> in the test conditions of the Regulated output and the Line regulator parameters in the<br>Electrical Characteristics table | 6 | | • | Moved the timing parameters (TIMING FOR RESET) out of the <i>Electrical Characteristics</i> table and into the new <i>Timing Requirements</i> table | 7 | | • | Added the Overview section title to the first paragraph of the Detailed Description section | 0 | Changed the junction temperature value that disables thermal protection from 170°C to 175°C in the Thermal #### www.ti.com | | Displaction agatism | 40 | |----|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------| | | Protection section | | | • | Added the Device Functional Modes section | 13 | | • | Added the Typical Application section in the new Applications and Implementation section | 14 | | • | Added the Power Supply Recommendations section | 16 | | • | Changed the LAYOUT INFORMATION section to the Layout section and added the Layout Example section | 16 | | • | Added the Mechanical, Packaging, and Orderable Information section. Also added the Device and Documentation Support section which now contains the trademark section and Electrostatic Discharge Caution. This section also includes a new reference to the TI Glossary | 18 | | CI | | Page | | • | Changed max dropout voltage from 500 mV to 450 mV in FEATURES list | 1 | | • | Added body control modules to APPLICATIONS list | 1 | | • | Changed the low-voltage tracking feature text to enable function text in the DESCRIPTION | 1 | | • | Changed document status from Product Preview to Production Data | 1 | | • | Changed TYPICAL APPLICATION SCHEMATIC to show difference between adjustable output and fixed output option | n 1 | | • | Changed the MIN value for RESET and ADJ in the RECOMMENDED OPERATING CONDITIONS table from 0 to 1.5 and removed low voltage parameter for those pins | 5 | | • | Added Added board dimensions to the high K profile THERMAL INFORMATION table note | 5 | | • | Changed test condition for the input voltage to fixed 3.3-V output and added 5-V and two adjustable output conditions | s 6 | | • | Changed max value for the line regulation parameter from 2 to 10 | 6 | Submit Documentation Feedback ## 6 Device Comparison | ORDERABLE PART NUMBER | VOLTAGE OPTION (V <sub>OUT</sub> ) | |-----------------------|------------------------------------| | TPS7B6701QPWPRQ1 | Adjustable 1.5 to 18 V | | TPS7B6733QPWPRQ1 | Fixed 3.3 V | | TPS7B6750QPWPRQ1 | Fixed 5 V | # 7 Pin Configuration and Functions **Pin Functions** | PIN | | TVDE | DESCRIPTION | |------------------|-----------------------------------------------------|------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | NAME | PWP | TYPE | DESCRIPTION | | ADJ | 5 | ı | Feedback pin. This pin is used with an external resistor divider or the NC pin when in a fixed version. | | DELAY | 3 | 0 | Reset pulse delay adjustment. Connect this pin through a capacitor to GND. | | EN | 15 | I | Enable pin. When the EN pin becomes lower than threshold, the device enters the stand-by state. | | GND | 8, 13 | G | Ground reference | | NC | 2, 6, 7, 9,<br>10, 11, 12,<br>14, 16, 17,<br>18, 20 | _ | Not connected | | RESET | 1 | 0 | Output ready. This open-drain pin must be connected to $V_{\text{OUT}}$ through an external resistor. RESET is pulled down when the output voltage goes below threshold. | | $V_{IN}$ | 19 | Р | Input power-supply voltage | | V <sub>OUT</sub> | 4 | Р | Output voltage | | PowerPAD | ) <sup>TM</sup> | _ | Thermal pad | # 8 Specifications ## 8.1 Absolute Maximum Ratings<sup>(1)</sup> over operating free-air temperature range (unless otherwise noted) | | | ı | /IN | MAX | UNIT | |--------------------------------------------------------------------------------------------------------------------------------------------|----------------------------|---|-----|-----|------| | Unregulated input range (2)(3)(4) | V <sub>IN</sub> , EN | _ | 0.3 | 45 | V | | | V <sub>OUT</sub> | _ | 0.3 | 22 | V | | Unregulated input range (2)(3)(4) Output range Operating junction temperature (T <sub>J</sub> ) Storage temperature (T <sub>stg</sub> ) | DELAY <sup>(2)(3)(5)</sup> | | | 45 | V | | | ADJ, RESET | | | 22 | V | | Operating junction temperature (T <sub>J</sub> ) | | - | -40 | 150 | °C | | Storage temperature (T <sub>stg</sub> ) | | - | -65 | 150 | °C | <sup>(1)</sup> Stresses beyond those listed under absolute maximum ratings may cause permanent damage to the device. These are stress ratings only and functional operation of the device at these or any other conditions beyond those indicated under recommended operating conditions is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability - All voltage values are with respect to GND. - (3) Absolute negative voltage on these pins does not go below -0.3 V. - (4) Absolute maximum voltage. - (5) The voltage at the DELAY pin must be lower than the V<sub>IN</sub> voltage. ## 8.2 ESD Ratings | | | | | VALUE | UNIT | |--------------------|-------------------------|----------------------------------------------|---------------------------------|-------|------| | | | Human-body model (HBM), per AEC Q100 | -002 <sup>(1)(2)</sup> | ±2000 | | | V <sub>(ESD)</sub> | Electrostatic discharge | Channel device model (CDM) non AFC | All pins | ±500 | V | | , (E2D) | diomargo | Charged-device model (CDM), per AEC Q100-011 | Corner pins (1, 10, 11, and 20) | ±750 | , | <sup>(1)</sup> AEC Q100-002 indicates that HBM stressing shall be in accordance with the ANSI/ESDA/JEDEC JS-001 specification. #### 8.3 Recommended Operating Conditions over operating free-air temperature range (unless otherwise noted) | | | | MIN | MAX | UNIT | |--------|--------------------------------------|------------------------------------------|-----|-----|------| | | Unregulated input range | V <sub>IN</sub> | 4 | 40 | V | | Output | <b>2</b> | EN, DELAY | 0 | 40 | V | | | Output range | tput range V <sub>OUT</sub> , RESET, ADJ | 1.5 | 18 | V | | TJ | Operating junction temperature range | | -40 | 150 | °C | #### 8.4 Thermal Information | | THERMAL METRIC <sup>(1)(2)</sup> | PWP (HTSSOP)<br>20 PINS | UNIT | |------------------|----------------------------------------------|-------------------------|-------| | $\theta_{JA}$ | Junction-to-ambient thermal resistance | 44.9 | | | $\theta_{JCtop}$ | Junction-to-case (top) thermal resistance | 27.4 | | | $\theta_{JB}$ | Junction-to-board thermal resistance | 23.6 | °C/W | | ΨЈТ | Junction-to-top characterization parameter | 1.1 | 3C/VV | | ΨЈВ | Junction-to-board characterization parameter | 23.4 | | | $\theta_{JCbot}$ | Junction-to-case (bottom) thermal resistance | 3.1 | | <sup>(1)</sup> The thermal data is based on JEDEC standard high K profile — JESD 51-7. Two signal, two plane, four-layer board with 2-oz copper. The copper pad is soldered to the thermal land pattern. Also correct attachment procedure must be incorporated. <sup>(2)</sup> The human body model is a 107-pF capacitor discharged through a 1.5-k $\Omega$ resistor into each pin. <sup>(2)</sup> For more information about traditional and new thermal metrics, see the IC Package Thermal Metrics application report, SPRA953. #### 8.5 Electrical Characteristics $V_1$ = 14 V, 1 m $\Omega$ < ESR < 20 $\Omega$ , $T_J$ = -40°C to 150°C unless otherwise stated | | PARAMETER | TEST CO | NDITIONS | MIN | TYP | MAX | UNIT | |---------------------------|-----------------------------------------------------|------------------------------------------------------------------------------------|---------------------------------|----------------------|----------|------|-----------------------| | SUPPLY V | OLTAGE AND CURRENT (V <sub>IN</sub> ) | | | | | | | | V <sub>I</sub> | Input voltage | Fixed 3.3-V output, I <sub>O</sub> = 0 to 45 | 50 mA | 4 | | 40 | | | | | Fixed 5-V output, I <sub>O</sub> = 0 to 450 | mA | 5.5 | | 40 | | | | | Adjustable output, V <sub>O</sub> ≤ 3.5 V, | I <sub>O</sub> = 0 to 450 mA | 4 | | 40 | V | | | | Adjustable output, V <sub>O</sub> ≥ 3.5 V, | | V <sub>O</sub> + 0.5 | | 40 | : | | | | V <sub>I</sub> = 5.5 to 40 V (fixed 5 V), 4 to<br>EN = ON, I <sub>O</sub> = 0.2 mA | | | 15 | 25 | | | IQ | Quiescent current | $V_I = 4$ to 40 V (adjustable versi<br>EN = ON, $I_O = 0.2$ mA | on, V <sub>O</sub> = 1.5 V), | | 15 | 25 | μΑ | | | | $V_I$ = 18.5 to 40 V (Adjustable vi<br>EN = ON, $I_O$ = 0.2 mA | ersion, V <sub>O</sub> = 18 V), | | 25 | 35 | | | I <sub>Sleep</sub> | Input sleep current | NO load current and EN = OFF | = | | | 4 | μΑ | | I <sub>EN</sub> | EN pin current | EN = 40 V | | | | 1 | μΑ | | Vbg | Band gap | Reference voltage for ADJ | | -2% | 1.233 | 2% | V | | V <sub>INUVLO</sub> | Undervoltage detection | Ramp V <sub>I</sub> down until output is tu | irned OFF | | | 2.6 | V | | UVLO <sub>Hys</sub> | Undervoltage detection hysteresis | | | | 1 | | V | | ENABLE II | NPUT (EN) | | | | | | | | V <sub>IL</sub> | Logic input low level | | | 0 | | 0.4 | V | | V <sub>IH</sub> | Logic input high level | | | 1.7 | | | V | | | ED OUTPUT (V <sub>OUT</sub> ) | | | | | | | | Vo | Regulated output <sup>(1)</sup> | $V_1 = V_0 + 0.5 \text{ to } 40 \text{ V and } V_1 \ge 40 \text{ V}$ | 4 V. Io = 0 to 450 mA | -2% | | 2% | | | $\Delta V_{O(\Delta VI)}$ | Line regulation | $V_1 = V_0 + 1 \text{ to } 40 \text{ V and } V_1 \ge 4$ | | 2,0 | | 10 | mV | | $\Delta V_{O(\Delta IL)}$ | Load regulation | $I_O = 1$ to 450 mA, $\Delta V_O$ | 1,10 100 1111 1, 210 | | | 10 | mV | | Δ • Ο(ΔΙΕ) | Load Togalation | $V_1 - V_0$ , $I_0 = 400 \text{ mA}$ | | | 240 | 450 | 111.4 | | $V_{dropout}$ | Dropout voltage | $V_1 - V_0$ , $I_0 = 200 \text{ mA}$ | | | 160 | 300 | mV | | 1 | Output current | $V_0$ in regulation | | 0 | 100 | 450 | mA | | I <sub>O</sub> | Output current | - | | 140 | | 360 | ША | | I <sub>Ireg-CL</sub> | Output current-limit | V <sub>O</sub> short to ground | | | | | mA | | | | $V_O = V_O$ typical × 0.9 | F 400 H | 470 | | 850 | | | PSRR | Power-supply ripple rejection <sup>(2)</sup> | $I_L = 100 \text{ mA}, C_O = 22 \mu\text{F}$ | Freq = 100 Hz<br>Freq = 100 kHz | | 60<br>40 | | dB | | RESET | | | | | | | | | V <sub>OL</sub> | Reset pulled low | I <sub>OL</sub> = 0.5 mA | | | | 0.4 | V | | I <sub>OH</sub> | Reset pulled V <sub>OUT</sub> through 10-k resistor | Leakage current | | | | 1 | μΑ | | V <sub>TH-(POR)</sub> | Power-On-Reset threshold | V <sub>O</sub> power-up set tolerance | | 89.6 | 91.6 | 93.6 | % of V <sub>OUT</sub> | | V <sub>hys</sub> | Hysteresis | V <sub>O</sub> power-down set tolerance | | | 2 | | % of V <sub>OUT</sub> | | RESET DE | ELAY | I | | 1 | | | | | I <sub>Chg</sub> | Delay capacitor charging current | R <sub>delay</sub> = 0 V | | 6 | 9.5 | 14 | μA | | V <sub>th</sub> | Threshold to release RESET high | | | | 1 | | V | | OPERATIN | NG TEMPERATURE RANGE | 1 | | 1 | | | | | TJ | Junction temperature | | | -40 | | 150 | °C | | T <sub>sd</sub> | Junction shutdown temperature | | | | 175 | | °C | | | Hysteresis of thermal | | | | 24 | | °C | <sup>(1)</sup> External resistor divider variation is not considered. <sup>(2)</sup> Design information — Not tested, ensured by characterization #### 8.6 Timing Requirements | | | | MIN | TYP | MAX | UNIT | | |------------------------|----------------------|----------------------------------------------------------------------------|-----|------|-----|------|--| | TIMING FOR RESET | | | | | | | | | t <sub>POR</sub> | Power On Reset Delay | Where $C = delay$ -capacitor value capacitance, $C = 100 \text{ nF}^{(1)}$ | | 10.5 | | ms | | | t <sub>POR-fixed</sub> | Power On Reset Delay | No capacitor on pin | 100 | 325 | 550 | μs | | | t <sub>Deglitch</sub> | Reset deglitch time | | 55 | 180 | 420 | μs | | - (1) This information only will NOT be tested in production. The equation is based on: $(C \times 1) / (9.5 \times 10^{-6}) = t_{Delay}$ (delay time) - C = delay capacitor value capacitance - C range = 100 pf to 500 nF ## 8.7 Typical Characteristics ## **Typical Characteristics (continued)** ## **Typical Characteristics (continued)** Figure 11. Output Voltage vs Supply Voltage (Fixed 3.3-V Version, $I_L = 0$ ) Figure 13. Short to GND Current-Limit vs Temperature Figure 14. Current-Limit vs Temperature Figure 15. Load Transient 10-µF Ceramic Output Capacitor ## 9 Detailed Description #### 9.1 Overview The TPS7B67xx-Q1 family of devices is an low-dropout linear regulator combined with an enable and reset function. The power-on-reset initializes when the output voltage, $V_0$ , exceeds 91.6% of the target value. The power-on reset delay is a function of the value set by an external capacitor on the DELAY pin before releasing the RST pin high. ## 9.2 Functional Block Diagram Figure 16. TPS7B6701-Q1 Functional Block Diagram Figure 17. TPS7B6733-Q1 and TPS7B6750-Q1 Functional Block Diagram #### 9.3 Feature Description #### 9.3.1 Enable (EN) The enable pin is a high-voltage-tolerant pin. A high input on EN actives the device and turns on the regulator. For self-bias applications, connect this input to the $V_{IN}$ pin. #### 9.3.2 Regulated Output (VOUT) The V<sub>OUT</sub> pin is the regulated output based on the required voltage. The output has current limitation. During initial power up, the regulator has a soft start incorporated to control the initial current through the pass element. In the event that the regulator drops out of regulation, the output tracks the input minus a drop based on the load current. When the input voltage drops below the UVLO threshold, the regulator shuts down until the input voltage recovers above the minimum start-up level. #### 9.3.3 Power-On-Reset (RESET) The power-on-reset is an output with an external pullup resistor to the regulated supply. The reset output remains low until the regulated $V_O$ exceeds approximately 91.6% of the set value and the power-on-reset delay has expired. The regulated output falling below the 89.6% level asserts this output low after a short de-glitch time of approximately 180 $\mu$ s (typical). #### 9.3.4 Reset Delay Timer (DELAY) An external capacitor on this pin sets the timer delay before the reset pin is asserted high. The constant output current charges an external capacitor until the voltage exceeds a threshold to trip an internal comparator. If this pin is open, the default delay time is 325 µs (typical). The reset pulse delay time t<sub>d</sub>, is defined with the charge time of an external capacitor DELAY (see Equation 1). $$t_{d} = \frac{C_{DELAY} \times 1 \text{ V}}{9.5 \text{ } \mu\text{A}} \tag{1}$$ The power-on-reset initializes when V<sub>O</sub> exceeds 91.6% of the programmed value. The power-on-reset delay is a function of the value set by an external capacitor on the DELAY pin before the RESET pin is released high. Figure 18. Conditions to Activate RESET #### **Feature Description (continued)** Figure 19. External Programmable-Reset Delay ## 9.3.5 Adjustable Output Voltage (ADJ for TPS7B6701) An output voltage between 1.5 V and 18 V can be selected by using the external resistor dividers. Use Equation 2 to calculate the output voltage, where $V_{ADJ} = 1.233$ V. In order to avoid a large leakage current and to prevent a divider error, the value of (R1 + R2) must between 10 k and 100 k $\Omega$ . Figure 20. External Feedback Resistor Divider #### **Feature Description (continued)** #### 9.3.6 Undervoltage Shutdown The TPS7B67xx-Q1 family of devices has an internally-fixed undervoltage shutdown threshold. Undervoltage shutdown activates when the input voltage on $V_{IN}$ drops below $V_{INUVLO}$ . This activation ensures the regulator is not latched into an unknown state during low-input supply voltage. If the input voltage has a negative transient that drops below the UVLO threshold and recovers, the regulator shuts down and powers up similar to a typical power-up sequence when the input voltage is above the required levels. #### 9.3.7 Thermal Shutdown These devices incorporate a thermal shutdown (TSD) circuit as a protection from overheating. For continuous standard operation, the junction temperature must not exceed the TSD trip-point. If the junction temperature exceeds the TSD trip-point, the output turns off. When the junction temperature falls below the TSD trip-point minus TSD hysteresis, the output turns on again. #### 9.3.8 Thermal Protection Thermal protection disables the output when the junction temperature rises to approximately 175°C which allows the device to cool. When the junction temperature cools to approximately 150°C, the output circuitry enables. Based on power dissipation, thermal resistance, and ambient temperature, the thermal protection circuit may cycle on and off. This cycling limits the dissipation of the regulator and protects it from damage as a result of overheating. The internal protection circuitry of the TPS7B67xx-Q1 device has been designed to protect against overload conditions. The circuitry was not intended to replace proper heat-sinking. Continuously running the TPS7B67xx-Q1 device into thermal shutdown degrades device reliability. #### 9.4 Device Functional Modes ## 9.4.1 Operation With $V_{IN} < 4 V$ The devices operate with input voltages above 4 V. The maximum UVLO voltage is 2.6 V and operates at input voltage above 4 V. The devices can also operate at lower input voltages; no minimum UVLO voltage is specified. At input voltages below the actual UVLO voltage, the devices do not operate. #### 9.4.2 Operation With EN Control The enable rising edge threshold voltage is 1.7 V (maximum), with the EN pin is held above that voltage and the input voltage is above the 4 V, the device becomes active. The enable falling edge is 0.4 V (minimum), with the EN pin is held below that voltage the device is disabled, the IC quiescent current is reduced in this state. Copyright © 2013–2014, Texas Instruments Incorporated Submit Documentation Feedback ## 10 Application and Implementation #### **NOTE** Information in the following applications sections is not part of the TI component specification, and TI does not warrant its accuracy or completeness. TI's customers are responsible for determining suitability of components for their purposes. Customers should validate and test their design implementation to confirm system functionality. #### 10.1 Application Information Figure 21 and Figure 22 show typical application circuits for the TPS7B6701-Q1 device and the TPS7B6733-Q1 and TPS7B6750-Q1 device respectively. Based on the end-application, different values of external components can be used. An application can require a larger output capacitor during fast load steps in order to prevent a reset from occurring. TI recommends a low-ESR ceramic capacitor with a dielectric of type X5R or X7R for better load transient response. ## 10.2 Typical Application Figure 21. Typical Application Schematic for TPS7B6701-Q1 Figure 22. Typical Application Schematic for TPS7B6733-Q1 and TPS7B6750-Q1 #### 10.2.1 Design Requirements For this design example, use the parameters listed in Table 2. **Table 1. Design Parameters** | DESIGN PARAMETER | EXAMPLE VALUE | |----------------------------|------------------| | Input voltage range | 4 to 40 V | | Output voltage | 1.5 to 18 V | | Output current rating | 450 mA | | Output capacitor range | 10 to 500 μF | | Output capacitor ESR range | 1 mΩ to 20 Ω | | DELAY capacitor range | 100 pF to 500 nF | Submit Documentation Feedback #### 10.2.2 Detailed Design Procedure To begin the design process, determine the following: - Input voltage range - Output voltage - Output current rating - · Output capacitor - · Power-up reset delay time #### 10.2.2.1 Power Dissipation and Thermal Considerations Device power dissipation is calculated with Equation 3. $$P_D = I_O \times (V_I - V_O) + I_O \times V_I$$ where - P<sub>D</sub> = continuous power dissipation - I<sub>O</sub> = output current - V<sub>I</sub> = input voltage • $$V_O$$ = output voltage (3) As $I_Q \ll I_O$ , the term $I_Q \times V_I$ in Equation 3 can be ignored. For a device under operation at a given ambient air temperature (T<sub>A</sub>), calculate the junction temperature (T<sub>J</sub>) with Equation 4. $$T_{J} = T_{A} + (\theta_{JA} \times P_{D})$$ where • $$\theta_{JA}$$ = junction-to-ambient air thermal impedance (4) A rise in junction temperature because of power dissipation can be calculated with Equation 5. $$\Delta T = T_{J} - T_{A} = (\theta_{JA} \times P_{D})$$ (5) For a given maximum junction temperature $(T_{JM})$ , the maximum ambient air temperature $(T_{AM})$ at which the device can operate is calculated with Equation 6. $$T_{AM} = T_{JM} - (\theta_{JA} \times P_D) \tag{6}$$ #### 10.2.3 Application Curves ## 11 Power Supply Recommendations The device is designed to operate from an input voltage supply range between 4 V and 40 V. This input supply must be well regulated. If the input supply is located more than a few inches from the TPS7B67xx-Q1 device, an electrolytic capacitor with a value of 47 µF and a ceramic bypass capacitor are recommended to add at the input. ## 12 Layout ## 12.1 Layout Guidelines #### 12.1.1 Enhanced Thermal Pad For the PWP package, TI recommends to layout an enhanced thermal pad on the board in order to realize better thermal impedance as shown in Figure 25. No extra board size is required and the standard operation is not influenced by this layout. Figure 25. Thermally Enhanced Layout for the PWP Package (TPS7B6701-Q1) #### 12.1.2 Package Mounting Solder-pad footprint recommendations for the TPS7B67xx-Q1 devices are available at the end of this data sheet and at www.ti.com. #### 12.1.3 Board Layout Recommendations to Improve PSRR and Noise Performance - To improve AC performance such as PSRR, output noise, and transient response, TI recommends to design the board with separate ground planes for V<sub>IN</sub> and V<sub>OUT</sub>, with each ground plane connected only at the GND pin of the device. In addition, the ground connection for the output capacitor must connect directly to the GND pin of the device. - Equivalent series inductance (ESL) and ESR must be minimized in order to maximize performance and ensure stability. Every capacitor must be placed as close to the device as possible and on the same side of the PCB as the regulator. Submit Documentation Feedback ## **Layout Guidelines (continued)** - Do not place any of the capacitors on the opposite side of the PCB from where the regulator is installed. The use of vias and long traces is strongly discouraged because of the negative impact on system performance. Vias and long traces can also cause instability. - If possible, and to ensure the maximum performance listed in this data sheet, use the same layout pattern used for TPS7B67xx-Q1 evaluation board, available at www.ti.com. #### 12.1.4 Additional Layout Considerations Because of the high impedance of the ADJ pin, the regulator is sensitive to parasitic capacitances that can couple undesirable signals from nearby components (especially from logic and digital ICs, such as microcontrollers and microprocessors). These capacitive-coupled signals can produce undesirable output-voltage transients. If undesirable output-voltage transients occur, TI recommends to use a fixed-voltage version of the TPS7B67xx-Q1 devices, or to isolate the ADJ node by flooding the local PCB area with ground-to-plane copper in order to minimize any undesirable signal coupling. #### 12.2 Layout Example Figure 26. TPS7B6701-Q1 Layout Example ## 13 Device and Documentation Support #### 13.1 Related Links The table below lists quick access links. Categories include technical documents, support and community resources, tools and software, and quick access to sample or buy. Table 2. Related Links | PARTS | PRODUCT FOLDER | PRODUCT FOLDER SAMPLE & BUY | | TOOLS &<br>SOFTWARE | SUPPORT & COMMUNITY | |--------------|----------------|-----------------------------|------------|---------------------|---------------------| | TPS7B6701-Q1 | Click here | Click here | Click here | Click here | Click here | | TPS7B6733-Q1 | Click here | Click here | Click here | Click here | Click here | | TPS7B6750-Q1 | Click here | Click here | Click here | Click here | Click here | #### 13.2 Trademarks PowerPAD is a trademark of Texas Instruments. All other trademarks are the property of their respective owners. #### 13.3 Electrostatic Discharge Caution This integrated circuit can be damaged by ESD. Texas Instruments recommends that all integrated circuits be handled with appropriate precautions. Failure to observe proper handling and installation procedures can cause damage. ESD damage can range from subtle performance degradation to complete device failure. Precision integrated circuits may be more susceptible to damage because very small parametric changes could cause the device not to meet its published specifications. #### 13.4 Glossary SLYZ022 — TI Glossary. This glossary lists and explains terms, acronyms, and definitions. ## 14 Mechanical, Packaging, and Orderable Information The following pages include mechanical packaging and orderable information. This information is the most current data available for the designated devices. This data is subject to change without notice and revision of this document. For browser-based versions of this data sheet, refer to the left-hand navigation. Submit Documentation Feedback ## PACKAGE OPTION ADDENDUM 16-Dec-2014 #### PACKAGING INFORMATION www.ti.com | Orderable Device | Status | Package Type | Package | Pins | Package | Eco Plan | Lead/Ball Finish | MSL Peak Temp | Op Temp (°C) | Device Marking | Samples | |------------------|--------|--------------|---------|------|---------|----------------------------|------------------|---------------------|--------------|----------------|---------| | | (1) | | Drawing | | Qty | (2) | (6) | (3) | | (4/5) | | | TPS7B6701QPWPRQ1 | ACTIVE | HTSSOP | PWP | 20 | 2000 | Green (RoHS<br>& no Sb/Br) | CU NIPDAU | Level-3-260C-168 HR | -40 to 125 | 7B6701 | Samples | | TPS7B6733QPWPRQ1 | ACTIVE | HTSSOP | PWP | 20 | 2000 | Green (RoHS<br>& no Sb/Br) | CU NIPDAU | Level-3-260C-168 HR | -40 to 125 | 7B6733 | Samples | | TPS7B6750QPWPRQ1 | ACTIVE | HTSSOP | PWP | 20 | 2000 | Green (RoHS<br>& no Sb/Br) | CU NIPDAU | Level-3-260C-168 HR | -40 to 125 | 7B6750 | Samples | (1) The marketing status values are defined as follows: ACTIVE: Product device recommended for new designs. LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect. NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design. PREVIEW: Device has been announced but is not in production. Samples may or may not be available. **OBSOLETE:** TI has discontinued the production of the device. (2) Eco Plan - The planned eco-friendly classification: Pb-Free (RoHS), Pb-Free (RoHS Exempt), or Green (RoHS & no Sb/Br) - please check http://www.ti.com/productcontent for the latest availability information and additional product content details. TBD: The Pb-Free/Green conversion plan has not been defined. **Pb-Free (RoHS):** TI's terms "Lead-Free" or "Pb-Free" mean semiconductor products that are compatible with the current RoHS requirements for all 6 substances, including the requirement that lead not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, TI Pb-Free products are suitable for use in specified lead-free processes. **Pb-Free (RoHS Exempt):** This component has a RoHS exemption for either 1) lead-based flip-chip solder bumps used between the die and package, or 2) lead-based die adhesive used between the die and leadframe. The component is otherwise considered Pb-Free (RoHS compatible) as defined above. Green (RoHS & no Sb/Br): TI defines "Green" to mean Pb-Free (RoHS compatible), and free of Bromine (Br) and Antimony (Sb) based flame retardants (Br or Sb do not exceed 0.1% by weight in homogeneous material) - (3) MSL, Peak Temp. The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature. - (4) There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device. - (5) Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device. - (6) Lead/Ball Finish Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead/Ball Finish values may wrap to two lines if the finish value exceeds the maximum column width. Important Information and Disclaimer: The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and ## PACKAGE OPTION ADDENDUM 16-Dec-2014 continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release. In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis. # PACKAGE MATERIALS INFORMATION www.ti.com 16-Dec-2014 ## TAPE AND REEL INFORMATION | | Dimension designed to accommodate the component width | |----|-----------------------------------------------------------| | | Dimension designed to accommodate the component length | | K0 | Dimension designed to accommodate the component thickness | | W | Overall width of the carrier tape | | P1 | Pitch between successive cavity centers | QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE #### \*All dimensions are nominal | Device | Package<br>Type | Package<br>Drawing | | SPQ | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant | |------------------|-----------------|--------------------|----|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------| | TPS7B6701QPWPRQ1 | HTSSOP | PWP | 20 | 2000 | 330.0 | 16.4 | 6.95 | 7.1 | 1.6 | 8.0 | 16.0 | Q1 | | TPS7B6733QPWPRQ1 | HTSSOP | PWP | 20 | 2000 | 330.0 | 16.4 | 6.95 | 7.1 | 1.6 | 8.0 | 16.0 | Q1 | | TPS7B6750QPWPRQ1 | HTSSOP | PWP | 20 | 2000 | 330.0 | 16.4 | 6.95 | 7.1 | 1.6 | 8.0 | 16.0 | Q1 | www.ti.com 16-Dec-2014 \*All dimensions are nominal | 7 till difficilities die fictimital | | | | | | | | |-------------------------------------|--------------|-----------------|------|------|-------------|------------|-------------| | Device | Package Type | Package Drawing | Pins | SPQ | Length (mm) | Width (mm) | Height (mm) | | TPS7B6701QPWPRQ1 | HTSSOP | PWP | 20 | 2000 | 367.0 | 367.0 | 38.0 | | TPS7B6733QPWPRQ1 | HTSSOP | PWP | 20 | 2000 | 367.0 | 367.0 | 38.0 | | TPS7B6750QPWPRQ1 | HTSSOP | PWP | 20 | 2000 | 367.0 | 367.0 | 38.0 | PWP (R-PDSO-G20) # PowerPAD™ PLASTIC SMALL OUTLINE NOTES: - All linear dimensions are in millimeters. - This drawing is subject to change without notice. - Body dimensions do not include mold flash or protrusions. Mold flash and protrusion shall not exceed 0.15 per side. - This package is designed to be soldered to a thermal pad on the board. Refer to Technical Brief, PowerPad Thermally Enhanced Package, Texas Instruments Literature No. SLMA002 for information regarding recommended board layout. This document is available at www.ti.com <a href="http://www.ti.com">http://www.ti.com</a>. E. See the additional figure in the Product Data Sheet for details regarding the exposed thermal pad features and dimensions. - E. Falls within JEDEC MO-153 PowerPAD is a trademark of Texas Instruments. # PWP (R-PDSO-G20) PowerPAD™ SMALL PLASTIC OUTLINE #### THERMAL INFORMATION This PowerPAD<sup>TM</sup> package incorporates an exposed thermal pad that is designed to be attached to a printed circuit board (PCB). The thermal pad must be soldered directly to the PCB. After soldering, the PCB can be used as a heatsink. In addition, through the use of thermal vias, the thermal pad can be attached directly to the appropriate copper plane shown in the electrical schematic for the device, or alternatively, can be attached to a special heatsink structure designed into the PCB. This design optimizes the heat transfer from the integrated circuit (IC). For additional information on the PowerPAD package and how to take advantage of its heat dissipating abilities, refer to Technical Brief, PowerPAD Thermally Enhanced Package, Texas Instruments Literature No. SLMA002 and Application Brief, PowerPAD Made Easy, Texas Instruments Literature No. SLMA004. Both documents are available at www.ti.com. The exposed thermal pad dimensions for this package are shown in the following illustration. Top View Exposed Thermal Pad Dimensions 4206332-15/AO 01/16 NOTE: A. All linear dimensions are in millimeters Exposed tie strap features may not be present. PowerPAD is a trademark of Texas Instruments # PWP (R-PDSO-G20) # PowerPAD™ PLASTIC SMALL OUTLINE #### NOTES: - A. All linear dimensions are in millimeters. - B. This drawing is subject to change without notice. - C. Customers should place a note on the circuit board fabrication drawing not to alter the center solder mask defined pad. - D. This package is designed to be soldered to a thermal pad on the board. Refer to Technical Brief, PowerPad Thermally Enhanced Package, Texas Instruments Literature No. SLMA002, SLMA004, and also the Product Data Sheets for specific thermal information, via requirements, and recommended board layout. These documents are available at www.ti.com <a href="https://www.ti.com">http://www.ti.com</a>. Publication IPC-7351 is recommended for alternate designs. - E. Laser cutting apertures with trapezoidal walls and also rounding corners will offer better paste release. Customers should contact their board assembly site for stencil design recommendations. Example stencil design based on a 50% volumetric metal load solder paste. Refer to IPC-7525 for other stencil recommendations. - F. Customers should contact their board fabrication site for solder mask tolerances between and around signal pads. #### IMPORTANT NOTICE Texas Instruments Incorporated and its subsidiaries (TI) reserve the right to make corrections, enhancements, improvements and other changes to its semiconductor products and services per JESD46, latest issue, and to discontinue any product or service per JESD48, latest issue. Buyers should obtain the latest relevant information before placing orders and should verify that such information is current and complete. All semiconductor products (also referred to herein as "components") are sold subject to TI's terms and conditions of sale supplied at the time of order acknowledgment. TI warrants performance of its components to the specifications applicable at the time of sale, in accordance with the warranty in TI's terms and conditions of sale of semiconductor products. Testing and other quality control techniques are used to the extent TI deems necessary to support this warranty. Except where mandated by applicable law, testing of all parameters of each component is not necessarily performed. TI assumes no liability for applications assistance or the design of Buyers' products. Buyers are responsible for their products and applications using TI components. To minimize the risks associated with Buyers' products and applications, Buyers should provide adequate design and operating safeguards. TI does not warrant or represent that any license, either express or implied, is granted under any patent right, copyright, mask work right, or other intellectual property right relating to any combination, machine, or process in which TI components or services are used. Information published by TI regarding third-party products or services does not constitute a license to use such products or services or a warranty or endorsement thereof. Use of such information may require a license from a third party under the patents or other intellectual property of the third party, or a license from TI under the patents or other intellectual property of TI. Reproduction of significant portions of TI information in TI data books or data sheets is permissible only if reproduction is without alteration and is accompanied by all associated warranties, conditions, limitations, and notices. TI is not responsible or liable for such altered documentation. Information of third parties may be subject to additional restrictions. Resale of TI components or services with statements different from or beyond the parameters stated by TI for that component or service voids all express and any implied warranties for the associated TI component or service and is an unfair and deceptive business practice. TI is not responsible or liable for any such statements. Buyer acknowledges and agrees that it is solely responsible for compliance with all legal, regulatory and safety-related requirements concerning its products, and any use of TI components in its applications, notwithstanding any applications-related information or support that may be provided by TI. Buyer represents and agrees that it has all the necessary expertise to create and implement safeguards which anticipate dangerous consequences of failures, monitor failures and their consequences, lessen the likelihood of failures that might cause harm and take appropriate remedial actions. Buyer will fully indemnify TI and its representatives against any damages arising out of the use of any TI components in safety-critical applications. In some cases, TI components may be promoted specifically to facilitate safety-related applications. With such components, TI's goal is to help enable customers to design and create their own end-product solutions that meet applicable functional safety standards and requirements. Nonetheless, such components are subject to these terms. No TI components are authorized for use in FDA Class III (or similar life-critical medical equipment) unless authorized officers of the parties have executed a special agreement specifically governing such use. Only those TI components which TI has specifically designated as military grade or "enhanced plastic" are designed and intended for use in military/aerospace applications or environments. Buyer acknowledges and agrees that any military or aerospace use of TI components which have *not* been so designated is solely at the Buyer's risk, and that Buyer is solely responsible for compliance with all legal and regulatory requirements in connection with such use. TI has specifically designated certain components as meeting ISO/TS16949 requirements, mainly for automotive use. In any case of use of non-designated products, TI will not be responsible for any failure to meet ISO/TS16949. #### Products Applications Audio www.ti.com/audio Automotive and Transportation www.ti.com/automotive **Amplifiers** amplifier.ti.com Communications and Telecom www.ti.com/communications **Data Converters** dataconverter.ti.com Computers and Peripherals www.ti.com/computers **DLP® Products** www.dlp.com Consumer Electronics www.ti.com/consumer-apps DSP dsp.ti.com **Energy and Lighting** www.ti.com/energy Clocks and Timers www.ti.com/clocks Industrial www.ti.com/industrial Interface interface.ti.com Medical www.ti.com/medical Logic Security www.ti.com/security logic.ti.com Power Mgmt power.ti.com Space, Avionics and Defense www.ti.com/space-avionics-defense Microcontrollers microcontroller.ti.com Video and Imaging www.ti.com/video RFID www.ti-rfid.com OMAP Applications Processors www.ti.com/omap TI E2E Community e2e.ti.com Wireless Connectivity <u>www.ti.com/wirelessconnectivity</u>