1A Low-Dropout Regulator with Reverse Current Protection #### **FEATURES** - Stable with 1.0μF or Larger Ceramic Output Capacitor - Input Voltage Range: 2.2V to 5.5V - Ultra-Low Dropout Voltage: 130mV typ at 1A - Excellent Load Transient Response—Even With Only 1.0µF Output Capacitor - NMOS Topology Delivers Low Reverse Leakage Current - 0.5% Initial Accuracy - 3% Overall Accuracy Over Line, Load, and Temperature - Less Than 20nA typical I<sub>Q</sub> in Shutdown Mode - Thermal Shutdown and Current Limit for Fault Protection - Available in Multiple Output Voltage Versions - Adjustable Output: 1.20V to 5.5V - Custom Outputs Available Using Factory Package-Level Programming #### **APPLICATIONS** - Point of Load Regulation for DSPs, FPGAs, ASICs, and Microprocessors - Post-Regulation for Switching Supplies - Portable/Battery-Powered Equipment **Typical Application Circuit** #### **DESCRIPTION** The TPS737xx family of linear low-dropout (LDO) voltage regulators uses an NMOS pass element in a voltage-follower configuration. This topology is relatively insensitive to output capacitor value and ESR, allowing a wide variety of load configurations. Load transient response is excellent, even with a small 1.0µF ceramic output capacitor. The NMOS topology also allows very low dropout for the die size used. The TPS737xx family uses an advanced BiCMOS process to yield high precision while delivering very low dropout voltages and low ground pin current. Current consumption, when not enabled, is under $1\mu A$ and ideal for portable applications. These devices are protected by thermal shutdown and foldback current limit. Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet. All trademarks are the property of their respective owners. This integrated circuit can be damaged by ESD. Texas Instruments recommends that all integrated circuits be handled with appropriate precautions. Failure to observe proper handling and installation procedures can cause damage. ESD damage can range from subtle performance degradation to complete device failure. Precision integrated circuits may be more susceptible to damage because very small parametric changes could cause the device not to meet its published specifications. #### ORDERING INFORMATION(1) | PRODUCT | V <sub>OUT</sub> <sup>(2)</sup> | |-----------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------| | TPS737 <b>xx<i>yyyz</i></b> | <b>XX</b> is nominal output voltage (for example, 25 = 2.5V, 01 = Adjustable <sup>(3)</sup> ). <b>YYY</b> is package designator. <b>Z</b> is package quantity. | - (1) For the most current package and ordering information see the Package Option Addendum at the end of this document, or see the TI website at www.ti.com. - (2) Most output voltages from 1.5V to 5.0V in 100mV increments are available on a quick-turn basis using innovative factory package-level programming. Minimum order quantities apply; contact factory for details and availability. - (3) For fixed 1.2V operation, tie FB to OUT. #### **ABSOLUTE MAXIMUM RATINGS** over operating free-air temperature range unless otherwise noted(1) | | TPS737xx | UNIT | |--------------------------------------------|---------------------------|------| | V <sub>IN</sub> range | -0.3 to +6.0 | V | | V <sub>EN</sub> range | -0.3 to +6.0 | V | | V <sub>OUT</sub> range | -0.3 to +5.5 | V | | Peak output current | Internally limited | | | Output short-circuit duration | Indefinite | | | Continuous total power dissipation | See Dissipation Ratings T | able | | Junction temperature range, T <sub>J</sub> | -55 to +150 | °C | | Storage temperature range | -65 to +150 | °C | | ESD rating, HBM | 2 | kV | | ESD rating, CDM | 500 | V | <sup>(1)</sup> Stresses beyond those listed under Absolute Maximum Ratings may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under the Electrical Characteristics is not implied. Exposure to absolute maximum rated conditions for extended periods may affect device reliability. #### POWER DISSIPATION RATINGS(1) | BOARD | PACKAGE | $R_{\theta JC}$ | $R_{ heta JA}$ | DERATING FACTOR<br>ABOVE T <sub>A</sub> = +25°C | $T_A \leq +25^{\circ}\text{C}$ POWER RATING | T <sub>A</sub> = +70°C<br>POWER RATING | T <sub>A</sub> = +85°C<br>POWER RATING | |----------------------|---------|-----------------|----------------|-------------------------------------------------|---------------------------------------------|----------------------------------------|----------------------------------------| | Low-K <sup>(2)</sup> | DCQ | 15°C/W | 53°C/W | 18.9mW/°C | 1.89W | 1.04W | 0.76W | - (1) See *Power Dissipation* in the *Applications* section for more information related to thermal design. - (2) The JEDEC Low-K (1s) board design used to derive this data was a 3-inch × 3-inch, 2-layer board with 2-ounce copper traces on top of the board. #### **ELECTRICAL CHARACTERISTICS** Over operating temperature range (T $_J$ = $-40^{\circ}$ C to +125 $^{\circ}$ C), $V_{IN}$ = $V_{OUT(nom)}$ + 1.0 $V^{(1)}$ , $I_{OUT}$ = 10mA, $V_{EN}$ = 2.2V, and $C_{OUT}$ = 2.2 $\mu$ F, unless otherwise noted. Typical values are at $T_J$ = +25 $^{\circ}$ C. | | PARAMETE | R | TEST CONDITIONS | MIN | TYP | MAX | UNIT | | | |--------------------------------------|------------------------------------------------------------|-------------------------------------------------|------------------------------------------------------------------------------|-----------------------|--------|-----------------------|----------------------|--|--| | V <sub>IN</sub> | Input voltage r | ange <sup>(1)(2)</sup> | | 2.2 | | 5.5 | V | | | | V <sub>FB</sub> | Internal reference (TPS73701) | | T <sub>J</sub> = +25°C | 1.198 | 1.20 | 1.210 | V | | | | | Output voltage range (TPS73701) | | | V <sub>FB</sub> 5.5 | | 5.5 – V <sub>DO</sub> | V | | | | $V_{OUT}$ | | Nominal | $T_J = +25^{\circ}C$ | -1.0 | | +1.0 | | | | | | Accuracy <sup>(1)(3)</sup> | over V <sub>IN</sub> , I <sub>OUT</sub> , and T | $V_{OUT} + 0.5V \le V_{IN} \le 5.5V;$<br>$10mA \le I_{OUT} \le 1A$ | -3.0 ±0.5 +3.0 | | | % | | | | $\Delta V_{OUT}\%/\Delta V_{IN}$ | Line regulation | 1 <sup>(1)</sup> | $V_{OUT(nom)} + 0.5V \le V_{IN} \le 5.5V$ | | 0.01 | | %/V | | | | AV 07/AI | | _ | $1mA \le I_{OUT} \le 1A$ | | 0.002 | | | | | | $\Delta V_{OUT} \% / \Delta I_{OUT}$ | Load regulation | | 10mA ≤ I <sub>OUT</sub> ≤ 1A | | 0.0005 | | - %/mA | | | | V <sub>DO</sub> | Dropout voltage<br>(V <sub>IN</sub> = V <sub>OUT(not</sub> | | I <sub>OUT</sub> = 1A | | 130 | 500 | mV | | | | Z <sub>O</sub> (DO) | Output impeda | ance in dropout | $2.2V \le V_{IN} \le V_{OUT} + V_{DO}$ | | 0.25 | | Ω | | | | I <sub>CL</sub> | Output current limit | | $V_{OUT} = 0.9 \times V_{OUT(nom)}$ | 1.05 | 1.6 | 2.2 | Α | | | | I <sub>SC</sub> | Short-circuit current | | V <sub>OUT</sub> = 0V | | 450 | | mA | | | | I <sub>REV</sub> | Reverse leakage current <sup>(5)</sup> (-I <sub>IN</sub> ) | | $V_{EN} \le 0.5V$ , $0V \le V_{IN} \le V_{OUT}$ | | 0.1 | | μΑ | | | | I <sub>GND</sub> | Ground pin current | | $I_{OUT} = 10 \text{mA} (I_{Q})$ | | 400 | | | | | | | | | I <sub>OUT</sub> = 1A | 800 | | | μΑ | | | | I <sub>SHDN</sub> | Shutdown current (I <sub>GND</sub> ) | | $V_{EN} \le 0.5V$ , $V_{OUT} \le V_{IN} \le 5.5$ | | 20 | | nA | | | | I <sub>FB</sub> | FB pin current (TPS73701) | | | | 0.1 | 0.6 | μΑ | | | | PSRR | Power-supply rejection ratio (ripple rejection) | | f = 100Hz, I <sub>OUT</sub> = 1A,<br>V <sub>IN</sub> = V <sub>OUT</sub> + 1V | | 58 | | dB | | | | PSKK | | | f = 10kHz, I <sub>OUT</sub> = 1A,<br>V <sub>IN</sub> = V <sub>OUT</sub> + 1V | | 37 | | | | | | V <sub>N</sub> | Output noise voltage<br>BW = 10Hz - 100KHz | | C <sub>OUT</sub> = 10μF | 27 × V <sub>OUT</sub> | | | $\mu V_{\text{RMS}}$ | | | | t <sub>STR</sub> | Startup time | | $V_{OUT} = 3V$ , $R_L = 30\Omega$ , $C_{OUT} = 1\mu F$ | | 600 | | μs | | | | V <sub>EN(HI)</sub> | Enable high (e | enabled) | | 1.7 | | V <sub>IN</sub> | V | | | | V <sub>EN(LO)</sub> | Enable low (shutdown) | | | 0 | | 0.5 | V | | | | I <sub>EN(HI)</sub> | Enable pin current (enabled) | | V <sub>EN</sub> = 5.5V | 20 | | nA | | | | | , , | Thermal shutdown temperature | | Shutdown, temperature increasing | +160 | | | °C | | | | T <sub>SD</sub> | | | Reset, temperature decreasing | +140 | | | | | | | T <sub>J</sub> | Operating junction temperature | | | -40 | | +125 | °C | | | <sup>(1)</sup> Minimum V<sub>IN</sub> = V<sub>OUT</sub> + V<sub>DO</sub> or 2.2V, whichever is greater. (2) For V<sub>OUT(nom)</sub> < 1.6V, when V<sub>IN</sub> ≤ 1.6V, the output will lock to V<sub>IN</sub> and may result in an over-voltage condition on the output. To avoid this situation, disable the device before powering down V<sub>IN</sub>. (3) Tolerance of external resistors not included in this specification. (4) V<sub>DO</sub> is not measured for fixed output versions with V<sub>OUT(nom)</sub> < 2.3V since minimum V<sub>IN</sub> = 2.2V. (5) Refer to the *Applications* section for more information. #### **FUNCTIONAL BLOCK DIAGRAMS** Figure 1. Adjustable Voltage Version Figure 2. Fixed-Voltage Version #### **PIN ASSIGNMENTS** **Table 1. Terminal Functions** | NAME | SOT223<br>(DCQ)<br>PIN NO. | DESCRIPTION | |------|----------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | IN | 1 | Unregulated input supply | | GND | 3, TAB | Ground | | EN | 5 | Driving the enable pin (EN) high turns on the regulator. Driving this pin low puts the regulator into shutdown mode. Refer to the <i>Shutdown</i> section under <i>Applications Information</i> for more details. EN can be connected to IN if not used. | | FB | 4 | Adjustable voltage version only—this is the input to the control loop error amplifier, and is used to set the output voltage of the device. | | OUT | 2 | Regulator output. A 1.0μF or larger capacitor of any type is required for stability. | | NC | _ | Not connected | #### **TYPICAL CHARACTERISTICS** For all voltage versions at $T_J$ = +25°C, $V_{IN}$ = $V_{OUT(nom)}$ + 1.0V, $I_{OUT}$ = 10mA, $V_{EN}$ = 2.2V, and $C_{OUT}$ = 2.2 $\mu$ F, unless otherwise noted. Figure 3. Figure 4. Figure 5. Figure 6. #### **OUTPUT VOLTAGE HISTOGRAM** Figure 7. #### DROPOUT VOLTAGE DRIFT HISTOGRAM Figure 8. #### **TYPICAL CHARACTERISTICS (continued)** For all voltage versions at $T_J$ = +25°C, $V_{IN}$ = $V_{OUT(nom)}$ + 1.0V, $I_{OUT}$ = 10mA, $V_{EN}$ = 2.2V, and $C_{OUT}$ = 2.2 $\mu$ F, unless otherwise noted. Figure 9. Figure 10. ## GROUND PIN CURRENT IN SHUTDOWN vs TEMPERATURE Figure 11. Figure 12. #### **CURRENT LIMIT VS TEMPERATURE** Figure 13. #### PSRR (RIPPLE REJECTION) vs FREQUENCY Figure 14. #### **TYPICAL CHARACTERISTICS (continued)** For all voltage versions at $T_J$ = +25°C, $V_{IN}$ = $V_{OUT(nom)}$ + 1.0V, $I_{OUT}$ = 10mA, $V_{EN}$ = 2.2V, and $C_{OUT}$ = 2.2 $\mu$ F, unless otherwise noted. Figure 15. Figure 16. Figure 17. Figure 18. Figure 19. Figure 20. #### **TYPICAL CHARACTERISTICS (continued)** For all voltage versions at $T_J$ = +25°C, $V_{IN}$ = $V_{OUT(nom)}$ + 1.0V, $I_{OUT}$ = 10mA, $V_{EN}$ = 2.2V, and $C_{OUT}$ = 2.2 $\mu$ F, unless otherwise noted. TPS73701 I<sub>FB</sub> vs TEMPERATURE 160 140 120 100 I<sub>FB</sub> (nA) 80 60 40 20 0 -50 -25 0 100 125 Temperature (°C) Figure 21. Figure 22. Figure 23. Figure 24. #### **APPLICATION INFORMATION** The TPS737xx belongs to a family of new generation LDO regulators that use an NMOS pass transistor to achieve ultra-low-dropout performance, reverse current blockage, and freedom from output capacitor constraints. These features combined with an enable input make the TPS737xx ideal for portable applications. This regulator family offers a wide selection of fixed output voltage versions and an adjustable output version. All versions have thermal and over-current protection, including foldback current limit. Figure 25 shows the basic circuit connections for the fixed voltage models. Figure 26 gives the connections for the adjustable output version (TPS73701). Figure 25. Typical Application Circuit for Fixed-Voltage Versions Figure 26. Typical Application Circuit for Adjustable-Voltage Versions R<sub>1</sub> and R<sub>2</sub> can be calculated for any output voltage using the formula shown in Figure 26. Sample resistor values for common output voltages are shown in Figure 2. For best accuracy, make the parallel combination of $R_1$ and $R_2$ approximately equal to $19k\Omega.$ This $19k\Omega,$ in addition to the internal $8k\Omega$ resistor, presents the same impedance to the error amp as the $27k\Omega$ bandgap reference output. This impedance helps compensate for leakages into the error amp terminals. # INPUT AND OUTPUT CAPACITOR REQUIREMENTS Although an input capacitor is not required for stability, it is good analog design practice to connect a $0.1\mu F$ to $1\mu F$ low equivalent series resistance (ESR) capacitor across the input supply near the regulator. This capacitor counteracts reactive input sources and improves transient response, noise rejection, and ripple rejection. A higher-value capacitor may be necessary if large, fast rise-time load transients are anticipated or the device is located several inches from the power source. The TPS737xx requires a 1.0µF output capacitor for stability. It is designed to be stable for all available types and values of capacitors. In applications where $V_{\text{IN}}-V_{\text{OUT}}<0.5\text{V}$ and multiple low ESR capacitors are in parallel, ringing may occur when the product of $C_{\text{OUT}}$ and total ESR drops below $50n\Omega F$ . Total ESR includes all parasitic resistances, including capacitor ESR and board, socket, and solder joint resistance. In most applications, the sum of capacitor ESR and trace resistance will meet this requirement. #### **OUTPUT NOISE** A precision bandgap reference is used to generate the internal reference voltage, $V_{REF}.$ This reference is the dominant noise source within the TPS737xx and it generates approximately $32\mu V_{RMS}$ (10Hz to 100kHz) at its output. The regulator control loop gains up the reference noise with the same gain as the reference voltage, so that the noise voltage of the regulator is approximately given by: $$V_{N} = 32\mu V_{RMS} \times \frac{(R_{1} + R_{2})}{R_{2}} = 32\mu V_{RMS} \times \frac{V_{OUT}}{V_{REF}}$$ (1) Since the value of $V_{\mathsf{REF}}$ is 1.2V, this relationship reduces to: $$V_{N}(\mu V_{RMS}) = 27 \left(\frac{\mu V_{RMS}}{V}\right) \times V_{OUT}(V)$$ (2) Connecting a feedback capacitor, $C_{FB}$ , from the output to the FB pin reduces output noise and improve load transient performance. This capacitor should be limited to $0.1\mu F$ . The TPS737xx uses an internal charge pump to develop an internal supply voltage sufficient to drive the gate of the NMOS pass element above $V_{OUT}.$ The charge pump generates ${\sim}250\mu V$ of switching noise at ${\sim}2MHz;$ however, charge-pump noise contribution is negligible at the output of the regulator for most values of $I_{OUT}$ and $C_{OUT}.$ # BOARD LAYOUT RECOMMENDATION TO IMPROVE PSRR AND NOISE PERFORMANCE To improve ac performance such as PSRR, output noise, and transient response, it is recommended that the printed circuit board (PCB) be designed with separate ground planes for $V_{\text{IN}}$ and $V_{\text{OUT}}$ , with each ground plane connected only at the GND pin of the device. In addition, the ground connection for the bypass capacitor should connect directly to the GND pin of the device. #### INTERNAL CURRENT LIMIT The TPS737xx internal current limit helps protect the regulator during fault conditions. Foldback helps to protect the regulator from damage during output short-circuit conditions by reducing current limit when $V_{\text{OUT}}$ drops below 0.5V. #### **SHUTDOWN** The Enable pin is active high and is compatible with standard TTL-CMOS levels. $V_{EN}$ below 0.5V (max) turns the regulator off and drops the ground pin current to approximately 10nA. When shutdown capability is not required, the Enable pin can be connected to $V_{IN}$ . When a pull-up resistor is used, and operation down to 1.8V is required, use pull-up resistor values below 50k $\Omega$ . #### **DROPOUT VOLTAGE** The TPS737xx uses an NMOS pass transistor to achieve extremely low dropout. When $(V_{\text{IN}}-V_{\text{OUT}})$ is less than the dropout voltage $(V_{\text{DO}})$ , the NMOS pass device is in its linear region of operation and the input-to-output resistance is the $R_{\text{DS},\ \text{ON}}$ of the NMOS pass element. For large step changes in load current, the TPS737xx requires a larger voltage drop from $V_{\text{IN}}$ to $V_{\text{OUT}}$ to avoid degraded transient response. The boundary of this transient dropout region is approximately twice the dc dropout. Values of $V_{\text{IN}}-V_{\text{OUT}}$ above this line ensure normal transient response. Operating in the transient dropout region can cause an increase in recovery time. The time required to recover from a load transient is a function of the magnitude of the change in load current rate, the rate of change in load current, and the available headroom (V $_{\rm IN}$ to V $_{\rm OUT}$ voltage drop). Under worst-case conditions [full-scale instantaneous load change with (V $_{\rm IN}$ – V $_{\rm OUT}$ ) close to dc dropout levels], the TPS737xx can take a couple of hundred microseconds to return to the specified regulation accuracy. #### TRANSIENT RESPONSE The low open-loop output impedance provided by the NMOS pass element in a voltage follower configuration allows operation without a 1.0 $\mu$ F output capacitor. As with any regulator, the addition of additional capacitance from the output pin to ground reduces undershoot magnitude but increases duration. In the adjustable version, the addition of a capacitor, $C_{FB}$ , from the output to the adjust pin will also improve the transient response. The TPS737xx does not have active pull-down when the output is over-voltage. This architecture allows applications that connect higher voltage sources, such as alternate power supplies, to the output. This architecture also results in an output overshoot of several percent if the load current quickly drops to zero when a capacitor is connected to the output. The duration of overshoot can be reduced by adding a load resistor. The overshoot decays at a rate determined by output capacitor $C_{\text{OUT}}$ and the internal/external load resistance. The rate of decay is given by: (Fixed voltage version) $$\frac{\text{dV}}{\text{dT}} = \frac{V_{\text{OUT}}}{C_{\text{OUT}} \times 80 \text{k}\Omega \parallel R_{\text{LOAD}}}$$ (3) (Adjustable voltage version) $$\frac{dV}{dT} = \frac{V_{\text{OUT}}}{C_{\text{OUT}} \times 80 k\Omega \parallel (R_1 + R_2) \parallel R_{\text{LOAD}}}$$ (4) #### **REVERSE CURRENT** The NMOS pass element of the TPS737xx provides inherent protection against current flow from the output of the regulator to the input when the gate of the pass device is pulled low. To ensure that all charge is removed from the gate of the pass element, the enable pin must be driven low before the input voltage is removed. If this is not done, the pass element may be left on because of stored charge on the gate. After the enable pin is driven low, no bias voltage is needed on any pin for reverse current blocking. Note that reverse current is specified as the current flowing out of the IN pin because of voltage applied on the OUT pin. There will be additional current flowing into the OUT pin as a result of the $80k\Omega$ internal resistor divider to ground (see Figure 1 and Figure 2). For the TPS73701, reverse current may flow when $V_{\text{FB}}$ is more than 1.0V above $V_{\text{IN}}$ . #### THERMAL PROTECTION Thermal protection disables the output when the junction temperature rises to approximately +160°C, allowing the device to cool. When the junction temperature cools to approximately +140°C, the output circuitry is again enabled. Depending on power dissipation, thermal resistance, and ambient temperature, the thermal protection circuit may cycle on and off. This cycling limits the dissipation of the regulator, protecting it from damage due to overheating. Any tendency to activate the thermal protection circuit indicates excessive power dissipation or an inadequate heatsink. For reliable operation, junction temperature should be limited to +125°C maximum. To estimate the margin of safety in a complete design (including heatsink), increase the ambient temperature until the thermal protection is triggered; use worst-case loads and signal conditions. For good reliability, thermal protection should trigger at least +35°C above the maximum expected ambient condition of your application. This produces a worst-case junction temperature of +125°C at the highest expected ambient temperature worst-case load. The internal protection circuitry of the TPS737xx has been designed to protect against overload conditions. It was not intended to replace proper heatsinking. Continuously running the TPS737xx into thermal shutdown will degrade device reliability. #### POWER DISSIPATION The ability to remove heat from the die is different for each package type, presenting different considerations in the PCB layout. The PCB area around the device that is free of other components moves the heat from the device to the ambient air. Performance data for JEDEC low- and high-K boards are shown in the Power Dissipation Ratings table. Using heavier copper will increase the effectiveness in removing heat from the device. The addition of plated through-holes to heat-dissipating layers will also improve the heatsink effectiveness. Power dissipation depends on input voltage and load conditions. Power dissipation ( $P_D$ ) is equal to the product of the output current times the voltage drop across the output pass element ( $V_{IN}$ to $V_{OLT}$ ): $$P_{D} = (V_{IN} - V_{OUT}) \times I_{OUT}$$ (5) Power dissipation can be minimized by using the lowest possible input voltage necessary to assure the required output voltage. #### **Package Mounting** Solder pad footprint recommendations for the TPS737xx are presented in Application Bulletin Solder Pad Recommendations for Surface-Mount Devices (SBFA015), available from the Texas Instruments web site at www.ti.com. com 12-Sep-2006 #### PACKAGING INFORMATION | Orderable Device | Status <sup>(1)</sup> | Package<br>Type | Package<br>Drawing | Pins | Package<br>Qty | e Eco Plan <sup>(2)</sup> | Lead/Ball Finish | MSL Peak Temp <sup>(3)</sup> | |------------------|-----------------------|-----------------|--------------------|------|----------------|---------------------------|------------------|------------------------------| | TPS73701DCQ | ACTIVE | SOT-223 | DCQ | 6 | 78 | Green (RoHS & no Sb/Br) | CU NIPDAU | Level-2-260C-1 YEAR | | TPS73701DCQG4 | ACTIVE | SOT-223 | DCQ | 6 | 78 | Green (RoHS & no Sb/Br) | CU NIPDAU | Level-2-260C-1 YEAR | | TPS73701DCQR | ACTIVE | SOT-223 | DCQ | 6 | 2500 | Green (RoHS & no Sb/Br) | CU NIPDAU | Level-2-260C-1 YEAR | | TPS73701DCQRG4 | ACTIVE | SOT-223 | DCQ | 6 | 2500 | Green (RoHS & no Sb/Br) | CU NIPDAU | Level-2-260C-1 YEAR | <sup>(1)</sup> The marketing status values are defined as follows: ACTIVE: Product device recommended for new designs. LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect. **NRND:** Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design. PREVIEW: Device has been announced but is not in production. Samples may or may not be available. **OBSOLETE:** TI has discontinued the production of the device. (2) Eco Plan - The planned eco-friendly classification: Pb-Free (RoHS), Pb-Free (RoHS Exempt), or Green (RoHS & no Sb/Br) - please check http://www.ti.com/productcontent for the latest availability information and additional product content details. TBD: The Pb-Free/Green conversion plan has not been defined. **Pb-Free** (RoHS): TI's terms "Lead-Free" or "Pb-Free" mean semiconductor products that are compatible with the current RoHS requirements for all 6 substances, including the requirement that lead not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, TI Pb-Free products are suitable for use in specified lead-free processes. **Pb-Free (RoHS Exempt):** This component has a RoHS exemption for either 1) lead-based flip-chip solder bumps used between the die and package, or 2) lead-based die adhesive used between the die and leadframe. The component is otherwise considered Pb-Free (RoHS compatible) as defined above. Green (RoHS & no Sb/Br): TI defines "Green" to mean Pb-Free (RoHS compatible), and free of Bromine (Br) and Antimony (Sb) based flame retardants (Br or Sb do not exceed 0.1% by weight in homogeneous material) (3) MSL, Peak Temp. -- The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature. Important Information and Disclaimer: The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release. In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis. ## DCQ (R-PDSO-G6) ## PLASTIC SMALL-OUTLINE NOTES: - A. All linear dimensions are in inches (millimeters). - B. This drawing is subject to change without notice. - C. Controlling dimension in inches. - Body length and width dimensions are determined at the outermost extremes of the plastic body exclusive of mold flash, tie bar burrs, gate burrs, and interlead flash, but including any mismatch between the top and the bottom of the plastic body. - Lead width dimension does not include dambar protrusion. - Lead width and thickness dimensions apply to solder plated leads. - G. Interlead flash allow 0.008 inch max. - H. Gate burr/protrusion max. 0.006 inch. - I. Datums A and B are to be determined at Datum H. - J. Package dimensions per JEDEC outline drawing TO-261, issue B, dated Feb. 1999. This variation is not yet included. ## DRB (S-PDSO-N8) ## PLASTIC SMALL OUTLINE NOTES: - A. All linear dimensions are in millimeters. Dimensioning and tolerancing per ASME Y14.5M—1994. - B. This drawing is subject to change without notice. - C. Small Outline No-Lead (SON) package configuration. - The package thermal pad must be soldered to the board for thermal and mechanical performance. See the Product Data Sheet for details regarding the exposed thermal pad dimensions. - Metalized features are supplier options and may not be on the package. #### THERMAL INFORMATION This package incorporates an exposed thermal pad that is designed to be attached directly to an external heatsink. The thermal pad must be soldered directly to the printed circuit board (PCB). After soldering, the PCB can be used as a heatsink. In addition, through the use of thermal vias, the thermal pad can be attached directly to a ground or power plane (whichever is applicable), or alternatively, a special heatsink structure designed into the PCB. This design optimizes the heat transfer from the integrated circuit (IC). For information on the Quad Flatpack No—Lead (QFN) package and its advantages, refer to Application Report, Quad Flatpack No—Lead Logic Packages, Texas Instruments Literature No. SCBA017. This document is available at www.ti.com. The exposed thermal pad dimensions for this package are shown in the following illustration. Bottom View NOTE: All linear dimensions are in millimeters Exposed Thermal Pad Dimensions ## DRB (S-PDSO-N8) NOTES: A. All linear dimensions are in millimeters. - B. This drawing is subject to change without notice. - C. Publication IPC-7351 is recommended for alternate designs. - D. This package is designed to be soldered to a thermal pad on the board. Refer to Application Note, QFN Packages, Texas Instruments Literature No. SCBA017, SLUA271, and also the Product Data Sheets for specific thermal information, via requirements, and recommended board layout. These documents are available at www.ti.com <a href="https://www.ti.com">www.ti.com</a>. - E. Laser cutting apertures with trapezoidal walls and also rounding corners will offer better paste release. Customers should contact their board assembly site for stencil design recommendations. Refer to IPC 7525 for stencil design considerations. - F. Customers should contact their board fabrication site for solder mask tolerances. #### **IMPORTANT NOTICE** Texas Instruments Incorporated and its subsidiaries (TI) reserve the right to make corrections, modifications, enhancements, improvements, and other changes to its products and services at any time and to discontinue any product or service without notice. Customers should obtain the latest relevant information before placing orders and should verify that such information is current and complete. All products are sold subject to TI's terms and conditions of sale supplied at the time of order acknowledgment. TI warrants performance of its hardware products to the specifications applicable at the time of sale in accordance with TI's standard warranty. Testing and other quality control techniques are used to the extent TI deems necessary to support this warranty. Except where mandated by government requirements, testing of all parameters of each product is not necessarily performed. TI assumes no liability for applications assistance or customer product design. Customers are responsible for their products and applications using TI components. To minimize the risks associated with customer products and applications, customers should provide adequate design and operating safeguards. TI does not warrant or represent that any license, either express or implied, is granted under any TI patent right, copyright, mask work right, or other TI intellectual property right relating to any combination, machine, or process in which TI products or services are used. Information published by TI regarding third-party products or services does not constitute a license from TI to use such products or services or a warranty or endorsement thereof. Use of such information may require a license from a third party under the patents or other intellectual property of the third party, or a license from TI under the patents or other intellectual property of TI. Reproduction of information in TI data books or data sheets is permissible only if reproduction is without alteration and is accompanied by all associated warranties, conditions, limitations, and notices. Reproduction of this information with alteration is an unfair and deceptive business practice. TI is not responsible or liable for such altered documentation. Resale of TI products or services with statements different from or beyond the parameters stated by TI for that product or service voids all express and any implied warranties for the associated TI product or service and is an unfair and deceptive business practice. TI is not responsible or liable for any such statements. Following are URLs where you can obtain information on other Texas Instruments products and application solutions: | Products | | Applications | | |-----------------------------------|------------------------|--------------------|---------------------------| | Amplifiers | amplifier.ti.com | Audio | www.ti.com/audio | | Data Converters | dataconverter.ti.com | Automotive | www.ti.com/automotive | | DSP | dsp.ti.com | Broadband | www.ti.com/broadband | | Interface | interface.ti.com | Digital Control | www.ti.com/digitalcontrol | | Logic | logic.ti.com | Military | www.ti.com/military | | Power Mgmt | power.ti.com | Optical Networking | www.ti.com/opticalnetwork | | Microcontrollers | microcontroller.ti.com | Security | www.ti.com/security | | Low Power Wireless www.ti.com/lpw | | Telephony | www.ti.com/telephony | | | | Video & Imaging | www.ti.com/video | | | | Wireless | www.ti.com/wireless | | | | | | Mailing Address: Texas Instruments Post Office Box 655303 Dallas, Texas 75265 Copyright © 2006, Texas Instruments Incorporated