# LOW-NOISE, HIGH PSRR, RF 200-mA LOW-DROPOUT LINEAR REGULATORS #### **FEATURES** - 200-mA RF Low-Dropout Regulator With Enable - Available in 1.8-V, 2.5-V, 3-V, 3.3-V, and Adjustable (1.22-V to 5.5-V) - High PSRR (68dB at 1 kHz) - Ultralow-Noise (23 μV<sub>RMS</sub>, TPS73018) - Fast Start-Up Time (50 μs) - Stable With a 2.2-µF Ceramic Capacitor - Excellent Load/Line Transient Response - Very Low Dropout Voltage (120 mV at Full Load) - 5- and 6-Pin SOT23 (DBV) Package #### **APPLICATIONS** - RF: VCOs, Receivers, ADCs - Audio - Cellular and Cordless Telephones - Bluetooth™, Wireless LAN - Handheld Organizers, PDAs #### **DESCRIPTION** TPS730xx family of low-dropout low-power linear voltage regulators features high power-supply rejection ratio (PSRR), ultralow-noise, fast start-up, and excellent line and load transient responses a small SOT23 package. Each device in the family is stable, with a small 2.2-µF ceramic capacitor on the output. The TPS730xx family uses an advanced, proprietary BiCMOS fabrication process to yield low dropout voltages (e.g., 120 mV at 200 mA, TPS73030). Each device achieves fast start-up times (approximately 50 µs with a 0.001-µF bypass capacitor) while consuming low quiescent current (170 µA typical). Moreover, when the device is placed in standby mode, the supply current is reduced to less than 1 µA. The TPS73018 exhibits approximately 23 µV<sub>RMS</sub> of output voltage noise at 2.8-V output with a 0.01-µF bypass capacitor. Applicomponents with analog that noise-sensitive, such as portable RF electronics, benefit from the high PSRR and low-noise features as well as the fast response time. Figure 1. Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet. Bluetooth is a trademark of Bluetooth Sig, Inc. This integrated circuit can be damaged by ESD. Texas Instruments recommends that all integrated circuits be handled with appropriate precautions. Failure to observe proper handling and installation procedures can cause damage. ESD damage can range from subtle performance degradation to complete device failure. Precision integrated circuits may be more susceptible to damage because very small parametric changes could cause the device not to meet its published specifications. # **AVAILABLE OPTIONS**(1)(2) | PRODUCT | VOLTAGE | PACKAGE | T <sub>J</sub> | SYMBOL | PART NUMBER | |----------|-----------------|-------------|-----------------|--------|--------------| | TPS73001 | 1.22 V to 5.5 V | SOT23 (DBV) | | PGVI | TPS73001DBVR | | TPS73018 | 1.8 V | SOT23 (DBV) | | PHHI | TPS73018DBVR | | TPS73025 | 2.5 V | SOT23 (DBV) | -40°C to +125°C | PGWI | TPS73025DBVR | | TPS73030 | 3 V | SOT23 (DBV) | | PGYI | TPS73030DBVR | | TPS73033 | 3.3 V | SOT23 (DBV) | | PHUI | TPS73033DBVR | <sup>(1)</sup> For the most current package and ordering information, see the Package Option Addendum located at the end of this data sheet. #### **ABSOLUTE MAXIMUM RATINGS** over operating temperature range (unless otherwise noted)(1) | | UNIT | |---------------------------------------------|-----------------------------------| | V <sub>IN</sub> range | -0.3 V to 6 V | | V <sub>EN</sub> range | -0.3 V to V <sub>IN</sub> + 0.3 V | | V <sub>OUT</sub> range | -0.3 V to 6 V | | Peak output current | Internally limited | | ESD rating, HBM | 2 kV | | ESD rating, CDM | 500 V | | Continuous total power dissipation | See Dissipation Ratings Table | | Junction temperature range | -40°C to 150°C | | Storage temperature range, T <sub>stq</sub> | -65°C to 150°C | <sup>(1)</sup> Stresses beyond those listed under absolute maximum ratings may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under recommended operating conditions is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability. <sup>(2)</sup> DBVR indicates tape and reel of 3000 parts. #### **DISSIPATION RATINGS TABLE** | BOARD | PACKAGE | $R_{ hetaJC}$ | $R_{ hetaJA}$ | DERATING FACTOR<br>ABOVE T <sub>A</sub> = 25°C | T <sub>A</sub> ≤ 25°C<br>POWER<br>RATING | T <sub>A</sub> = 70°C<br>POWER<br>RATING | T <sub>A</sub> = 85°C<br>POWER<br>RATING | |-----------------------|---------|---------------|---------------|------------------------------------------------|------------------------------------------|------------------------------------------|------------------------------------------| | Low-K <sup>(1)</sup> | DBV | 65°C/W | 255°C/W | 3.9 mW/°C | 390 mW | 215 mW | 155 mW | | High-K <sup>(2)</sup> | DBV | 65°C/W | 180°C/W | 5.6 mW/°C | 560 mW | 310 mW | 225 mW | The JEDEC low-K (1s) board design used to derive this data was a 3-inch x 3-inch, two layer board with 2 ounce copper traces on top #### **ELECTRICAL CHARACTERISTICS** over recommended operating temperature range $T_J$ = -40 to 125°C, $V_{EN}$ = $V_{IN}$ , $V_{IN}$ = $V_{OUT(nom)}$ + 1 $V^{(1)}$ , $I_{OUT}$ = 1 mA, $C_{OUT}$ = 10 $\mu$ F, $C_{NR}$ = 0.01 $\mu$ F (unless otherwise noted). Typical values are at 25°C. | PARAMETER | TEST CONDITIONS | | MIN | TYP | MAX | UNIT | |------------------------------------------------------------------------|--------------------------------------------------------------------|-----------------------------------------------------------|-----------------|-----------------------|--------------------------|---------------| | V <sub>IN</sub> Input voltage <sup>(1)</sup> | | | 2.7 | | 5.5 | V | | I <sub>OUT</sub> Continuous output current | | | | | 200 | mA | | V <sub>FB</sub> Internal reference (TPS73001) | | | 1.201 | 1.225 | 1.250 | V | | Output voltage range (TPS73001) | | | V <sub>FB</sub> | | 5.5 -<br>V <sub>DO</sub> | V | | Output voltage accuracy | $0 \mu A \le I_{OUT} \le 200 mA$ , | $2.75 \text{ V} \le \text{V}_{\text{IN}} < 5.5 \text{ V}$ | -2% | V <sub>OUT(nom)</sub> | +2% | V | | Line regulation (ΔV <sub>OUT</sub> %/ΔV <sub>IN</sub> ) <sup>(1)</sup> | $V_{OUT} + 1 \ V \le V_{IN} \le 5.5 \ V$ | | | 0.05 | | %/V | | Load regulation (ΔV <sub>OUT</sub> %/ΔI <sub>OUT</sub> ) | $0 \mu A \le I_{OUT} \le 200 \text{ mA},$ | T <sub>J</sub> = 25°C | | 5 | | mV | | Dropout voltage (2)(V <sub>IN</sub> = V <sub>OUT(nom)</sub> - 0.1V) | I <sub>OUT</sub> = 200 mA | | | 120 | 210 | mV | | Output current limit | V <sub>OUT</sub> = 0 V | 285 | | 600 | mA | | | GND pin current | $0 \mu A \le I_{OUT} \le 200 mA$ | | 170 | 250 | μΑ | | | Shutdown current <sup>(3)</sup> | $V_{EN} = 0 \text{ V}, 2.7 \text{ V} \le V_{IN} \le 5.5 \text{ V}$ | | | 0.07 | 1 | μΑ | | FB pin current | V <sub>FB</sub> = 1.8 V | | | | 1 | μΑ | | Power-supply ripple rejection TPS73028 | $f = 1kHz$ , $T_J = 25^{\circ}C$ , | $I_{OUT} = 200 \text{ mA}$ | | 68 | | dB | | Output noise voltage (TPS73018) | BW = 200 Hz to 100 kHz,<br>I <sub>OUT</sub> = 200 mA | C <sub>NR</sub> = 0.01 μF | | 23 | | $\mu V_{RMS}$ | | Time, start-up (TPS73018) | $R_L$ = 14 $\Omega$ , $C_{OUT}$ = 1 $\mu$ F | $C_{NR} = 0.001 \ \mu F$ | | 50 | | μs | | High level enable input voltage | $2.7 \text{ V} \le V_{IN} \le 5.5 \text{ V}$ | | | | $V_{IN}$ | V | | Low level enable input voltage | 2.7 V ≤ V <sub>IN</sub> ≤ 5.5 V | | | | 0.7 | V | | EN pin current | V <sub>EN</sub> = 0 | | | | 1 | μA | | UVLO threshold | V <sub>CC</sub> rising | | | | 2.65 | V | | UVLO hysteresis | | | | 100 | | mV | The JEDEC high-K (2s2p) board design used to derive this data was a 3-inch x 3-inch, multilayer board with 1 ounce internal power and ground planes and 2 ounce copper traces on top and bottom of the board. Minimum $V_{IN}$ is 2.7 V or $V_{OUT}$ + $V_{DO}$ , whichever is greater. Dropout is not measured for the TPS73018 and TPS73025 since minimum $V_{IN}$ = 2.7 V. For adjustable versions, this applies only after V<sub>IN</sub> is applied; then V<sub>EN</sub> transitions high to low. #### **FUNCTIONAL BLOCK DIAGRAMS** #### **ADJUSTABLE VERSION** #### **FIXED VERSION** #### **Terminal Functions** | TERMINAL | | L | | | | | | | |----------|--------------|----------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--| | NAME | SOT23<br>ADJ | SOT23<br>FIXED | DESCRIPTION | | | | | | | NR | 4 | 4 | Connecting an external capacitor to this pin bypasses noise generated by the internal bandgap. This improves power-supply rejection and reduces output noise. | | | | | | | EN | 3 | 3 | Driving the enable pin (EN) high turns on the regulator. Driving this pin low puts the regulator into shutdown mode. EN can be connected to IN if not used. | | | | | | | FB | 5 | N/A | This terminal is the feedback input voltage for the adjustable device. | | | | | | | GND | 2 | 2 | Regulator ground | | | | | | | IN | 1 | 1 | Unregulated input to the device. | | | | | | | OUT | 6 | 5 | Output of the regulator. | | | | | | #### **TYPICAL CHARACTERISTICS (SOT23 PACKAGE)** ### TYPICAL CHARACTERISTICS (SOT23 PACKAGE) (continued) Figure 14. Figure 15. #### **APPLICATION INFORMATION** The TPS730xx family of low-dropout (LDO) regulators has been optimized for use in noise-sensitive battery-operated equipment. The device features extremely low dropout voltages, high PSRR, ultralow output noise, low quiescent current (170 $\mu$ A typically), and enable-input to reduce supply currents to less than 1 $\mu$ A when the regulator is turned off. A typical application circuit is shown in Figure 16. Figure 16. Typical Application Circuit #### **External Capacitor Requirements** A 0.1-µF or larger ceramic input bypass capacitor, connected between IN and GND and located close to the TPS730xx, is required for stability and improves transient response, noise rejection, and ripple rejection. A higher-value input capacitor may be necessary if large, fast-rise-time load transients are anticipated or the device is located several inches from the power source. Like most low dropout regulators, the TPS730xx requires an output capacitor connected between OUT and GND to stabilize the internal control loop. The minimum recommended capacitance is 2.2 μF. Any 2.2-μF or larger ceramic capacitor is suitable, provided the capacitance does not vary significantly over temperature. If load current is not expected to exceed 100 mA, a 1.0-μF ceramic capacitor can be used. The internal voltage reference is a key source of noise in an LDO regulator. The TPS730xx has an NR pin which is connected to the voltage reference through a 250-k $\Omega$ internal resistor. The 250-k $\Omega$ internal resistor, in conjunction with an external bypass capacitor connected to the NR pin, creates a low pass filter to reduce the voltage reference noise and, therefore, the noise at the regulator output. In order for the regulator to operate properly, the current flow out of the NR pin must be at a minimum, because any leakage current creates an IR drop across the internal resistor thus creating an output error. Therefore, the bypass capacitor must have minimal leakage current. The bypass capacitor should be no more than 0.1- $\mu$ F to ensure that it is fully charged during the quickstart time provided by the internal switch shown in the Functional Block Diagrams As an example, the TPS73018 exhibits only 23 $\mu V_{RMS}$ of output voltage noise using a 0.01- $\mu F$ ceramic bypass capacitor and a 2.2- $\mu F$ ceramic output capacitor. Note that the output starts up slower as the bypass capacitance increases due to the RC time constant at the NR pin that is created by the internal 250- $k\Omega$ resistor and external capacitor. # **Board Layout Recommendation to Improve PSRR and Noise Performance** To improve ac measurements like PSRR, output noise, and transient response, it is recommended that the board be designed with separate ground planes for $V_{\text{IN}}$ and $V_{\text{OUT}}$ , with each ground plane connected only at the GND pin of the device. In addition, the ground connection for the bypass capacitor should connect directly to the GND pin of the device. # **APPLICATION INFORMATION (continued)** #### **Power Dissipation and Junction Temperature** Specified regulator operation is assured to a junction temperature of $125^{\circ}$ C; the maximum junction temperature should be restricted to $125^{\circ}$ C under normal operating conditions. This restriction limits the power dissipation the regulator can handle in any given application. To ensure the junction temperature is within acceptable limits, calculate the maximum allowable dissipation, $P_{D(max)}$ , and the actual dissipation, $P_D$ , which must be less than or equal to $P_{D(max)}$ . The maximum power dissipation limit is determined using Equation 1: $$P_{D(max)} = \frac{T_{J} max - T_{A}}{R_{\Theta JA}}$$ (1) Where: - T<sub>J</sub>max is the maximum allowable junction temperature. - R<sub>θJA</sub> is the thermal resistance junction-to-ambient for the package (see the Dissipation Ratings Table). - T<sub>A</sub> is the ambient temperature. The regulator dissipation is calculated using Equation 2: $$P_{D} = (V_{IN} - V_{OUT}) \times I_{OUT}$$ (2) Power dissipation resulting from quiescent current is negligible. Excessive power dissipation triggers the thermal protection circuit. ### Programming the TPS73001 Adjustable LDO Regulator The output voltage of the TPS73001 adjustable regulator is programmed using an external resistor divider as shown in Figure 17. The output voltage is calculated using Equation 3: $$V_{OUT} = V_{REF} \times \left(1 + \frac{R_1}{R_2}\right) \tag{3}$$ Where: • V<sub>REF</sub> = 1.225 V typ (the internal reference voltage) Resistors R1 and R2 should be chosen for approximately 50- $\mu$ A divider current. Lower value resistors can be used for improved noise performance, but the solution consumes more power. Higher resistor values should be avoided as leakage current into/out of FB across R1/R2 creates an offset voltage that artificially increases/decreases the feedback voltage and thus erroneously decreases/increases $V_{OUT}$ . The recommended design procedure is to choose R2 = 30.1 k $\Omega$ to set the divider current at 50 $\mu$ A, C1 = 15 pF for stability, and then calculate R1 using Equation 4: $$R_1 = \left(\frac{V_{\text{OUT}}}{V_{\text{ref}} - 1}\right) \times R_2 \tag{4}$$ In order to improve the stability of the adjustable version, it is suggested that a small compensation capacitor be placed between OUT and FB. For voltages < 1.8 V, the value of this capacitor should be 100 pF. For voltages > 1.8 V, the approximate value of this capacitor can be calculated as shown in Equation 5: $$C_1 = \frac{(3 \times 10^{-7}) \times (R_1 + R_2)}{(R_1 \times R_2)}$$ (5) The suggested value of this capacitor for several resistor ratios is shown in the table below. If this capacitor is not used (such as in a unity-gain configuration) or if an output voltage < 1.8 V is chosen, then the minimum recommended output capacitor is 4.7 $\mu$ F instead of 2.2 $\mu$ F. #### **APPLICATION INFORMATION (continued)** # OUTPUT VOLTAGE PROGRAMMING GUIDE | OUTPUT<br>VOLTAGE | R1 | R2 | C1 | | |-------------------|---------|---------|-------|--| | 1.22 V | short | open | 0 pF | | | 2.5 V | 31.6 kΩ | 30.1 kΩ | 22 pF | | | 3.3 V | 51 kΩ | 30.1 kΩ | 15 pF | | | 3.6 V | 59 kΩ | 30.1 kΩ | 15 pF | | Figure 17. TPS73001 Adjustable LDO Regulator Programming #### **Regulator Protection** The TPS730xx PMOS-pass transistor has a built-in back diode that conducts reverse current when the input voltage drops below the output voltage (e.g., during power-down). Current is conducted from the output to the input and is not internally limited. If extended reverse voltage operation is anticipated, external limiting might be appropriate. The TPS730xx features internal current limiting and thermal protection. During normal operation, the TPS730xx limits output current to approximately 400 mA. When current limiting engages, the output voltage scales back linearly until the overcurrent condition ends. While current limiting is designed to prevent gross device failure, care should be taken not to exceed the power dissipation ratings of the package or the absolute maximum voltage ratings of the device. If the temperature of the device exceeds approximately 165°C, thermal-protection circuitry shuts it down. Once the device has cooled down to below approximately 140°C, regulator operation resumes. #### **PACKAGING INFORMATION** | Orderable Device | Status <sup>(1)</sup> | Package<br>Type | Package<br>Drawing | Pins | Package<br>Qty | e Eco Plan <sup>(2)</sup> | Lead/Ball Finish | MSL Peak Temp <sup>(3)</sup> | |------------------|-----------------------|-----------------|--------------------|------|----------------|----------------------------|------------------|------------------------------| | TPS73001DBVR | ACTIVE | SOT-23 | DBV | 5 | 3000 | Green (RoHS & no Sb/Br) | CU NIPDAU | Level-1-260C-UNLIM | | TPS73001DBVRG4 | ACTIVE | SOT-23 | DBV | 5 | 3000 | Green (RoHS & no Sb/Br) | CU NIPDAU | Level-1-260C-UNLIM | | TPS73001DBVT | ACTIVE | SOT-23 | DBV | 5 | 250 | Green (RoHS & no Sb/Br) | CU NIPDAU | Level-1-260C-UNLIM | | TPS73001DBVTG4 | ACTIVE | SOT-23 | DBV | 5 | 250 | Green (RoHS & no Sb/Br) | CU NIPDAU | Level-1-260C-UNLIM | | TPS73018DBVR | ACTIVE | SOT-23 | DBV | 5 | 3000 | Green (RoHS & no Sb/Br) | CU NIPDAU | Level-1-260C-UNLIM | | TPS73018DBVRG4 | ACTIVE | SOT-23 | DBV | 5 | 3000 | Green (RoHS &<br>no Sb/Br) | CU NIPDAU | Level-1-260C-UNLIM | | TPS73018DBVT | ACTIVE | SOT-23 | DBV | 5 | 250 | Green (RoHS & no Sb/Br) | CU NIPDAU | Level-1-260C-UNLIM | | TPS73018DBVTG4 | ACTIVE | SOT-23 | DBV | 5 | 250 | Green (RoHS & no Sb/Br) | CU NIPDAU | Level-1-260C-UNLIM | | TPS73025DBVR | ACTIVE | SOT-23 | DBV | 5 | 3000 | Green (RoHS & no Sb/Br) | CU NIPDAU | Level-1-260C-UNLIM | | TPS73025DBVRG4 | ACTIVE | SOT-23 | DBV | 5 | 3000 | Green (RoHS & no Sb/Br) | CU NIPDAU | Level-1-260C-UNLIM | | TPS73025DBVT | ACTIVE | SOT-23 | DBV | 5 | 250 | Green (RoHS & no Sb/Br) | CU NIPDAU | Level-1-260C-UNLIM | | TPS73025DBVTG4 | ACTIVE | SOT-23 | DBV | 5 | 250 | Green (RoHS & no Sb/Br) | CU NIPDAU | Level-1-260C-UNLIM | | TPS73030DBVR | ACTIVE | SOT-23 | DBV | 5 | 3000 | Green (RoHS & no Sb/Br) | CU NIPDAU | Level-1-260C-UNLIM | | TPS73030DBVRG4 | ACTIVE | SOT-23 | DBV | 5 | 3000 | Green (RoHS & no Sb/Br) | CU NIPDAU | Level-1-260C-UNLIM | | TPS73030DBVT | ACTIVE | SOT-23 | DBV | 5 | 250 | Green (RoHS & no Sb/Br) | CU NIPDAU | Level-1-260C-UNLIM | | TPS73030DBVTG4 | ACTIVE | SOT-23 | DBV | 5 | 250 | Green (RoHS & no Sb/Br) | CU NIPDAU | Level-1-260C-UNLIM | | TPS73033DBVR | ACTIVE | SOT-23 | DBV | 5 | 3000 | Green (RoHS & no Sb/Br) | CU NIPDAU | Level-1-260C-UNLIM | | TPS73033DBVRG4 | ACTIVE | SOT-23 | DBV | 5 | 3000 | Green (RoHS & no Sb/Br) | CU NIPDAU | Level-1-260C-UNLIM | | TPS73033DBVT | ACTIVE | SOT-23 | DBV | 5 | 250 | Green (RoHS & no Sb/Br) | CU NIPDAU | Level-1-260C-UNLIM | | TPS73033DBVTG4 | ACTIVE | SOT-23 | DBV | 5 | 250 | Green (RoHS & no Sb/Br) | CU NIPDAU | Level-1-260C-UNLIM | (1) The marketing status values are defined as follows: **ACTIVE:** Product device recommended for new designs. LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect. NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in PREVIEW: Device has been announced but is not in production. Samples may or may not be available. **OBSOLETE:** TI has discontinued the production of the device. <sup>(2)</sup> Eco Plan - The planned eco-friendly classification: Pb-Free (RoHS) or Green (RoHS & no Sb/Br) - please check http://www.ti.com/productcontent for the latest availability information and additional product content details. #### PACKAGE OPTION ADDENDUM 30-Mar-2005 **TBD:** The Pb-Free/Green conversion plan has not been defined. **Pb-Free** (RoHS): TI's terms "Lead-Free" or "Pb-Free" mean semiconductor products that are compatible with the current RoHS requirements for all 6 substances, including the requirement that lead not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, TI Pb-Free products are suitable for use in specified lead-free processes. Green (RoHS & no Sb/Br): TI defines "Green" to mean Pb-Free (RoHS compatible), and free of Bromine (Br) and Antimony (Sb) based flame retardants (Br or Sb do not exceed 0.1% by weight in homogeneous material) (3) MSL, Peak Temp. -- The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature. Important Information and Disclaimer: The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release. In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis. # DBV (R-PDSO-G5) # PLASTIC SMALL-OUTLINE PACKAGE NOTES: - All linear dimensions are in millimeters. - This drawing is subject to change without notice. - C. Body dimensions do not include mold fla D. Falls within JEDEC MO—178 Variation AA. Body dimensions do not include mold flash or protrusion. #### **IMPORTANT NOTICE** Texas Instruments Incorporated and its subsidiaries (TI) reserve the right to make corrections, modifications, enhancements, improvements, and other changes to its products and services at any time and to discontinue any product or service without notice. Customers should obtain the latest relevant information before placing orders and should verify that such information is current and complete. All products are sold subject to TI's terms and conditions of sale supplied at the time of order acknowledgment. TI warrants performance of its hardware products to the specifications applicable at the time of sale in accordance with TI's standard warranty. Testing and other quality control techniques are used to the extent TI deems necessary to support this warranty. Except where mandated by government requirements, testing of all parameters of each product is not necessarily performed. TI assumes no liability for applications assistance or customer product design. Customers are responsible for their products and applications using TI components. To minimize the risks associated with customer products and applications, customers should provide adequate design and operating safeguards. TI does not warrant or represent that any license, either express or implied, is granted under any TI patent right, copyright, mask work right, or other TI intellectual property right relating to any combination, machine, or process in which TI products or services are used. Information published by TI regarding third-party products or services does not constitute a license from TI to use such products or services or a warranty or endorsement thereof. Use of such information may require a license from a third party under the patents or other intellectual property of the third party, or a license from TI under the patents or other intellectual property of TI. Reproduction of information in TI data books or data sheets is permissible only if reproduction is without alteration and is accompanied by all associated warranties, conditions, limitations, and notices. Reproduction of this information with alteration is an unfair and deceptive business practice. TI is not responsible or liable for such altered documentation. Resale of TI products or services with statements different from or beyond the parameters stated by TI for that product or service voids all express and any implied warranties for the associated TI product or service and is an unfair and deceptive business practice. TI is not responsible or liable for any such statements. Following are URLs where you can obtain information on other Texas Instruments products and application solutions: | Products | | Applications | | |------------------|------------------------|--------------------|---------------------------| | Amplifiers | amplifier.ti.com | Audio | www.ti.com/audio | | Data Converters | dataconverter.ti.com | Automotive | www.ti.com/automotive | | DSP | dsp.ti.com | Broadband | www.ti.com/broadband | | Interface | interface.ti.com | Digital Control | www.ti.com/digitalcontrol | | Logic | logic.ti.com | Military | www.ti.com/military | | Power Mgmt | power.ti.com | Optical Networking | www.ti.com/opticalnetwork | | Microcontrollers | microcontroller.ti.com | Security | www.ti.com/security | | | | Telephony | www.ti.com/telephony | | | | Video & Imaging | www.ti.com/video | | | | Wireless | www.ti.com/wireless | Mailing Address: Texas Instruments Post Office Box 655303 Dallas, Texas 75265 Copyright © 2005, Texas Instruments Incorporated