TPS61160, TPS61161 SLVS791E -NOVEMBER 2007-REVISED JULY 2016 # TPS6116x White LED Drivers With Digital and PWM Brightness Control in 2-mm x 2-mm WSON Package #### 1 Features - 2.7-V to 18-V Input Voltage Range - 26-V Open LED Protection (TPS61160) - 38-V Open LED Protection (TPS61161) - 200-mV Reference Voltage With ±2% Accuracy - · Flexible Digital and PWM Brightness Control - · Built-in Soft Start - Up to 90% Efficiency ## 2 Applications - Cellular Phones - · Portable Media Players - Ultra Mobile Devices - GPS Receivers - White LED Backlighting for Media Form Factor Display ## 3 Description With a 40-V rated integrated switch FET, the TPS61160 and TPS61161 are boost converters that drive LEDs in series. The boost converters run at 600-kHz fixed switching frequency to reduce output ripple, improve conversion efficiency, and allow for the use of small external components. The default white LED current is set with the external sensor resistor $R_{\text{SET}}$ , and the feedback voltage is regulated to 200 mV, as shown in the Typical Application. During the operation, the LED current can be controlled using the one-wire digital interface (EasyScale™ protocol) through the CTRL pin. Alternatively, a pulse width modulation (PWM) signal can be applied to the CTRL pin through which the duty cycle determines the feedback reference voltage. In either digital or PWM mode, the TPS61160 and TPS61161 do not burst the LED current; therefore, they do not generate audible noises on the output capacitor. For maximum protection, the device features integrated open LED protection that disable the TPS61160 and/or TPS61161 to prevent the output voltage from exceeding the device's absolute maximum voltage ratings during open LED conditions. The TPS61160 and TPS61161 are available in a space-saving, 2-mm × 2-mm WSON package with thermal pad. #### Device Information<sup>(1)</sup> | PART NUMBER | PACKAGE | OPEN LED PROTECTION | |-------------|----------|-----------------------------| | TPS61160 | WSON (6) | TPS61160 use 26 V (typical) | | TPS61161 | W3ON (6) | TPS61161 use 38 V (typical) | For all available packages, see the orderable addendum at the end of the data sheet. ## **Typical Application** #### **Table of Contents** | 1 | Features 1 | 8 Application and Implementation Information | on 19 | |---|--------------------------------------|-------------------------------------------------|----------| | 2 | Applications 1 | 8.1 Application Information | 19 | | 3 | Description 1 | 8.2 Typical Applications | 19 | | 4 | Revision History2 | 9 Power Supply Recommendations | 28 | | 5 | Pin Configuration and Functions 4 | 10 Layout | 29 | | 6 | Specifications5 | 10.1 Layout Guidelines | 29 | | | 6.1 Absolute Maximum Ratings 5 | 10.2 Layout Example | 29 | | | 6.2 ESD Ratings | 10.3 Thermal Considerations | 29 | | | 6.3 Recommended Operating Conditions | 11 Device and Documentation Support | 30 | | | 6.4 Thermal Information | 11.1 Device Support | 30 | | | 6.5 Electrical Characteristics | 11.2 Documentation Support | 30 | | | 6.6 Timing Requirements | 11.3 Related Links | 30 | | | 6.7 Typical Characteristics | 11.4 Receiving Notification of Documentation Up | dates 30 | | 7 | Detailed Description 11 | 11.5 Community Resources | 30 | | | 7.1 Overview 11 | 11.6 Trademarks | 30 | | | 7.2 Functional Block Diagram | 11.7 Electrostatic Discharge Caution | 30 | | | 7.3 Feature Description | 11.8 Glossary | 3 | | | 7.4 Device Functional Modes | 12 Mechanical, Packaging, and Orderable | | | | 7.5 Programming | Information | 3′ | | | | | | | | | | | ## 4 Revision History Changes from Revision D (June 2015) to Revision E NOTE: Page numbers for previous revisions may differ from page numbers in the current version. | Ch | nanges from Revision C (April 2012) to Revision D | Page | |----------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------| | • | Added Pin Configuration and Functions section, ESD Rating table, Feature Description, Device Functional Modes, Application and Implementation, Power Supply Recommendations, Dos and Don'ts, Layout, Device and Documentation Support, and Mechanical, Packaging, and Orderable Information sections; change package name from QFN to SON; remove Ordering Information table - info duplicated in POA | 1 | | • | Deleted Dissipation Ratings table - replaced by updated Thermal Information. | 5 | | <u>•</u> | Added paragraph re: not using EasyScale to change feedback voltage from 0 mV | 14 | | Ch | nanges from Revision B (July 2011) to Revision C | Page | ## Changes from Revision A (September 2008) to Revision B Pag Page ## TPS61160, TPS61161 MBER 2007-REVISED JULY 2016 | www.ti.com | SLVS791E -NOVE | |------------|----------------| | | | | • | Changed Figure 13 | . 14 | |---|------------------------------------------------------|------| | • | Changed the COMPENSATION CAPACITOR SELECTION section | . 2° | ## 5 Pin Configuration and Functions #### **Pin Functions** | PIN I/O | | 1/0 | DESCRIPTION | | |---------------------------------------------------------------------------------------------------------------------------------------------------|-----|-----------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------|--| | NAME | NO. | 1/0 | DESCRIPTION | | | СОМР | 2 | 0 | Output of the transconductance error amplifier. Connect an external capacitor to this pin to compensate the converter. | | | CTRL | 5 | 1 | Control pin of the boost converter. It is a multi-functional pin which can be used for enable control, PWM and digital dimming. | | | FB | 1 | I | pedback pin for current. Connect the sense resistor from FB to GND. | | | GND | 3 | 0 | Ground | | | SW | 4 | 1 | This is the switching node of the device. Connect the inductor between the VIN and SW pin. This pin is also used to sense the output voltage for open LED protection | | | VIN | 6 | I | The input supply pin for the device. Connect VIN to a supply voltage between 2.7 V and 18 V. | | | Thermal Pad — Solder the thermal pad to the analog ground plane. If possible, use thermal via to connect to graphane for ideal power dissipation. | | Solder the thermal pad to the analog ground plane. If possible, use thermal via to connect to ground plane for ideal power dissipation. | | | Product Folder Links: TPS61160 TPS61161 ubinit Documentation Feedback ## 6 Specifications #### 6.1 Absolute Maximum Ratings over operating free-air temperature range (unless otherwise noted) (1) | | | MIN | MAX | UNIT | |------------------|---------------------------------------|------|-----|------| | V | Supply voltages on VIN <sup>(2)</sup> | -0.3 | 20 | V | | | Voltages on CTRL <sup>(2)</sup> | -0.3 | 20 | V | | VI | Voltage on FB and COMP <sup>(2)</sup> | -0.3 | 3 | V | | | Voltage on SW <sup>(2)</sup> | -0.3 | 40 | V | | TJ | Operating junction temperature | 40 | 150 | °C | | T <sub>stg</sub> | Storage temperature | -65 | 150 | °C | <sup>(1)</sup> Stresses beyond those listed under Absolute Maximum Ratings may cause permanent damage to the device. These are stress ratings only, which do not imply functional operation of the device at these or any other conditions beyond those indicated under Recommended Operating Conditions. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability. #### 6.2 ESD Ratings | | | | VALUE | UNIT | |--------------------|---------------|--------------------------------------------------------------------------------|-------|------| | V | Electrostatic | Human-body model (HBM), per ANSI/ESDA/JEDEC JS-001 (1) | ±4000 | V | | V <sub>(ESD)</sub> | discharge | Charged-device model (CDM), per JEDEC specification JESD22-C101 <sup>(2)</sup> | ±1000 | V | <sup>(1)</sup> JEDEC document JEP155 states that 500-V HBM allows safe manufacturing with a standard ESD control process. 6.3 Recommended Operating Conditions | | | MIN | NOM | MAX | UNIT | |----------------------|----------------------------------|-----------------|-----|-----|------| | VI | Input voltage | 2.7 | | 18 | V | | Vo | Output voltage | V <sub>IN</sub> | | 38 | V | | L | Inductor <sup>(1)</sup> | 10 | | 22 | μΗ | | $f_{dim}$ | PWM dimming frequency | 5 | | 100 | kHz | | t <sub>PWM_MIN</sub> | Minimum pulse width at PWM input | | 50 | | ns | | C <sub>IN</sub> | Input capacitor | 1 | | | μF | | Co | Output capacitor <sup>(1)</sup> | 0.47 | | 10 | μF | | T <sub>A</sub> | Operating ambient temperature | -40 | | 85 | °C | | TJ | Operating junction temperature | -40 | | 125 | °C | <sup>(1)</sup> These values are recommended values that have been successfully tested in several applications. Other values may be acceptable in other applications but should be fully tested by the user. ## 6.4 Thermal Information | | 40 | TPS61160,<br>TPS61161 | | |----------------------|----------------------------------------------|-----------------------|------| | | THERMAL METRIC <sup>(1)</sup> | DRV (WSON) | UNIT | | | | 6 PINS | | | $R_{\theta JA}$ | Junction-to-ambient thermal resistance | 96.1 | °C/W | | $R_{\theta JC(top)}$ | Junction-to-case (top) thermal resistance | 89 | °C/W | | $R_{\theta JB}$ | Junction-to-board thermal resistance | 65.9 | °C/W | | ΨЈТ | Junction-to-top characterization parameter | 3.2 | °C/W | | ΨЈВ | Junction-to-board characterization parameter | 66.3 | °C/W | | $R_{\theta JC(bot)}$ | Junction-to-case (bottom) thermal resistance | 40.8 | °C/W | <sup>(1)</sup> For more information about traditional and new thermal metrics, see Semiconductor and IC Package Thermal Metrics. <sup>(2)</sup> All voltage values are with respect to network ground pin. <sup>(2)</sup> JEDEC document JEP157 states that 250-V CDM allows safe manufacturing with a standard ESD control process. ## 6.5 Electrical Characteristics $V_{IN}$ = 3.6 V, CTRL = $V_{IN}$ , $T_A$ = -40°C to +85°C, typical values are at $T_A$ = 25°C (unless otherwise noted). | | PARAMETER | TEST CONDITIONS | MIN | TYP | MAX | UNIT | |----------------------|--------------------------------------|----------------------------------------------------------------------|-----|-----|------|------| | SUPPLY CU | RRENT | | | | | | | VI | Input voltage | | 2.7 | | 18 | V | | IQ | Operating quiescent current into VIN | Device PWM switching no load | | | 1.8 | mA | | I <sub>SD</sub> | Shutdown current | CRTL=GND, V <sub>IN</sub> = 4.2 V | | | 1 | μΑ | | UVLO | Undervoltage lockout threshold | V <sub>IN</sub> falling | | 2.2 | 2.5 | V | | V <sub>hys</sub> | Undervoltage lockout hysterisis | | | 70 | | mV | | ENABLE AN | D REFERENCE CONTROL | • | | | | | | V <sub>(CTRLh)</sub> | CTRL logic high voltage | V <sub>IN</sub> = 2.7 V to 18 V | 1.2 | | | V | | V <sub>(CTRLI)</sub> | CTRL logic low voltage | V <sub>IN</sub> = 2.7 V to 18 V | | | 0.4 | V | | R <sub>(CTRL)</sub> | CTRL pull down resistor | | 400 | 800 | 1600 | kΩ | | VOLTAGE A | ND CURRENT CONTROL | | | | · | | | V <sub>REF</sub> | Voltage feedback regulation voltage | | 196 | 200 | 204 | mV | | W | Voltage feedback regulation voltage | V <sub>FB</sub> = 50 mV | 47 | 50 | 53 | \/ | | $V_{(REF\_PWM)}$ | under brightness control | V <sub>FB</sub> = 20 mV | 17 | 20 | 23 | mV | | I <sub>FB</sub> | Voltage feedback input bias current | V <sub>FB</sub> = 200 mV | | | 2 | μΑ | | fs | Oscillator frequency | | 500 | 600 | 700 | kHz | | D <sub>max</sub> | Maximum duty cycle | $V_{FB}$ = 100 mV, measured on the drive signal of the switching FET | 93% | 95% | | | | t <sub>min_on</sub> | Minimum on pulse width | | | 40 | | ns | | I <sub>sink</sub> | Comp pin sink current | | | 100 | | μΑ | | I <sub>source</sub> | Comp pin source current | | | 100 | | μΑ | | G <sub>ea</sub> | Error amplifier transconductance | | 240 | 320 | 400 | μmho | | R <sub>ea</sub> | Error amplifier output resistance | | | 6 | | МΩ | | $f_{ea}$ | Error amplifier crossover frequency | 5 pF connected to COMP | | 500 | | kHz | | POWER SWI | тсн | | | | | | | D | N-channel MOSFET on-resistance | V <sub>IN</sub> = 3.6 V | | 0.3 | 0.6 | 0 | | R <sub>DS(on)</sub> | IN-CHAILIE IVIOSEET UII-TESISIATICE | V <sub>IN</sub> = 3 V | | | 0.7 | Ω | | I <sub>LN NFET</sub> | N-channel leakage current | V <sub>SW</sub> = 35 V, T <sub>A</sub> = 25°C | | · | 1 | μΑ | ## **Electrical Characteristics (continued)** $V_{IN} = 3.6 \text{ V}$ , CTRL = $V_{IN}$ , $T_A = -40^{\circ}\text{C}$ to +85°C, typical values are at $T_A = 25^{\circ}\text{C}$ (unless otherwise noted). | | PARAMETER | TEST CONDITIONS | MIN | TYP | MAX | UNIT | |-------------------------|---------------------------------------|--------------------------------------------------------------------------------------------------|----------|----------|----------|------| | OC and OL | P | | | | | | | I <sub>LIM</sub> | N-Channel MOSFET current limit | $D = D_{max}$ | 0.56 | 0.7 | 0.84 | Α | | I <sub>LIM_Start</sub> | Start up current limit | $D = D_{max}$ | | 0.4 | | Α | | t <sub>Half_LIM</sub> | Time step for half current limit | | | 5 | | ms | | V <sub>ovp</sub> | Open LED protection threshold | Measured on the SW pin,<br>TPS61160<br>TPS61161 | 25<br>37 | 26<br>38 | 27<br>39 | V | | $V_{(FB\_OVP)}$ | Open LED protection threshold on FB | Measured on the FB pin,<br>percentage of V <sub>REF</sub><br>V <sub>REF</sub> = 200 mV and 20 mV | | 50% | | | | V <sub>ACKNL</sub> | Acknowledge output voltage low | Open drain, $R_{pullup} = 15 \text{ k}\Omega$ to $V_{IN}$ | | | 0.4 | V | | THERMAL | SHUTDOWN | | | | • | | | T <sub>shutdown</sub> | Thermal shutdown threshold | | | 160 | | °C | | T <sub>hysteresis</sub> | Thermal shutdown threshold hysteresis | | | 15 | | °C | ## 6.6 Timing Requirements | | | MIN | NOM | MAX | UNIT | |-----------------------|----------------------------------------------------|-----------------------|-----|----------|------| | OC and C | DLP | | | <u> </u> | | | t <sub>REF</sub> | V <sub>REF</sub> filter time constant | | 180 | | μS | | t <sub>step</sub> | V <sub>REF</sub> ramp up time | | 213 | | μS | | EasyScal | е | • | | • | | | t <sub>valACKN</sub> | Acknowledge valid time <sup>(1)</sup> | | | 2 | μS | | t <sub>ACKN</sub> | Duration of acknowledge condition (1) | | | 512 | μS | | t <sub>off</sub> | CTRL pulse width to shutdown, CTRL high to low | 2.5 | | | ms | | t <sub>es_det</sub> | Easy Scale detection time (2) | 260 | | | μS | | t <sub>es_delay</sub> | EasyScale detection delay, Measured from CTRL high | 100 | | | μS | | t <sub>es_win</sub> | EasyScale detection window time | 1 | | | ms | | t <sub>START</sub> | Start time of program stream | 2 | | | μS | | t <sub>EOS</sub> | End time of program stream | 2 | | 360 | μS | | t <sub>H_LB</sub> | High time low bit, logic 0 | 2 | | 180 | μS | | t <sub>L_LB</sub> | Low time low bit, logic 0 | 2 × t <sub>H_LB</sub> | | 360 | μS | | t <sub>H_HB</sub> | High time high bit, logic 1 | 2 × t <sub>L_HB</sub> | | 360 | μS | | t <sub>L_HB</sub> | Low time high bit, logic 1 | 2 | | 180 | μS | <sup>(1)</sup> Acknowledge condition active 0, this condition will only be applied in case the RFA bit is set. Open drain output, line needs to be pulled high by the host with resistor load. <sup>(2)</sup> To select EasyScale mode, the CTRL pin has to be low for more than tes\_det during tes\_win. ## 6.7 Typical Characteristics ## 6.7.1 Table Of Graphs | | | FIGURE | |------------------------------|-------------------------------------------------------------------------------|-----------| | Efficiency TPS61160/1 | $V_{IN} = 3.6 \text{ V}$ ; 4, 6, 8, 10 LEDs; L = 22 $\mu H$ | Figure 1 | | Efficiency TPS61160 | | Figure 2 | | Efficiency TPS61161 | | Figure 3 | | Current limit | T <sub>A</sub> = 25°C | Figure 4 | | Current limit | | Figure 5 | | EasyScale step | | Figure 6 | | PWM dimming linearity | V <sub>IN</sub> = 3.6 V; PWM Freq = 10 kHz and 40 kHz | Figure 6 | | Output ripple at PWM dimming | 8 LEDs; V <sub>IN</sub> = 3.6 V; I <sub>LOAD</sub> = 20 mA; PWM Freq = 10 kHz | Figure 8 | | Switching waveform | 8 LEDs; $V_{IN}$ = 3.6 V; $I_{LOAD}$ = 20 mA; L = 22 $\mu H$ | Figure 9 | | Start-up | 8 LEDs; $V_{IN}$ = 3.6 V; $I_{LOAD}$ = 20 mA; L =22 $\mu$ H | Figure 10 | | Open LED protection | 8 LEDs; $V_{IN}$ = 3.6 V; $I_{LOAD}$ = 20 mA; L = 22 $\mu$ H | Figure 11 | Figure 1. Efficiency vs Output Current 90 80 V<sub>i</sub> = 12 V V<sub>i</sub> = 3.6 V V<sub>i</sub> = 5 V V<sub>i</sub> = 5 V 10 LEDs - TPS61161- Q1 0 10 20 30 40 50 Output Current - mA Figure 2. Efficiency vs Output Current Figure 3. Efficiency vs Output Current Figure 4. Switch Current Limit vs Duty Cycle Submit Documentation Feedback Copyright © 2007–2016, Texas Instruments Incorporated ## 7 Detailed Description #### 7.1 Overview The TPS61160 and TPS61161 are high-efficiency, high-output voltage boost converters in a small package size. These devices are ideal for driving white LED in series. The serial LED connection provides even illumination by sourcing the same output current through all LEDs, eliminating the need for expensive factory calibration. Each device integrate a 40-V, 0.7-A switch FET and operatea in pulse width modulation (PWM) with 600-kHz fixed switching frequency. For operation see the block diagram. The duty cycle of the converter is set by the error amplifier output and the current signal applied to the PWM control comparator. The control architecture is based on traditional current-mode control; therefore, a slope compensation is added to the current signal to allow stable operation for duty cycles larger than 50%. The feedback loop regulates the FB pin to a low reference voltage (200 mV typical), reducing the power dissipation in the current sense resistor. ## 7.2 Functional Block Diagram #### 7.3 Feature Description #### 7.3.1 Soft Start-Up Soft-start circuitry is integrated into the device to avoid a high inrush current during start-up. After the device is enabled, the voltage at FB pin ramps up to the reference voltage in 32 steps with each step taking 213 $\mu$ s. This ensures that the output voltage rises slowly to reduce the input current. Additionally, for the first 5 msec after the COMP voltage ramps, the current limit of the switch is set to half of the normal current limit spec. During this period, the input current is kept below 400 mA (typical). See the start-up waveform of a typical example, Figure 10. #### **Feature Description (continued)** #### 7.3.2 Open LED Protection Open LED protection circuitry prevents device damage as the result of white LED disconnection. The TPS61160 and TPS61161 monitor the voltage at the SW pin and FB pin during each switching cycle. The circuitry turns off the switch FET and shuts down the device when both of the following conditions persist for 8 switching clock cycles: - 1. The SW voltage exceeds the V<sub>OVP</sub> threshold; and - 2. The FB voltage is less than half of regulation voltage. As a result, the output voltage falls to the level of the input supply. The device remains in shutdown mode until it is enabled by toggling the CTRL pin logic. To allow the use of inexpensive low-voltage output capacitor, the TPS61160/1 has different open lamp protection thresholds. The threshold is set at 26 V for the TPS61160 and 38 V for the TPS61161. Select the appropriate device so that the product of the number of external LEDs and each LED's maximum forward voltage plus the 200 mV reference voltage does not exceed the minimum OVP threshold or $(n_{LEDS} \times V_{LED(MAX)}) + 200 \text{ mV} \leq V_{OVP(MIN)}$ . #### 7.3.3 Current Program The FB voltage is regulated by a low 0.2-V reference voltage. The LED current is programmed externally using a current-sense resistor in series with the LED string. The value of the R<sub>SET</sub> is calculated using Equation 1: $$I_{LED} = \frac{V_{FB}}{R_{SET}}$$ where - I<sub>LED</sub> = output current of LEDs - V<sub>FB</sub> = regulated voltage of FB The output current tolerance depends on the FB accuracy and the current sensor resistor accuracy. #### 7.3.4 LED Brightness Dimming Mode Selection The CTRL pin is used for the control input for both dimming modes, PWM dimming and one-wire dimming. The dimming mode for the TPS61160 or TPS61161 is selected each time the device is enabled. The default dimming mode is PWM dimming. To enter the one-wire mode, the following digital pattern on the CTRL pin must be recognized by the device every time the device starts from the shutdown mode. - 1. Pull CTRL pin high to enable the TPS61160 or TPS61161 and to start the one-wire detection window. - 2. After the EasyScale detection delay ( $t_{es\_delay}$ , 100 $\mu$ s) expires, drive CTRL low for more than the EasyScale detection time ( $t_{es\_detect}$ , 260 $\mu$ s). - 3. The CTRL pin has to be low for more than EasyScale detection time before the EasyScale detection window (t<sub>es win</sub>, 1 msec) expires. EasyScale detection window starts from the first CTRL pin low to high transition. The device immediately enters the one-wire mode once the above three conditions are met. the EasyScale communication can start before the detection window expires. Once the dimming mode is programmed, it can not be changed without another start-up. This means the device needs to be shutdown by pulling the CTRL low for 2.5 ms and restarts. See Figure 12 for a graphical explanation. Submit Documentation Feedback #### **Feature Description (continued)** Figure 12. Dimming Mode Detection and Soft Start PWM Brightness Dimming #### 7.3.5 Undervoltage Lockout An undervoltage lockout prevents operation of the device at input voltages below typical 2.2 V. When the input voltage is below the undervoltage threshold, the device is shutdown and the internal switch FET is turned off. If the input voltage rises by undervoltage lockout hysteresis, the device restarts. #### 7.3.6 Thermal Shutdown An internal thermal shutdown turns off the device when the typical junction temperature of 160°C is exceeded. The device is released from shutdown automatically when the junction temperature decreases by 15°C. #### 7.4 Device Functional Modes #### 7.4.1 Shutdown The TPS61160 or TPS61161 enters shutdown mode when the CTRL voltage is logic low for more than 2.5 ms. During shutdown, the input supply current for the device is less than 1 $\mu$ A (maximum). Although the internal FET does not switch in shutdown, there is still a DC current path between the input and the LEDs through the inductor and Schottky diode. The minimum forward voltage of the LED array must exceed the maximum input voltage to ensure that the LEDs remain off in shutdown. However, in the typical application with two or more LEDs, the forward voltage is large enough to reverse bias the Schottky and keep leakage current low. #### 7.4.2 PWM Brightness Dimming When the CTRL pin is constantly high, the FB voltage is regulated to 200 mV typically. However, the CTRL pin allows a PWM signal to reduce this regulation voltage; therefore, it achieves LED brightness dimming. The relationship between the duty cycle and FB voltage is given by Equation 2. $$V_{FB} = Duty \times 200 \text{ mV}$$ where - Duty = duty cycle of the PWM signal - 200 mV = internal reference voltage (2) #### **Device Functional Modes (continued)** As shown in Figure 13, the device chops up the internal 200-mV reference voltage at the duty cycle of the PWM signal. The pulse signal is then filtered by an internal low pass filter. The output of the filter is connected to the error amplifier as the reference voltage for the FB pin regulation. Therefore, although a PWM signal is used for brightness dimming, only the WLED DC current is modulated, which is often referred as analog dimming. This eliminates the audible noise which often occurs when the LED current is pulsed in replica of the frequency and duty cycle of PWM control. Unlike other scheme which filters the PWM signal for analog dimming, TPS61160, TPS61161 regulation voltage is independent of the PWM logic voltage level which often has large variations. For optimum performance, use the PWM dimming frequency in the range of 5 kHz to 100 kHz. The requirement of minimum dimming frequency comes from the EasyScale detection delay and detection time specification in the dimming mode selection. Since the CTRL pin is logic only pin, adding an external RC filter applied to the pin does not work. Figure 13. Block Diagram of Programmable FB Voltage Using PWM Signal To use lower PWM dimming, add an external RC network connected to the FB pin as shown in Figure 19. #### 7.4.3 Digital One-Wire Brightness Dimming The CTRL pin features a simple digital interface to allow digital brightness control. The digital dimming can save the processor power and battery life as it does not require a PWM signal all the time, and the processor can enter idle mode if available. The TPS61160 or TPS61161 adopts the EasyScale protocol for the digital dimming, which can program the FB voltage to any of the 32 steps with single command. The step increment increases with the voltage to produce pseudo logarithmic curve for the brightness step. See the Table 1 for the FB pin voltage steps. The default step is full scale when the device is first enabled ( $V_{FB} = 200 \text{ mV}$ ). The programmed reference voltage is stored in an internal register. A power reset clears the register value and reset it to default. Do not use EasyScale to change the feedback voltage from 0 mV, effectively disabling the device, to any other voltage. One alternative is to start with $V_{FB} = 10$ mV and go to a higher voltage. Another alternative is to disable the device by taking the CTRL pin low for 2.5 ms and then re-enter EasyScale to force a soft start from $V_{FB} = 0$ mV to the default 200 mV. Submit Documentation Feedback #### **Device Functional Modes (continued)** #### 7.4.4 External PWM Dimming For assistance in selecting the proper values for R<sub>SET</sub>, R1-R3, RFLTR, CFLTR and D2 for the specific application, refer to *How to Use Analog Dimming With the TPS6116x* (SLVA471) and/or *Design Tool for Analog Dimming Using a PWM Signal* (SLVC366). Also see *Choosing Component Values*. #### 7.5 Programming #### 7.5.1 EasyScale: One-Wire Digital Dimming EasyScale is a simple but flexible one pin interface to configure the FB voltage. The interface is based on a master-slave structure, where the master is typically a microcontroller or application processor. Figure 14 and Table 2 give an overview of the protocol. The protocol consists of a device specific address byte and a data byte. The device specific address byte is fixed to 72 hex. The data byte consists of five bits for information, two address bits, and the RFA bit. The RFA bit set to high indicates the *Request for Acknowledge* condition. The Acknowledge condition is only applied if the protocol was received correctly. The advantage of EasyScale compared with other one-pin interfaces is that its bit detection is in a large extent independent from the bit transmission rate. It can automatically detect bit rates from 1.7 kBit/sec and up to 160 kBit/sec. Table 1. Selectable FB Voltages<sup>(1)</sup> | | FB voltage (mV) | D4 | D3 | D2 | D1 | D0 | |----|-----------------|----|----|----|----|----| | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | 1 | 5 | 0 | 0 | 0 | 0 | 1 | | 2 | 8 | 0 | 0 | 0 | 1 | 0 | | 3 | 11 | 0 | 0 | 0 | 1 | 1 | | 4 | 14 | 0 | 0 | 1 | 0 | 0 | | 5 | 17 | 0 | 0 | 1 | 0 | 1 | | 6 | 20 | 0 | 0 | 1 | 1 | 0 | | 7 | 23 | 0 | 0 | 1 | 1 | 1 | | 8 | 26 | 0 | 1 | 0 | 0 | 0 | | 9 | 29 | 0 | 1 | 0 | 0 | 1 | | 10 | 32 | 0 | 1 | 0 | 1 | 0 | | 11 | 35 | 0 | 1 | 0 | 1 | 1 | | 12 | 38 | 0 | 1 | 1 | 0 | 0 | | 13 | 44 | 0 | 1 | 1 | 0 | 1 | | 14 | 50 | 0 | 1 | 1 | 1 | 0 | | 15 | 56 | 0 | 1 | 1 | 1 | 1 | | 16 | 62 | 1 | 0 | 0 | 0 | 0 | | 17 | 68 | 1 | 0 | 0 | 0 | 1 | | 18 | 74 | 1 | 0 | 0 | 1 | 0 | | 19 | 80 | 1 | 0 | 0 | 1 | 1 | | 20 | 86 | 1 | 0 | 1 | 0 | 0 | | 21 | 92 | 1 | 0 | 1 | 0 | 1 | | 22 | 98 | 1 | 0 | 1 | 1 | 0 | | 23 | 104 | 1 | 0 | 1 | 1 | 1 | | 24 | 116 | 1 | 1 | 0 | 0 | 0 | | 25 | 128 | 1 | 1 | 0 | 0 | 1 | | 26 | 140 | 1 | 1 | 0 | 1 | 0 | | 27 | 152 | 1 | 1 | 0 | 1 | 1 | | 28 | 164 | 1 | 1 | 1 | 0 | 0 | | 29 | 176 | 1 | 1 | 1 | 0 | 1 | | 30 | 188 | 1 | 1 | 1 | 1 | 0 | | 31 | 200 | 1 | 1 | 1 | 1 | 1 | (1) See Digital One-Wire Brightness Dimming. DATA IN Figure 14. EasyScale Protocol Overview Table 2. EasyScale Bit Descriptions | BYTE | BIT<br>NUMBER | NAME | TRANSMISSION DIRECTION | DESCRIPTION | | | | |-----------------|---------------|------|------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--| | | 7 | DA7 | | 0 MSB device address | | | | | | 6 | DA6 | | 1 | | | | | Device | 5 | DA5 | | 1 | | | | | Address<br>Byte | 4 | DA4 | INI | 1 | | | | | | 3 | DA3 | IN | 0 | | | | | 72 hex | 2 | DA2 | | 0 | | | | | | 1 | DA1 | | 1 | | | | | | 0 | | | 0 LSB device address | | | | | | 7 (MSB) | RFA | | Request for acknowledge. If high, acknowledge is applied by device | | | | | | 6 | A1 | | 0 Address bit 1 | | | | | | 5 | A0 | IN | 0 Address bit 0 | | | | | Data buta | 4 | D4 | | Data bit 4 | | | | | Data byte | 3 | D3 | | Data bit 3 | | | | | | 2 | D2 | | Data bit 2 | | | | | | 1 | D1 | | Data bit 1 | | | | | | 0 (LSB) | D0 | | Data bit 0 | | | | | | | ACK | OUT | Acknowledge condition active 0, this condition will only be applied in case RFA bit is set. Open drain output, Line needs to be pulled high by the host with a pullup resistor. This feature can only be used if the master has an open drain output stage. In case of a push pull output stage Acknowledge condition may not be requested! | | | | #### Easy Scale Timing, without acknowledge RFA = 0 #### Easy Scale Timing, with acknowledge RFA = 1 Figure 15. EasyScale Bit Coding All bits are transmitted MSB first and LSB last. Figure 15 shows the protocol without acknowledge request (Bit RFA = 0) as well as the with acknowledge (Bit RFA = 1) request. Prior to both bytes, device address byte and data byte, a start condition must be applied. For this, the CTRL pin must be pulled high for at least $t_{start}$ (2 $\mu$ s) before the bit transmission starts with the falling edge. If the CTRL pin is already at high level, no start condition is needed prior to the device address byte. The transmission of each byte is closed with an End-of-Stream condition for at least $t_{FOS}$ (2 $\mu$ s). The bit detection is based on a Logic Detection scheme, where the criterion is the relation between $t_{LOW}$ and $t_{HIGH}$ . It can be simplified to: High Bit: $t_{HIGH} > t_{LOW}$ , but with $t_{HIGH}$ at least 2 × $t_{LOW}$ , see Figure 15. Low Bit: $t_{HIGH} < t_{LOW}$ , but with $t_{LOW}$ at least 2 × $t_{HIGH}$ , see Figure 15. The bit detection starts with a falling edge on the CTRL pin and ends with the next falling edge. Depending on the relation between $t_{HIGH}$ and $t_{I,OW}$ , the logic 0 or 1 is detected. The acknowledge condition is only applied if: - Acknowledge is requested by a set RFA bit. - The transmitted device address matches with the device address of the device. - 16 bits is received correctly. If the device turns on the internal ACKN-MOSFET and pulls the CTRL pin low for the time $t_{ACKN}$ , which is 512 $\mu$ s maximum then the Acknowledge condition is valid after an internal delay time $t_{valACK}$ . This means that the internal ACKN-MOSFET is turned on after $t_{valACK}$ , when the last falling edge of the protocol was detected. The master controller keeps the line low in this period. The master device can detect the acknowledge condition with its input by releasing the CTRL pin after $t_{valACK}$ and read back a logic 0. The CTRL pin can be used again after the acknowledge condition ends. Note that the acknowledge condition may only be requested in case the master device has an open drain output. For a push-pull output stage, the use a series resistor in the CRTL line to limit the current to 500 $\mu$ A is recommended to for such cases as: - an accidentally requested acknowledge, or - to protect the internal ACKN-MOSFET. Submit Documentation Feedback Copyright © 2007–2016, Texas Instruments Incorporated ## 8 Application and Implementation Information #### NOTE Information in the following applications sections is not part of the TI component specification, and TI does not warrant its accuracy or completeness. TI's customers are responsible for determining suitability of components for their purposes. Customers should validate and test their design implementation to confirm system functionality. #### 8.1 Application Information The TPS61160 and TPS61161 provide a complete high-performance LED lighting solution for mobile devices supporting a single string of 6 (TPS61160) or 10 (TPS61161) white LEDs. #### 8.2 Typical Applications #### 8.2.1 Typical Application of TPS61161 Figure 16. Typical Application of TPS61161 #### 8.2.1.1 Design Requirements Example requirements for white-LED-driver applications: **Table 3. Design Parameters** | DESIGN PARAMETER | EXAMPLE VALUE | |-------------------------------------|---------------| | Inductor | 22 μH | | Minimum input voltage | 3 V | | Number of series LED | 10 | | LED maximum forward voltage (Vf) | 3.2 V | | Schottky diode forward voltage (Vf) | 0.2 V | | Efficiency (η) | 85% | | Switching frequency (SW) | 600 kHz | (3) Applying Equation 3 and Equation 4, when $V_{IN}$ is 3 V, 10 LEDs output equivalent to $V_{OUT}$ of 32.2 V, the inductor is 22 μH, the Schottky forward voltage is 0.2 V, the maximum output current is 47 mA in typical condition. #### 8.2.1.2 Detailed Design Procedure #### 8.2.1.2.1 Maximum Output Current The overcurrent limit in a boost converter limits the maximum input current and thus maximum input power for a given input voltage. Maximum output power is less than maximum input power due to power conversion losses. Therefore, the current limit setting, input voltage, output voltage and efficiency can all change maximum current output. The current limit clamps the peak inductor current; therefore, the ripple has to be subtracted to derive maximum DC current. The ripple current is a function of switching frequency, inductor value and duty cycle. Equation 3 and Equation 4 take into account of all the above factors for maximum output current calculation. $$I_{P} = \frac{1}{\left[L \times F_{S} \times \left(\frac{1}{V_{OUT} + V_{F} + V_{IN}} + \frac{1}{V_{IN}}\right)\right]}$$ where - I<sub>p</sub> = inductor peak-to-peak ripple - L = inductor value - V<sub>f</sub> = Schottky diode forward voltage - Fs = switching frequency - V<sub>out</sub> = output voltage of the boost converter. It is equal to the sum of VFB and the voltage drop across $$I_{OUT\_MAX} = \frac{V_{IN} \times \left(I_{LIM} - \frac{I_{P}}{2}\right) \times \eta}{V_{OUT}}$$ where - I<sub>out max</sub> = maximum output current of the boost converter - I<sub>lim</sub> = overcurrent limit - n = efficiency (4) For instance, when $V_{IN}$ is 3 V, 8 LEDs output equivalent to $V_{OUT}$ of 26 V, the inductor is 22 $\mu$ H, the Schottky forward voltage is 0.2 V; and then the maximum output current is 65 mA in typical condition. When $V_{IN}$ is 5 V, 10 LEDs output equivalent to V<sub>OUT</sub> of 32 V, the inductor is 22 μH, the Schottky forward voltage is 0.2 V; and then the maximum output current is 85 mA in typical condition. #### 8.2.1.2.2 Inductor Selection The selection of the inductor affects steady state operation as well as transient behavior and loop stability. These factors make it the most important component in power regulator design. There are three important inductor specifications, inductor value, DC resistance and saturation current. Considering inductor value alone is not enough. The inductor value determines the inductor ripple current. Choose an inductor that can handle the necessary peak current without saturating, according to half of the peak-to-peak ripple current given by Equation 3, pause the inductor DC current given by: $$I_{IN\_DC} = \frac{V_{OUT} \times I_{OUT}}{V_{IN} \times \eta}$$ (5) Inductor values can have ±20% tolerance with no current bias. When the inductor current approaches saturation level, its inductance can decrease 20% to 35% from the 0A value depending on how the inductor vendor defines saturation current. Using an inductor with a smaller inductance value forces discontinuous PWM when the inductor current ramps down to zero before the end of each switching cycle. This reduces the boost converter's maximum output current, causes large input voltage ripple and reduces efficiency. Large inductance value Submit Documentation Feedback Copyright © 2007-2016, Texas Instruments Incorporated provides much more output current and higher conversion efficiency. For these reasons, a 10- $\mu$ H to 22- $\mu$ H inductor value range is recommended. A 22- $\mu$ H inductor optimized the efficiency for most application while maintaining low inductor peak-to-peak ripple. Table 4 lists the recommended inductor for the TPS61160 or TPS61161. When recommending inductor value, the factory has considered -40% and 20% tolerance from its nominal value. The TPS61160 and TPS61161 have built-in slope compensation to avoid sub-harmonic oscillation associated with current mode control. If the inductor value is lower than 10 $\mu$ H, the slope compensation may not be adequate, and the loop can be unstable. Therefore, customers need to verify the inductor in their application if it is different from the recommended values. | PART NUMBER | L (μH) | DCR MAX (Ω) | SATURATION CURRENT (mA) | SIZE<br>(L × W × H mm) | VENDOR | | | | | |---------------------|--------|-------------|-------------------------|------------------------|--------|--|--|--|--| | LQH3NPN100NM0 | 10 | 0.3 | 750 | 3 ×3 ×1.5 | Murata | | | | | | VLCF5020T-220MR75-1 | 22 | 0.4 | 750 | 5 ×5 × 2.0 | TDK | | | | | | CDH3809/SLD | 10 | 0.3 | 570 | 4 × 4 × 1.0 | Sumida | | | | | | A997AS-220M | 22 | 0.4 | 510 | 4 × 4 × 1.8 | токо | | | | | Table 4. Recommended Inductors for TPS61160 and TPS61161 #### 8.2.1.2.3 Schottky Diode Selection The high switching frequency of the TPS61160, TPS61161 demands a high-speed rectification for optimum efficiency. Ensure that the diode average and peak current rating exceeds the average output current and peak inductor current. In addition, the diode's reverse breakdown voltage must exceed the open LED protection voltage. The ONSemi MBR0540 and the ZETEX ZHCS400 are recommended for TPS61160 and TPS61161. #### 8.2.1.2.4 Compensation Capacitor Selection The compensation capacitor C3 (see the *Functional Block Diagram*), connected from COMP pin to GND, is used to stabilize the feedback loop of the TPS61160, TPS61161. A 220-nF ceramic capacitor for C3 is suitable for most applications. #### 8.2.1.2.5 Input and Output Capacitor Selection The output capacitor is mainly selected to meet the requirements for the output ripple and loop stability. This ripple voltage is related to the capacitor's capacitance and its equivalent series resistance (ESR). Assuming a capacitor with zero ESR, the minimum capacitance needed for a given ripple can be calculated by: $$C_{OUT} = \frac{(V_{OUT} - V_{IN})I_{OUT}}{V_{OUT} \times F_S \times V_{RIPPLE}}$$ where The additional output ripple component caused by ESR is calculated using: $$V_{RIPPLE\_ESR} = I_{OUT} \times R_{ESR}$$ (7) Due to its low ESR, V<sub>ripple\_ESR</sub> can be neglected for ceramic capacitors, but must be considered if tantalum or electrolytic capacitors are used. Care must be taken when evaluating a ceramic capacitor's derating under DC bias, aging and AC signal. For example, larger form factor capacitors (in 1206 size) have a resonant frequencies in the range of the switching frequency. So the effective capacitance is significantly lower. The DC bias can also significantly reduce capacitance. Ceramic capacitors can loss as much as 50% of its capacitance at its rated voltage. Therefore, leave the margin on the voltage rating to ensure adequate capacitance at the required output voltage. The capacitor in the range of 1 $\mu$ F to 4.7 $\mu$ F is recommended for input side. The output requires a capacitor in the range of 0.47 $\mu$ F to 10 $\mu$ F. The output capacitor affects the loop stability of the boost regulator. If the output capacitor is below the range, the boost regulator can potentially become unstable. For example, when using an output capacitor of 0.1 $\mu$ F, a 470-nF compensation capacitor has to be used for the loop stable. The popular vendors for high value ceramic capacitors are: TDK (http://www.component.tdk.com/components.php) Murata (http://www.murata.com/cap/index.html) #### 8.2.1.3 Application Curves #### 8.2.2 Li-Ion Driver for 6 White LEDs with External PWM Dimming Network Figure 19. Li-lon Driver for 6 White LEDs with External PWM Dimming 22 Copyright © 2007-2016, Texas Instruments Incorporated #### 8.2.2.1 Design Requirements Example parameters for white LEDs with external PWM dimming: Table 5. Design Parameters for White LEDs with External PWM Dimming | DESIGN PARAMETER | EXAMPLE VALUE | |----------------------------------------|---------------| | Inductor | 10 μH | | Minimum input voltage | 3.6 V | | Number of series LED | 6 | | LED maximum forward voltage (Vf) | 3.2 V | | Schottky diode forward voltage (Vf) | 0.2 V | | Efficiency | 90% | | Switching frequency (f <sub>SW</sub> ) | 600 kHz | | External PWM output voltage | 3 V | | External PWM frequency | 20 kHz | Applying Equation 3 and Equation 4 when $V_{IN}$ is 3 V, 6 LEDs output equivalent to $V_{OUT}$ of 19.4 V, the inductor is 10 $\mu$ H, the Schottky forward voltage is 0.2 V, the maximum output current is 76 mA in typical condition. #### 8.2.2.2 Detailed Design Procedure #### 8.2.2.2.1 Choosing Component Values As per SLVA471, the values of $R_{FLTR}$ , $C_{FLTR}$ , $R_1$ , $R_2$ , and $R_{SET}$ are determined by the system parameters and error tolerance. The main source of LED current error is leakage current from the FB pin. The error gets worse as the LED current decreases. The error due to leakage current is given by *Functional Block Diagram*, where the impedance seen by the FB pin has a major impact. To reduce error due to the leakage current, the impedance seen by the FB pin needs to be small. Because $R_2$ is much smaller than $R_1 + R_{FLTR}$ , $R_2$ must be chosen to be small to minimize the impedance seen by the FB pin. In general, $R_2$ must be chosen to be 1 k $\Omega$ or less. If greater accuracy at smaller currents is needed, then $R_2$ must be chosen to be even smaller. $$\%error = \frac{I_{FB}}{\frac{V_{FB}}{(R_1 + R_{FLTR})/\!/R_2}} - \frac{D \times V_{PWM(H)} + (1 - D)V_{PWM(L)}}{R_1 + R_{FLTR}}$$ (8) Once $R_2$ has been chosen, the value of $R_{SET}$ and $R_1$ + $R_{FLTR}$ can be calculated using Equation 9, Equation 10, Equation 11, and Equation 12. The individual values of $R_1$ and $R_{FLTR}$ can be any combination that sums up to $R_1$ + $R_{FLTR}$ . In general, choosing $R_1$ and $R_{FLTR}$ to be the same value gives a minimum requirement for $C_{FLTR}$ . $$V_{PWM(min)} = D_{(min)}V_{PWM(H)} + (1 - D_{(min)})V_{PWM(L)}$$ (9) $$V_{PWM(max)} = D_{(max)}V_{PWM(H)} + (1 - D_{(max)})V_{PWM(L)}$$ (10) $$R_{SET} = \frac{V_{FB} \left( V_{PWM(max)} - V_{PWM(min)} \right)}{V_{PWM(max)} V_{FB} I_{LED(max)} + V_{FB} I_{LED(min)} - V_{PWM(min)} I_{LED(min)}}$$ (11) $$R_{1} + R_{FLTR} = \frac{R_{2}(I_{LED(max)}(V_{PWM(max)} - V_{FB}) - I_{LED(min)}(V_{PWM(min)} - V_{FB}))}{V_{FB}(I_{LED(max)} - I_{LED(min)})} + \frac{V_{PWM(max)} - V_{PWM(min)}}{I_{LED(max)} - I_{LED(min)}}$$ (12) Finally, $C_{FLTR}$ can be chosen based on the amount of filtering desired or to provide a gradual dimming effect that is popular in many lighting products. At a minimum, $C_{FLTR}$ must be chosen to provide at least 20 dB of attenuation at the PWM frequency. Equation 13 can be used to calculate the minimum capacitor value to provide this attenuation. $$C_{FLTR} = \frac{1}{2\pi (R_{FLTR} // R_1) \frac{f_{pwm}}{10}}$$ (13) Submit Documentation Feedback To provide gradual dimming, a large capacitor must be chosen to provide a long transient time when changing the PWM duty cycle. Equation 14 shows how to calculate the recommended corner frequency of the RC filter based on the 10% to 90% rise time. Once the corner frequency is known, it can be used to calculate the required capacitor using Equation 15. $$f_{RC} = \frac{0.35}{t_r} \tag{14}$$ $$C_{FLTR} = \frac{1}{2\pi \left(R_{FLTR} // R_1\right) f_{RC}}$$ (15) For example, a design with $R_{FLTR}$ and $R_1$ equal to 10 $k\Omega$ and a desired rise time of 500 ms requires a corner frequency of 0.7 Hz and a capacitor of 47 $\mu F.$ #### 8.2.2.3 Application Curves Submit Documentation Feedback Copyright © 2007–2016, Texas Instruments Incorporated #### 8.2.3 Li-lon Driver for 6 White LEDs Figure 23. Li-Ion Driver for 6 White LEDs #### 8.2.3.1 Design Requirements Example parameters for Li-Ion drivers with 6 white LEDs: Table 6. Design Parameters for Li-Ion Driver with 6 White LEDs | DESIGN PARAMETER | EXAMPLE VALUE | |-------------------------------------|---------------| | Inductor | 10 μΗ | | Minimum input voltage | 3 V | | Number of series LED | 6 | | LED maximum forward voltage (Vf) | 3.2 V | | Schottky diode forward voltage (Vf) | 0.6 V | | Efficiency (η) | 88% | | Switching frequency | 600 kHz | Applying Equation 3 and Equation 4, when $V_{IN}$ is 3 V, 6 LEDs output equivalent to $V_{OUT}$ of 19.4 V, the inductor is 10 $\mu$ H, the Schottky forward voltage is 0.2 V, the maximum output current is 66 mA in typical condition. #### 8.2.3.2 Detailed Design Procedure See Detailed Design Procedure. #### 8.2.3.3 Application Curves #### 8.2.4 Li-lon Driver for 8 White LEDs For assistance in selecting the proper values for $R_{SET}$ , R1-R3, RFLTR, CFLTR and D2 for the specific application, refer to SLVA471 and/or SLVC366. Submit Documentation Feedback Figure 27. Li-Ion Driver for 8 White LEDs #### 8.2.4.1 Design Requirements Example parameters for Li-lon driver with 8 white LEDs: Table 7. Design Parameters for Li-Ion Driver with 8 White LEDs | DESIGN PARAMETER | EXAMPLE VALUE | |----------------------------------|---------------| | Inductor | 22 µH | | Minimum input voltage | 3 V | | Number of series LED | 8 | | LED maximum forward voltage (Vf) | 3.2 V | | Schottky diode forward voltage | 0.2 V | | Efficiency (η) | 85% | | Switching frequency | 600 kHz | Applying Equation 3 and Equation 4, when $V_{IN}$ is 3 V, 8 LEDs output equivalent to $V_{OUT}$ of 25.8 V, the inductor is 22 $\mu$ H, the Schottky forward voltage is 0.2 V, the maximum output current is 60 mA in typical condition. #### 8.2.4.2 Detailed Design Procedure See Detailed Design Procedure. #### 8.2.4.3 Application Curves ## 9 Power Supply Recommendations The TPS61160 and TPS61161 are designed to operate from an input supply range of 2.7 V to 18 V. This input supply must be well regulated and be able to provide the peak current required by the LED configuration and inductor selected without voltage drop under load transients (start-up or rapid brightness change). The resistance of the input supply rail must be low enough such that the input current transient does not cause the TPS61160 and TPS61161 supply voltage to droop more than 5%. Additional bulk decoupling located close to the input capacitor ( $C_{IN}$ ) may be required to minimize the impact of the input supply rail resistance. Submit Documentation Feedback Copyright © 2007–2016, Texas Instruments Incorporated ## 10 Layout ## 10.1 Layout Guidelines As for all switching power supplies, especially those high frequency and high current ones, layout is an important design step. If layout is not carefully done, the regulator could suffer from instability as well as noise problems. To reduce switching losses, the SW pin rise and fall times are made as short as possible. To prevent radiation of high frequency resonance problems, proper layout of the high frequency switching path is essential. Minimize the length and area of all traces connected to the SW pin and always use a ground plane under the switching regulator to minimize inter-plane coupling. The loop including the PWM switch, Schottky diode, and output capacitor, contains high current rising and falling in nanosecond and must be kept as short as possible. The input capacitor must not only be close to the VIN pin, but also to the GND pin in order to reduce the device supply ripple. Figure 30 shows a sample layout. #### 10.2 Layout Example Figure 30. TPS6116x Sample Layout #### 10.3 Thermal Considerations The maximum device junction temperature should be restricted to 125°C under normal operating conditions. This restriction limits the power dissipation of the TPS61160 or TPS61161. Calculate the maximum allowable dissipation, $P_{D(max)}$ , and keep the actual dissipation less than or equal to $P_{D(max)}$ . The maximum-power-dissipation limit is determined using values in *Equation 16*: $$P_{D(max)} = \frac{125^{\circ}C - T_{A}}{R_{\theta JA}}$$ Copyright © 2007-2016, Texas Instruments Incorporated where T<sub>A</sub> is the maximum ambient temperature for the application R<sub>B.IA</sub> is the thermal resistance junction-to-ambient given in *Thermal Information*. The TPS61160 and TSP61161 come in a thermally enhanced WSON package. This package includes a thermal pad that improves the thermal capabilities of the package. The $R_{\theta JA}$ of the WSON package greatly depends on the PCB layout and thermal pad connection. The thermal pad must be soldered to the analog ground on the PCB. Using thermal vias underneath the thermal pad as illustrated in the layout example. Also see the *QFN/SON PCB Attachment* application report (SLUA271). Product Folder Links: TDS61160, T (16) ## 11 Device and Documentation Support #### 11.1 Device Support #### 11.1.1 Third-Party Products Disclaimer TI'S PUBLICATION OF INFORMATION REGARDING THIRD-PARTY PRODUCTS OR SERVICES DOES NOT CONSTITUTE AN ENDORSEMENT REGARDING THE SUITABILITY OF SUCH PRODUCTS OR SERVICES OR A WARRANTY, REPRESENTATION OR ENDORSEMENT OF SUCH PRODUCTS OR SERVICES, EITHER ALONE OR IN COMBINATION WITH ANY TI PRODUCT OR SERVICE. #### 11.2 Documentation Support #### 11.2.1 Related Documentation For related documentation, see the following: - QFN/SON PCB Attachment - How to Use Analog Dimming With the TPS6116x - Design Tool for Analog Dimming Using a PWM Signal #### 11.3 Related Links #### 11.3.1 Related Links Table 8 lists quick access links. Categories include technical documents, support and community resources, tools and software, and quick access to sample or buy. **Table 8. Related Links** | PARTS | PRODUCT FOLDER | SAMPLE & BUY | TECHNICAL DOCUMENTS | TOOLS & SOFTWARE | SUPPORT & COMMUNITY | |----------|----------------|--------------|---------------------|------------------|---------------------| | TPS61160 | Click here | Click here | Click here | Click here | Click here | | TPS61161 | Click here | Click here | Click here | Click here | Click here | #### 11.4 Receiving Notification of Documentation Updates To receive notification of documentation updates, navigate to the device product folder on ti.com. In the upper right corner, click on *Alert me* to register and receive a weekly digest of any product information that has changed. For change details, review the revision history included in any revised document. #### 11.5 Community Resources The following links connect to TI community resources. Linked contents are provided "AS IS" by the respective contributors. They do not constitute TI specifications and do not necessarily reflect TI's views; see TI's Terms of Use. TI E2E™ Online Community TI's Engineer-to-Engineer (E2E) Community. Created to foster collaboration among engineers. At e2e.ti.com, you can ask questions, share knowledge, explore ideas and help solve problems with fellow engineers. **Design Support** *TI's Design Support* Quickly find helpful E2E forums along with design support tools and contact information for technical support. #### 11.6 Trademarks EasyScale, E2E are trademarks of Texas Instruments. All other trademarks are the property of their respective owners. #### 11.7 Electrostatic Discharge Caution These devices have limited built-in ESD protection. The leads should be shorted together or the device placed in conductive foam during storage or handling to prevent electrostatic damage to the MOS gates. #### 11.8 Glossary SLYZ022 — TI Glossary. This glossary lists and explains terms, acronyms, and definitions. ## 12 Mechanical, Packaging, and Orderable Information The following pages include mechanical, packaging, and orderable information. This information is the most current data available for the designated devices. This data is subject to change without notice and revision of this document. For browser-based versions of this data sheet, refer to the left-hand navigation. 15-Apr-2017 #### PACKAGING INFORMATION | Orderable Device | Status | Package Type | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan | Lead/Ball Finish | MSL Peak Temp | Op Temp (°C) | Device Marking (4/5) | Samples | |------------------|--------|--------------|--------------------|------|----------------|----------------------------|------------------|---------------------|--------------|----------------------|---------| | HPA00667DRVR | ACTIVE | WSON | DRV | 6 | 3000 | Green (RoHS<br>& no Sb/Br) | CU NIPDAU | Level-2-260C-1 YEAR | -40 to 85 | BZR | Samples | | HPA00810-2/2 | ACTIVE | WSON | DRV | 6 | 3000 | Green (RoHS<br>& no Sb/Br) | CU NIPDAU | Level-2-260C-1 YEAR | -40 to 85 | BZR | Samples | | TPS61160DRVR | ACTIVE | WSON | DRV | 6 | 3000 | Green (RoHS<br>& no Sb/Br) | CU NIPDAU | Level-2-260C-1 YEAR | -40 to 85 | BZQ | Samples | | TPS61160DRVRG4 | ACTIVE | WSON | DRV | 6 | 3000 | Green (RoHS<br>& no Sb/Br) | CU NIPDAU | Level-2-260C-1 YEAR | -40 to 85 | BZQ | Samples | | TPS61160DRVT | ACTIVE | WSON | DRV | 6 | 250 | Green (RoHS<br>& no Sb/Br) | CU NIPDAU | Level-2-260C-1 YEAR | -40 to 85 | BZQ | Samples | | TPS61160DRVTG4 | ACTIVE | WSON | DRV | 6 | 250 | Green (RoHS<br>& no Sb/Br) | CU NIPDAU | Level-2-260C-1 YEAR | -40 to 85 | BZQ | Samples | | TPS61161DRVR | ACTIVE | WSON | DRV | 6 | 3000 | Green (RoHS<br>& no Sb/Br) | CU NIPDAU | Level-2-260C-1 YEAR | -40 to 85 | BZR | Samples | | TPS61161DRVRG4 | ACTIVE | WSON | DRV | 6 | 3000 | Green (RoHS<br>& no Sb/Br) | CU NIPDAU | Level-2-260C-1 YEAR | -40 to 85 | BZR | Samples | | TPS61161DRVT | ACTIVE | WSON | DRV | 6 | 250 | Green (RoHS<br>& no Sb/Br) | CU NIPDAU | Level-2-260C-1 YEAR | -40 to 85 | BZR | Samples | | TPS61161DRVTG4 | ACTIVE | WSON | DRV | 6 | 250 | Green (RoHS<br>& no Sb/Br) | CU NIPDAU | Level-2-260C-1 YEAR | -40 to 85 | BZR | Samples | (1) The marketing status values are defined as follows: **ACTIVE:** Product device recommended for new designs. LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect. NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design. PREVIEW: Device has been announced but is not in production. Samples may or may not be available. **OBSOLETE:** TI has discontinued the production of the device. **TBD:** The Pb-Free/Green conversion plan has not been defined. **Pb-Free (RoHS):** TI's terms "Lead-Free" or "Pb-Free" mean semiconductor products that are compatible with the current RoHS requirements for all 6 substances, including the requirement that lead not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, TI Pb-Free products are suitable for use in specified lead-free processes. **Pb-Free (RoHS Exempt):** This component has a RoHS exemption for either 1) lead-based flip-chip solder bumps used between the die and package, or 2) lead-based die adhesive used between the die and leadframe. The component is otherwise considered Pb-Free (RoHS compatible) as defined above. Green (RoHS & no Sb/Br): TI defines "Green" to mean Pb-Free (RoHS compatible), and free of Bromine (Br) and Antimony (Sb) based flame retardants (Br or Sb do not exceed 0.1% by weight in homogeneous material) <sup>(2)</sup> Eco Plan - The planned eco-friendly classification: Pb-Free (RoHS), Pb-Free (RoHS Exempt), or Green (RoHS & no Sb/Br) - please check http://www.ti.com/productcontent for the latest availability information and additional product content details. 15-Apr-2017 - (3) MSL, Peak Temp. The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature. - (4) There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device. - (5) Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device. - (6) Lead/Ball Finish Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead/Ball Finish values may wrap to two lines if the finish value exceeds the maximum column width. **Important Information and Disclaimer:** The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release. In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis. #### OTHER QUALIFIED VERSIONS OF TPS61161: Automotive: TPS61161-Q1 NOTE: Qualified Version Definitions: Automotive - Q100 devices qualified for high-reliability automotive applications targeting zero defects ## PACKAGE MATERIALS INFORMATION www.ti.com 25-Jan-2017 ## TAPE AND REEL INFORMATION | _ | | | |---|----|-----------------------------------------------------------| | | | Dimension designed to accommodate the component width | | | | Dimension designed to accommodate the component length | | | | Dimension designed to accommodate the component thickness | | | W | Overall width of the carrier tape | | Г | P1 | Pitch between successive cavity centers | #### QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE #### \*All dimensions are nominal | All difficults are florifinal | | | | | | | | | | | | | |-------------------------------|-----------------|--------------------|---|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------| | Device | Package<br>Type | Package<br>Drawing | | SPQ | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant | | TPS61160DRVR | WSON | DRV | 6 | 3000 | 180.0 | 8.4 | 2.3 | 2.3 | 1.15 | 4.0 | 8.0 | Q2 | | TPS61160DRVT | WSON | DRV | 6 | 250 | 180.0 | 8.4 | 2.3 | 2.3 | 1.15 | 4.0 | 8.0 | Q2 | | TPS61161DRVR | WSON | DRV | 6 | 3000 | 180.0 | 8.4 | 2.3 | 2.3 | 1.15 | 4.0 | 8.0 | Q2 | | TPS61161DRVT | WSON | DRV | 6 | 250 | 180.0 | 8.4 | 2.3 | 2.3 | 1.15 | 4.0 | 8.0 | Q2 | www.ti.com 25-Jan-2017 \*All dimensions are nominal | 7 till dilliforioriorio di o rioriniriali | | | | | | | | |-------------------------------------------|--------------|-----------------|------|------|-------------|------------|-------------| | Device | Package Type | Package Drawing | Pins | SPQ | Length (mm) | Width (mm) | Height (mm) | | TPS61160DRVR | WSON | DRV | 6 | 3000 | 210.0 | 185.0 | 35.0 | | TPS61160DRVT | WSON | DRV | 6 | 250 | 210.0 | 185.0 | 35.0 | | TPS61161DRVR | WSON | DRV | 6 | 3000 | 210.0 | 185.0 | 35.0 | | TPS61161DRVT | WSON | DRV | 6 | 250 | 210.0 | 185.0 | 35.0 | DRV (S—PWSON—N6) PLASTIC SMALL OUTLINE NO-LEAD NOTES: A. All linear dimensions are in millimeters. Dimensioning and tolerancing per ASME Y14.5M-1994. - B. This drawing is subject to change without notice. - C. Small Outline No-Lead (SON) package configuration. The package thermal pad must be soldered to the board for thermal and mechanical performance. See the Product Data Sheet for details regarding the exposed thermal pad dimensions. ## DRV (S-PWSON-N6) ## PLASTIC SMALL OUTLINE NO-LEAD #### THERMAL INFORMATION This package incorporates an exposed thermal pad that is designed to be attached directly to an external heatsink. The thermal pad must be soldered directly to the printed circuit board (PCB). After soldering, the PCB can be used as a heatsink. In addition, through the use of thermal vias, the thermal pad can be attached directly to the appropriate copper plane shown in the electrical schematic for the device, or alternatively, can be attached to a special heatsink structure designed into the PCB. This design optimizes the heat transfer from the integrated circuit (IC). For information on the Quad Flatpack No—Lead (QFN) package and its advantages, refer to Application Report, QFN/SON PCB Attachment, Texas Instruments Literature No. SLUA271. This document is available at www.ti.com. The exposed thermal pad dimensions for this package are shown in the following illustration. NOTE: All linear dimensions are in millimeters ## DRV (S-PWSON-N6) ## PLASTIC SMALL OUTLINE NO-LEAD NOTES: A. AI - A. All linear dimensions are in millimeters. - B. This drawing is subject to change without notice. - C. Publication IPC-7351 is recommended for alternate designs. - D. This package is designed to be soldered to a thermal pad on the board. Refer to Application Note, QFN/SON PCB Attachment, Texas Instruments Literature No. SLUA271, and also the Product Data Sheets for specific thermal information, via requirements, and recommended board layout. These documents are available at www.ti.com <a href="http://www.ti.com">www.ti.com</a>. - E. Laser cutting apertures with trapezoidal walls and also rounding corners will offer better paste release. Customers should contact their board assembly site for stencil design recommendations. Refer to IPC 7525 for stencil design considerations. - F. Customers should contact their board fabrication site for solder mask tolerances. #### **IMPORTANT NOTICE** Texas Instruments Incorporated (TI) reserves the right to make corrections, enhancements, improvements and other changes to its semiconductor products and services per JESD46, latest issue, and to discontinue any product or service per JESD48, latest issue. Buyers should obtain the latest relevant information before placing orders and should verify that such information is current and complete. TI's published terms of sale for semiconductor products (http://www.ti.com/sc/docs/stdterms.htm) apply to the sale of packaged integrated circuit products that TI has qualified and released to market. Additional terms may apply to the use or sale of other types of TI products and services. Reproduction of significant portions of TI information in TI data sheets is permissible only if reproduction is without alteration and is accompanied by all associated warranties, conditions, limitations, and notices. TI is not responsible or liable for such reproduced documentation. Information of third parties may be subject to additional restrictions. Resale of TI products or services with statements different from or beyond the parameters stated by TI for that product or service voids all express and any implied warranties for the associated TI product or service and is an unfair and deceptive business practice. TI is not responsible or liable for any such statements. Buyers and others who are developing systems that incorporate TI products (collectively, "Designers") understand and agree that Designers remain responsible for using their independent analysis, evaluation and judgment in designing their applications and that Designers have full and exclusive responsibility to assure the safety of Designers' applications and compliance of their applications (and of all TI products used in or for Designers' applications) with all applicable regulations, laws and other applicable requirements. Designer represents that, with respect to their applications, Designer has all the necessary expertise to create and implement safeguards that (1) anticipate dangerous consequences of failures, (2) monitor failures and their consequences, and (3) lessen the likelihood of failures that might cause harm and take appropriate actions. Designer agrees that prior to using or distributing any applications that include TI products, Designer will thoroughly test such applications and the functionality of such TI products as used in such applications. TI's provision of technical, application or other design advice, quality characterization, reliability data or other services or information, including, but not limited to, reference designs and materials relating to evaluation modules, (collectively, "TI Resources") are intended to assist designers who are developing applications that incorporate TI products; by downloading, accessing or using TI Resources in any way, Designer (individually or, if Designer is acting on behalf of a company, Designer's company) agrees to use any particular TI Resource solely for this purpose and subject to the terms of this Notice. TI's provision of TI Resources does not expand or otherwise alter TI's applicable published warranties or warranty disclaimers for TI products, and no additional obligations or liabilities arise from TI providing such TI Resources. TI reserves the right to make corrections, enhancements, improvements and other changes to its TI Resources. TI has not conducted any testing other than that specifically described in the published documentation for a particular TI Resource. Designer is authorized to use, copy and modify any individual TI Resource only in connection with the development of applications that include the TI product(s) identified in such TI Resource. NO OTHER LICENSE, EXPRESS OR IMPLIED, BY ESTOPPEL OR OTHERWISE TO ANY OTHER TI INTELLECTUAL PROPERTY RIGHT, AND NO LICENSE TO ANY TECHNOLOGY OR INTELLECTUAL PROPERTY RIGHT OF TI OR ANY THIRD PARTY IS GRANTED HEREIN, including but not limited to any patent right, copyright, mask work right, or other intellectual property right relating to any combination, machine, or process in which TI products or services are used. Information regarding or referencing third-party products or services does not constitute a license to use such products or services, or a warranty or endorsement thereof. Use of TI Resources may require a license from a third party under the patents or other intellectual property of the third party, or a license from TI under the patents or other intellectual property of TI. TI RESOURCES ARE PROVIDED "AS IS" AND WITH ALL FAULTS. TI DISCLAIMS ALL OTHER WARRANTIES OR REPRESENTATIONS, EXPRESS OR IMPLIED, REGARDING RESOURCES OR USE THEREOF, INCLUDING BUT NOT LIMITED TO ACCURACY OR COMPLETENESS, TITLE, ANY EPIDEMIC FAILURE WARRANTY AND ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE, AND NON-INFRINGEMENT OF ANY THIRD PARTY INTELLECTUAL PROPERTY RIGHTS. TI SHALL NOT BE LIABLE FOR AND SHALL NOT DEFEND OR INDEMNIFY DESIGNER AGAINST ANY CLAIM, INCLUDING BUT NOT LIMITED TO ANY INFRINGEMENT CLAIM THAT RELATES TO OR IS BASED ON ANY COMBINATION OF PRODUCTS EVEN IF DESCRIBED IN TI RESOURCES OR OTHERWISE. IN NO EVENT SHALL TI BE LIABLE FOR ANY ACTUAL, DIRECT, SPECIAL, COLLATERAL, INDIRECT, PUNITIVE, INCIDENTAL, CONSEQUENTIAL OR EXEMPLARY DAMAGES IN CONNECTION WITH OR ARISING OUT OF TI RESOURCES OR USE THEREOF, AND REGARDLESS OF WHETHER TI HAS BEEN ADVISED OF THE POSSIBILITY OF SUCH DAMAGES. Unless TI has explicitly designated an individual product as meeting the requirements of a particular industry standard (e.g., ISO/TS 16949 and ISO 26262), TI is not responsible for any failure to meet such industry standard requirements. Where TI specifically promotes products as facilitating functional safety or as compliant with industry functional safety standards, such products are intended to help enable customers to design and create their own applications that meet applicable functional safety standards and requirements. Using products in an application does not by itself establish any safety features in the application. Designers must ensure compliance with safety-related requirements and standards applicable to their applications. Designer may not use any TI products in life-critical medical equipment unless authorized officers of the parties have executed a special contract specifically governing such use. Life-critical medical equipment is medical equipment where failure of such equipment would cause serious bodily injury or death (e.g., life support, pacemakers, defibrillators, heart pumps, neurostimulators, and implantables). Such equipment includes, without limitation, all medical devices identified by the U.S. Food and Drug Administration as Class III devices and equivalent classifications outside the U.S. TI may expressly designate certain products as completing a particular qualification (e.g., Q100, Military Grade, or Enhanced Product). Designers agree that it has the necessary expertise to select the product with the appropriate qualification designation for their applications and that proper product selection is at Designers' own risk. Designers are solely responsible for compliance with all legal and regulatory requirements in connection with such selection. Designer will fully indemnify TI and its representatives against any damages, costs, losses, and/or liabilities arising out of Designer's non-compliance with the terms and provisions of this Notice.