www.ti.com SLVS937-MARCH 2009 # White LED Driver With PWM Brightness Control in 2mm x 2mm QFN Package for up to 10 LEDs in Series ### **FEATURES** - 2.7V to 18V Input Voltage Range - 26V Open LED Protection for 6 LEDs (TPS61160A) 38V Open LED Protection for 10 LEDs (TPS61161A) - 200mV Reference Voltage With ±2% Accuracy - PWM Interface for Brightness Control - Built-in Soft Start - Up to 90% Efficiency - 2mm × 2mm × 0.8mm 6-pin QFN Package With Thermal Pad ### **APPLICATIONS** - Cellular Phones - Portable Media Players - Ultra Mobile Devices - GPS Receivers - White LED Backlighting for Media Form Factor Display ### DESCRIPTION With a 40-V rated integrated switch FET, the TPS61160A/61A is a boost converter that drives up to 10 LEDs in series. The boost converter runs at 600kHz fixed switching frequency to reduce output ripple, improve conversion efficiency, and allows for the use of small external components. The default white LED current is set with the external sensor resistor Rset, and the feedback voltage is regulated to 200mV, as shown in the typical application. During the operation, the LED current can be controlled by a pulse width modulation (PWM) signal applied to the CTRL pin through which the duty cycle determines the feedback reference voltage. In PWM dimming mode, the TPS61160A/61A does not burst the LED current; therefore, it does not generate audible noises on the output capacitor. For maximum protection, the device features integrated open LED protection that disables the TPS61160A/61A to prevent the output from exceeding the absolute maximum ratings during open LED conditions. The TPS61160A/61A is available in a space-saving, 2mm × 2mm QFN package with thermal pad. Figure 1. Typical Application of TPS61161A Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet. These devices have limited built-in ESD protection. The leads should be shorted together or the device placed in conductive foam during storage or handling to prevent electrostatic damage to the MOS gates. ### ORDERING INFORMATION(1) | T <sub>A</sub> | OPEN LED PROTECTION | PACKAGE <sup>(2)</sup> | PACKAGE MARKING | |----------------|---------------------|------------------------|-----------------| | 40°C to 05°C | 26V (typical) | TPS61160ADRV | OBV | | –40°C to 85°C | 38V (typical) | TPS61161ADRV | OBT | 1) For the most current package and ordering information, see the TI Web site at www.ti.com. ### **ABSOLUTE MAXIMUM RATINGS** over operating free-air temperature range (unless otherwise noted) (1) | | | VALUE | UNIT | |------------------|---------------------------------------|------------------------------|------| | | Supply Voltages on VIN (2) | -0.3 to 20 | V | | V | Voltages on CTRL <sup>(2)</sup> | -0.3 to 20 | V | | VI | Voltage on FB and COMP <sup>(2)</sup> | -0.3 to 3 | V | | | Voltage on SW <sup>(2)</sup> | -0.3 to 40 | V | | $P_{D}$ | Continuous Power Dissipation | See Dissipation Rating Table | | | T <sub>J</sub> | Operating Junction Temperature Range | -40 to 150 | °C | | T <sub>STG</sub> | Storage Temperature Range | -65 to 150 | °C | <sup>(1)</sup> Stresses beyond those listed under absolute maximum ratings may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under recommended operating conditions is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability. (2) All voltage values are with respect to network ground terminal. ### **DISSIPATION RATINGS** | BOARD PACKAGE | $R_{ heta JC}$ | $R_{ heta JA}$ | DERATING FACTOR<br>ABOVE T <sub>A</sub> = 25°C | T <sub>A</sub> < 25°C | T <sub>A</sub> = 70°C | T <sub>A</sub> = 85°C | |---------------------------|----------------|----------------|------------------------------------------------|-----------------------|-----------------------|-----------------------| | Low-K <sup>(1)</sup> DRV | 20°C/W | 140°C/W | 7.1 mW/°C | 715 mW | 395 mW | 285 mW | | High-K <sup>(2)</sup> DRV | 20°C/W | 65°C/W | 15.4 mW/°C | 1540 mW | 845 mW | 615 mW | <sup>1)</sup> The JEDEC low-K (1s) board used to derive this data was a 3inx3in, two-layer board with 2-ounce copper traces on top of the board. ### RECOMMENDED OPERATING CONDITIONS | | | MIN | TYP | MAX | UNIT | |------------------|--------------------------------------|------|-----|-----|------| | VI | Input voltage range, VIN | 2.7 | | 18 | V | | Vo | Output voltage range | VIN | | 38 | V | | L | Inductor <sup>(1)</sup> | 10 | | 22 | μН | | f <sub>dim</sub> | PWM dimming frequency <sup>(2)</sup> | 5 | | 100 | kHz | | Duty | PWM duty cycle resolution at 10kHz | 0.5 | | | % | | | at 30kHz | 1.5 | | | | | C <sub>IN</sub> | Input capacitor | 1 | | | μF | | Co | Output capacitor <sup>(1)</sup> | 0.47 | | 10 | μF | | T <sub>A</sub> | Operating ambient temperature | -40 | | 85 | °C | | TJ | Operating junction temperature | -40 | | 125 | °C | <sup>(1)</sup> These values are recommended values that have been successfully tested in several applications. Other values may be acceptable in other applications but should be fully tested by the user. Submit Documentation Feedback NSTRUMENTS <sup>2)</sup> The DRV package is available in tape and reel. Add R suffix (TPS61160ADRVR) to order quantities of 3000 parts per reel or add T suffix (TPS61160ADRVT) to order 250 parts per reel. <sup>2)</sup> The JEDEC high-K (2s2p) board used to derive this data was a 3inx3in, multilayer board with 1-ounce internal power and ground planes and 2-ounce copper traces on top and bottom of the board. <sup>(2)</sup> The device can support the frequency range from 1kHz to 5kHz based on the specification, t<sub>off</sub>. The output ripple needs to be considered in the range of 1kHz to 5kHz. www.ti.com ### **ELECTRICAL CHARACTERISTICS** VIN = 3.6 V, CTRL = VIN, $T_A = -40^{\circ}\text{C}$ to $85^{\circ}\text{C}$ , typical values are at $T_A = 25^{\circ}\text{C}$ (unless otherwise noted) | Operating quiescent current into VIN Device PWM switching no load 1.8 mA | | PARAMETER | TEST CONDITIONS | MIN | TYP | MAX | UNIT | |-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------|-------------------------------------------|-----------------------------------------------|------|-----|------|------| | Operating quiescent current into VIN Device PWM switching no load 1.8 mA | SUPPLY CU | IRRENT | | | | , | | | Shutdown current CRTL=GND, VIN = 4.2 V | VI | Input voltage range, VIN | | 2.7 | | 18 | V | | Voltage Vo | IQ | Operating quiescent current into VIN | Device PWM switching no load | | | 1.8 | mA | | Mary Undervoltage lockout hysterisis 70 mV Mode March Mar | I <sub>SD</sub> | Shutdown current | CRTL=GND, VIN = 4.2 V | | | 1 | μΑ | | Common | UVLO | Undervoltage lockout threshold | VIN falling | | 2.2 | 2.5 | V | | Common | V <sub>hys</sub> | Undervoltage lockout hysterisis | | | 70 | | mV | | Λ(CRILD) CTRL logic low voltage VIN = 2.7 V to 18 V 0.4 V Λ(CRILD) CTRL pull down resistor 400 800 1600 kΩ ord CTRL pulls width to shutdown CTRL high to low 2.5 ms VOLTAGE AND CURRENT CONTROL. V/REF Voltage feedback regulation voltage 196 200 204 mV V/REF Voltage feedback regulation voltage under brightness control VFB = 50 mV 47 50 53 mV FB Voltage feedback input bias current VFB = 200 mV 17 20 23 FB Voltage feedback input bias current VFB = 200 mV 90 93 % S Oscillator frequency VFB = 100 mV 90 93 % Maximum duty cycle VFB = 100 mV 90 93 % Minimum on pulse width 40 ns source Comp pin sinc current 100 µA Saa Error amplifier transconductance 240 320 400 µmho | | ID REFERENCE CONTROL | | | | 11. | | | Λ(CRILD) CTRL logic low voltage VIN = 2.7 V to 18 V 0.4 V Λ(CRILD) CTRL pull down resistor 400 800 1600 kΩ ord CTRL pulls width to shutdown CTRL high to low 2.5 ms VOLTAGE AND CURRENT CONTROL. V/REF Voltage feedback regulation voltage 196 200 204 mV V/REF Voltage feedback regulation voltage under brightness control VFB = 50 mV 47 50 53 mV FB Voltage feedback input bias current VFB = 200 mV 17 20 23 FB Voltage feedback input bias current VFB = 200 mV 90 93 % S Oscillator frequency VFB = 100 mV 90 93 % Maximum duty cycle VFB = 100 mV 90 93 % Minimum on pulse width 40 ns source Comp pin sinc current 100 µA Saa Error amplifier transconductance 240 320 400 µmho | V <sub>(CTRLh)</sub> | CTRL logic high voltage | VIN = 2.7 V to 18 V | 1.2 | | | V | | CTRL pull down resistor CTRL pulle width to shutdown CTRL high to low CTRL pulse width to shutdown CTRL high to low CTRL pulse width to shutdown CTRL high to low CTRL pulse width to shutdown CTRL high to low CTRL pulse width to shutdown CTRL high to low CTRL pulse width to shutdown CTRL high to low CTRL pulse width to shutdown CTRL high to low CTRL pulse width to shutdown CTRL high to low CTRL pulse width CT | V <sub>(CTRLI)</sub> | CTRL logic low voltage | VIN = 2.7 V to 18 V | | | 0.4 | V | | CTRL pulse width to shutdown CTRL high to low 2.5 ms ms | R <sub>(CTRL)</sub> | CTRL pull down resistor | | 400 | 800 | 1600 | kΩ | | V <sub>REF</sub> Voltage feedback regulation voltage 196 200 204 mV V <sub>REF_PWM</sub> ) Voltage feedback regulation voltage under brightness control V <sub>FB</sub> = 50 mV 47 50 53 mV FB Voltage feedback input bias current V <sub>FB</sub> = 20 mV 17 20 23 BB Voltage feedback input bias current V <sub>FB</sub> = 200 mV 17 20 23 BB Voltage feedback input bias current V <sub>FB</sub> = 200 mV 17 20 23 BB Voltage feedback input bias current V <sub>FB</sub> = 200 mV 17 20 23 BB Voltage feedback input bias current V <sub>FB</sub> = 200 mV 500 600 700 kHz Dmax Maximum duty cycle V <sub>FB</sub> = 100 mV 90 93 % % min_0 Minimum on pulse width 40 ns ns % % % % % % % % % % % % % % % M M ms % | t <sub>off</sub> | CTRL pulse width to shutdown | CTRL high to low | 2.5 | | | ms | | $ \begin{array}{c ccccccccccccccccccccccccccccccccccc$ | VOLTAGE A | AND CURRENT CONTROL | | | | | | | $ \begin{array}{c ccccccccccccccccccccccccccccccccccc$ | V <sub>REF</sub> | Voltage feedback regulation voltage | | 196 | 200 | 204 | mV | | Voltage feedback input bias current VFB = 20 mV 17 | V <sub>(REF_PWM)</sub> | Voltage feedback regulation voltage under | V <sub>FB</sub> = 50 mV | 47 | 50 | 53 | mV | | S | | brightness control | V <sub>FB</sub> = 20 mV | 17 | 20 | 23 | | | Omax Maximum duty cycle V <sub>FB</sub> = 100 mV 90 93 % min_on Minimum on pulse width 40 ns sink Comp pin sink current 100 µA source Comp pin source current 100 µA Gea Error amplifier transconductance 240 320 400 µmho Rea Error amplifier output resistance 6 MΩ Ba Error amplifier crossover frequency 5 pF connected to COMP 500 kHz POWER SWITCH ROSO(on) N-channel MOSFET on-resistance VIN = 3.6 V 0.3 0.6 0 ROS(on) N-channel leakage current V <sub>SW</sub> = 35 V, T <sub>A</sub> = 25°C 1 µA DC Author of the stance stan | I <sub>FB</sub> | Voltage feedback input bias current | V <sub>FB</sub> = 200 mV | | | 2 | μΑ | | Minimum on pulse width | f <sub>S</sub> | Oscillator frequency | | 500 | 600 | 700 | kHz | | Minimum on pulse width | D <sub>max</sub> | Maximum duty cycle | V <sub>FB</sub> = 100 mV | 90 | 93 | | % | | Source Comp pin source current $100 \ \mu A$ $G_{ea} \ Error amplifier transconductance 240 \ 320 \ 400 \ \mu mho G_{ea} \ Error amplifier output resistance 6 \ M\Omega G_{ea} \ Error amplifier output resistance 6 \ M\Omega G_{ea} \ Error amplifier crossover frequency 6 \ PC FOWER SWITCH G_{DS(on)} \ N N-channel MOSFET on-resistance VIN = 3.6 \ V VIN = 3.0 VIN$ | t <sub>min_on</sub> | Minimum on pulse width | | | 40 | | ns | | Sea Error amplifier transconductance 240 320 400 μmho Rea Error amplifier output resistance 6 MΩ MΩ Rea Error amplifier crossover frequency 5 pF connected to COMP 500 kHz | I <sub>sink</sub> | Comp pin sink current | | | 100 | | μΑ | | $\begin{array}{c} R_{ea} & \text{Error amplifier output resistance} \\ ea & \text{Error amplifier crossover frequency} \\ \text{FoWER SWITCH} \\ R_{DS(on)} & \text{N-channel MOSFET on-resistance} \\ R_{DS(on)} & \text{N-channel MOSFET on-resistance} \\ \text{VIN = 3.6 V} \\ \text{VIN = 3.0 V} \\ \text{VIN = 3.0 V} \\ \text{VIN = 3.0 V} \\ \text{OC and OLP} \\ \text{LIM} & \text{N-channel MOSFET current limit}} \\ \text{LiM} & \text{N-channel MOSFET current limit}} & \text{D = D_{max}} & \text{0.56 } & 0.7 & 0.84 & A \\ \text{LIM_Start} & \text{Start up current limit}} & \text{D = D_{max}} & \text{0.4} & \text{A} \\ \text{Half_LIM} & \text{Time step for half current limit}} & \text{5 ms} \\ \text{V}_{OVp} & \text{Open LED protection threshold}} & \text{Measured on the SW pin, TPS61160A} & 25 & 26 & 27 \\ \text{V}_{OVp} & \text{Open LED protection threshold on FB}} & \text{Measured on the FB pin, percentage} \\ \text{of Vref, Vref = 200 mV and 20 mV} & \text{50\%} \\ \text{THERMAL SHUTDOWN} \\ \text{The mal shutdown threshold}} & \text{Thermal shutdown threshold} & \text{160} & ^{\circ}C \\ \end{array}$ | I <sub>source</sub> | Comp pin source current | | | 100 | | μΑ | | Error amplifier crossover frequency 5 pF connected to COMP 500 kHz | G <sub>ea</sub> | Error amplifier transconductance | | 240 | 320 | 400 | μmho | | POWER SWITCH $R_{DS(on)}$ N-channel MOSFET on-resistance VIN = 3.6 V 0.3 0.6 Ω LN_NFET N-channel leakage current $V_{SW} = 35 \text{ V}$ , $T_A = 25^{\circ}\text{C}$ 1 $\mu A$ OC and OLP LIM N-Channel MOSFET current limit D = D <sub>max</sub> 0.56 0.7 0.84 A LIM_Start Start up current limit D = D <sub>max</sub> 0.4 A LIM_Start Time step for half current limit 5 ms Voyp Open LED protection threshold Measured on the SW pin, TPS61160A 25 26 27 V $V_{(FBOVP)}$ Open LED protection threshold on FB Measured on the FB pin, percentage of Vref, Vref = 200 mV and 20 mV 50% 50% REF $V_{REF}$ filter time constant 180 $\mu$ s step $V_{REF}$ ramp up time 213 $\mu$ s THERMAL SHUTDOWN $V_{SW}$ | R <sub>ea</sub> | Error amplifier output resistance | | | 6 | | ΜΩ | | $ \begin{array}{c ccccccccccccccccccccccccccccccccccc$ | f <sub>ea</sub> | Error amplifier crossover frequency | 5 pF connected to COMP | | 500 | | kHz | | $ \begin{array}{c ccccccccccccccccccccccccccccccccccc$ | POWER SW | TTCH | | | | | | | $\begin{array}{c ccccccccccccccccccccccccccccccccccc$ | Б | N-channel MOSFET on-resistance | VIN = 3.6 V | | 0.3 | 0.6 | 0 | | DC and OLP LIM N-Channel MOSFET current limit $D = D_{max}$ 0.56 0.7 0.84 A LIM_Start Start up current limit $D = D_{max}$ 0.4 A Half_LIM Time step for half current limit $D = D_{max}$ 0.4 A Half_LIM Time step for half current limit $D = D_{max}$ 0.4 A Measured on the SW pin, TPS61160A 25 26 27 V TPS61161A 37 38 39 V(FB_OVP) Open LED protection threshold on FB Measured on the FB pin, percentage of Vref, Vref = 200 mV and 20 mV Measured on the FB pin, percentage of Vref, Vref = 200 mV and 20 mV Testep V_{REF} filter time constant 180 $\mu$ s THERMAL SHUTDOWN Testudown Thermal shutdown threshold 160 °C | K <sub>DS(on)</sub> | | VIN = 3.0 V | | | 0.7 | Ω | | LIMN-Channel MOSFET current limit $D = D_{max}$ $0.56$ $0.7$ $0.84$ ALIM_StartStart up current limit $D = D_{max}$ $0.4$ AHalf_LIMTime step for half current limit $5$ ms $V_{ovp}$ Open LED protection thresholdMeasured on the SW pin, TPS61160A<br>TPS61161A $25$<br>37<br>38 $26$<br>37 $26$<br>38 $27$<br>39 $V_{(FB_OVP)}$ Open LED protection threshold on FBMeasured on the FB pin, percentage of Vref, Vref = 200 mV and 20 mV $50\%$ REF $V_{REF}$ filter time constant $180$ $\mu$ sIntermal Shutdown $V_{REF}$ ramp up time $V_{REF}$ ramp up time $V_{REF}$ ramp up time $V_{REF}$ ramp up timeTehutdownThermal shutdown threshold $V_{REF}$ ramp up time $V_{REF}$ ramp up time $V_{REF}$ ramp up time $V_{REF}$ ramp up time $V_{REF}$ ramp up time | I <sub>LN_NFET</sub> | N-channel leakage current | V <sub>SW</sub> = 35 V, T <sub>A</sub> = 25°C | | | 1 | μΑ | | LIM_Start Start up current limit D = D <sub>max</sub> 0.4 A Half_LIM Time step for half current limit 5 ms V <sub>ovp</sub> Open LED protection threshold Measured on the SW pin, TPS61160A TPS61160A TPS61161A 25 26 27 37 38 39 V V <sub>(FB_OVP)</sub> Open LED protection threshold on FB Measured on the FB pin, percentage of Vref, Vref = 200 mV and 20 mV 50% 50% REF V <sub>REF</sub> filter time constant 180 μs step V <sub>REF</sub> ramp up time 213 μs THERMAL SHUTDOWN T <sub>shutdown</sub> Thermal shutdown threshold 160 °C | OC and OLF | | | | | | | | Half_LIMTime step for half current limit5ms $V_{\rm ovp}$ Open LED protection thresholdMeasured on the SW pin, TPS61160A<br>TPS61161A25<br>37<br>3826<br>37<br>3827<br>38V $V_{\rm (FB_OVP)}$ Open LED protection threshold on FBMeasured on the FB pin, percentage<br>of Vref, Vref = 200 mV and 20 mV50%REF $V_{\rm REF}$ filter time constant<br>step180<br>213μsTHERMAL SHUTDOWN $V_{\rm FM_{\rm Shutdown}}$ Thermal shutdown threshold160°C | I <sub>LIM</sub> | N-Channel MOSFET current limit | $D = D_{max}$ | 0.56 | 0.7 | 0.84 | Α | | Wovp Open LED protection threshold Measured on the SW pin, TPS61160A 25 26 27 V $V_{(FB\_OVP)}$ Open LED protection threshold on FB Measured on the FB pin, percentage of Vref, Vref = 200 mV and 20 mV 50% 50% REF $V_{REF}$ filter time constant 180 μs step $V_{REF}$ ramp up time 213 μs THERMAL SHUTDOWN $V_{Shutdown}$ Thermal shutdown threshold 160 °C | I <sub>LIM_Start</sub> | Start up current limit | | | 0.4 | | Α | | $V_{\text{Ovp}}$ Open LED protection threshold Measured on the SW pin, TPS61160A TPS61160A 25 26 27 37 38 39 V $V_{\text{(FB_OVP)}}$ Open LED protection threshold on FB Measured on the FB pin, percentage of Vref, Vref = 200 mV and 20 mV 50% 50% REF $V_{\text{REF}}$ filter time constant step 180 $\mu_{\text{Step}}$ $V_{\text{REF}}$ ramp up time 213 $\mu_{\text{ST}}$ THERMAL SHUTDOWN $V_{\text{Shutdown}}$ Thermal shutdown threshold 160 °C | t <sub>Half_LIM</sub> | Time step for half current limit | | | 5 | | ms | | V(FB_OVP) of Vref, Vref = 200 mV and 20 mV 50% REF V <sub>REF</sub> filter time constant 180 μs step V <sub>REF</sub> ramp up time 213 μs THERMAL SHUTDOWN Γ <sub>shutdown</sub> Thermal shutdown threshold 160 °C | V <sub>ovp</sub> | Open LED protection threshold | | _ | _ | | V | | V <sub>REF</sub> ramp up time 213 μs THERMAL SHUTDOWN T <sub>shutdown</sub> Thermal shutdown threshold 160 °C | $V_{(FB\_OVP)}$ | Open LED protection threshold on FB | | | 50% | | | | THERMAL SHUTDOWN Γ <sub>shutdown</sub> Thermal shutdown threshold 160 °C | t <sub>REF</sub> | V <sub>REF</sub> filter time constant | | | 180 | | μs | | THERMAL SHUTDOWN Γ <sub>shutdown</sub> Thermal shutdown threshold 160 °C | t <sub>step</sub> | V <sub>REF</sub> ramp up time | | | 213 | | μs | | Siddowii | | SHUTDOWN | | | | | | | | T <sub>shutdown</sub> | Thermal shutdown threshold | | | 160 | | °C | | Inviteresis informationation in the original mysteresis | T <sub>hysteresis</sub> | Thermal shutdown threshold hysteresis | | | 15 | | °C | # TEXAS INSTRUMENTS ### **DEVICE INFORMATION** ## 6-PIN 2mm x 2mm x 0.8mm QFN ### **TERMINAL FUNCTIONS** | TERMIN | IAL | 1/0 | DESCRIPTION | |-------------|-----|-----|------------------------------------------------------------------------------------------------------------------------------------------------------------------| | NAME | NO. | 1/0 | DESCRIPTION | | VIN | 6 | I | The input supply pin for the IC. Connect VIN to a supply voltage between 2.7V and 18V. | | SW | 4 | I | This is the switching node of the IC. Connect the inductor between the VIN and SW pin. This pin is also used to sense the output voltage for open LED protection | | GND | 3 | 0 | Ground | | FB | 1 | I | Feedback pin for current. Connect the sense resistor from FB to GND. | | COMP | 2 | 0 | Output of the transconductance error amplifier. Connect an external capacitor to this pin to compensate the regulator. | | CTRL | 5 | Į | Control pin of the boost regulator. Enable and disable IC. PWM signal can be applied to the pin for LED brightness dimming as well. | | Thermal Pad | | | The thermal pad should be soldered to the analog ground plane. If possible, use thermal via to connect to ground plane for ideal power dissipation. | ### **FUNCTIONAL BLOCK DIAGRAM** ### **TYPICAL CHARACTERISTICS** ### **TABLE OF GRAPHS** | · | | FIGURE | |------------------------------|-------------------------------------------------------------------|-----------| | Efficiency TPS61160A/61A | VIN = 3.6 V; 4, 6, 8, 10 LEDs; L = 22 μH | Figure 2 | | Efficiency TPS61160A | | Figure 3 | | Efficiency TPS61161A | | Figure 4 | | Current limit | T <sub>A</sub> = 25°C | Figure 5 | | Current limit | | Figure 6 | | PWM dimming linearity | VIN = 3.6 V; PWM Freq = 10 kHz and 40 kHz | Figure 7 | | Output ripple at PWM dimming | 8 LEDs; VIN = 3.6 V; I <sub>LOAD</sub> = 20 mA; PWM Freq = 10 kHz | Figure 8 | | Switching waveform | 8 LEDs; VIN = 3.6 V; I <sub>LOAD</sub> = 20 mA; L = 22 μH | Figure 9 | | Start-up | 8 LEDs; VIN = 3.6 V; $I_{LOAD}$ = 20 mA; L =22 $\mu$ H | Figure 10 | | Open LED protection | 8 LEDs; VIN = 3.6 V; I <sub>LOAD</sub> = 20 mA; L = 22 μH | Figure 11 | **INSTRUMENTS** Figure 10. Figure 9. Figure 11. ### INSTRUMENTS ### **DETAILED DESCRIPTION** ### **OPERATION** The TPS61160A/61A is a high efficiency, high output voltage boost converter in small package size that is ideal for driving up to 10 white LED in series. The serial LED connection provides even illumination by sourcing the same output current through all LEDs, eliminating the need for expensive factory calibration. The device integrates 40V/0.7A switch FET and operates in pulse width modulation (PWM) with 600kHz fixed switching frequency. For operation see the block diagram. The duty cycle of the converter is set by the error amplifier output and the current signal applied to the PWM control comparator. The control architecture is based on traditional current-mode control; therefore, a slope compensation is added to the current signal to allow stable operation for duty cycles larger than 50%. The feedback loop regulates the FB pin to a low reference voltage (200mV typical), reducing the power dissipation in the current sense resistor. ### **SOFT START-UP** Soft-start circuitry is integrated into the IC to avoid a high inrush current during start-up. After the device is enabled, the voltage at FB pin ramps up to the reference voltage in 32 steps, each step takes 213µs. This ensures that the output voltage rises slowly to reduce the input current. Additionally, for the first 5msec after the COMP voltage ramps, the current limit of the switch is set to half of the normal current limit spec. During this period, the input current is kept below 400mA (typical). See the start-up waveform of a typical example, Figure 10. ### **OPEN LED PROTECTION** Open LED protection circuitry prevents IC damage as the result of white LED disconnection. The TPS61160A/61A monitors the voltage at the SW pin and FB pin during each switching cycle. The circuitry turns off the switch FET and shuts down the IC as soon as the SW voltage exceeds the Vovp threshold and the FB voltage is less than half of regulation voltage for 8 clock cycles. As a result, the output voltage falls to the level of the input supply. The device remains in shutdown mode until it is enabled by toggling the CTRL pin logic. To allow the use of inexpensive low-voltage output capacitor, the TPS61160A/61A has different open lamp protection thresholds to prevent the internal 40V FET from breaking down. The threshold is set at 26V for the TPS61160A and 38V for the TPS61161A. The devices can be selected according to the number of external LEDs and their maximum forward voltage. ### **SHUTDOWN** The TPS61160A/61A enters shutdown mode when the CTRL voltage is logic low for more than 2.5ms. During shutdown, the input supply current for the device is less than $1\mu$ A (max). Although the internal FET does not switch in shutdown, there is still a DC current path between the input and the LEDs through the inductor and Schottky diode. The minimum forward voltage of the LED array must exceed the maximum input voltage to ensure that the LEDs remain off in shutdown; however, in the typical application with two or more LEDs, the forward voltage is large enough to reverse bias the Schottky and keep leakage current low. ### **CURRENT PROGRAM** The FB voltage is regulated by a low 0.2V reference voltage. The LED current is programmed externally using a current-sense resistor in series with the LED string. The value of the RSET is calculated using Equation 1: $$I_{LED} = \frac{V_{FB}}{R_{SET}} \tag{1}$$ Where $I_{LED}$ = output current of LEDs $V_{EB}$ = regulated voltage of FB $R_{SFT}$ = current sense resistor The output current tolerance depends on the FB accuracy and the current sensor resistor accuracy. ### **PWM BRIGHTNESS DIMMING** Instruments When the CTRL pin is constantly high, the FB voltage is regulated to 200mV typically. However, the CTRL pin allows a PWM signal to reduce this regulation voltage; therefore, it achieves LED brightness dimming. The relationship between the duty cycle and FB voltage is given by Equation 2. $$V_{FB} = Duty \times 200 \text{ mV}$$ (2) Where Duty = duty cycle of the PWM signal 200 mV = internal reference voltage As shown in Figure 12, the IC chops up the internal 200mV reference voltage at the duty cycle of the PWM signal. The pulse signal is then filtered by an internal low pass filter. The output of the filter is connected to the error amplifier as the reference voltage for the FB pin regulation. Therefore, although a PWM signal is used for brightness dimming, only the WLED DC current is modulated, which is often referred as analog dimming. This eliminates the audible noise which often occurs when the LED current is pulsed in replica of the frequency and duty cycle of PWM control. Unlike other scheme which filters the PWM signal for analog dimming, TPS61160A/61A regulation voltage is independent of the PWM logic voltage level which often has large variations. For optimum performance, use the PWM dimming frequency in the range of 5kHz to 100kHz. The requirement of minimum dimming frequency comes from the output ripple. Low frequency causes high output ripple. Since the CTRL pin is logic only pin, applying an external RC filter to the pin does not work. Figure 12. Block Diagram of Programmable FB Voltage Using PWM Signal To use lower PWM dimming, add an external RC network connected to the FB pin as shown in the additional typical application (Figure 15). ### **UNDERVOLTAGE LOCKOUT** An undervoltage lockout prevents operation of the device at input voltages below typical 2.2V. When the input voltage is below the undervoltage threshold, the device is shutdown and the internal switch FET is turned off. If the input voltage rises by undervoltage lockout hysteresis, the IC restarts. ### THERMAL SHUTDOWN An internal thermal shutdown turns off the device when the typical junction temperature of 160°C is exceeded. The device is released from shutdown automatically when the junction temperature decreases by 15°C. # TEXAS INSTRUMENTS ### **APPLICATION INFORMATION** ### MAXIMUM OUTPUT CURRENT The overcurrent limit in a boost converter limits the maximum input current and thus maximum input power for a given input voltage. Maximum output power is less than maximum input power due to power conversion losses. Therefore, the current limit setting, input voltage, output voltage and efficiency can all change maximum current output. The current limit clamps the peak inductor current; therefore, the ripple has to be subtracted to derive maximum DC current. The ripple current is a function of switching frequency, inductor value and duty cycle. The following equations take into account of all the above factors for maximum output current calculation. $$I_{P} = \frac{1}{\left[L \times F_{s} \times \left(\frac{1}{V_{out} + V_{f} - V_{in}} + \frac{1}{V_{in}}\right)\right]}$$ (3) Where: $I_p$ = inductor peak to peak ripple L = inductor value V<sub>f</sub> = Schottky diode forward voltage Fs = switching frequency V<sub>out</sub> = output voltage of the boost converter. It is equal to the sum of VFB and the voltage drop across LEDs. $$I_{out\_max} = \frac{Vin \times (I_{lim} - I_{P}/2) \times \eta}{Vout}$$ (4) Where: I<sub>out max</sub> = maximum output current of the boost converter $I_{lim}$ = over current limit $\eta = efficiency$ For instance, when VIN is 3.0V, 8 LEDs output equivalent to VOUT of 26V, the inductor is $22\mu H$ , the Schottky forward voltage is 0.2V; and then the maximum output current is 65mA in typical condition. When VIN is 5V, 10 LEDs output equivalent to VOUT of 32V, the inductor is $22\mu H$ , the Schottky forward voltage is 0.2V; and then the maximum output current is 85mA in typical condition. ### **INDUCTOR SELECTION** The selection of the inductor affects steady state operation as well as transient behavior and loop stability. These factors make it the most important component in power regulator design. There are three important inductor specifications, inductor value, DC resistance and saturation current. Considering inductor value alone is not enough. The inductor value determines the inductor ripple current. Choose an inductor that can handle the necessary peak current without saturating, according to half of the peak-to-peak ripple current given by Equation 3, pause the inductor DC current given by: $$I_{\text{in\_DC}} = \frac{\text{Vout} \times \text{Iout}}{\text{Vin} \times \eta}$$ (5) Inductor values can have $\pm 20\%$ tolerance with no current bias. When the inductor current approaches saturation level, its inductance can decrease 20% to 35% from the 0A value depending on how the inductor vendor defines saturation current. Using an inductor with a smaller inductance value forces discontinuous PWM when the inductor current ramps down to zero before the end of each switching cycle. This reduces the boost converter's maximum output current, causes large input voltage ripple and reduces efficiency. Large inductance value provides much more output current and higher conversion efficiency. For these reasons, a $10\mu$ H to $22\mu$ H inductor value range is recommended. A $22\mu$ H inductor optimized the efficiency for most application while maintaining low inductor peak to peak ripple. Table 1 lists the recommended inductor for the TPS61160A/61A. When recommending inductor value, the factory has considered -40% and +20% tolerance from its nominal value. TPS61160A/61A has built-in slope compensation to avoid sub-harmonic oscillation associated with current mode control. If the inductor value is lower than $10\mu H$ , the slope compensation may not be adequate, and the loop can be unstable. Therefore, customers need to verify the inductor in their application if it is different from the recommended values. | Table 1. Recommended Inductors | s for TPS61160A/61A | |--------------------------------|---------------------| |--------------------------------|---------------------| | PART NUMBER | L<br>(μΗ) | DCR MAX (Ω) | SATURATION CURRENT (mA) | SIZE<br>(L × W × H mm) | VENDOR | |---------------------|-----------|-------------|-------------------------|------------------------|--------| | LQH3NPN100NM0 | 10 | 0.3 | 750 | 3×3×1.5 | Murata | | VLCF5020T-220MR75-1 | 22 | 0.4 | 750 | 5×5×2.0 | TDK | | CDH3809/SLD | 10 | 0.3 | 570 | 4×4×1.0 | Sumida | | A997AS-220M | 22 | 0.4 | 510 | 4×4×1.8 | TOKO | ### SCHOTTKY DIODE SELECTION **INSTRUMENTS** The high switching frequency of the TPS61160A/61A demands a high-speed rectification for optimum efficiency. Ensure that the diode average and peak current rating exceeds the average output current and peak inductor current. In addition, the diode's reverse breakdown voltage must exceed the open LED protection voltage. The ONSemi MBR0540 and the ZETEX ZHCS400 are recommended for TPS61160A/61A. #### COMPENSATION CAPACITOR SELECTION The compensation capacitor C3 (see the block diagram), connected from COMP pin to GND, is used to stabilize the feedback loop of the TPS61160A/61A. Use a 220nF ceramic capacitor for C3. ### INPUT AND OUTPUT CAPACITOR SELECTION The output capacitor is mainly selected to meet the requirements for the output ripple and loop stability. This ripple voltage is related to the capacitor's capacitance and its equivalent series resistance (ESR). Assuming a capacitor with zero ESR, the minimum capacitance needed for a given ripple can be calculated by $$C_{out} = \frac{\left(V_{out} - V_{in}\right)I_{out}}{V_{out} \times Fs \times V_{ripple}}$$ (6) where, $V_{ripple}$ = peak-to-peak output ripple. The additional output ripple component caused by ESR is calculated using: $$V_{ripple\_ESR} = I_{out} \times R_{ESR}$$ Due to its low ESR, Vripple\_ESR can be neglected for ceramic capacitors, but must be considered if tantalum or electrolytic capacitors are used. Care must be taken when evaluating a ceramic capacitor's derating under dc bias, aging and AC signal. For example, larger form factor capacitors (in 1206 size) have a resonant frequencies in the range of the switching frequency. So the effective capacitance is significantly lower. The DC bias can also significantly reduce capacitance. Ceramic capacitors can loss as much as 50% of its capacitance at its rated voltage. Therefore, leave the margin on the voltage rating to ensure adequate capacitance at the required output voltage. The capacitor in the range of $1\mu F$ to $4.7\mu F$ is recommended for input side. The output requires a capacitor in the range of $0.47\mu F$ to $10\mu F$ . The output capacitor affects the loop stability of the boost regulator. If the output capacitor is below the range, the boost regulator can potentially become unstable. For example, if use the output capacitor of $0.1\mu F$ , a 470nF compensation capacitor has to be used for the loop stable. The popular vendors for high value ceramic capacitors are: TDK (http://www.component.tdk.com/components.php) Murata (http://www.murata.com/cap/index.html) ### Instruments ### LAYOUT CONSIDERATIONS As for all switching power supplies, especially those high frequency and high current ones, layout is an important design step. If layout is not carefully done, the regulator could suffer from instability as well as noise problems. To reduce switching losses, the SW pin rise and fall times are made as short as possible. To prevent radiation of high frequency resonance problems, proper layout of the high frequency switching path is essential. Minimize the length and area of all traces connected to the SW pin and always use a ground plane under the switching regulator to minimize inter-plane coupling. The loop including the PWM switch, Schottky diode, and output capacitor, contains high current rising and falling in nanosecond and should be kept as short as possible. The input capacitor needs not only to be close to the VIN pin, but also to the GND pin in order to reduce the IC supply ripple. Figure 13 shows a sample layout. Figure 13. Sample Layout ### THERMAL CONSIDERATIONS The maximum IC junction temperature should be restricted to $125^{\circ}$ C under normal operating conditions. This restriction limits the power dissipation of the TPS61160A/61A. Calculate the maximum allowable dissipation, $P_{D(max)}$ , and keep the actual dissipation less than or equal to $P_{D(max)}$ . The maximum-power-dissipation limit is determined using Equation 7: $$P_{D(max)} = \frac{125^{\circ}C - T_{A}}{R_{\theta JA}}$$ (7) where, $T_A$ is the maximum ambient temperature for the application. $R_{\theta JA}$ is the thermal resistance junction-to-ambient given in Power Dissipation Table. The TPS61160A/61A comes in a thermally enhanced QFN package. This package includes a thermal pad that improves the thermal capabilities of the package. The $R_{\theta JA}$ of the QFN package greatly depends on the PCB layout and thermal pad connection. The thermal pad must be soldered to the analog ground on the PCB. Using thermal vias underneath the thermal pad as illustrated in the layout example. Also see the *QFN/SON PCB Attachment* application report (SLUA271). ### ADDITIONAL TYPICAL APPLICATIONS Texas **INSTRUMENTS** Figure 14. Li-Ion Driver for 6 White LEDs Figure 15. Li-lon Driver for 6 White LEDs With External PWM Dimming Network Figure 16. Li-Ion Driver for 8 White LEDs ### PACKAGE OPTION ADDENDUM www.ti.com 14-May-2009 ### **PACKAGING INFORMATION** | Orderable Device | Status <sup>(1)</sup> | Package<br>Type | Package<br>Drawing | Pins | Package<br>Qty | e Eco Plan <sup>(2)</sup> | Lead/Ball Finish | MSL Peak Temp <sup>(3)</sup> | |------------------|-----------------------|-----------------|--------------------|------|----------------|---------------------------|------------------|------------------------------| | TPS61160ADRVR | ACTIVE | SON | DRV | 6 | 3000 | Green (RoHS & no Sb/Br) | CU NIPDAU | Level-2-260C-1 YEAR | | TPS61160ADRVT | ACTIVE | SON | DRV | 6 | 250 | Green (RoHS & no Sb/Br) | CU NIPDAU | Level-2-260C-1 YEAR | | TPS61161ADRVR | ACTIVE | SON | DRV | 6 | 3000 | Green (RoHS & no Sb/Br) | CU NIPDAU | Level-2-260C-1 YEAR | | TPS61161ADRVT | ACTIVE | SON | DRV | 6 | 250 | Green (RoHS & no Sb/Br) | CU NIPDAU | Level-2-260C-1 YEAR | <sup>(1)</sup> The marketing status values are defined as follows: ACTIVE: Product device recommended for new designs. LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect. **NRND:** Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design. PREVIEW: Device has been announced but is not in production. Samples may or may not be available. **OBSOLETE:** TI has discontinued the production of the device. (2) Eco Plan - The planned eco-friendly classification: Pb-Free (RoHS), Pb-Free (RoHS Exempt), or Green (RoHS & no Sb/Br) - please check http://www.ti.com/productcontent for the latest availability information and additional product content details. TBD: The Pb-Free/Green conversion plan has not been defined. **Pb-Free** (RoHS): TI's terms "Lead-Free" or "Pb-Free" mean semiconductor products that are compatible with the current RoHS requirements for all 6 substances, including the requirement that lead not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, TI Pb-Free products are suitable for use in specified lead-free processes. **Pb-Free (RoHS Exempt):** This component has a RoHS exemption for either 1) lead-based flip-chip solder bumps used between the die and package, or 2) lead-based die adhesive used between the die and leadframe. The component is otherwise considered Pb-Free (RoHS compatible) as defined above. Green (RoHS & no Sb/Br): TI defines "Green" to mean Pb-Free (RoHS compatible), and free of Bromine (Br) and Antimony (Sb) based flame retardants (Br or Sb do not exceed 0.1% by weight in homogeneous material) (3) MSL, Peak Temp. -- The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature. Important Information and Disclaimer: The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release. In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis. ### PACKAGE MATERIALS INFORMATION www.ti.com 8-Jun-2009 ### TAPE AND REEL INFORMATION | A0 | Dimension designed to accommodate the component width | |----|-----------------------------------------------------------| | | Dimension designed to accommodate the component length | | K0 | Dimension designed to accommodate the component thickness | | W | Overall width of the carrier tape | | P1 | Pitch between successive cavity centers | ### QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE ### \*All dimensions are nominal | Device | Package<br>Type | Package<br>Drawing | | SPQ | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0 (mm) | B0 (mm) | K0 (mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant | |---------------|-----------------|--------------------|---|------|--------------------------|--------------------------|---------|---------|---------|------------|-----------|------------------| | TPS61160ADRVR | SON | DRV | 6 | 3000 | 330.0 | 12.4 | 2.2 | 2.2 | 1.1 | 8.0 | 12.0 | Q2 | | TPS61160ADRVT | SON | DRV | 6 | 250 | 180.0 | 12.4 | 2.2 | 2.2 | 1.1 | 8.0 | 12.0 | Q2 | | TPS61161ADRVR | SON | DRV | 6 | 3000 | 330.0 | 12.4 | 2.2 | 2.2 | 1.1 | 8.0 | 12.0 | Q2 | | TPS61161ADRVT | SON | DRV | 6 | 250 | 180.0 | 12.4 | 2.2 | 2.2 | 1.1 | 8.0 | 12.0 | Q2 | www.ti.com 8-Jun-2009 ### \*All dimensions are nominal | <br>, at annothering and fromman | | | | | | | | | |----------------------------------|--------------|-----------------|------|------|-------------|------------|-------------|--| | Device | Package Type | Package Drawing | Pins | SPQ | Length (mm) | Width (mm) | Height (mm) | | | TPS61160ADRVR | SON | DRV | 6 | 3000 | 346.0 | 346.0 | 29.0 | | | TPS61160ADRVT | SON | DRV | 6 | 250 | 190.5 | 212.7 | 31.8 | | | TPS61161ADRVR | SON | DRV | 6 | 3000 | 346.0 | 346.0 | 29.0 | | | TPS61161ADRVT | SON | DRV | 6 | 250 | 190.5 | 212.7 | 31.8 | | NOTES: A. All linear dimensions are in millimeters. Dimensioning and tolerancing per ASME Y14.5M-1994. - B. This drawing is subject to change without notice. - C. Small Outline No-Lead (SON) package configuration. - The package thermal pad must be soldered to the board for thermal and mechanical performance. See the Product Data Sheet for details regarding the exposed thermal pad dimensions. ### THERMAL PAD MECHANICAL DATA DRV (S-PWSON-N6) ### THERMAL INFORMATION This package incorporates an exposed thermal pad that is designed to be attached directly to an external heatsink. The thermal pad must be soldered directly to the printed circuit board (PCB). After soldering, the PCB can be used as a heatsink. In addition, through the use of thermal vias, the thermal pad can be attached directly to the appropriate copper plane shown in the electrical schematic for the device, or alternatively, can be attached to a special heatsink structure designed into the PCB. This design optimizes the heat transfer from the integrated circuit (IC). For information on the Quad Flatpack No—Lead (QFN) package and its advantages, refer to Application Report, Quad Flatpack No—Lead Logic Packages, Texas Instruments Literature No. SCBA017. This document is available at www.ti.com. The exposed thermal pad dimensions for this package are shown in the following illustration. Bottom View NOTE: All linear dimensions are in millimeters Exposed Thermal Pad Dimensions ### DRV (S-PWSON-N6) NOTES: A. All linear dimensions are in millimeters. - B. This drawing is subject to change without notice. - C. Publication IPC-7351 is recommended for alternate designs. - D. This package is designed to be soldered to a thermal pad on the board. Refer to Application Note, QFN/SON PCB Attachment, Texas Instruments Literature No. SLUA271, and also the Product Data Sheets for specific thermal information, via requirements, and recommended board layout. These documents are available at www.ti.com <a href="https://www.ti.com">www.ti.com</a>. - E. Laser cutting apertures with trapezoidal walls and also rounding corners will offer better paste release. Customers should contact their board assembly site for stencil design recommendations. Refer to IPC 7525 for stencil design considerations. - F. Customers should contact their board fabrication site for solder mask tolerances. ### **IMPORTANT NOTICE** Texas Instruments Incorporated and its subsidiaries (TI) reserve the right to make corrections, modifications, enhancements, improvements, and other changes to its products and services at any time and to discontinue any product or service without notice. Customers should obtain the latest relevant information before placing orders and should verify that such information is current and complete. All products are sold subject to TI's terms and conditions of sale supplied at the time of order acknowledgment. TI warrants performance of its hardware products to the specifications applicable at the time of sale in accordance with TI's standard warranty. Testing and other quality control techniques are used to the extent TI deems necessary to support this warranty. Except where mandated by government requirements, testing of all parameters of each product is not necessarily performed. TI assumes no liability for applications assistance or customer product design. Customers are responsible for their products and applications using TI components. To minimize the risks associated with customer products and applications, customers should provide adequate design and operating safeguards. TI does not warrant or represent that any license, either express or implied, is granted under any TI patent right, copyright, mask work right, or other TI intellectual property right relating to any combination, machine, or process in which TI products or services are used. Information published by TI regarding third-party products or services does not constitute a license from TI to use such products or services or a warranty or endorsement thereof. Use of such information may require a license from a third party under the patents or other intellectual property of the third party, or a license from TI under the patents or other intellectual property of TI. Reproduction of TI information in TI data books or data sheets is permissible only if reproduction is without alteration and is accompanied by all associated warranties, conditions, limitations, and notices. Reproduction of this information with alteration is an unfair and deceptive business practice. TI is not responsible or liable for such altered documentation. Information of third parties may be subject to additional restrictions Resale of TI products or services with statements different from or beyond the parameters stated by TI for that product or service voids all express and any implied warranties for the associated TI product or service and is an unfair and deceptive business practice. TI is not responsible or liable for any such statements. TI products are not authorized for use in safety-critical applications (such as life support) where a failure of the TI product would reasonably be expected to cause severe personal injury or death, unless officers of the parties have executed an agreement specifically governing such use. Buyers represent that they have all necessary expertise in the safety and regulatory ramifications of their applications, and acknowledge and agree that they are solely responsible for all legal, regulatory and safety-related requirements concerning their products and any use of TI products in such safety-critical applications, notwithstanding any applications-related information or support that may be provided by TI. Further, Buyers must fully indemnify TI and its representatives against any damages arising out of the use of TI products in such safety-critical applications. TI products are neither designed nor intended for use in military/aerospace applications or environments unless the TI products are specifically designated by TI as military-grade or "enhanced plastic." Only products designated by TI as military-grade meet military specifications. Buyers acknowledge and agree that any such use of TI products which TI has not designated as military-grade is solely at the Buyer's risk, and that they are solely responsible for compliance with all legal and regulatory requirements in connection with such use. TI products are neither designed nor intended for use in automotive applications or environments unless the specific TI products are designated by TI as compliant with ISO/TS 16949 requirements. Buyers acknowledge and agree that, if they use any non-designated products in automotive applications, TI will not be responsible for any failure to meet such requirements. Following are URLs where you can obtain information on other Texas Instruments products and application solutions: **Applications Products Amplifiers** amplifier.ti.com Audio www.ti.com/audio Data Converters Automotive www.ti.com/automotive dataconverter.ti.com DLP® Products Broadband www.dlp.com www.ti.com/broadband DSP Digital Control dsp.ti.com www.ti.com/digitalcontrol Clocks and Timers www.ti.com/clocks Medical www.ti.com/medical Military Interface www.ti.com/military interface.ti.com Optical Networking Logic logic.ti.com www.ti.com/opticalnetwork Power Mgmt power.ti.com Security www.ti.com/security Telephony Microcontrollers microcontroller.ti.com www.ti.com/telephony Video & Imaging www.ti-rfid.com www.ti.com/video RF/IF and ZigBee® Solutions www.ti.com/lprf Wireless www.ti.com/wireless > Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2009, Texas Instruments Incorporated