TPS57140-Q1 SLVSAP3D - DECEMBER 2010 - REVISED FEBRUARY 2016 # TPS57140-Q1 1.5-A 42-V Step-Down DC-DC Converter With Eco-mode™ Control #### **Features** - **Qualified for Automotive Applications** - AEC-Q100 Qualified with the Following Results: - Device Temperature Grade 1: -40°C to +125°C - Device HBM ESD Classification Level 2 - Device CDM ESD Classification Level C4B - 3.5-V to 42-V Input Voltage Range - 200-mΩ High-Side MOSFET - High Efficiency at Light Loads With Pulse-Skipping Eco-mode™ Control Scheme - 116-µA Operating Quiescent Current - 1.5-µA Shutdown Current - 100-kHz to 2.5-MHz Switching Frequency - Synchronizes to External Clock - Adjustable Slow Start and Sequencing - Undervoltage and Overvoltage Power-Good - Adjustable Undervoltage Lockout Voltage and Hysteresis - 0.8-V Internal Voltage Reference - Supported by SwitcherPro<sup>™</sup> Software Tool (www.ti.com/tool/switcherpro) # Applications - 12-V and 24-V Industrial and Commercial Low-Power Systems - Automotive Infotainment, Head Unit, Display Navigation, Audio and Clusters - Automotive Body Applications, HVAC, Wireless - Advanced Driver-Assistance System (ADAS), Rear-View Camera Module, Blind Spot Radar - Industrial DC Power Systems ## Simplified Schematic ## 3 Description The TPS57140-Q1 device is a 42-V, 1.5-A step-down regulator with an integrated high-side MOSFET. Current-mode control provides simple external compensation and flexible component selection. A low-ripple pulse-skip mode reduces the no-load, regulated output supply current to 116 µA. When the enable pin is in the low state, the shutdown current is reduced to 1.5 µA. Undervoltage lockout is internally set at 2.5 V, but can be increased using the enable pin. The output voltage startup ramp is controlled by the slow-start pin that can also be configured for sequencing or tracking. An open-drain power-good signal indicates the output is within 92% to 109% of its nominal voltage. A wide switching-frequency range allows optimization of efficiency and external component size. Frequency foldback and thermal shutdown protect the part during an overload condition. The TPS57140-Q1 is available in a 10-pin thermally enhanced MSOP-PowerPAD™ package (DGQ) and a 10-pin VSON package (DRC). ## Device Information<sup>(1)</sup> | PART<br>NUMBER | PACKAGE | BODY SIZE (NOM) | |----------------|--------------------|-------------------| | TD0574.40.04 | MSOP-PowerPAD (10) | 3.00 mm × 3.00 mm | | TPS57140-Q1 | VSON (10) | 3.00 mm × 3.00 mm | (1) For all available packages, see the orderable addendum at the end of the data sheet. #### **Efficiency vs Load Current** #### **Table of Contents** | Features 1 | 8 Application and Implementation | 29 | |---------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Applications 1 | 8.1 Application Information | 2 | | | 8.2 Typical Application | | | | 9 Power Supply Recommendations | 39 | | - | 10 Layout | 39 | | <del>-</del> | 10.1 Layout Guidelines | 39 | | <u>.</u> | 10.2 Layout Example | 40 | | | 10.3 Power Dissipation Estimate | 4 | | • | 11 Device and Documentation Support | 42 | | 6.4 Thermal Information5 | 11.1 Device Support | 4 | | 6.5 Electrical Characteristics5 | 11.2 Documentation Support | 4 | | 6.6 Typical Characteristics | 11.3 Community Resource | 4 | | | 11.4 Trademarks | 4 | | | 11.5 Electrostatic Discharge Caution | 4 | | | 11.6 Glossary | 4 | | | 12 Mechanical, Packaging, and Orderable | | | · | Information | 42 | | | Applications 1 Description 1 Revision History 2 Pin Configuration and Functions 3 Specifications 4 6.1 Absolute Maximum Ratings 4 6.2 ESD Ratings 4 6.3 Recommended Operating Conditions 4 6.4 Thermal Information 5 6.5 Electrical Characteristics 5 6.6 Typical Characteristics 7 Detailed Description 11 7.1 Overview 11 7.2 Functional Block Diagram 12 7.3 Feature Description 12 | Applications18.1 Application InformationDescription18.2 Typical ApplicationRevision History29 Power Supply RecommendationsPin Configuration and Functions310 LayoutSpecifications410.1 Layout Guidelines6.1 Absolute Maximum Ratings410.2 Layout Example6.2 ESD Ratings410.3 Power Dissipation Estimate6.3 Recommended Operating Conditions411 Device and Documentation Support6.4 Thermal Information511.1 Device Support6.5 Electrical Characteristics511.2 Documentation Support6.6 Typical Characteristics711.3 Community ResourceDetailed Description1111.4 Trademarks7.1 Overview1111.5 Electrostatic Discharge Caution7.2 Functional Block Diagram1212 Mechanical, Packaging, and Orderable | ## 4 Revision History NOTE: Page numbers for previous revisions may differ from page numbers in the current version. ## Reworded the PH output voltage specifications and specified the maximum value for $T_J = -40$ °C in the Absolute # 5 Pin Configuration and Functions ## **Pin Functions** | T III T UNGGOTS | | | | | | |-----------------|-----|-----|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--| | PIN | | I/O | DESCRIPTION | | | | NAME | NO. | 1/0 | DESCRIPTION | | | | воот | 1 | 0 | A bootstrap capacitor is required between BOOT and PH pins. If the voltage on this capacitor is below the minimum required by the device, the output is forced to switch off until the capacitor is refreshed. | | | | СОМР | 8 | 0 | Error-amplifier output and input to the output-switch current comparator. Connect frequency-compensation components to this pin. | | | | EN | 3 | Ι | Enable pin, internal pullup current source. Pull below 1.2 V to disable. Float to enable. Adjust the input undervoltage lockout with two resistors. | | | | GND | 9 | _ | The GND pin is the ground pin. | | | | PH | 10 | I | The PH pin is the source of the internal high-side power MOSFET. | | | | PWRGD | 6 | 0 | An open-drain output, asserts low if output voltage is low due to thermal shutdown, dropout, overvoltage, or EN shutdown. | | | | RT/CLK | 5 | I | Resistor timing and external clock. An internal amplifier holds this pin at a fixed voltage when using an external resistor to ground to set the switching frequency. Pulling the pin above the PLL upper threshold causes a mode change whereby the pin becomes a synchronization input. Disabling of the internal amplifier occurs, and the pin is a high-impedance clock input to the internal PLL. If clocking edges stop, re-enabling of the internal amplifier occurs, and the mode returns to a resistor-set function. | | | | SS/TR | 4 | I | Slow-start and tracking. An external capacitor connected to this pin sets the output rise time. The voltage on this pin overrides the internal reference, allowing use of the pin for tracking and sequencing. | | | | VIN | 2 | 1 | The VIN pin is the input supply voltage which is from 3.5 to 42 V. | | | | VSENSE | 7 | I | The VSENSE pin is the inverting node of the transconductance (gm) error amplifier. | | | | Thermal pad | | _ | GND pin must have an electrical connection to the exposed pad on the printed-circuit board for proper operation. | | | ## 6 Specifications ## 6.1 Absolute Maximum Ratings over operating temperature range (unless otherwise noted)(1) | | - | | | MIN | MAX | UNIT | | | | | | | |---------------------|------------------------------|-------------------|----------------------------------|----------------|----------------|----------------|----------------|-------|---|--|----|----| | | | VIN | | -0.3 | 47 | | | | | | | | | | | EN <sup>(2)</sup> | | -0.3 | 5 | | | | | | | | | | | BOOT | | | 55 | | | | | | | | | ., | Innut valtage | VSENSI | Ξ | -0.3 | 3 | V | | | | | | | | V <sub>IN</sub> | Input voltage | COMP | | -0.3 | 3 | V | | | | | | | | | | PWRGE | ) | -0.3 | 6 | | | | | | | | | | | SS/TR | | -0.3 | 3 | | | | | | | | | | | RT/CLK | | -0.3 | 3.6 | | | | | | | | | | | PH to B | ООТ | | 8 | | | | | | | | | | | utput voltage PH | DC voltage | -0.6 | 47 | | | | | | | | | $V_{OUT}$ | Output voltage | | 200 ns | -1 | 47 | V | | | | | | | | | | | 30 ns | -2 | 47 | | | | | | | | | | | | DC voltage, $T_J = -40^{\circ}C$ | -0.85 | 47 | | | | | | | | | $V_{DIFF}$ | Differential voltage | PAD to | GND | -200 | 200 | mV | | | | | | | | | <sub>CE</sub> Source current | EN | | | 100 | μA | | | | | | | | | | BOOT | | | 100 | mA | | | | | | | | I <sub>SOURCE</sub> | | Source current | Source current | Source current | Source current | Source current | Source current | VSENS | ≣ | | 10 | μA | | | | | PH | | Currer | nt limit | | | | | | | | | | RT/CLK | | | 100 | μA | | | | | | | | | | VIN | | Currer | nt limit | | | | | | | | | 1 | Sink current | COMP | | | 100 | μA | | | | | | | | I <sub>SINK</sub> | Sink current | PWRGE | ) | | 10 | mA | | | | | | | | | | SS/TR | | | 200 | μA | | | | | | | | $T_{J}$ | Operating junction to | emperatu | re | -40 | 150 | °C | | | | | | | | T <sub>stg</sub> | Storage temperature | ) | | -65 | 150 | °C | | | | | | | <sup>(1)</sup> Stresses beyond those listed under Absolute Maximum Ratings may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under Recommended Operating Conditions is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability. ## 6.2 ESD Ratings | | | | | VALUE | UNIT | |--------|-------------------------|---------------------------------------------------------|-------------------------------|-------|------| | | | Human-body model (HBM), per AEC Q100-002 <sup>(1)</sup> | | ±2000 | | | V/EOD) | Electrostatic discharge | Charged-device model (CDM), per AEC | All pins | ±500 | V | | | alconargo | ` " | Corner pins (1, 5, 6, and 10) | ±750 | | <sup>(1)</sup> AEC Q100-002 indicates that HBM stressing shall be in accordance with the ANSI/ESDA/JEDEC JS-001 specification. ## 6.3 Recommended Operating Conditions over operating free-air temperature range (unless otherwise noted) | | MIN | NOM MAX | UNIT | |-----------------------------------------------|-----|---------|------| | VIN supply voltage | 3.5 | 42 | V | | Output voltage for adjustable voltage | 0.8 | VIN | V | | Output current capability | | 1.5 | Α | | Effective input capacitance | 3 | | μF | | Operating ambient temperature, T <sub>A</sub> | -40 | 125 | °C | <sup>(2)</sup> See Enable and Adjusting Undervoltage Lockout (UVLO) for details. #### 6.4 Thermal Information | | | TPS57140-Q1 | | | |-----------------------|---------------------------------------------------------|---------------------|------------|------| | | THERMAL METRIC <sup>(1)(2)</sup> | DGQ (MSOP-PowerPAD) | DRC (VSON) | UNIT | | | | 10 PINS | 10 PINS | | | $R_{\theta JA}$ | Junction-to-ambient thermal resistance (standard board) | 67.4 | 45.2 | °C/W | | R <sub>0JC(top)</sub> | Junction-to-case (top) thermal resistance | 46.7 | 52.1 | °C/W | | $R_{\theta JB}$ | Junction-to-board thermal resistance | 38.4 | 20.6 | °C/W | | ΨЈТ | Junction-to-top characterization parameter | 1.9 | 0.9 | °C/W | | ΨЈВ | Junction-to-board characterization parameter | 38.1 | 20.8 | °C/W | | R <sub>0JC(bot)</sub> | Junction-to-case (bottom) thermal resistance | 15.9 | 5.2 | °C/W | For more information about traditional and new thermal metrics, see the Semiconductor and IC Package Thermal Metrics application report, SPRA953. ## 6.5 Electrical Characteristics $T_{J} = -40$ °C to 150°C, VIN = 3.5 to 42 V (unless otherwise noted) | PARAMETER | TEST CONDITIONS | MIN | TYP | MAX | UNIT | |---------------------------------------------------------|--------------------------------------------------------------------------|-------|--------|-------|-------| | SUPPLY VOLTAGE (VIN PIN) | | | | | | | Operating input voltage | | 3.5 | | 42 | V | | Internal undervoltage lockout threshold | No voltage hysteresis, rising and falling | | 2.5 | | ٧ | | Chartelesson assembly assembly | EN = 0 V, 25°C, 3.5 V ≤ V <sub>IN</sub> ≤ 60 V | | 1.5 | 4 | | | Shutdown supply current | EN = 0 V, 125°C, 3.5 V ≤ V <sub>IN</sub> ≤ 60 V | | 1.9 | 6.5 | μA | | Operating: nonswitching supply current | V <sub>SENSE</sub> = 0.83 V, V <sub>IN</sub> = 12 V, 25°C | | 116 | 136 | μΑ | | ENABLE AND UVLO (EN PIN) | | | | - | | | Enable threshold voltage | No voltage hysteresis, rising and falling, 25°C | 1.15 | 1.25 | 1.36 | V | | lancet account | Enable threshold 50 mV | | -3.8 | | | | Input current | Enable threshold –50 mV | | -0.9 | | μA | | Hysteresis current | | | -2.9 | | μΑ | | OLTAGE REFERENCE | | | | | | | Voltage reference | | 0.792 | 0.8 | 0.808 | V | | HIGH-SIDE MOSFET | | | | | | | On-resistance | V <sub>IN</sub> = 3.5 V, BOOT-PH = 3 V | | 300 | | mΩ | | On-resistance | V <sub>IN</sub> = 12 V, BOOT-PH = 6 V | | 200 | 410 | 11122 | | ERROR AMPLIFIER | | | | | | | Input current | | | 50 | | nA | | Error amplifier transconductance (gm) | $-2 \mu A < I_{COMP} < 2 \mu A, V_{COMP} = 1 V$ | | 97 | | μMhos | | Error amplifier transconductance (gm) during slow start | $-2 \mu A < I_{COMP} < 2 \mu A, V_{COMP} = 1 V,$<br>$V_{VSENSE} = 0.4 V$ | | 26 | | μMhos | | Error amplifier dc gain | V <sub>VSENSE</sub> = 0.8 V | | 10 000 | | V/V | | Error amplifier bandwidth | | | 2700 | | kHz | | Error amplifier source/sink | V <sub>(COMP)</sub> = 1 V, 100-mV overdrive | | ±7 | | μΑ | | COMP to switch current transconductance | | | 6 | | A/V | <sup>(2)</sup> Power rating at a specific ambient temperature T<sub>A</sub> should be determined with a junction temperature of 150°C. This is the point where distortion starts to increase substantially. See the *Power Dissipation Estimate* section for more information. # **Electrical Characteristics (continued)** $T_J = -40$ °C to 150°C, VIN = 3.5 to 42 V (unless otherwise noted) | | PARAMETER | TEST CONDITIONS | MIN | TYP | MAX | UNIT | |---------------------|---------------------------------------------|----------------------------------------------------------------------------|------|------|------|----------------------------| | CURRENT | LIMIT | | | | | | | | Current-limit threshold | V <sub>IN</sub> = 12 V, T <sub>J</sub> = 25°C | 1.8 | 2.7 | | Α | | THERMAL | SHUTDOWN | | | | · | | | | Thermal shutdown | | | 182 | | °C | | TIMING RE | SISTOR AND EXTERNAL CLOCK (RT/ | CLK PIN) | | | | | | | Switching-frequency range using RT mode | V <sub>IN</sub> = 12 V | 100 | | 2500 | kHz | | $f_{SW}$ | Switching frequency | $V_{IN} = 12 \text{ V}, R_T = 200 \text{ k}\Omega$ | 450 | 581 | 720 | kHz | | | Switching-frequency range using CLK mode | V <sub>IN</sub> = 12 V | 300 | | 2200 | kHz | | | Minimum CLK pulse duration | | | 40 | | ns | | | RT/CLK high threshold | V <sub>IN</sub> = 12 V | | 1.9 | 2.2 | V | | | RT/CLK low threshold | V <sub>IN</sub> = 12 V | 0.45 | 0.7 | | V | | | RT/CLK falling-edge to PH rising-edge delay | Measured at 500 kHz with RT resistor in series | | 60 | | ns | | | PLL lock in time | Measured at 500 kHz | | 100 | | μs | | SLOW STA | RT AND TRACKING (SS/TR) | | | | • | | | | Charge current | V <sub>SS/TR</sub> = 0.4 V | | 2 | | μΑ | | | SS/TR-to-VSENSE matching | $V_{SS/TR} = 0.4 \text{ V}$ | | 45 | | mV | | | SS/TR-to-reference crossover | 98% nominal | | 1 | | V | | | SS/TR discharge current (overload) | V <sub>SENSE</sub> = 0 V, V <sub>(SS/TR)</sub> = 0.4 V | | 112 | | μΑ | | | SS/TR discharge voltage | V <sub>SENSE</sub> = 0 V | | 54 | | mV | | POWER GO | OOD (PWRGD PIN) | | | | | | | | | V <sub>SENSE</sub> falling (fault) | | 92 | | | | PWRGD <sub>TH</sub> | PWRGD switching threshold as % of | V <sub>SENSE</sub> rising (good) | | 94 | | % of | | FVVKGDTH | the nominal VSENSE | V <sub>SENSE</sub> rising (fault) | | 109 | | $V_{\text{SENSE}}$ | | | | V <sub>SENSE</sub> falling (good) | | 107 | | | | | Hysteresis | V <sub>SENSE</sub> falling and rising | | 2 | | $\%$ of $V_{\text{SENSE}}$ | | | Output-high leakage | V <sub>SENSE</sub> = V <sub>REF</sub> , V <sub>(PWRGD)</sub> = 5.5 V, 25°C | | 10 | | nA | | | On-resistance | $I_{(PWRGD)} = 3 \text{ mA}, V_{SENSE} < 0.79 \text{ V}$ | | 50 | | Ω | | | Minimum VIN for defined output | $V_{(PWRGD)} < 0.5 \text{ V}, I_{I(PWRGD)} = 100 \mu\text{A}$ | | 0.95 | 1.5 | V | Submit Documentation Feedback Copyright © 2010–2016, Texas Instruments Incorporated ## 6.6 Typical Characteristics ## **Typical Characteristics (continued)** ## **Typical Characteristics (continued)** ## **Typical Characteristics (continued)** Submit Documentation Feedback Copyright © 2010–2016, Texas Instruments Incorporated ## 7 Detailed Description #### 7.1 Overview The TPS57140-Q1 device is a 42-V, 1.5-A, step-down (buck) regulator with an integrated high-side n-channel MOSFET. To improve performance during line and load transients, the device implements a constant-frequency, current-mode control which reduces output capacitance and simplifies external frequency-compensation design. The wide switching frequency of 100 kHz to 2500 kHz allows for efficiency and size optimization when selecting the output-filter components. A resistor to ground on the RT/CLK pin sets the switching frequency. The device has an internal phase-lock loop (PLL) on the RT/CLK pin that synchronizes the power-switch turnon to a falling edge of an external system clock. The TPS57140-Q1 has a default start-up voltage of approximately 2.5 V. The EN pin has an internal pullup current source that the designer can use to adjust the input-voltage undervoltage-lockout (UVLO) threshold with two external resistors. In addition, the pullup current provides a default condition. When the EN pin is floating the device operates. The operating current is 116 $\mu$ A when not switching and under no load. With the device disabled, the supply current is 1.5 $\mu$ A. The integrated $200\text{-m}\Omega$ high-side MOSFET allows for high-efficiency power-supply designs capable of delivering 1.5 A of continuous current to a load. The TPS57140-Q1 reduces the external component count by integrating the boot recharge diode. A capacitor between the BOOT and PH pins supplies the bias voltage for the integrated high-side MOSFET. The boot capacitor voltage is monitored by an UVLO circuit and turns the high-side MOSFET off when the boot voltage falls below a preset threshold. The TPS57140-Q1 can operate at high duty cycles because of the boot UVLO circuit. The output voltage can be stepped down to as low as the 0.8-V reference. The TPS57140-Q1 has a power-good comparator (PWRGD) which asserts when the regulated output voltage is less than 92% or greater than 109% of the nominal output voltage. The PWRGD pin is an open-drain output which deasserts when the VSENSE pin voltage is between 94% and 107% of the nominal output voltage, allowing the pin to transition high when a pullup resistor is used. The TPS57140-Q1 minimizes excessive output overvoltage (OV) transients by taking advantage of the OV power-good comparator. When the OV comparator activated, the high-side MOSFET turns off and remains masked from turning on until the output voltage is lower than 107%. The SS/TR (slow start/tracking) pin minimizes inrush currents and provides power-supply sequencing during power up. Couple a small-value capacitor to the pin to adjust the slow-start time. The designer can couple a resistor divider to the pin for critical power-supply sequencing requirements. Discharge of the SS/TR pin occurs before the output powers up. This discharging ensures a repeatable restart after an overtemperature fault, UVLO fault, or a disabled condition. The TPS57140-Q1 also discharges the slow-start capacitor during overload conditions with an overload-recovery circuit. The overload-recovery circuit slow-starts the output from the fault voltage to the nominal regulation voltage on removal of a fault condition. A frequency-foldback circuit reduces the switching frequency during start-up and overcurrent fault conditions to help control the inductor current. ## 7.2 Functional Block Diagram ## 7.3 Feature Description ## 7.3.1 Fixed Frequency PWM Control The TPS57140-Q1 uses an adjustable fixed frequency, peak current mode control. The output voltage is scaled downed to the internal voltage-reference level using the external voltage divider resistors on the VSENSE pin and this voltage is compared to the internal voltage reference by an error amplifier which drives the COMP pin. An internal oscillator initiates the turn on of the high-side power switch. The error amplifier output is compared to the high-side power switch current reaches the level set by the COMP voltage, the power switch is turned off. The COMP pin voltage increases and decreases as the output current increases and decreases. The device implements a current limit by clamping the COMP pin voltage to a maximum level. The Eco-mode is implemented with a minimum clamp on the COMP pin. ## 7.3.2 Slope-Compensation Output Current The TPS57140-Q1 device adds a compensating ramp to the switch-current signal. This slope compensation prevents sub-harmonic oscillations. The available peak inductor current remains constant over the full duty-cycle range. #### 7.3.3 Low-Dropout Operation and Bootstrap Voltage (Boot) The TPS57140-Q1 has an integrated boot regulator, and requires a small ceramic capacitor between the BOOT and PH pins to provide the gate drive voltage for the high-side MOSFET. The BOOT capacitor is refreshed when the high-side MOSFET is off and the low side diode conducts. The value of this ceramic capacitor should be 0.1 $\mu$ F. A ceramic capacitor with an X7R or X5R grade dielectric with a voltage rating of 10 V or higher is recommended because of the stable characteristics overtemperature and voltage. To improve drop out, the TPS57140-Q1 is designed to operate at 100% duty cycle as long as the BOOT to PH pin voltage is greater than 2.1 V. When the voltage from BOOT to PH drops below 2.1 V, the high-side MOSFET is turned off using an UVLO circuit which allows the low side diode to conduct and refresh the charge on the BOOT capacitor. Because the supply current sourced from the BOOT capacitor is low, the high-side MOSFET can remain on for more switching cycles than are required to refresh the capacitor, thus the effective duty cycle of the switching regulator is high. The effective duty cycle during dropout of the regulator is mainly influenced by the voltage drops across the power MOSFET, inductor resistance, low side diode and printed circuit board resistance. During operating conditions in which the input voltage drops and the regulator is operating in continuous conduction mode, the high-side MOSFET can remain on for 100% of the duty cycle to maintain output regulation, until the BOOT to PH voltage falls below 2.1 V. Attention must be taken in maximum duty cycle applications which experience extended time periods with light loads or no load. When the voltage across the BOOT capacitor falls below the 2.1-V UVLO threshold, the high-side MOSFET is turned off, but there may not be enough inductor current to pull the PH pin down to recharge the BOOT capacitor. The high-side MOSFET of the regulator stops switching because the voltage across the BOOT capacitor is less than 2.1 V. The output capacitor then decays until the difference in the input voltage and output voltage is greater than 2.1 V, at which point the BOOT UVLO threshold is exceeded, and the device starts switching again until the desired output voltage is reached. This operating condition persists until the input voltage and/or the load current increases. It is recommended to adjust the VIN stop voltage greater than the BOOT UVLO trigger condition at the minimum load of the application using the adjustable VIN UVLO feature with resistors on the EN pin. The start and stop voltages for typical 3.3-V and 5-V output applications are shown in Figure 25 and Figure 26. The voltages are plotted versus load current. The start voltage is defined as the input voltage needed to regulate the output within 1%. The stop voltage is defined as the input voltage at which the output drops by 5% or stops switching. During high duty cycle conditions, the inductor current ripple increases while the BOOT capacitor is being recharged resulting in an increase in ripple voltage on the output. This is due to the recharge time of the boot capacitor being longer than the typical high-side off time when switching occurs every cycle. #### 7.3.4 Error Amplifier The TPS57140-Q1 device has a transconductance amplifier for the error amplifier. The error amplifier compares the VSENSE voltage to the lower of the SS/TR pin voltage or the internal 0.8-V voltage reference. The transconductance (gm) of the error amplifier is 97 $\mu$ S during normal operation. During the slow-start operation, the transconductance is a fraction of the normal operating gm. When the voltage of the VSENSE pin is below 0.8 V and the device is regulating using the SS/TR voltage, the gm is 25 $\mu$ S. The frequency-compensation components (capacitor, series resistor, and capacitor) are added from the COMP pin to ground. ## 7.3.5 Voltage Reference The voltage-reference system produces a precise ±2% voltage reference over temperature by scaling the output of a temperature-stable band-gap circuit. ## 7.3.6 Adjusting the Output Voltage A resistor divider from the output node to the VSENSE pin sets the output voltage. TI recommends to use 1% tolerance or better divider resistors. Refer to the schematic in Figure 40 or Figure 51, start with 10 k $\Omega$ for the R2 resistor and use Equation 1 to calculate R1. To improve efficiency at very light loads, consider using larger-value resistors. If the values are too high, the regulator is more susceptible to noise, and voltage errors from the VSENSE input current become noticeable. $$R1 = R2 \times \left(\frac{\text{Vout} - 0.8\text{V}}{0.8\text{ V}}\right)$$ (1) #### 7.3.7 Enable and Adjusting Undervoltage Lockout (UVLO) The VIN pin voltage falling below 2.5 V disables the TPS57140-Q1 device. If an application requires a higher UVLO, use the EN pin as shown in Figure 27 to adjust the input-voltage UVLO by using two external resistors. Though it is not necessary to use the UVLO adjust resistors, for operation TI highly recommends providing consistent power-up behavior. The EN pin has an internal pullup current source, I1, of 0.9 $\mu$ A that provides the default condition of the TPS57140-Q1 operating when the EN pin floats. After the EN pin voltage exceeds 1.25 V, an additional 2.9 $\mu$ A of hysteresis, lhys, is added. This additional current facilitates input-voltage hysteresis. Use Equation 2 to set the external hysteresis for the input voltage. Use Equation 3 to set the input start voltage. Figure 27. Adjustable UVLO $$R1 = \frac{V_{START} - V_{STOP}}{I_{HYS}}$$ (2) $$R2 = \frac{V_{ENA}}{\frac{V_{START} - V_{ENA}}{R1} + I_1}$$ (3) Submit Documentation Feedback Copyright © 2010–2016, Texas Instruments Incorporated Figure 28 shows another technique to add input-voltage hysteresis. The designer can use this method if the resistance values are high from the previous method and there is a need for a wider voltage hysteresis. Resistor R3 sources additional hysteresis current into the EN pin. Figure 28. Adding Additional Hysteresis $$R1 = \frac{V_{START} - V_{STOP}}{I_{HYS} + \frac{V_{OUT}}{R3}}$$ $$R2 = \frac{V_{ENA}}{\frac{V_{START} - V_{ENA}}{V_{START} - V_{ENA}} + I_1 - \frac{V_{ENA}}{R3}}$$ (4) Do not place a low-impedance voltage source with greater than 5 V directly on the EN pin. Do not place a capacitor directly on the EN pin if $V_{EN} > 5$ V when using a voltage divider to adjust the start and stop voltage. The node voltage, (see Figure 29) must remain equal to or less than 5.8 V. The Zener diode can sink up to 100 $\mu$ A. The EN pin voltage can be greater than 5 V if the $V_{IN}$ voltage source has a high impedance and does not source more than 100 $\mu$ A into the EN pin. Figure 29. Node Voltage Submit Documentation Feedback (5) #### 7.3.8 Slow-Start and Tracking Pin (SS/TR) The TPS57140-Q1 device effectively uses the lower voltage of the internal voltage reference or the SS/TR pin voltage as the power-supply reference voltage and regulates the output accordingly. A capacitor on the SS/TR pin to ground implements a slow-start time. The TPS57140-Q1 device has an internal pullup current source of 2 $\mu$ A that charges the external slow-start capacitor. The calculations for the slow-start Equation 6 shows the time (10% to 90%). The voltage reference (V<sub>REF</sub>) is 0.8 V and the slow-start current (I<sub>SS</sub>) is 2 $\mu$ A. The slow-start capacitor should remain lower than 0.47 $\mu$ F and greater than 0.47 nF. $$Css(nF) = \frac{Tss(ms) \times Iss(\mu A)}{Vref(V) \times 0.8}$$ (6) At power up, the TPS57140-Q1 device does not start switching until the slow-start pin discharges to less than 40 mV; to ensure a proper power up, see Figure 30. Also, during normal operation, the TPS57140-Q1 device stops switching and the SS/TR must discharge to 40 mV when the VIN UVLO is exceeded, EN pin is pulled below 1.2 V, or a thermal shutdown event occurs. The VSENSE voltage follows the SS/TR pin voltage with a 45-mV offset up to 85% of the internal voltage reference. When the SS/TR voltage is greater than 85% of the internal reference voltage, the offset increases as the effective system reference transitions from the SS/TR voltage to the internal voltage reference (see Figure 23). The SS/TR voltage ramps linearly until clamped at 1.7 V. Figure 30. Operation of SS/TR Pin When Starting #### 7.3.9 Overload Recovery Circuit The TPS57140-Q1 device has an overload recovery (OLR) circuit. The OLR circuit slow-starts the output from the overload voltage to the nominal regulation voltage on removal of the fault condition. The OLR circuit discharges the SS/TR pin to a voltage slightly greater than the VSENSE pin voltage using an internal pulldown of 100 $\mu$ A when the error amplifier is changed to a high voltage from a fault condition. On removal of the fault condition, the output slow-starts from the fault voltage to the nominal output voltage. #### 7.3.10 Constant Switching Frequency and Timing Resistor (RT/CLK Pin) The switching frequency of the TPS57140-Q1 device is adjustable over a wide range from approximately 100-kHz to 2500-kHz by placing a resistor on the RT/CLK pin. The RT/CLK pin voltage is typically 0.5 V and must have a resistor to ground to set the switching frequency. To determine the timing resistance for a given switching frequency, use Equation 7 or the curves in Figure 31 or Figure 32. To reduce the solution size, the designer would typically set the switching frequency as high as possible, but consider tradeoffs of the supply efficiency, maximum input voltage, and minimum controllable on-time. The minimum controllable on time is typically 130 ns, which limits the maximum operating input voltage. The frequency-shift circuit also limits the maximum switching frequency. Use Equation 7 or the curves in Figure 31 or Figure 32 to calculate the timing resistor values for the required switching frequency. RT $$(k\Omega) = \frac{206033}{f_{SW} (kHz)^{1.0888}}$$ (7) ## 7.3.11 Overcurrent Protection and Frequency Shift The TPS57140-Q1 device implements current-mode control, which uses the COMP pin voltage to turn off the high-side MOSFET on a cycle-by-cycle basis. During each cycle, the device compares the switch current and COMP pin voltage. When the peak switch current intersects the COMP voltage, the high side switch turns off. During overcurrent conditions that pull the output voltage low, the error amplifier responds by driving the COMP pin high, increasing the switch current. The internal clamping of the error amplifier output functions as a switch current limit. To increase the maximum operating switching frequency at high input voltages, the TPS57140-Q1 device implements a frequency shift. The divisor of the switching frequency goes to 8, 4, 2, and 1 as the voltage ramps from 0 to 0.8 V on the VSENSE pin. The device implements a digital frequency shift to enable synchronizing to an external clock during normal startup and fault conditions. Because the device can only divide the switching frequency by 8, there is a maximum input voltage limit in which the device operates and still has frequency-shift protection. During short-circuit events (particularly with high-input-voltage applications), the control loop has a finite minimum controllable on-time and the output has a very-low voltage. During the switch on-time, the inductor current ramps to the peak current limit because of the high input voltage and minimum on-time. During the switch off time, the inductor would normally not have enough off-time and output voltage for the inductor to ramp down by the rampup amount. The frequency shift effectively increases the off-time, allowing the current to ramp down. Copyright © 2010–2016, Texas Instruments Incorporated (9) ## **Feature Description (continued)** #### 7.3.12 Selecting the Switching Frequency The selected switching frequency should be the lower value of the two equations, Equation 8 and Equation 9. Equation 8 is the maximum switching frequency limitation set by the minimum controllable on-time. Setting the switching frequency above this value causes the regulator to skip switching pulses. Equation 9 is the maximum switching-frequency limit set by the frequency-shift protection. To have adequate output short-circuit protection at high input voltages, set the switching frequency to be less than the $f_{\text{SW}(\text{maxshift})}$ frequency. In Equation 9, to calculate the maximum switching frequency, take into account that the output voltage decreases from the nominal voltage to 0 V and that the $f_{\text{DIV}}$ integer increases from 1 to 8, corresponding to the frequency shift. In Figure 33, the solid line illustrates a typical safe operating area regarding frequency shift and assumes the output voltage is 0 V, the resistance of the inductor is 0.1 $\Omega$ , the FET on-resistance is 0.2 $\Omega$ , and the voltage drop of the diode is 0.5 V. The dashed line is the maximum switching frequency to avoid pulse skipping. Enter these equations in a spreadsheet or other software, or use the SwitcherPro design software to determine the switching frequency. $$f_{SW(max\,skip)} = \frac{1}{t_{ON}} \times \left( \frac{I_{L} \times R_{dc} + V_{OUT} + V_{d}}{V_{IN} - I_{L} \times R_{DS(on)} + V_{d}} \right)$$ $$f_{SWshift} = \frac{f_{DIV}}{t_{ON}} \times \left( \frac{I_{L} \times R_{dc} + V_{OUT(sc)} + V_{d}}{V_{IN} - I_{L} \times R_{DS(on)} + V_{d}} \right)$$ (8) #### where - I<sub>1</sub> = Inductor current - Rdc = Inductor resistance - V<sub>IN</sub> = Maximum input voltage - V<sub>OUT</sub> = Output voltage - V<sub>OUTSC</sub> = Output voltage during short - Vd = Diode voltage drop - $r_{DS(on)}$ = Switch on-resistance - t<sub>ON</sub> = Controllable on-time - f<sub>DIV</sub> = Frequency divide (equals 1, 2, 4, or 8) Figure 33. Maximum Switching Frequency vs Input Voltage 8 Submit Documentation Feedback Copyright © 2010–2016, Texas Instruments Incorporated #### 7.3.13 How to Interface to RT/CLK Pin The designer can use the RT/CLK pin to synchronize the regulator to an external system clock. To implement the synchronization feature, connect a square wave to the RT/CLK pin through the circuit network shown in Figure 34. The square wave amplitude must transition lower than 0.5 V and higher than 2.2 V on the RT/CLK pin and have an on-time greater than 40 ns and an off-time greater than 40 ns. The synchronization frequency range is 300 to 2200 kHz. The rising edge of PH synchronizes to the falling edge of the signal on the RT/CLK pin. Design the external synchronization circuit in such a way that the device has the default frequency-set resistor connected from the RT/CLK pin to ground should the synchronization signal turn off. TI recommends using a frequency-set resistor connected as shown in Figure 34 through a 50-Ω resistor to ground. The resistor should set the switching frequency close to the external CLK frequency. TI recommends ac-coupling the synchronization signal through a 10-pF ceramic capacitor and a 4-kΩ series resistor to the RT/CLK pin. The series resistor reduces PH jitter in heavy-load applications when synchronizing to an external clock, and in applications which transition from synchronizing to RT mode. The first time CLK rises above the CLK threshold, the device switches from the RT resistor frequency to PLL mode. The internal 0.5-V voltage source opens and the CLK pin becomes high-impedance as the PLL starts to lock onto the external signal. Because there is a PLL on the regulator, the switching frequency can be higher or lower than the frequency set with the external resistor. The device transitions from the resistor mode to the PLL mode and then increases or decreases the switching frequency until the PLL locks onto the CLK frequency within 100 µs. When the device transitions from the PLL to resistor mode, the switching frequency slows down from the CLK frequency to 150 kHz; then reapply the 0.5-V voltage, and the resistor then sets the switching frequency. The divisor of the switching frequency goes to 8, 4, 2, and 1 as the voltage ramps from 0 to 0.8 V on the VSENSE pin. The device implements a digital frequency shift to enable synchronizing to an external clock during normal start-up and fault conditions. Figure 35, Figure 36, and Figure 37 show the device synchronized to an external system clock in continuous-conduction mode (CCM), discontinuous-conduction (DCM), and pulse-skip mode (PSM). Figure 34. Synchronizing to a System Clock Product Folder Links: TPS57140-Q1 orated Submit Documentation Feedback # TEXAS INSTRUMENTS ## **Feature Description (continued)** #### 7.3.14 Power Good (PWRGD Pin) The PWRGD pin is an open-drain output. Once the VSENSE pin is between 94% and 107% of the internal voltage reference, the PWRGD pin de-asserts and the pin floats. TI recommends using a pullup resistor between the values of 1 k $\Omega$ and 100 k $\Omega$ to a voltage source that is 5.5 V or less. PWRGD is in a defined state once the VIN input voltage is greater than 1.5 V, but with reduced current-sinking capability. PWRGD achieves full current-sinking capability as the VIN input voltage approaches 3 V. The PWRGD pin goes low when VSENSE is lower than 92% or greater than 109% of the nominal internal reference voltage. Also, PWRGD goes low if UVLO or thermal shutdown asserts or the EN pin goes low. #### 7.3.15 Overvoltage Transient Protection The TPS57140-Q1 device incorporates an overvoltage transient protection (OVTP) circuit to minimize voltage overshoot when recovering from output fault conditions or strong unload transients on power-supply designs with low-value output capacitance. For example, with the power-supply output overloaded, the error amplifier compares the actual output voltage to the internal reference voltage. If the VSENSE pin voltage is lower than the internal reference voltage for a considerable time, the output of the error amplifier responds by clamping the error-amplifier output to a high voltage, thus requesting the maximum output current. On removal of the condition, the regulator output rises and the error-amplifier output transitions to the steady-state duty cycle. In some applications, the power-supply output voltage can respond faster than the error-amplifier output can respond; this actuality leads to the possibility of an output overshoot. The OVTP feature minimizes the output overshoot, when using a low-value output capacitor, by implementing a circuit to compare the VSENSE pin voltage to OVTP threshold, which is 109% of the internal voltage reference. A VSENSE pin voltage greater than the OVTP threshold disables the high-side MOSFET, preventing current from flowing to the output and minimizing output overshoot. The VSENSE voltage dropping lower than the OVTP threshold allows the high-side MOSFET to turn on at the next clock cycle. #### 7.3.16 Thermal Shutdown The device implements an internal thermal shutdown to protect itself if the junction temperature exceeds 182°C. The thermal shutdown forces the device to stop switching when the junction temperature exceeds the thermal trip threshold. When the die temperature decreases below 182°C, the device reinitiates the power-up sequence by discharging the SS/TR pin. #### 7.3.17 Small-Signal Model for Loop Response Figure 38 shows an equivalent model for the TPS57140-Q1 control loop which one can model in a circuit-simulation program to check frequency response and dynamic load response. The error amplifier is a transconductance amplifier with a $gm_{EA}$ of 97 $\mu$ S. One can model the error amplifier using an ideal voltage-controlled current source. Resistor $R_0$ and capacitor $C_0$ model the open-loop gain and frequency response of the amplifier. The 1-mV ac voltage source between nodes a and b effectively breaks the control loop for the frequency-response measurements. Plotting c / a shows the small-signal response of the frequency compensation. Plotting a / b shows the small-signal response of the overall loop. One can check the dynamic loop response in a time-domain analysis by replacing $R_L$ with a current source having the appropriate load-step amplitude and step rate. This equivalent model is only valid for continuous-conduction-mode designs. Figure 38. Small-Signal Model for Loop Response #### 7.3.18 Simple Small-Signal Model for Peak-Current-Mode Control Figure 39 describes a simple small-signal model that one can use to understand how to design the frequency compensation. One can approximate the TPS57140-Q1 power stage by a voltage-controlled current source (duty-cycle modulator) supplying current to the output capacitor and load resistor. Equation 10 shows the control-to-output transfer function, which consists of a dc gain, one dominant pole, and one ESR zero. The quotient of the change in switch current and the change in COMP pin voltage (node c in Figure 38) is the power-stage transconductance. The gm<sub>PS</sub> for the TPS57140-Q1 device is 6 S. The low-frequency gain of the power-stage frequency response is the product of the transconductance and the load resistance as shown in Equation 11. As the load current increases and decreases, the low-frequency gain decreases and increases, respectively. This variation with the load may seem problematic at first glance, but fortunately the dominant pole moves with the load current (see Equation 12). The combined effect is highlighted by the dashed line in the right half of Figure 39. As the load current decreases, the gain increases and the pole frequency lowers, keeping the 0-dB crossover frequency the same for the varying load conditions, which makes it easier to design the frequency compensation. The type of output capacitor chosen determines whether the ESR zero has a profound effect on the frequency-compensation design. Using high-ESR aluminum electrolytic capacitors may reduce the number of frequency-compensation components needed to stabilize the overall loop because the phase margin increases from the ESR zero at the lower frequencies (see Equation 13). Figure 39. Simple Small-Signal Model and Frequency Response for Peak-Current-Mode Control $$\frac{V_{OUT}}{V_{C}} = Adc \times \frac{\left(1 + \frac{s}{2\pi \times f_{Z}}\right)}{\left(1 + \frac{s}{2\pi \times f_{P}}\right)}$$ (10) $$Adc = gm_{ps} \times R_{L}$$ (11) $$f_{P} = \frac{1}{C_{OUT} \times R_{L} \times 2\pi}$$ (12) $$f_{Z} = \frac{1}{C_{OUT} \times R_{ESR} \times 2\pi}$$ (13) #### 7.3.19 Small-Signal Model for Frequency Compensation The TPS57140-Q1 uses a transconductance amplifier for the error amplifier and readily supports three of the commonly-used frequency compensation circuits. Figure 40 shows compensation circuits Type 2A, Type 2B, and Type 1. Type 2 circuits are most likely used in high-bandwidth power-supply designs using low-ESR output capacitors. Power-supply designs with high-ESR aluminum electrolytic or tantalum capacitors likely use the Type 1 circuit. Equation 14 and Equation 15 show how to relate the frequency response of the amplifier to the small-signal model in Figure 40. Modeling of the open-loop gain and bandwidth uses the $R_{\rm O}$ and $C_{\rm O}$ shown in Figure 40. See *Application and Implementation* for a design example using a Type 2A network with a low-ESR output capacitor. Equation 14 through Equation 23 are a reference for those who prefer to compensate using the preferred methods. Those who prefer to use a prescribed method must use the method outlined in *Application and Implementation* or use switched information. Figure 40. Types of Frequency Compensation Figure 41. Frequency Response of the Type 2A and Type 2B Frequency Compensation $$Ro = \frac{Aol(V/V)}{gm_{ea}}$$ (14) $$C_{OUT} = \frac{gm_{ea}}{2\pi \times BW (Hz)}$$ (15) Copyright © 2010–2016, Texas Instruments Incorporated $$EA = A0 \times \frac{\left(1 + \frac{s}{2\pi \times f_{Z1}}\right)}{\left(1 + \frac{s}{2\pi \times f_{P1}}\right) \times \left(1 + \frac{s}{2\pi \times f_{P2}}\right)}$$ (16) $$A0 = gm_{ea} \times Ro \times \frac{R2}{R1 + R2}$$ (17) $$A1 = gm_{ea} \times Ro||R3 \times \frac{R2}{R1 + R2}$$ (18) $$P1 = \frac{1}{2\pi \times Ro \times C1} \tag{19}$$ $$Z1 = \frac{1}{2\pi \times R3 \times C1} \tag{20}$$ P2 = $$\frac{1}{2\pi \times R3 \mid \mid R \times (C2 + C_{OUT})}$$ type 2a (21) $$P2 = \frac{1}{2\pi \times R3 \mid \mid R \times C_{OUT}} \text{ type 2b}$$ (22) $$P2 = \frac{1}{2\pi \times R \times (C2 + C_{OUT})} \text{ type 1}$$ (23) ## 7.4 Device Functional Modes #### 7.4.1 Sequencing The designer can implement many of the common power-supply sequencing methods using the SS/TR, EN, and PWRGD pins. Implement the sequential method using an open-drain output of a power-on-reset pin of another device. Figure 42 shows the sequential method using two TPS57140-Q1 devices. The power-good pin connects to the EN pin on the TPS57140-Q1, which enables the second power supply once the primary supply reaches regulation. If needed, a 1-nF ceramic capacitor on the EN pin of the second power supply provides a 1-ms start-up delay. Figure 43 shows the results of Figure 42. Figure 44 shows a method for a ratiometric start-up sequence by connecting the SS/TR pins together. The regulator outputs ramp up and reach regulation at the same time. When calculating the slow-start time, the pullup current source must be doubled in Equation 6. Figure 45 shows the results of Figure 44. Figure 42. Schematic for Sequential Start-Up Sequence Figure 43. Sequential Start-Up Using EN and PWRGD Figure 44. Schematic for Ratiometric Start-Up Using Coupled SS/TR Pins Figure 45. Ratiometric Start-Up Using Coupled SS/TR Pins Figure 46. Schematic for Ratiometric and Simultaneous Start-Up Sequence The designer can implement ratiometric and simultaneous power-supply sequencing by connecting the resistor network of R1 and R2 shown in Figure 46 to the output of the power supply that requires tracking, or to another voltage reference source. Using Equation 24 and Equation 25, calculate values for the tracking resistors to initiate the Vout2 slightly before, after, or at the same time as Vout1. Equation 26 is the voltage difference between Vout1 and Vout2 at 95% of nominal output regulation. The deltaV variable is 0 V for simultaneous sequencing. To minimize the effect of the inherent SS/TR-to-VSENSE offset (Vssoffset) in the slow-start circuit and the offset created by the pullup current source (Iss) and tracking resistors, the equations include Vssoffset and Iss as variables. To design a ratiometric start-up in which the Vout2 voltage is slightly greater than the Vout1 voltage when Vout2 reaches regulation, use a negative number in Equation 24 through Equation 26 for deltaV. Equation 26 results in a positive number for applications in which Vout2 is slightly lower than Vout1 when Vout2 regulation is achieved. Because the SS/TR pin must be below 40 mV before starting after an EN, UVLO, or thermal shutdown fault, a design requires careful selection of the tracking resistors to ensure the device restarts after a fault. Make sure the calculated R1 value from Equation 24 is greater than the value calculated in Equation 27 to ensure the device can recover from a fault. As the SS/TR voltage becomes more than 85% of the nominal reference voltage, Vssoffset becomes larger as the slow-start circuits gradually hand off the regulation reference to the internal voltage reference. The SS/TR pin voltage must be greater than 1.3 V for a complete handoff to the internal voltage reference as shown in Figure 23. $$R1 = \frac{\text{Vout2 + deltaV}}{\text{VREF}} \times \frac{\text{Vssoffset}}{\text{Iss}}$$ (24) $$R2 = \frac{VREF \times R1}{Vout2 + deltaV - VREF}$$ (25) $$deltaV = Vout1 - Vout2$$ (26) $$R1 > 2800 \times Vout1 - 180 \times deltaV$$ (27) Figure 47. Ratiometric Start-Up With V<sub>OUT2</sub> Leading V<sub>OUT1</sub> Figure 48. Ratiometric Start-Up With V<sub>OUT1</sub> Leading V<sub>OUT2</sub> Figure 49. Simultaneous Start-Up With Tracking Resistor Copyright © 2010-2016, Texas Instruments Incorporated #### 7.4.2 Pulse-Skip Eco-mode The TPS57140-Q1 device operates in a pulse-skip Eco-mode control scheme at light load currents to improve efficiency by reducing switching and gate drive losses. The TPS57140-Q1 is designed so that if the output voltage is within regulation and the peak switch current at the end of any switching cycle is below the pulse skipping current threshold, the device enters Eco-mode control. This current threshold is the current level corresponding to a nominal COMP voltage of 500 mV. When in Eco-mode, the COMP pin voltage is clamped at 500 mV and the high-side MOSFET is inhibited. Further decreases in load current or in output voltage cannot drive the COMP pin below this clamp voltage level. Because the device is not switching, the output voltage begins to decay. As the voltage control loop compensates for the falling output voltage, the COMP pin voltage begins to rise. At this time, the high-side MOSFET is enabled and a switching pulse initiates on the next switching cycle. The peak current is set by the COMP pin voltage. The output voltage recharges the regulated value (see Figure 50), then the peak switch current starts to decrease, and eventually falls below the Eco-mode threshold at which time the device again enters Eco-mode. For Eco-mode operation, the TPS57140-Q1 senses peak current, not average or load current, so the load current where the device enters Eco-mode is dependent on minimum on-time, input voltage, output voltage, and output inductance value. For example, the circuit in Figure 51 enters Eco-mode at about 18 mA of output current. When the load current is low and the output voltage is within regulation, the device enters a sleep mode and draws only 116-µA input quiescent current. The internal PLL remains operating when in sleep mode. When operating at light load currents in the pulse skip mode, the switching transitions occur synchronously with the external clock signal. Figure 50. Operation in Pulse-Skip Mode 8 Submit Documentation Feedback Copyright © 2010–2016, Texas Instruments Incorporated ## 8 Application and Implementation #### NOTE Information in the following applications sections is not part of the TI component specification, and TI does not warrant its accuracy or completeness. TI's customers are responsible for determining suitability of components for their purposes. Customers should validate and test their design implementation to confirm system functionality. ## 8.1 Application Information The TPS57140-Q1 DC-DC converter is designed to provide up to a 1.5-A output from an input voltage source of 3.5 V to 42 V. The high-side MOSFET is incorporated inside the TPS57140-Q1 package along with the gate drive circuitry. The low drain-to-source on-resistance of the MOSFET allows the TPS57140-Q1 device to achieve high efficiencies and helps keep the junction temperature low at high output currents. The compensation components are external to the integrated circuit (IC), and an external divider allows for an adjustable output voltage. Additionally, the TPS57140-Q1 device provides adjustable slow start and undervoltage-lockout inputs. ## 8.2 Typical Application This example details the design of a high frequency switching regulator design using ceramic output capacitors. A few parameters must be known to start the design process. These parameters are typically determined at the system level. Figure 51. High-Frequency, 3.3-V Output Power-Supply Design With Adjusted UVLO #### 8.2.1 Design Requirements For this example, start with the known parameters listed in Table 1. **Table 1. Design Parameters** | DESIGN PARAMETER | EXAMPLE VALUE | | |-----------------------------------------|-----------------------------|--| | Output voltage | 3.3 V | | | Transient response 0 to 1.5-A load step | $\Delta V_{OUT} = 4\%$ | | | Maximum output current | 1.5 A | | | Input voltage | 12 V (nominal), 8 V to 18 V | | | Output voltage ripple | < 33 mV <sub>pp</sub> | | | Start input voltage (rising VIN) | 7.25 V | | | Stop input voltage (falling VIN) | 6.25 V | | #### 8.2.2 Detailed Design Procedure #### 8.2.2.1 Selecting the Switching Frequency The first step is to decide on a switching frequency for the regulator. Typically, the user wants to choose the highest switching frequency possible, because this produces the smallest solution size. The high switching frequency allows for lower valued inductors and smaller output capacitors compared to a power supply that switches at a lower frequency. The switching frequency that can be selected is limited by the minimum on-time of the internal power switch, the input voltage and the output voltage and the frequency shift limitation. Equation 8 and Equation 9 must be used to find the maximum switching frequency for the regulator, choose the lower value of the two equations. Switching frequencies higher than these values result in pulse skipping or the lack of overcurrent protection during a short circuit. The typical minimum on time ( $t_{onmin}$ ) is 130 ns for the TPS57140-Q1 device. For this example, the output voltage is 3.3 V and the maximum input voltage is 18 V, which allows for a maximum switch frequency up to 1600 kHz when including the inductor resistance, on resistance and diode voltage in Equation 8. To ensure overcurrent runaway is not a concern during short circuits in your design use Equation 9 or the solid curve in Figure 33 to determine the maximum switching frequency. With a maximum input voltage of 20 V, for some margin above 18 V, assuming a diode voltage of 0.5 V, inductor resistance of 100 m $\Omega$ , switch resistance of 200 m $\Omega$ , a current limit value of 2.7 A, the maximum switching frequency is approximately 2500 kHz. Choosing the lower of the two values and adding some margin a switching frequency of 1200 kHz is used. To determine the timing resistance for a given switching frequency, use Equation 7 or the curve in Figure 31. The switching frequency is set by resistor R<sub>t</sub> shown in Figure 51. #### 8.2.2.2 Output Inductor Selection ( $L_{\odot}$ ) To calculate the minimum value of the output inductor, use Equation 28. K<sub>IND</sub> is a coefficient that represents the amount of inductor ripple current relative to the maximum output current. The inductor ripple current is filtered by the output capacitor. Therefore, choosing high inductor ripple currents impacts the selection of the output capacitor, because the output capacitor must have a ripple current rating equal to or greater than the inductor ripple current. In general, the inductor ripple value is at the discretion of the designer; however, the following guidelines may be used. For designs using low ESR output capacitors such as ceramics, a value as high as $K_{\text{IND}} = 0.3$ may be used. When using higher ESR output capacitors, $K_{\text{IND}} = 0.2$ yields better results. Because the inductor ripple current is part of the PWM control system, the inductor ripple current should always be greater than 100 mA for dependable operation. In a wide input voltage regulator, it is best to choose an inductor ripple current on the larger side. This allows the inductor to still have a measurable ripple current with the input voltage at its minimum. For this design example, use $K_{IND}$ = 0.2 and the minimum inductor value is calculated to be 7.6 $\mu$ H. For this design, a nearest standard value was chosen: 10 $\mu$ H. For the output filter inductor, it is important that the RMS current and saturation current ratings not be exceeded. The RMS and peak inductor current can be found from Equation 30 and Equation 31. For this design, the RMS inductor current is 1.506 A and the peak inductor current is 1.62 A. The chosen inductor is a MSS6132-103. It has a saturation current rating of 1.64 A and an RMS current rating of 1.9 A. As the equation set demonstrates, lower ripple currents reduce the output voltage ripple of the regulator but require a larger value of inductance. Selecting higher ripple currents increases the output voltage ripple of the regulator but allows for a lower inductance value. The current flowing through the inductor is the inductor ripple current plus the output current. During power up, faults or transient load conditions, the inductor current can increase above the calculated peak inductor current level calculated above. In transient conditions, the inductor current can increase up to the switch current limit of the device. For this reason, the most conservative approach is to specify an inductor with a saturation current rating equal to or greater than the switch current limit rather than the peak inductor current. $$Lo min = \frac{Vinmax - Vout}{Io \times K_{IND}} \times \frac{Vout}{Vinmax \times fsw}$$ (28) Submit Documentation Feedback Copyright © 2010–2016, Texas Instruments Incorporated $$I_{RIPPLE} \le I_O \times K_{IND}$$ (29) $$I_{L(rms)} = \sqrt{\left(I_{O}\right)^{2} + \frac{1}{12} \times \left(\frac{V_{OUT} \times \left(Vinmax - V_{OUT}\right)}{Vinmax \times L_{O} \times f_{SW}}\right)^{2}}$$ (30) $$I_{LPeak} = I_{OUT} + \frac{I_{RIPPLE}}{2}$$ (31) ## 8.2.2.3 Output Capacitor There are three primary considerations for selecting the value of the output capacitor. The output capacitor determines the modulator pole, the output voltage ripple, and how the regulators responds to a large change in load current. The output capacitance needs to be selected based on the more stringent of these three criteria. The desired response to a large change in the load current is the first criteria. The output capacitor needs to supply the load with current when the regulator cannot. This situation would occur if there are desired hold-up times for the regulator where the output capacitor must hold the output voltage above a certain level for a specified amount of time after the input power is removed. The regulator also temporarily is not able to supply sufficient output current if there is a large fast increase in the current needs of the load such as transitioning from no load to a full load. The regulator usually needs two or more clock cycles for the control loop to see the change in load current and output voltage and adjust the duty cycle to react to the change. The output capacitor must be sized to supply the extra current to the load until the control loop responds to the load change. The output capacitance must be large enough to supply the difference in current for two clock cycles while only allowing a tolerable amount of droop in the output voltage. Equation 32 shows the minimum output capacitance necessary to accomplish this. Where $\Delta I_{OUT}$ is the change in output current, fsw is the regulators switching frequency and $\Delta V_{OUT}$ is the allowable change in the output voltage. For this example, the transient load response is specified as a 4% change in $V_{OUT}$ for a load step from 0 A (no load) to 1.5 A (full load). For this example, $\Delta I_{OUT} = 1.5 - 0 = 1.5$ A and $\Delta V_{OUT} = 0.04 \times 3.3 = 0.132$ V. Using these numbers gives a minimum capacitance of 18.9 $\mu$ F. This value does not take the ESR of the output capacitor into account in the output voltage change. For ceramic capacitors, the ESR is usually small enough to ignore in this calculation. Aluminum electrolytic and tantalum capacitors have higher ESR that should be taken into account. The catch diode of the regulator cannot sink current, so any stored energy in the inductor produces an output voltage overshoot when the load current rapidly decreases (see Figure 52). The output capacitor must be sized to absorb energy stored in the inductor when transitioning from a high load current to a lower load current. The excess energy that is stored in the output capacitor increases the voltage on the capacitor. The capacitor must be sized to maintain the desired output voltage during these transient periods. Equation 33 is used to calculate the minimum capacitance to keep the output voltage overshoot to a desired value. Where L is the value of the inductor, $I_{OH}$ is the output current under heavy load, $I_{OL}$ is the output under light load, VF is the final peak output voltage, and Vi is the initial capacitor voltage. For this example, the worst-case load step is from 1.5 A to 0 A. The output voltage increases during this load transition, and the stated maximum output voltage in the specification is 4% of the nominal output voltage. This makes VF = 1.04 x 3.3 = 3.432. Vi is the initial capacitor voltage, which is the nominal output voltage of 3.3 V. Using these numbers in Equation 33 yields a minimum capacitance of 25.3 $\mu$ F. Equation 34 calculates the minimum output capacitance needed to meet the output voltage ripple specification. Where $f_{\rm sw}$ is the switching frequency, $V_{\rm oripple}$ is the maximum allowable output voltage ripple, and $I_{\rm ripple}$ is the inductor ripple current. Equation 35 yields 0.7 $\mu$ F. Equation 35 calculates the maximum ESR an output capacitor can have to meet the output voltage ripple specification. Equation 35 indicates the ESR should be less than 147 m $\Omega$ . The most stringent criteria for the output capacitor is 25.3 µF of capacitance to keep the output voltage in regulation during an unload transient. Additional capacitance de-ratings for aging, temperature, and dc bias should be factored in, which increases this minimum value. For this example, a $47-\mu$ F 6.3-V X7R ceramic capacitor with 5-m $\Omega$ ESR is used. Copyright © 2010–2016, Texas Instruments Incorporated Capacitors generally have limits to the amount of ripple current they can handle without failing or producing excess heat. An output capacitor that can support the inductor ripple current must be specified. Some capacitor data sheets specify the root mean square (RMS) value of the maximum ripple current. Equation 36 can be used to calculate the RMS ripple current the output capacitor needs to support. For this application, Equation 36 yields 64.8 mA. $$C_{OUT} > \frac{2 \times \Delta I_{OUT}}{f_{SW} \times \Delta V_{OUT}}$$ (32) $$C_{OUT} > L_O \times \frac{\left( (l_{OH})^2 - (l_{OL})^2 \right)}{\left( (V_f)^2 - (V_i)^2 \right)}$$ (33) $$C_{OUT} > \frac{1}{8 \times f_{SW}} \times \frac{1}{\left(\frac{V_{OUT(ripple)}}{I_{RIPPLE}}\right)}$$ (33) $$R_{ESR} = \frac{V_{OUT(ripple)}}{I_{RIPPLE}}$$ (35) $$I_{COUT(rms)} = \frac{V_{OUT} \times \left(V_{IN(max)} - V_{OUT}\right)}{\sqrt{12} \times V_{IN(max)} \times L_O \times f_{SW}}$$ (36) #### 8.2.2.4 Catch Diode The TPS57140-Q1 device requires an external catch diode between the PH pin and GND. The selected diode must have a reverse voltage rating equal to or greater than $V_{\text{IN}(\text{max})}$ . The peak current rating of the diode must be greater than the maximum inductor current. The diode should also have a low forward voltage. Schottky diodes are typically a good choice for the catch diode due to their low forward voltage. The lower the forward voltage of the diode, the higher the efficiency of the regulator. Typically, the higher the voltage and current ratings the diode has, the higher the forward voltage. Because the design example has an input voltage up to 18 V, a diode with a minimum of 20-V reverse voltage is selected. For the example design, the B220A Schottky diode is selected for its lower forward voltage, and it comes in a larger package size, which has good thermal characteristics over small devices. The typical forward voltage of the B220A is 0.5 V. The diode must also be selected with an appropriate power rating. The diode conducts the output current during the off-time of the internal power switch. The off-time of the internal switch is a function of the maximum input voltage, the output voltage, and the switching frequency. The output current during the off-time is multiplied by the forward voltage of the diode which equals the conduction losses of the diode. At higher switch frequencies, the ac losses of the diode need to be taken into account. The ac losses of the diode are due to the charging and discharging of the junction capacitance and reverse recovery. Equation 37 is used to calculate the total power dissipation, conduction losses plus ac losses, of the diode. The B220A has a junction capacitance of 120 pF. Using Equation 37, the selected diode dissipates 0.632 W. This power dissipation, depending on mounting techniques, should produce a 16°C temperature rise in the diode when the input voltage is 18 V and the load current is 1.5 A. If the power supply spends a significant amount of time at light load currents or in sleep mode consider using a diode which has a low leakage current and slightly higher forward voltage drop. $$P_{D} = \frac{\left(V_{IN(max)} - V_{OUT}\right) \times I_{OUT} \times V_{f} d}{V_{IN(max)}} + \frac{C_{j} \times f_{SW} \times \left(V_{IN} + V_{f} d\right)^{2}}{2}$$ (37) Submit Documentation Feedback Copyright © 2010–2016, Texas Instruments Incorporated #### 8.2.2.5 Input Capacitor The TPS57140-Q1 device requires a high-quality ceramic, type X5R or X7R, input decoupling capacitor of at least 3-µF effective capacitance and, in some applications, a bulk capacitance. The effective capacitance includes any dc bias effects. The voltage rating of the input capacitor must be greater than the maximum input voltage. The capacitor must also have a ripple current rating greater than the maximum input current ripple of the TPS57140-Q1. The input ripple current can be calculated using Equation 38. The value of a ceramic capacitor varies significantly over temperature and the amount of dc bias applied to the capacitor. The capacitance variations due to temperature can be minimized by selecting a dielectric material that is stable over temperature. X5R and X7R ceramic dielectrics are usually selected for power regulator capacitors because they have a high capacitance to volume ratio and are fairly stable over temperature. The output capacitor must also be selected with the dc bias taken into account. The capacitance value of a capacitor decreases as the dc bias across a capacitor increases. For this example design, a ceramic capacitor with at least a 20-V voltage rating is required to support the maximum input voltage. Common standard ceramic capacitor voltage ratings include 4 V, 6.3 V, 10 V, 16 V, 25 V, 50 V or 100 V, so a 25-V capacitor should be selected. For this example, two 2.2- $\mu$ F 25-V capacitors in parallel have been selected. Table 2 shows a selection of high voltage capacitors. The input capacitance value determines the input ripple voltage of the regulator. The input voltage ripple can be calculated using Equation 39. Using the design example values, I<sub>outmax</sub> = 1.5 A, C<sub>IN</sub> = 4.4 $\mu$ F, $f_{sw}$ = 1200 kHz, yields an input voltage ripple of 71 mV and an RMS input ripple current of 0.701 A. Icirms = Iout $$\times \sqrt{\frac{\text{Vout}}{\text{Vin min}}} \times \frac{(\text{Vin min} - \text{Vout})}{\text{Vin min}}$$ (38) | $\Delta Vin = \frac{\text{lout max} \times 0.25}{\text{lout max}}$ | | |--------------------------------------------------------------------|------| | $Cin \times fsw$ | (39) | | , | (39) | | | | **VENDOR** VALUE (µF) **EIA SIZE VOLTAGE DIELECTRIC COMMENTS** 1 to 2.2 100 V 1210 GRM32 series 1 to 4.7 50 V Murata 100 V 1 GRM31 series 1206 1 to 2.2 50 V 1 10 1.8 50 V 2220 1 to 1.2 100 V VJ X7R series Vishay 1 to 3.9 50 V 2225 1 to 1.8 100 V X7R 1 to 2.2 100 V C series C4532 1812 1.5 to 6.8 50 V **TDK** 1 to 2.2 100 V C series C3225 1210 1 to 3.3 50 V 1 to 4.7 50 V 1210 1 100 V AVX X7R dielectric series 1 to 4.7 50 V 1812 1 to 2.2 100 V **Table 2. Capacitor Types** # 8.2.2.6 Slow-Start Capacitor The slow-start capacitor determines the minimum amount of time required for the output voltage to reach its nominal programmed value during power up. This is useful if a load requires a controlled voltage slew rate. This is also used if the output capacitance is large and would require large amounts of current to quickly charge the capacitor to the output voltage level. The large currents necessary to charge the capacitor may make the TPS57140-Q1 reach the current limit or excessive current draw from the input power supply may cause the input voltage rail to sag. Limiting the output voltage slew rate solves both of these problems. The slow start time must be long enough to allow the regulator to charge the output capacitor up to the output voltage without drawing excessive current. Equation 40 can be used to find the minimum slow start time, $T_{SS}$ , necessary to charge the output capacitor, $C_{OUT}$ , from 10% to 90% of the output voltage, $V_{OUT}$ , with an average slow start current of $I_{SSAVG}$ . In the example, to charge the 47- $\mu$ F output capacitor up to 3.3 V while only allowing the average input current to be 0.125 A requires a 1-ms slow start time. Once the slow start time is known, the slow-start capacitor value can be calculated using Equation 6. For the example circuit, the slow start time is not too critical, because the output capacitor value is 47 $\mu$ F which does not require much current to charge to 3.3 V. The example circuit has the slow start time set to an arbitrary value of 1ms which requires a 3.3-nF capacitor. $$T_{SS} > \frac{C_{OUT} \times V_{OUT} \times 0.8}{I_{SSAVG}}$$ (40) ## 8.2.2.7 Bootstrap Capacitor Selection A 0.1-µF ceramic capacitor must be connected between the BOOT and PH pins for proper operation. It is recommended to use a ceramic capacitor with X5R or better grade dielectric. The capacitor should have a 10-V or higher voltage rating. #### 8.2.2.8 Undervoltage Lockout (UVLO) Set Point The UVLO can be adjusted using an external voltage divider on the EN pin of the TPS57140-Q1. The UVLO has two thresholds, one for power up when the input voltage is rising and one for power down or brown outs when the input voltage is falling. For the example design, the supply should turn on and start switching once the input voltage increases above 7.25 V (enabled). After the regulator starts switching, it should continue to do so until the input voltage falls below 6.25 V (UVLO stop). The programmable UVLO and enable voltages are set using a resistor divider between Vin and ground to the EN pin. Equation 2 through Equation 3 can be used to calculate the resistance values necessary. For the example application, a 332 k $\Omega$ between Vin and EN and a 61.9 k $\Omega$ between EN and ground are required to produce the 7.25 V and 6.25 V start and stop voltages. #### 8.2.2.9 Output Voltage and Feedback Resistors Selection For the example design, $10~k\Omega$ was selected for R2. Using Equation 1, R1 is calculated as $31.25~k\Omega$ . The nearest standard 1% resistor is $31.6~k\Omega$ . Due to current leakage of the VSENSE pin, the current flowing through the feedback network should be greater than 1 $\mu$ A to maintain the output voltage accuracy. This requirement makes the maximum value of R2 equal to $800~k\Omega$ . Choosing higher resistor values decreases quiescent current and improves efficiency at low output currents but may introduce noise immunity problems. ## 8.2.2.10 Compensation There are several industry techniques used to compensate DC/DC regulators. The method presented here yields high phase margins. For most conditions, the regulator will have a phase margin between 60 and 90 degrees. The method presented here ignores the effects of the slope compensation that is internal to the TPS57140-Q1. Since the slope compensation is ignored, the actual crossover frequency is usually lower than the crossover frequency used in the calculations. Use SwitcherPro software for a more accurate design. The uncompensated regulator will have a dominant pole, typically located between 300 Hz and 3 kHz, due to the output capacitor and load resistance and a pole due to the error amplifier. One zero exists due to the output capacitor and the ESR. The zero frequency is higher than either of the two poles. If left uncompensated, the double pole created by the error amplifier and the modulator would lead to an unstable regulator. To stabilize the regulator, one pole must be canceled out. One design approach is to locate a compensating zero at the modulator pole. Then select a crossover frequency that is higher than the modulator pole. The gain of the error amplifier can be calculated to achieve the desired crossover frequency. The capacitor used to create the compensation zero along with the output impedance of the error amplifier form a low frequency pole to provide a minus one slope through the crossover frequency. Then a compensating pole is added to cancel the zero due to the output capacitors ESR. If the ESR zero resides at a frequency higher than the switching frequency then it can be ignored. To compensate the TPS57140-Q1 using this method, first calculate the modulator pole and zero using the following equations: $$f_{P(\text{mod})} = \frac{I_{\text{OUT}(\text{max})}}{2 \times \pi \times V_{\text{OUT}} \times C_{\text{OUT}}}$$ where - I<sub>OUT(max)</sub> is the maximum output current - C<sub>OUT</sub> is the output capacitance $$f_{Z(\text{mod})} = \frac{1}{2 \times \pi \times R_{\text{ESR}} \times C_{\text{OUT}}}$$ (42) For the example design, the modulator pole is located at 1.5 kHz and the ESR zero is located at 338 kHz. Next, the designer selects a crossover frequency which will determine the bandwidth of the control loop. The crossover frequency must be located at a frequency at least five times higher than the modulator pole. The crossover frequency must also be selected so that the available gain of the error amplifier at the crossover frequency is high enough to allow for proper compensation. Equation 47 is used to calculate the maximum crossover frequency when the ESR zero is located at a frequency that is higher than the desired crossover frequency. This will usually be the case for ceramic or low ESR tantalum capacitors. Aluminum Electrolytic and Tantalum capacitors will typically produce a modulator zero at a low frequency due to their high ESR. The example application is using a low ESR ceramic capacitor with 10 m $\Omega$ of ESR making the zero at 338 kHz. This value is much higher than typical crossover frequencies so the maximum crossover frequency is calculated using both Equation 43 and Equation 46. Using Equation 46 gives a minimum crossover frequency of 7.6 kHz and Equation 43 gives a maximum crossover frequency of 45.3 kHz. A crossover frequency of 45 kHz is arbitrarily selected from this range. For ceramic capacitors use Equation 43: $$f_{C(max)} \le 2100 \sqrt{\frac{f_{P(mod)}}{V_{OUT}}}$$ (43) For tantalum or aluminum capacitors use Equation 44: $$f_{\mathsf{C}(\mathsf{max})} \le \frac{51442}{\sqrt{\mathsf{V}_{\mathsf{OUT}}}} \tag{44}$$ For all cases use Equation 45 and Equation 46: $$f_{\mathsf{C}(\mathsf{max})} \le \frac{f_{\mathsf{SW}}}{5} \tag{45}$$ $$f_{\mathsf{C}(\mathsf{min})} \ge 5 \times f_{\mathsf{P}(\mathsf{mod})}$$ (46) When a crossover frequency, $f_{\rm C}$ , has been selected, the gain of the modulator at the crossover frequency is calculated. The gain of the modulator at the crossover frequency is calculated using Equation 47. $$G_{MOD(fc)} = \frac{gm_{(PS)} \times R_{LOAD} \times (2\pi \times f_C \times C_{OUT} \times R_{ESR} + 1)}{2\pi \times f_C \times C_{OUT} \times (R_{LOAD} + R_{ESR}) + 1}$$ (47) Copyright © 2010–2016, Texas Instruments Incorporated For the example problem, the gain of the modulator at the crossover frequency is 0.542. Next, the compensation components are calculated. A resistor in series with a capacitor is used to create a compensating zero. A capacitor in parallel to these two components forms the compensating pole. However, calculating the values of these components varies depending on if the ESR zero is located above or below the crossover frequency. For ceramic or low ESR tantalum output capacitors, the zero will usually be located above the crossover frequency. For aluminum electrolytic and tantalum capacitors, the modulator zero is usually located lower in frequency than the crossover frequency. For cases where the modulator zero is higher than the crossover frequency (ceramic capacitors). $$R_{C} = \frac{V_{OUT}}{G_{MOD(fc)} \times gm_{(EA)} \times V_{REF}}$$ (48) $$C_{C} = \frac{1}{2\pi \times R_{C} \times f_{P(mod)}}$$ (49) $$Cf = \frac{C_{OUT} \times R_{ESR}}{R_{C}}$$ (50) For cases where the modulator zero is less than the crossover frequency (Aluminum or Tantalum capacitors), the equations are as follows: $$R_{C} = \frac{V_{OUT}}{G_{MOD(fc)} \times f_{Z(mod)} \times gm_{(EA)} \times V_{REF}}$$ (51) $$C_{C} = \frac{1}{2\pi \times R_{C} \times f_{P(mod)}}$$ (52) $$Cf = \frac{1}{2\pi \times R_C \times f_{Z(mod)}}$$ (53) For the example problem, the ESR zero is located at a higher frequency compared to the crossover frequency so Equation 50 through Equation 53 are used to calculate the compensation components. In this example, the calculated components values are: - $R_C = 76.2 \text{ k}\Omega$ - C<sub>C</sub>= 2710 pF - C<sub>f</sub> =6.17 pF The calculated value of the $C_f$ capacitor is not a standard value so a value of 2700 pF is used. 6.8 pF is used for $C_C$ . The $R_C$ resistor sets the gain of the error amplifier which determines the crossover frequency. The calculated $R_C$ resistor is not a standard value, so 76.8 k $\Omega$ is used. ## 8.2.3 Application Curves ## 9 Power Supply Recommendations The input voltage for TPS57140-Q1 device is from of 3.5 V to 42 V. A ceramic capacitor, type X5R or X7R with an effective capacitance of at least 3 $\mu$ F must be used at the VIN pin. TI recommends adding an additional input bulk capacitor depending on the board connection to the input supply. ## 10 Layout ## 10.1 Layout Guidelines Layout is a critical portion of good power supply design. Several signals paths conduct fast changing currents or voltages that can interact with stray inductance or parasitic capacitance to generate noise or degrade the power supplies performance. Figure 65 shows the PCB layout example. Obtaining acceptable performance with alternate PCB layouts may be possible, however this layout has been shown to produce good results and is meant as a guideline. The following layout guidelines should be followed to achieve good system performance: - Providing a low-inductance, low-impedance ground path is critical. Therefore, use wide and short traces for the main current paths. - Care should be taken to minimize the loop area formed by the input bypass capacitor, VIN pin, PH pin, catch diode, inductor, and output capacitors. Use thick planes and traces to connect these components. For operation at a full-rated load, the top-side ground area must provide adequate heat dissipating area. - The GND pin should be tied directly to the thermal pad under the device and the thermal pad. - The thermal pad should be connected to any internal PCB ground planes using multiple vias directly under the device. - The PH pin should be routed to the cathode of the catch diode and to the output inductor. Because the PH connection is the switching node, the catch diode and output inductor should be located close to the PH pins, - Place the VSENSE voltage-divider resistor network away from switching node and route the feedback trace with minimum interaction with any noise sources associated with the switching components. - The RT/CLK pin is sensitive to noise so the RT resistor should be located as close as possible to the device and should be routed with minimal lengths of trace. - Place compensation network components away from switching components and route the connections away from noisy area. - The bootstrap capacitor must be placed as close as possible to the IC pin. Submit Documentation Feedback ## 10.2 Layout Example Figure 65. PCB Layout Example ## 10.3 Power Dissipation Estimate The following formulas show how to estimate power dissipation under continuous conduction mode (CCM) operation. These equations should not be used if the device is working in discontinuous conduction mode (DCM). The power dissipation of the device includes conduction loss ( $P_{con}$ ), switching loss ( $P_{sw}$ ), gate drive loss ( $P_{gd}$ ), and supply current loss ( $P_{g}$ ). $$P_{con} = I_{o}^{2} \times R_{DS(on)} \times (V_{OUT} / V_{IN})$$ #### where - I<sub>O</sub> is the output current (A). - $R_{DS(on)}$ is the on-resistance of the high-side MOSFET ( $\Omega$ ). - V<sub>OUT</sub> is the output voltage (V). $$P_{sw} = V_{IN}^{2} \times f_{sw} \times I_{o} \times 0.25 \times 10^{-9} sec/V$$ #### where • $$f_{sw}$$ is the switching frequency (Hz). (55) $$P_{gd} = V_{IN} \times 3 \times 10^{-9} Asec \times f_{SW}$$ (56) $$P_{q} = 116\mu A \times V_{IN}$$ (57) #### Therefore: $$P_{tot} = P_{con} + P_{SW} + P_{gd} + P_{q}$$ #### where $$P_{tot}$$ is the total device power dissipation (W). (58) #### For given $T_A$ , $$T_J = T_A + \theta_{JA} \times P_{tot}$$ #### where - T<sub>A</sub> is the ambient temperature (°C). - T<sub>J</sub> is the junction temperature (°C). - θ<sub>JA</sub> is the thermal resistance of the package (°C/W). #### For given $T_{J(MAX)} = 150$ °C $$T_{A(MAX)} = T_{J(MAX)} - \theta_{JA} \times P_{tot}$$ #### where • T<sub>J(MAX)</sub> is maximum junction temperature (°C). Additional power losses occur in the regulator circuit because of the inductor ac and dc losses, the catch diode, and trace resistance that impact the overall efficiency of the regulator. Copyright © 2010–2016, Texas Instruments Incorporated Submit Documentation Feedback ## 11 Device and Documentation Support ## 11.1 Device Support ## 11.1.1 Third-Party Products Disclaimer TI'S PUBLICATION OF INFORMATION REGARDING THIRD-PARTY PRODUCTS OR SERVICES DOES NOT CONSTITUTE AN ENDORSEMENT REGARDING THE SUITABILITY OF SUCH PRODUCTS OR SERVICES OR A WARRANTY, REPRESENTATION OR ENDORSEMENT OF SUCH PRODUCTS OR SERVICES, EITHER ALONE OR IN COMBINATION WITH ANY TI PRODUCT OR SERVICE. #### 11.1.2 Development Support For the SwitcherPro software tool, go to www.ti.com/tool/SwitcherPro. ## 11.2 Documentation Support #### 11.2.1 Related Documentation For related documentation see the following: - TPS54xx0-Q1 and TPS57xx0-Q1 Pin Open and Short Test Results, SLVA615 - Passing CISPR25 Radiated Emissions Using the TPS54160-Q1, SLVA629 - Design Considerations for DC-DC Converters in Fast-Input Slew Rate Applications, SLVA693 ## 11.3 Community Resource The following links connect to TI community resources. Linked contents are provided "AS IS" by the respective contributors. They do not constitute TI specifications and do not necessarily reflect TI's views; see TI's Terms of Use. TI E2E™ Online Community T's Engineer-to-Engineer (E2E) Community. Created to foster collaboration among engineers. At e2e.ti.com, you can ask questions, share knowledge, explore ideas and help solve problems with fellow engineers. **Design Support** *TI's Design Support* Quickly find helpful E2E forums along with design support tools and contact information for technical support. #### 11.4 Trademarks Eco-mode, SwitcherPro, PowerPAD, E2E are trademarks of Texas Instruments. All other trademarks are the property of their respective owners. ## 11.5 Electrostatic Discharge Caution These devices have limited built-in ESD protection. The leads should be shorted together or the device placed in conductive foam during storage or handling to prevent electrostatic damage to the MOS gates. ## 11.6 Glossary SLYZ022 — TI Glossary. This glossary lists and explains terms, acronyms, and definitions. ## 12 Mechanical, Packaging, and Orderable Information The following pages include mechanical, packaging, and orderable information. This information is the most current data available for the designated devices. This data is subject to change without notice and revision of this document. For browser-based versions of this data sheet, refer to the left-hand navigation. Product Folder Links: TPS57140-Q1 ## PACKAGE OPTION ADDENDUM 2-Feb-2016 #### PACKAGING INFORMATION | Orderable Device | Status | Package Type | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan | Lead/Ball Finish | MSL Peak Temp | Op Temp (°C) | Device Marking (4/5) | Samples | |------------------|--------|-------------------|--------------------|------|----------------|----------------------------|------------------|---------------------|--------------|----------------------|---------| | TPS57140QDGQRQ1 | ACTIVE | MSOP-<br>PowerPAD | DGQ | 10 | 2500 | Green (RoHS<br>& no Sb/Br) | CU NIPDAU | Level-3-260C-168 HR | -40 to 125 | 5714Q | Samples | | TPS57140QDRCRQ1 | ACTIVE | VSON | DRC | 10 | 3000 | Green (RoHS<br>& no Sb/Br) | CU NIPDAU | Level-3-260C-168 HR | -40 to 125 | 5714Q | Samples | (1) The marketing status values are defined as follows: **ACTIVE:** Product device recommended for new designs. LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect. NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design. PREVIEW: Device has been announced but is not in production. Samples may or may not be available. **OBSOLETE:** TI has discontinued the production of the device. (2) Eco Plan - The planned eco-friendly classification: Pb-Free (RoHS), Pb-Free (RoHS Exempt), or Green (RoHS & no Sb/Br) - please check http://www.ti.com/productcontent for the latest availability information and additional product content details. **TBD:** The Pb-Free/Green conversion plan has not been defined. **Pb-Free (RoHS):** TI's terms "Lead-Free" or "Pb-Free" mean semiconductor products that are compatible with the current RoHS requirements for all 6 substances, including the requirement that lead not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, TI Pb-Free products are suitable for use in specified lead-free processes. **Pb-Free (RoHS Exempt):** This component has a RoHS exemption for either 1) lead-based flip-chip solder bumps used between the die and package, or 2) lead-based die adhesive used between the die and leadframe. The component is otherwise considered Pb-Free (RoHS compatible) as defined above. Green (RoHS & no Sb/Br): TI defines "Green" to mean Pb-Free (RoHS compatible), and free of Bromine (Br) and Antimony (Sb) based flame retardants (Br or Sb do not exceed 0.1% by weight in homogeneous material) - (3) MSL, Peak Temp. The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature. - (4) There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device. - (5) Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device. - (6) Lead/Ball Finish Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead/Ball Finish values may wrap to two lines if the finish value exceeds the maximum column width. **Important Information and Disclaimer:** The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release. # **PACKAGE OPTION ADDENDUM** 2-Feb-2016 In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis. #### OTHER QUALIFIED VERSIONS OF TPS57140-Q1: ● Enhanced Product: TPS57140-EP NOTE: Qualified Version Definitions: • Enhanced Product - Supports Defense, Aerospace and Medical Applications # PACKAGE MATERIALS INFORMATION www.ti.com 2-Feb-2016 ## TAPE AND REEL INFORMATION | | Dimension designed to accommodate the component width | |----|-----------------------------------------------------------| | | Dimension designed to accommodate the component length | | K0 | Dimension designed to accommodate the component thickness | | W | Overall width of the carrier tape | | P1 | Pitch between successive cavity centers | ## QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE #### \*All dimensions are nominal | Device | Package<br>Type | Package<br>Drawing | | SPQ | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant | |-----------------|-----------------------|--------------------|----|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------| | TPS57140QDGQRQ1 | MSOP-<br>Power<br>PAD | DGQ | 10 | 2500 | 330.0 | 12.4 | 5.3 | 3.3 | 1.3 | 8.0 | 12.0 | Q1 | | TPS57140QDRCRQ1 | VSON | DRC | 10 | 3000 | 330.0 | 12.4 | 3.3 | 3.3 | 1.0 | 8.0 | 12.0 | Q2 | www.ti.com 2-Feb-2016 #### \*All dimensions are nominal | Device | Package Type | Package Drawing | Pins | SPQ | Length (mm) | Width (mm) | Height (mm) | | |-----------------|---------------|-----------------|------|------|-------------|------------|-------------|--| | TPS57140QDGQRQ1 | MSOP-PowerPAD | DGQ | 10 | 2500 | 370.0 | 355.0 | 55.0 | | | TPS57140QDRCRQ1 | VSON | DRC | 10 | 3000 | 370.0 | 355.0 | 55.0 | | DGQ (S-PDSO-G10) # PowerPAD™ PLASTIC SMALL OUTLINE NOTES: - All linear dimensions are in millimeters. - B. This drawing is subject to change without notice. - C. Body dimensions do not include mold flash or protrusion not to exceed 0,15. - D. This package is designed to be soldered to a thermal pad on the board. Refer to Technical Brief, PowerPad Thermally Enhanced Package, Texas Instruments Literature No. SLMA002 for information regarding recommended board layout. This document is available at www.ti.com <a href="http://www.ti.com">http://www.ti.com</a>>. - E. See the additional figure in the Product Data Sheet for details regarding the exposed thermal pad features and dimensions. F. Falls within JEDEC MO-187 variation BA-T. PowerPAD is a trademark of Texas Instruments. # DGQ (S-PDSO-G10) # PowerPAD™ PLASTIC SMALL OUTLINE ## THERMAL INFORMATION This PowerPAD package incorporates an exposed thermal pad that is designed to be attached to a printed circuit board (PCB). The thermal pad must be soldered directly to the PCB. After soldering, the PCB can be used as a heatsink. In addition, through the use of thermal vias, the thermal pad can be attached directly to the appropriate copper plane shown in the electrical schematic for the device, or alternatively, can be attached to a special heatsink structure designed into the PCB. This design optimizes the heat transfer from the integrated circuit (IC). For additional information on the PowerPAD package and how to take advantage of its heat dissipating abilities, refer to Technical Brief, PowerPAD Thermally Enhanced Package, Texas Instruments Literature No. SLMA002 and Application Brief, PowerPAD Made Easy, Texas Instruments Literature No. SLMA004. Both documents are available at www.ti.com. The exposed thermal pad dimensions for this package are shown in the following illustration. Top View Exposed Thermal Pad Dimensions 4206324-2/H 12/14 NOTE: A. All linear dimensions are in millimeters PowerPAD is a trademark of Texas Instruments # DGQ (S-PDSO-G10) # PowerPAD™ PLASTIC SMALL OUTLINE NOTES: - A. All linear dimensions are in millimeters. - B. This drawing is subject to change without notice. - C. Customers should place a note on the circuit board fabrication drawing not to alter the center solder mask defined pad. - D. This package is designed to be soldered to a thermal pad on the board. Refer to Technical Brief, PowerPad Thermally Enhanced Package, Texas Instruments Literature No. SLMA002, SLMA004, and also the Product Data Sheets for specific thermal information, via requirements, and recommended board layout. These documents are available at www.ti.com <a href="https://www.ti.com">http://www.ti.com</a>. Publication IPC-7351 is recommended for alternate designs. - E. Laser cutting apertures with trapezoidal walls and also rounding corners will offer better paste release. Customers should contact their board assembly site for stencil design recommendations. Example stencil design based on a 50% volumetric metal load solder paste. Refer to IPC-7525 for other stencil recommendations. - F. Customers should contact their board fabrication site for solder mask tolerances between and around signal pads. PowerPAD is a trademark of Texas Instruments - NOTES: A. All linear dimensions are in millimeters. Dimensioning and tolerancing per ASME Y14.5M-1994. - B. This drawing is subject to change without notice. - C. Small Outline No—Lead (SON) package configuration. - D. The package thermal pad must be soldered to the board for thermal and mechanical performance, if present. - E. See the additional figure in the Product Data Sheet for details regarding the exposed thermal pad features and dimensions, if present # DRC (S-PVSON-N10) ## PLASTIC SMALL OUTLINE NO-LEAD ## THERMAL INFORMATION This package incorporates an exposed thermal pad that is designed to be attached directly to an external heatsink. The thermal pad must be soldered directly to the printed circuit board (PCB). After soldering, the PCB can be used as a heatsink. In addition, through the use of thermal vias, the thermal pad can be attached directly to the appropriate copper plane shown in the electrical schematic for the device, or alternatively, can be attached to a special heatsink structure designed into the PCB. This design optimizes the heat transfer from the integrated circuit (IC). For information on the Quad Flatpack No—Lead (QFN) package and its advantages, refer to Application Report, QFN/SON PCB Attachment, Texas Instruments Literature No. SLUA271. This document is available at www.ti.com. The exposed thermal pad dimensions for this package are shown in the following illustration. NOTE: A. All linear dimensions are in millimeters # DRC (S-PVSON-N10) ## PLASTIC SMALL OUTLINE NO-LEAD NOTES: A. All linear dimensions are in millimeters. - B. This drawing is subject to change without notice. - C. Publication IPC-7351 is recommended for alternate designs. - D. This package is designed to be soldered to a thermal pad on the board. Refer to Application Note, Quad Flat—Pack Packages, Texas Instruments Literature No. SLUA271, and also the Product Data Sheets for specific thermal information, via requirements, and recommended board layout. These documents are available at www.ti.com <a href="https://www.ti.com">www.ti.com</a>. - E. Laser cutting apertures with trapezoidal walls and also rounding corners will offer better paste release. Customers should contact their board assembly site for stencil design recommendations. Refer to IPC 7525 for stencil design considerations. - F. Customers should contact their board fabrication site for minimum solder mask web tolerances between signal pads. #### IMPORTANT NOTICE Texas Instruments Incorporated and its subsidiaries (TI) reserve the right to make corrections, enhancements, improvements and other changes to its semiconductor products and services per JESD46, latest issue, and to discontinue any product or service per JESD48, latest issue. Buyers should obtain the latest relevant information before placing orders and should verify that such information is current and complete. All semiconductor products (also referred to herein as "components") are sold subject to TI's terms and conditions of sale supplied at the time of order acknowledgment. TI warrants performance of its components to the specifications applicable at the time of sale, in accordance with the warranty in TI's terms and conditions of sale of semiconductor products. Testing and other quality control techniques are used to the extent TI deems necessary to support this warranty. Except where mandated by applicable law, testing of all parameters of each component is not necessarily performed. TI assumes no liability for applications assistance or the design of Buyers' products. Buyers are responsible for their products and applications using TI components. To minimize the risks associated with Buyers' products and applications, Buyers should provide adequate design and operating safeguards. TI does not warrant or represent that any license, either express or implied, is granted under any patent right, copyright, mask work right, or other intellectual property right relating to any combination, machine, or process in which TI components or services are used. Information published by TI regarding third-party products or services does not constitute a license to use such products or services or a warranty or endorsement thereof. Use of such information may require a license from a third party under the patents or other intellectual property of the third party, or a license from TI under the patents or other intellectual property of TI. Reproduction of significant portions of TI information in TI data books or data sheets is permissible only if reproduction is without alteration and is accompanied by all associated warranties, conditions, limitations, and notices. TI is not responsible or liable for such altered documentation. Information of third parties may be subject to additional restrictions. Resale of TI components or services with statements different from or beyond the parameters stated by TI for that component or service voids all express and any implied warranties for the associated TI component or service and is an unfair and deceptive business practice. TI is not responsible or liable for any such statements. Buyer acknowledges and agrees that it is solely responsible for compliance with all legal, regulatory and safety-related requirements concerning its products, and any use of TI components in its applications, notwithstanding any applications-related information or support that may be provided by TI. Buyer represents and agrees that it has all the necessary expertise to create and implement safeguards which anticipate dangerous consequences of failures, monitor failures and their consequences, lessen the likelihood of failures that might cause harm and take appropriate remedial actions. Buyer will fully indemnify TI and its representatives against any damages arising out of the use of any TI components in safety-critical applications. In some cases, TI components may be promoted specifically to facilitate safety-related applications. With such components, TI's goal is to help enable customers to design and create their own end-product solutions that meet applicable functional safety standards and requirements. Nonetheless, such components are subject to these terms. No TI components are authorized for use in FDA Class III (or similar life-critical medical equipment) unless authorized officers of the parties have executed a special agreement specifically governing such use. Only those TI components which TI has specifically designated as military grade or "enhanced plastic" are designed and intended for use in military/aerospace applications or environments. Buyer acknowledges and agrees that any military or aerospace use of TI components which have *not* been so designated is solely at the Buyer's risk, and that Buyer is solely responsible for compliance with all legal and regulatory requirements in connection with such use. TI has specifically designated certain components as meeting ISO/TS16949 requirements, mainly for automotive use. In any case of use of non-designated products, TI will not be responsible for any failure to meet ISO/TS16949. #### Products Applications Audio www.ti.com/audio Automotive and Transportation www.ti.com/automotive **Amplifiers** amplifier.ti.com Communications and Telecom www.ti.com/communications **Data Converters** dataconverter.ti.com Computers and Peripherals www.ti.com/computers **DLP® Products** www.dlp.com Consumer Electronics www.ti.com/consumer-apps DSP dsp.ti.com **Energy and Lighting** www.ti.com/energy Clocks and Timers www.ti.com/clocks Industrial www.ti.com/industrial Interface interface.ti.com Medical www.ti.com/medical Logic Security www.ti.com/security logic.ti.com Power Mgmt power.ti.com Space, Avionics and Defense www.ti.com/space-avionics-defense Microcontrollers microcontroller.ti.com Video and Imaging www.ti.com/video RFID www.ti-rfid.com OMAP Applications Processors www.ti.com/omap TI E2E Community e2e.ti.com Wireless Connectivity www.ti.com/wirelessconnectivity