**TPS54620** SLVS949E-MAY 2009-REVISED JULY 2016 ## TPS54620 4.5-V to 17-V Input, 6-A Synchronous Step Down SWIFT™ Converter #### **Features** - Integrated 26 m $\Omega$ / 19 m $\Omega$ MOSFETs - Split Power Rail: 1.6 V to 17 V on PVIN - 200kHz to 1.6 MHz Switching Frequency - Synchronizes to External Clock - 0.8V ±1% Voltage Reference Over Temperature - Low 2 µA Shutdown Quiescent Current - Monotonic Start-Up into Pre-biased Outputs - -40°C to 150°C Operating Junction Temperature Range - Adjustable Slow Start/Power Sequencing - Power Good Output Monitor for Undervoltage and Overvoltage - Adjustable Input Undervoltage Lockout - Supported by SwitcherPro™ Software Tool - For SWIFT™ Documentation and SwitcherPro™, visit http://www.ti.com/swift ## 2 Applications - High Density Distributed Power Systems - High Performance Point of Load Regulation - Broadband, Networking and Optical Communications Infrastructure ## 3 Description The TPS54620 in thermally enhanced 3.50 mm x 3.50 mm QFN package is a full featured 17 V, 6-A synchronous step down converter which is optimized for small designs through high efficiency and integrating the high-side and low-side MOSFETs. Further space savings are achieved through current mode control, which reduces component count, and by selecting a high switching frequency, reducing the inductor's footprint. The output voltage startup ramp is controlled by the SS/TR pin which allows operation as either a stand alone power supply or in tracking situations. Power sequencing is also possible by correctly configuring the enable and the open drain power good pins. Cycle-by-cycle current limiting on the high-side FET protects the device in overload situations and is enhanced by a low-side sourcing current limit which prevents current runaway. There is also a low-side sinking current limit which turns off the low-side MOSFET to prevent excessive reverse current. Thermal shutdown disables the part when die temperature exceeds thermal shutdown temperature. #### Device Information<sup>(1)</sup> | PART NUMBER | PACKAGE | BODY SIZE (NOM) | |-------------|-----------|-------------------| | TPS54620 | VQFN (14) | 3.50 mm x 3.50 mm | (1) For all available packages, see the orderable addendum at the end of the datasheet. ## Simplified Schematic #### **Efficiency vs Load Current** | Та | h | Δ١ | Ωf | Co | nte | nte | |----|---|----|----|--------------|-----|-----| | | | 1 | v. | $\mathbf{u}$ | | | | 1 | Features 1 | | 8.4 Device Functional Modes | 19 | |---|--------------------------------------|----|----------------------------------------------------|-------| | 2 | Applications 1 | 9 | Application and Implementation | 24 | | 3 | Description 1 | | 9.1 Application Information | 24 | | 4 | Simplified Schematic 1 | | 9.2 Typical Application | 2 | | 5 | Revision History2 | 10 | Power Supply Recommendations | 33 | | 6 | Pin Configurations and Functions 4 | 11 | Layout | 33 | | 7 | Specifications5 | | 11.1 Layout Guidelines | 3 | | • | 7.1 Absolute Maximum Ratings | | 11.2 Layout Example | 34 | | | 7.2 Handling Ratings | | 11.3 Estimated Circuit Area | 3 | | | 7.3 Recommended Operating Conditions | | 11.4 Thermal Consideration | 3 | | | 7.4 Thermal Information | 12 | Device and Documentation Support | 36 | | | 7.5 Electrical Characteristics | | 12.1 Receiving Notification of Documentation Updat | tes 3 | | | 7.6 Typical Characteristics | | 12.2 Community Resources | 30 | | 8 | Detailed Description | | 12.3 Trademarks | 30 | | U | 8.1 Overview | | 12.4 Electrostatic Discharge Caution | 30 | | | 8.2 Functional Block Diagram | | 12.5 Glossary | 30 | | | 8.3 Feature Description | 13 | Mechanical, Packaging, and Orderable Information | 30 | | | | | | | ## 5 Revision History NOTE: Page numbers for previous revisions may differ from page numbers in the current version. | Cr | nanges from Revision D (October 2014) to Revision E | |----------|-------------------------------------------------------------------------------------------------------------------------------------------| | • | Added recommended layout guide lines for sensitive components and the output sensing trace to the <i>Layout Guidelines</i> section. | | <u>•</u> | Added Receiving Notification of Documentation Updates and Community Resources sections | | Cł | nanges from Revision C (April 2011) to Revision D Page | | • | Added the Device Information table, Handling Ratings table, the Recommended Operating Conditions table, and the Thermal Information table | | • | Changed the Absolute Maximum Ratings for BOOT-PH, MAX value From: 7 V To: 7.7 V | | <u>.</u> | Changed Equation 28 From: C7(nF) To: C5(nF) | | Cł | nanges from Revision B (October 2010) to Revision C Page | | <u>.</u> | Changed From separate RHL and RGY packages To a combined RHL and RGY package | | Cł | nanges from Revision A (January 2010) to Revision B | | • | Changed Small Signal Model for Frequency Compensation section | | Cł | nanges from Original (May 2009) to Revision A Page | | • | Changed title from 17 V Input, 6 A Output, Synchronous Step Down Switcher with Integrated FET (SWIFT) | | • | Changed PowerPAD to Exposed Thermal Pad | | • | Changed Changed the Absolute Maximum Ratings for EN, MAX value From: 3 V To: 6 V | | • | Changed minimum switching frequency min value from 180 to 160 | | • | Changed minimum switching frequency max value from 220 to 240 | | • | Added "Type 3" block around C11 | Submit Documentation Feedback Copyright © 2009–2016, Texas Instruments Incorporated SLVS949E-MAY 2009-REVISED JULY 2016 ## 6 Pin Configurations and Functions # RHL and RGY PACKAGE (TOP VIEW) #### **Pin Functions** | PI | N | I/O <sup>(1)</sup> | DESCRIPTION | |---------------------------|--------|--------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | NAME | NO. | 1,0 | | | RT/CLK | 1 | 1 | Automatically selects between RT mode and CLK mode. An external timing resistor adjusts the switching frequency of the device; In CLK mode, the device synchronizes to an external clock. | | GND | 2, 3 | G | Return for control circuitry and low-side power MOSFET. | | PVIN | 4, 5 | Р | Power input. Supplies the power switches of the power converter. | | VIN | 6 | Р | Supplies the control circuitry of the power converter. | | VSENSE | 7 | ı | Inverting input of the gm error amplifier. | | COMP | 8 | 0 | Error amplifier output, and input to the output switch current comparator. Connect frequency compensation to this pin. | | SS/TR | 9 | 0 | Slow-start and tracking. An external capacitor connected to this pin sets the internal voltage reference rise time. The voltage on this pin overrides the internal reference. It can be used for tracking and sequencing. | | EN | 10 | I | Enable pin. Float to enable. Adjust the input undervoltage lockout with two resistors. | | PH | 11, 12 | 0 | The switch node. | | воот | 13 | I | A bootstrap cap is required between BOOT and PH. The voltage on this cap carries the gate drive voltage for the high-side MOSFET. | | PWRGD | 14 | G | Power Good fault pin. Asserts low if output voltage is low due to thermal shutdown, dropout, overvoltage, EN shutdown or during slow start. | | Exposed<br>Thermal<br>PAD | 15 | G | Thermal pad of the package and signal ground and it must be soldered down for proper operation. | (1) I = input, O = output, G = GND, P = Power ## 7 Specifications ## 7.1 Absolute Maximum Ratings<sup>(1)</sup> | | | MIN | MAX | UNIT | |---------------------------|-------------------|------|---------------|------| | | VIN | -0.3 | 20 | V | | | PVIN | -0.3 | 20 | V | | | EN | -0.3 | 6 | V | | | BOOT | -0.3 | 27 | V | | Input Voltage | VSENSE | -0.3 | 3 | V | | | COMP | -0.3 | 3 | V | | | PWRGD | -0.3 | 6 | V | | | SS/TR | -0.3 | 3 | V | | | RT/CLK | -0.3 | 6 | V | | Output Voltage | воот-рн | 0 | 7.7 | V | | | PH | -1 | 20 | V | | | PH 10ns Transient | -3 | 20 | V | | Vdiff (GND to exposed the | nermal pad) | -0.2 | 0.2 | V | | Source Current | RT/CLK | | ±100 | μΑ | | Source Current | PH | | Current Limit | Α | | | PH | | Current Limit | Α | | Sink Current | PVIN | | Current Limit | Α | | | COMP | | ±200 | μΑ | | | PWRGD | -0.1 | 5 | mA | | Operating Junction Tem | perature | -40 | 150 | °C | Stresses beyond those listed under absolute maximum ratings may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under recommended operating conditions is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability. ## 7.2 Handling Ratings | | | | MIN | MAX | UNIT | |--------------------------------------------|--------------------------|-------------------------------------------------------------------------------|------|-----|------| | T <sub>stg</sub> | Storage temperature rang | ge e | -65 | 150 | °C | | | | Human body model (HBM), per ANSI/ESDA/JEDEC JS-001, all pins <sup>(1)</sup> | -2 | 2 | kV | | V <sub>(ESD)</sub> Electrostatic discharge | | Charged device model (CDM), per JEDEC specification JESD22-C101, all pins (2) | -500 | 500 | V | JEDEC document JEP155 states that 500-V HBM allows safe manufacturing with a standard ESD control process. JEDEC document JEP157 states that 250-V CDM allows safe manufacturing with a standard ESD control process. ## 7.3 Recommended Operating Conditions over operating free-air temperature range (unless otherwise noted) | | | MIN | NOM MAX | UNIT | |------------------------------------------------------|------|-----|---------|------| | Input voltage range | VIN | 4.5 | 17 | ٧ | | Power stage input voltage range | PVIN | 1.6 | 17 | ٧ | | Output current | | 0 | 6 | Α | | Operating junction temperature range, T <sub>J</sub> | | -40 | 150 | °C | #### 7.4 Thermal Information | | THERMAL METRIC <sup>(1)</sup> | RGY | RHY | UNIT | |--------------------|----------------------------------------------|---------|---------|------| | | I TERMAL METRIC " | 14 PINS | 14 PINS | UNII | | $R_{\theta JA}$ | Junction-to-ambient thermal resistance | 36.9 | 43.4 | °C/W | | $R_{\theta JCtop}$ | Junction-to-case (top) thermal resistance | 48.7 | 45.7 | °C/W | | $R_{\theta JB}$ | Junction-to-board thermal resistance | 13.9 | 20.0 | °C/W | | ΨЈТ | Junction-to-top characterization parameter | 0.6 | 0.7 | °C/W | | ΨЈВ | Junction-to-board characterization parameter | 14.2 | 20.0 | °C/W | | $R_{\theta JCbot}$ | Junction-to-case (bottom) thermal resistance | 3.1 | 2.6 | °C/W | <sup>(1)</sup> For more information about traditional and new thermal metrics, see the IC Package Thermal Metrics application report, SPRA953b. #### 7.5 Electrical Characteristics $T_J = -40$ °C to 150°C, VIN = 4.5V to 17V, PVIN = 1.6V to 17V (unless otherwise noted) | DESCRIPTION | TEST CONDITIONS | MIN | TYP | MAX | UNIT | |----------------------------------------------|---------------------------------------------------|-------|-------|-------|-------| | SUPPLY VOLTAGE (VIN AND PVIN PINS) | | | | | | | PVIN operating input voltage | | 1.6 | | 17 | V | | VIN operating input voltage | | 4.5 | | 17 | V | | VIN internal UVLO threshold | VIN rising | | 4.0 | 4.5 | V | | VIN internal UVLO hysteresis | | | 150 | | mV | | VIN shutdown supply Current | EN = 0 V | | 2 | 5 | μΑ | | VIN operating – non switching supply current | VSENSE = 810 mV | | 600 | 800 | μΑ | | ENABLE AND UVLO (EN PIN) | | | | | | | Enable threshold | Rising | | 1.21 | 1.26 | V | | Enable threshold | Falling | 1.10 | 1.17 | | V | | Input current | EN = 1.1 V | | 1.15 | | μА | | Hysteresis current | EN = 1.3 V | | 3.4 | | μΑ | | VOLTAGE REFERENCE | | • | | | | | Voltage reference | 0 A ≤ I <sub>OUT</sub> ≤ 6 A | 0.792 | 0.800 | 0.808 | V | | MOSFET | | · | | | | | High-side switch resistance | BOOT-PH = 3 V | | 32 | 60 | mΩ | | High-side switch resistance <sup>(1)</sup> | BOOT-PH = 6 V | | 26 | 40 | mΩ | | Low-side Switch Resistance <sup>(1)</sup> | VIN = 12 V | | 19 | 30 | mΩ | | ERROR AMPLIFIER | | | | | | | Error amplifier Transconductance (gm) | $-2 \mu A < I_{COMP} < 2 \mu A, V_{(COMP)} = 1 V$ | | 1300 | | μMhos | | Error amplifier dc gain | VSENSE = 0.8 V | 1000 | 3100 | | V/V | | Error amplifier source/sink | V <sub>(COMP)</sub> = 1 V, 100 mV input overdrive | | ±110 | | μΑ | | Start switching threshold | | | 0.25 | | V | | COMP to Iswitch gm | | | 16 | | A/V | | CURRENT LIMIT | | | | | | | High-side switch current limit threshold | | 8 | 11 | | Α | | Low-side switch sourcing current limit | | 7 | 10 | | Α | | Low-side switch sinking current limit | | | 2.3 | | Α | (1) Measured at pins ## **Electrical Characteristics (continued)** $T_J = -40$ °C to 150°C, VIN = 4.5V to 17V, PVIN = 1.6V to 17V (unless otherwise noted) | DESCRIPTION | TEST CONDITIONS | MIN | TYP | MAX | UNIT | |------------------------------------------------------------|-----------------------------------------------------------|------|------|------|--------| | THERMAL SHUTDOWN | | | | | | | Thermal shutdown | | 160 | 175 | | °C | | Thermal shutdown hysteresis | | | 10 | | °C | | TIMING RESISTOR AND EXTERNAL CLOCK | (RT/CLK PIN) | | | | | | Minimum switching frequency | Rrt = 240 kΩ (1%) | 160 | 200 | 240 | kHz | | Switching frequency | $Rrt = 100 k\Omega (1\%)$ | 400 | 480 | 560 | kHz | | Maximum switching frequency | $Rrt = 29 k\Omega (1\%)$ | 1440 | 1600 | 1760 | kHz | | Minimum pulse width | | | 20 | | ns | | RT/CLK high threshold | | | | 2 | V | | RT/CLK low threshold | | 0.8 | | | V | | RT/CLK falling edge to PH rising edge delay | Measure at 500 kHz with RT resistor in series | | 66 | | ns | | Switching frequency range (RT mode set point and PLL mode) | | 200 | | 1600 | kHz | | PH (PH PIN) | | • | | • | | | Minimum on time | Measured at 90% to 90% of VIN, 25°C, I <sub>PH</sub> = 2A | | 94 | 135 | ns | | Minimum off time | BOOT-PH≥3 V | | 0 | | ns | | BOOT (BOOT PIN) | | | | | | | BOOT-PH UVLO | | | 2.1 | 3 | V | | SLOW START AND TRACKING (SS/TR PIN) | | • | | · | | | SS charge current | | | 2.3 | | μΑ | | SS/TR to VSENSE matching | $V_{(SS/TR)} = 0.4 V$ | | 29 | 60 | mV | | POWER GOOD (PWRGD PIN) | | | | | | | | VSENSE falling (Fault) | | 91 | | % Vref | | VSENSE threshold | VSENSE rising (Good) | | 94 | | % Vref | | VSENSE tilleshold | VSENSE rising (Fault) | | 109 | | % Vref | | | VSENSE falling (Good) | | 106 | | % Vref | | Output high leakage | VSENSE = Vref, V <sub>(PWRGD)</sub> = 5.5 V | | 30 | 100 | nA | | Output low | I <sub>(PWRGD)</sub> = 2 mA | | | 0.3 | V | | Minimum VIN for valid output | V <sub>(PWRGD)</sub> < 0.5V at 100 μA | | 0.6 | 1 | V | | Minimum SS/TR voltage for PWRGD | | | | 1.4 | V | #### 7.6 Typical Characteristics Submit Documentation Feedback Copyright © 2009–2016, Texas Instruments Incorporated #### **Typical Characteristics (continued)** Copyright © 2009–2016, Texas Instruments Incorporated Product Folder Links: *TPS54620* Figure 11. (SS/TR - VSENSE) Offset vs Temperature Figure 12. PWRGD Threshold vs Temperature # TEXAS INSTRUMENTS #### **Typical Characteristics (continued)** Figure 13. High-Side Current Limit Threshold vs Input Voltage Figure 14. Minimum Controllable On Time vs Temperature Figure 15. Minimum Controllable Duty Ratio vs Junction Temperature Figure 16. BOOT-PH UVLO Threshold vs Temperature Submit Documentation Feedback Copyright © 2009–2016, Texas Instruments Incorporated ### 8 Detailed Description #### 8.1 Overview The device is a 17-V, 6-A, synchronous step-down (buck) converter with two integrated n-channel MOSFETs. To improve performance during line and load transients the device implements a constant frequency, peak current mode control which also simplifies external frequency compensation. The wide switching frequency of 200 kHz to 1600 kHz allows for efficiency and size optimization when selecting the output filter components. The switching frequency is adjusted using a resistor to ground on the RT/CLK pin. The device also has an internal phase lock loop (PLL) controlled by the RT/CLK pin that can be used to synchronize the switching cycle to the falling edge of an external system clock. The device has been designed for safe monotonic startup into pre-biased loads. The default start up is when VIN is typically 4.0V. The EN pin has an internal pull-up current source that can be used to adjust the input voltage under voltage lockout (UVLO) with two external resistors. In addition, the EN pin can be floating for the device to operate with the internal pull-up current. The total operating current for the device is approximately $600\mu$ A when not switching and under no load. When the device is disabled, the supply current is typically less than $2\mu$ A. The integrated MOSFETs allow for high efficiency power supply designs with continuous output currents up to 6 amperes. The MOSFETs have been sized to optimize efficiency for lower duty cycle applications. The device reduces the external component count by integrating the boot recharge circuit. The bias voltage for the integrated high-side MOSFET is supplied by a capacitor between the BOOT and PH pins. The boot capacitor voltage is monitored by a BOOT to PH UVLO (BOOT-PH UVLO) circuit allowing PH pin to be pulled low to recharge the boot capacitor. The device can operate at 100% duty cycle as long as the boot capacitor voltage is higher than the preset BOOT-PH UVLO threshold which is typically 2.1V. The output voltage can be stepped down to as low as the 0.8V voltage reference (Vref). The device has a power good comparator (PWRGD) with hysteresis which monitors the output voltage through the VSENSE pin. The PWRGD pin is an open drain MOSFET which is pulled low when the VSENSE pin voltage is less than 91% or greater than 109% of the reference voltage Vref and asserts high when the VSENSE pin voltage is 94% to 106% of the Vref. The SS/TR (slow start/tracking) pin is used to minimize inrush currents or provide power supply sequencing during power up. A small value capacitor or resistor divider should be coupled to the pin for slow start or critical power supply sequencing requirements. The device is protected from output overvoltage, overload and thermal fault conditions. The device minimizes excessive output overvoltage transients by taking advantage of the overvoltage circuit power good comparator. When the overvoltage comparator is activated, the high-side MOSFET is turned off and prevented from turning on until the VSENSE pin voltage is lower than 106% of the Vref. The device implements both high-side MOSFET overload protection and bidirectional low-side MOSFET overload protections which help control the inductor current and avoid current runaway. The device also shuts down if the junction temperature is higher than thermal shutdown trip point. The device is restarted under control of the slow start circuit automatically when the junction temperature drops 10°C typically below the thermal shutdown trip point. #### 8.2 Functional Block Diagram #### 8.3 Feature Description #### 8.3.1 Fixed Frequency PWM Control The device uses a adjustable fixed frequency, peak current mode control. The output voltage is compared through external resistors on the VSENSE pin to an internal voltage reference by an error amplifier which drives the COMP pin. An internal oscillator initiates the turn on of the high-side power switch. The error amplifier output is converted into a current reference which compares to the high-side power switch current. When the power switch current reaches current reference generated by the COMP voltage level the high-side power switch is turned off and the low-side power switch is turned on. #### 8.3.2 Continuous Current Mode Operation (CCM) As a synchronous buck converter, the device normally works in CCM (Continuous Conduction Mode) under all load conditions. #### 8.3.3 VIN and Power VIN Pins (VIN and PVIN) The device allows for a variety of applications by using the VIN and PVIN pins together or separately. The VIN pin voltage supplies the internal control circuits of the device. The PVIN pin voltage provides the input voltage to the power converter system. If tied together, the input voltage for VIN and PVIN can range from 4.5V to 17V. If using the VIN separately from PVIN, the VIN pin must be between 4.5V and 17V, and the PVIN pin can range from as low as 1.6V to 17V. A voltage divider connected to the EN pin can adjust the either input voltage UVLO appropriately. Adjusting the input voltage UVLO on the PVIN pin helps to provide consistent power up behavior. #### 8.3.4 Voltage Reference The voltage reference system produces a precise ±1% voltage reference over temperature by scaling the output of a temperature stable bandgap circuit. #### 8.3.5 Adjusting the Output Voltage The output voltage is set with a resistor divider from the output (VOUT) to the VSENSE pin. It is recommended to use 1% tolerance or better divider resistors. Referring to the application schematic of Figure 34, start with a 10 $k\Omega$ for R6 and use Equation 1 to calculate R5. To improve efficiency at light loads consider using larger value resistors. If the values are too high the regulator is more susceptible to noise and voltage errors from the VSENSE input current are noticeable. $$R5 = \frac{Vo - Vref}{Vref}R6$$ (1) Where Vref = 0.8V The minimum output voltage and maximum output voltage can be limited by the minimum on time of the high-side MOSFET and bootstrap voltage (BOOT-PH voltage) respectively. More discussions are located in *Minimum Output Voltage* and *Bootstrap Voltage* (BOOT) and Low Dropout Operation. #### 8.3.6 Safe Start-up into Pre-Biased Outputs The device has been designed to prevent the low-side MOSFET from discharging a pre-biased output. During monotonic pre-biased startup, the low-side MOSFET is not allowed to sink current until the SS/TR pin voltage is higher than 1.4V. #### 8.3.7 Error Amplifier The device uses a transconductance error amplifier. The error amplifier compares the VSENSE pin voltage to the lower of the SS/TR pin voltage or the internal 0.8V voltage reference. The transconductance of the error amplifier is 1300 $\mu$ A/V during normal operation. The frequency compensation network is connected between the COMP pin and ground. #### 8.3.8 Slope Compensation The device adds a compensating ramp to the switch current signal. This slope compensation prevents sub-harmonic oscillations. The available peak inductor current remains constant over the full duty cycle range. ## 8.3.9 Enable and Adjusting Under-Voltage Lockout The EN pin provides electrical on/off control of the device. Once the EN pin voltage exceeds the threshold voltage, the device starts operation. If the EN pin voltage is pulled below the threshold voltage, the regulator stops switching and enters low Iq state. The EN pin has an internal pull-up current source, allowing the user to float the EN pin for enabling the device. If an application requires controlling the EN pin, use open drain or open collector output logic to interface with the pin. The device implements internal UVLO circuitry on the VIN pin. The device is disabled when the VIN pin voltage falls below the internal VIN UVLO threshold. The internal VIN UVLO threshold has a hysteresis of 150mV. If an application requires either a higher UVLO threshold on the VIN pin or a secondary UVLO on the PVIN, in split rail applications, then the EN pin can be configured as shown in Figure 17, Figure 18 and Figure 19. When using the external UVLO function it is recommended to set the hysteresis to be greater than 500mV. The EN pin has a small pull-up current Ip which sets the default state of the pin to enable when no external components are connected. The pull-up current is also used to control the voltage hysteresis for the UVLO function since it increases by $I_h$ once the EN pin crosses the enable threshold. The UVLO thresholds can be calculated using Equation 2 and Equation 3. Figure 17. Adjustable VIN Under Voltage Lock Out Figure 18. Adjustable PVIN Under Voltage Lock Out, VIN ≥ 4.5V Figure 19. Adjustable VIN and PVIN Under Voltage Lock Out $$R1 = \frac{V_{START} \left( \frac{V_{ENFALLING}}{V_{ENRISING}} - V_{STOP} \right)}{I_{p} \left( 1 - \frac{V_{ENFALLING}}{V_{ENRISING}} \right) + I_{h}}$$ $$R2 = \frac{R1 \times V_{ENFALLING}}{V_{STOP} - V_{ENFALLING} + R1(I_{p} + I_{h})}$$ (2) Where $I_h = 3.4~\mu\text{A},~I_p = 1.15~\mu\text{A},~V_{ENRISING} = 1.21~V,~V_{ENFALLING} = 1.17~V$ #### 8.3.10 Adjustable Switching Frequency and Synchronization (RT/CLK) The RT/CLK pin can be used to set the switching frequency of the device in two modes. In RT mode, a resistor (RT resistor) is connected between the RT/CLK pin and GND. The switching frequency of the device is adjustable from 200 kHz to 1600 kHz by placing a maximum of 240 k $\Omega$ and minimum of 29 k $\Omega$ respectively. In CLK mode, an external clock is connected directly to the RT/CLK pin. The device is synchronized to the external clock frequency with PLL. The CLK mode overrides the RT mode. The device is able to detect the proper mode automatically and switch from the RT mode to CLK mode. #### 8.3.11 Slow Start (SS/TR) The device uses the lower voltage of the internal voltage reference or the SS/TR pin voltage as the reference voltage and regulates the output accordingly. A capacitor on the SS/TR pin to ground implements a slow start time. The device has an internal pull-up current source of $2.3\mu$ A that charges the external slow start capacitor. The calculations for the slow start time (Tss, 10% to 90%) and slow start capacitor (Css) are shown in Equation 4. The voltage reference (Vref) is 0.8 V and the slow start charge current (Iss) is $2.3\mu$ A. $$t_{SS} (ms) = \frac{Css (nF) \times Vref (V)}{Iss (\mu A)}$$ (4) When the input UVLO is triggered, the EN pin is pulled below 1.21V, or a thermal shutdown event occurs the device stops switching and enters low current operation. At the subsequent power up, when the shutdown condition is removed, the device does not start switching until it has discharged its SS/TR pin to ground ensuring proper soft start behavior. #### 8.3.12 Power Good (PWRGD) The PWRGD pin is an open drain output. Once the VSENSE pin is between 94% and 106% of the internal voltage reference the PWRGD pin pull-down is de-asserted and the pin floats. It is recommended to use a pull-up resistor between the values of $10k\Omega$ and $100k\Omega$ to a voltage source that is 5.5V or less. The PWRGD is in a defined state once the VIN input voltage is greater than 1V but with reduced current sinking capability. The PWRGD achieves full current sinking capability once the VIN input voltage is above 4.5V. The PWRGD pin is pulled low when VSENSE is lower than 91% or greater than 109% of the nominal internal reference voltage. Also, the PWRGD is pulled low, if the input UVLO or thermal shutdown are asserted, the EN pin is pulled low or the SS/TR pin is below 1.4V. ## 8.3.13 Output Overvoltage Protection (OVP) The device incorporates an output overvoltage protection (OVP) circuit to minimize output voltage overshoot. For example, when the power supply output is overloaded the error amplifier compares the actual output voltage to the internal reference voltage. If the VSENSE pin voltage is lower than the internal reference voltage for a considerable time, the output of the error amplifier demands maximum output current. Once the condition is removed, the regulator output rises and the error amplifier output transitions to the steady state voltage. In some applications with small output capacitance, the power supply output voltage can respond faster than the error amplifier. This leads to the possibility of an output overshoot. The OVP feature minimizes the overshoot by comparing the VSENSE pin voltage to the OVP threshold. If the VSENSE pin voltage is greater than the OVP threshold the high-side MOSFET is turned off preventing current from flowing to the output and minimizing output overshoot. When the VSENSE voltage drops lower than the OVP threshold, the high-side MOSFET is allowed to turn on at the next clock cycle. #### 8.3.14 Overcurrent Protection The device is protected from overcurrent conditions by cycle-by-cycle current limiting on both the high-side MOSFET and the low-side MOSFET. High-side MOSFET overcurrent protection The device implements current mode control which uses the COMP pin voltage to control the turn off of the highside MOSFET and the turn on of the low-side MOSFET on a cycle by cycle basis. Each cycle the switch current and the current reference generated by the COMP pin voltage are compared, when the peak switch current intersects the current reference the high-side switch is turned off. Low-side MOSFET overcurrent protection While the low-side MOSFET is turned on its conduction current is monitored by the internal circuitry. During normal operation the low-side MOSFET sources current to the load. At the end of every clock cycle, the low-side MOSFET sourcing current is compared to the internally set low-side sourcing current limit. If the low-side sourcing current is exceeded the high-side MOSFET is not turned on and the low-side MOSFET stays on for the next cycle. The high-side MOSFET is turned on again when the low-side current is below the low-side sourcing current limit at the start of a cycle. The low-side MOSFET may also sink current from the load. If the low-side sinking current limit is exceeded the low-side MOSFET is turned off immediately for the rest of that clock cycle. In this scenario both MOSFETs are off until the start of the next cycle. #### 8.3.15 Thermal Shutdown The internal thermal shutdown circuitry forces the device to stop switching if the junction temperature exceeds 175°C typically. The device reinitiates the power up sequence when the junction temperature drops below 165°C typically. #### 8.3.16 Small Signal Model for Loop Response Figure 20 shows an equivalent model for the device control loop which can be modeled in a circuit simulation program to check frequency response and transient responses. The error amplifier is a transconductance amplifier with a gm of 1300µA/V. The error amplifier can be modeled using an ideal voltage controlled current source. The resistor Roea (2.38 MΩ) and capacitor Coea (20.7 pF) model the open loop gain and frequency response of the error amplifier. The 1-mV ac voltage source between the nodes a and b effectively breaks the control loop for the frequency response measurements. Plotting a/c and c/b show the small signal responses of the power stage and frequency compensation respectively. Plotting a/b shows the small signal response of the overall loop. The dynamic loop response can be checked by replacing the R<sub>I</sub> with a current source with the appropriate load step amplitude and step rate in a time domain analysis. Figure 20. Small Signal Model for Loop Response #### 8.3.17 Simple Small Signal Model for Peak Current Mode Control Figure 21 is a simple small signal model that can be used to understand how to design the frequency compensation. The device power stage can be approximated to a voltage controlled current source (duty cycle modulator) supplying current to the output capacitor and load resistor. The control to output transfer function is shown in Equation 5 and consists of a dc gain, one dominant pole and one ESR zero. The quotient of the change in switch current and the change in COMP pin voltage (node c in Figure 20) is the power stage transconductance (gm<sub>ps</sub>) which is 16 A/V for the device. The DC gain of the power stage is the product of gm<sub>ps</sub> and the load resistance ®<sub>L</sub>) as shown in Equation 6 with resistive loads. As the load current increases, the DC gain decreases. This variation with load may seem problematic at first glance, but fortunately the dominant pole moves with load current (see Equation 7). The combined effect is highlighted by the dashed line in Figure 22. As the load current decreases, the gain increases and the pole frequency lowers, keeping the 0-dB crossover frequency the same for the varying load conditions which makes it easier to design the frequency compensation. Figure 21. Simplified Small Signal Model for Peak Current Mode Control Figure 22. Simplified Frequency Response for Peak Current Mode Control $$\frac{\text{VOUT}}{\text{VC}} = \text{Adc} \times \frac{\left(1 + \frac{\text{S}}{2\pi \times fz}\right)}{\left(1 + \frac{\text{S}}{2\pi \times fp}\right)}$$ (5) $$Adc = gm_{ps} \times R_{L}$$ (6) $$fp = \frac{1}{C_O \times R_L \times 2\pi}$$ (7) $$fz = \frac{1}{C_{O} \times R_{ESR} \times 2\pi}$$ (8) #### Where gm<sub>ea</sub> is the GM amplifier gain (1300μA/V) gm<sub>ps</sub> is the power stage gain (16A/V). R<sub>L</sub> is the load resistance C<sub>O</sub> is the output capacitance. $R_{\text{ESR}}$ is the equivalent series resistance of the output capacitor. #### 8.3.18 Small Signal Model for Frequency Compensation The device uses a transconductance amplifier for the error amplifier and readily supports two of the commonly used Type II compensation circuits and a Type III frequency compensation circuit, as shown in Figure 23. In Type 2A, one additional high frequency pole, C6, is added to attenuate high frequency noise. In Type III, one additional capacitor, C11, is added to provide a phase boost at the crossover frequency. See *Designing Type III Compensation for Current Mode Step-Down Converters* (SLVA352) for a complete explanation of Type III compensation. The design guidelines below are provided for advanced users who prefer to compensate using the general method. The below equations only apply to designs whose ESR zero is above the bandwidth of the control loop. This is usually true with ceramic output capacitors. See the *Application Information* section for a step-by-step design procedure using higher ESR output capacitors with lower ESR zero frequencies. Figure 23. Types of Frequency Compensation The general design guidelines for device loop compensation are as follows: - 1. Determine the crossover frequency, fc. A good starting point is 1/10<sup>th</sup> of the switching frequency, fsw. - 2. R4 can be determined by: $$R4 = \frac{2\pi \times fc \times VOUT \times Co}{gm_{ea} \times Vref \times gm_{ps}}$$ (9) Where: gm<sub>ea</sub> is the GM amplifier gain (1300μA/V) gm<sub>ps</sub> is the power stage gain (12A/V) Vref is the reference voltage (0.8V) 3. Place a compensation zero at the dominant pole: $\left( f p = \frac{1}{C_{O} \times R_{L} \times 2\pi} \right)$ C4 can be determined by: $$C4 = \frac{R_L \times Co}{R4}$$ (10) 4. C6 is optional. It can be used to cancel the zero from the ESR (Equivalent Series Resistance) of the output capacitor Co. $$C6 = \frac{R_{ESR} \times Co}{R4}$$ (11) 5. Type III compensation can be implemented with the addition of one capacitor, C11. This allows for slightly higher loop bandwidths and higher phase margins. If used, C11 is calculated from Equation 12. $$C11 = \frac{1}{(2 \cdot \pi \cdot R8 \cdot fc)}$$ (12) #### 8.4 Device Functional Modes #### 8.4.1 Adjustable Switching Frequency (RT Mode) To determine the RT resistance for a given switching frequency, use Equation 13 or the curve in Figure 24. To reduce the solution size one would set the switching frequency as high as possible, but tradeoffs of the supply efficiency and minimum controllable on time should be considered. $$Rrt(k\Omega) = 48000 \cdot Fsw(kHz)^{-0.997} - 2$$ (13) Figure 24. RT Set Resistor vs Switching Frequency #### 8.4.2 Synchronization (CLK Mode) An internal Phase Locked Loop (PLL) has been implemented to allow synchronization between 200kHz and 1600kHz, and to easily switch from RT mode to CLK mode. To implement the synchronization feature, connect a square wave clock signal to the RT/CLK pin with a duty cycle between 20% to 80%. The clock signal amplitude must transition lower than 0.8V and higher than 2.0V. The start of the switching cycle is synchronized to the falling edge of RT/CLK pin. In applications where both RT mode and CLK mode are needed, the device can be configured as shown in Figure 25. Before the external clock is present, the device works in RT mode and the switching frequency is set by RT resistor. When the external clock is present, the CLK mode overrides the RT mode. The first time the SYNC pin is pulled above the RT/CLK high threshold (2.0V), the device switches from the RT mode to the CLK mode and the RT/CLK pin becomes high impedance as the PLL starts to lock onto the frequency of the external clock. It is not recommended to switch from the CLK mode back to the RT mode because the internal switching frequency drops to 100kHz first before returning to the switching frequency set by RT resistor. Figure 25. Works with Both RT Mode and CLK Mode #### 8.4.3 Bootstrap Voltage (BOOT) and Low Dropout Operation The device has an integrated boot regulator, and requires a small ceramic capacitor between the BOOT and PH pins to provide the gate drive voltage for the high-side MOSFET. The boot capacitor is charged when the BOOT pin voltage is less than VIN and BOOT-PH voltage is below regulation. The value of this ceramic capacitor should be $0.1\mu$ F. A ceramic capacitor with an X7R or X5R grade dielectric with a voltage rating of 10V or higher is recommended because of the stable characteristics over temperature and voltage. To improve drop out, the device is designed to operate at 100% duty cycle as long as the BOOT to PH pin voltage is greater than the BOOT-PH UVLO threshold which is typically 2.1V. When the voltage between BOOT and PH drops below the BOOT-PH UVLO threshold the high-side MOSFET is turned off and the low-side MOSFET is turned on allowing the boot capacitor to be recharged. In applications with split input voltage rails 100% duty cycle operation can be achieved as long as (VIN – PVIN) > 4V. #### 8.4.4 Sequencing (SS/TR) Many of the common power supply sequencing methods can be implemented using the SS/TR, EN and PWRGD pins. The sequential method is illustrated in Figure 26 using two TPS54620 devices. The power good of the first device is coupled to the EN pin of the second device which enables the second power supply once the primary supply reaches regulation. Figure 27 shows the results of Figure 26. Figure 26. Sequential Start Up Sequence Figure 27. Sequential Start Up using EN and PWRGD Figure 28 shows the method implementing ratio-metric sequencing by connecting the SS/TR pins of two devices together. The regulator outputs ramp up and reach regulation at the same time. When calculating the slow start time the pull-up current source must be doubled in Equation 4. Figure 29 shows the results of Figure 28. Figure 28. Ratiometric Start Up Sequence Figure 29. Ratio-metric Startup using Coupled SS/TR Pins SS/TR Pins Ratio-metric and simultaneous power supply sequencing can be implemented by connecting the resistor network of R1 and R2 shown in Figure 30 to the output of the power supply that needs to be tracked or another voltage reference source. Using Equation 14 and Equation 15, the tracking resistors can be calculated to initiate the Vout2 slightly before, after or at the same time as Vout1. Equation 16 is the voltage difference between Vout1 and Vout2. To design a ratio-metric start up in which the Vout2 voltage is slightly greater than the Vout1 voltage when Vout2 reaches regulation, use a negative number in Equation 14 and Equation 15 for deltaV. Equation 16 results in a positive number for applications where the Vout2 is slightly lower than Vout1 when Vout2 regulation is achieved. Figure 31 and Figure 32 show the results for positive deltaV and negative deltaV respectively. The deltaV variable is zero volt for simultaneous sequencing. To minimize the effect of the inherent SS/TR to VSENSE offset (Vssoffset, 29mV) in the slow start circuit and the offset created by the pull-up current source (lss, $2.3\mu$ A) and tracking resistors, the Vssoffset and lss are included as variables in the equations. Figure 33 shows the result when deltaV = 0V. To ensure proper operation of the device, the calculated R1 value from Equation 14 must be greater than the value calculated in Equation 17. $$R1 = \frac{Vout2 + \Delta V}{Vref} \times \frac{Vssoffset}{Iss}$$ (14) $$R2 = \frac{\text{Vref} \times R1}{\text{Vout2} + \Delta V - \text{Vref}}$$ (15) $$\Delta V = Vout1 - Vout2 \tag{16}$$ $$R1 > 2800 \times Vout1 - 180 \times \Delta V \tag{17}$$ Copyright © 2016, Texas Instruments Incorporated Figure 30. Ratiometric and Simultaneous Startup Sequence Figure 31. Ratio-metric Startup with Vout1 Leading Vout2 Submit Documentation Feedback Copyright © 2009–2016, Texas Instruments Incorporated Figure 32. Ratio-metric Startup with Vout2 Leading Vout1 Figure 33. Simultaneous Startup ### 9 Application and Implementation #### NOTE Information in the following applications sections is not part of the TI component specification, and TI does not warrant its accuracy or completeness. TI's customers are responsible for determining suitability of components for their purposes. Customers should validate and test their design implementation to confirm system functionality. ### 9.1 Application Information The TPS54620 device is a highly-integrated synchronous step-down DC-DC converter. This device is used to convert a higher DC input voltage to a lower DC output voltage, with a maximum output current of 6 A. ## 9.2 Typical Application The application schematic of Figure 34 was developed to meet the requirements of the device. This circuit is available as the TPS54620EVM-374 evaluation module. The design procedure is given in this section. Figure 34. Typical Application Circuit #### 9.2.1 Design Requirements This example details the design of a high frequency switching regulator design using ceramic output capacitors. A few parameters must be known in order to start the design process. These parameters are typically determined at the system level. For this example, we start with the following known parameters: **Table 1. Design Parameters** | DESIGN PARAMETER | EXAMPLE VALUE | | | |----------------------------------|---------------------------|--|--| | Output Voltage | 3.3 V | | | | Output Current | 6 A | | | | Transient Response 1A load step | ΔVout = 5 % | | | | Input Voltage | 12 V nominal, 8 V to 17 V | | | | Output Voltage Ripple | 33 mV p-p | | | | Start Input Voltage (Rising Vin) | 6.528 V | | | | Stop Input Voltage (Falling Vin) | 6.190 V | | | | Switching Frequency | 480 kHz | | | #### 9.2.2 Detailed Design Procedures #### 9.2.2.1 Operating Frequency The first step is to decide on a switching frequency for the regulator. There is a trade off between higher and lower switching frequencies. Higher switching frequencies may produce smaller a solution size using lower valued inductors and smaller output capacitors compared to a power supply that switches at a lower frequency. However, the higher switching frequency causes extra switching losses, which hurt the converter's efficiency and thermal performance. In this design, a moderate switching frequency of 480 kHz is selected to achieve both a small solution size and a high efficiency operation. #### 9.2.2.2 Output Inductor Selection To calculate the value of the output inductor, use Equation 18. KIND is a coefficient that represents the amount of inductor ripple current relative to the maximum output current. The inductor ripple current is filtered by the output capacitor. Therefore, choosing high inductor ripple currents impact the selection of the output capacitor since the output capacitor must have a ripple current rating equal to or greater than the inductor ripple current. In general, the inductor ripple value is at the discretion of the designer; however, KIND is normally from 0.1 to 0.3 for the majority of applications. $$L1 = \frac{Vinmax - Vout}{Io \cdot Kind} \cdot \frac{Vout}{Vinmax \cdot fsw}$$ (18) For this design example, use KIND = 0.3 and the inductor value is calculated to be 3.08 $\mu$ H. For this design, a nearest standard value was chosen: 3.3 $\mu$ H. For the output filter inductor, it is important that the RMS current and saturation current ratings not be exceeded. The RMS and peak inductor current can be found from Equation 20 and Equation 21. Iripple = $$\frac{\text{Vinmax} - \text{Vout}}{\text{L1}} \cdot \frac{\text{Vout}}{\text{Vinmax} \cdot f \text{sw}}$$ (19) ILrms = $$\sqrt{\log^2 + \frac{1}{12} \cdot \left( \frac{V_o \cdot (Vinmax - Vo)}{Vinmax \cdot L1 \cdot fsw} \right)^2}$$ (20) $$ILpeak = lout + \frac{lripple}{2}$$ (21) For this design, the RMS inductor current is 6.02 A and the peak inductor current is 6.84 A. The chosen inductor is a Coilcraft MSS1048 series 3.3 $\mu$ H. It has a saturation current rating of 7.38 A and a RMS current rating of 7.22 A. The current flowing through the inductor is the inductor ripple current plus the output current. During power up, faults or transient load conditions, the inductor current can increase above the calculated peak inductor current level calculated above. In transient conditions, the inductor current can increase up to the switch current limit of the device. For this reason, the most conservative approach is to specify an inductor with a saturation current rating equal to or greater than the switch current limit rather than the peak inductor current. #### 9.2.2.3 Output Capacitor Selection There are three primary considerations for selecting the value of the output capacitor. The output capacitor determines the modulator pole, the output voltage ripple, and how the regulator responds to a large change in load current. The output capacitance needs to be selected based on the more stringent of these three criteria The desired response to a large change in the load current is the first criteria. The output capacitor needs to supply the load with current when the regulator can not. This situation would occur if there are desired hold-up times for the regulator where the output capacitor must hold the output voltage above a certain level for a specified amount of time after the input power is removed. The regulator is also temporarily not able to supply sufficient output current if there is a large, fast increase in the current needs of the load such as a transition from no load to full load. The regulator usually needs two or more clock cycles for the control loop to see the change in load current and output voltage and adjust the duty cycle to react to the change. The output capacitor must be sized to supply the extra current to the load until the control loop responds to the load change. The output capacitance must be large enough to supply the difference in current for 2 clock cycles while only allowing a tolerable amount of droop in the output voltage. Equation 22 shows the minimum output capacitance necessary to accomplish this. $$Co > \frac{2 \cdot \Delta lout}{f sw \cdot \Delta Vout}$$ (22) Where $\Delta$ lout is the change in output current, Fsw is the regulators switching frequency and $\Delta$ Vout is the allowable change in the output voltage. For this example, the transient load response is specified as a 5% change in Vout for a load step of 1A. For this example, $\Delta$ lout = 1.0 A and $\Delta$ Vout = 0.05 x 3.3 = 0.165 V. Using these numbers gives a minimum capacitance of 25 $\mu$ F. This value does not take the ESR of the output capacitor into account in the output voltage change. For ceramic capacitors, the ESR is usually small enough to ignore in this calculation. Equation 23 calculates the minimum output capacitance needed to meet the output voltage ripple specification. Where fsw is the switching frequency, Vripple is the maximum allowable output voltage ripple, and Iripple is the inductor ripple current. In this case, the maximum output voltage ripple is 33mV. Under this requirement, Equation 23 yields $13.2\mu\text{F}$ . $$Co > \frac{1}{8 \cdot f \text{sw}} \cdot \frac{1}{\text{Voripple}}$$ Iripple (23) Equation 24 calculates the maximum ESR an output capacitor can have to meet the output voltage ripple specification. Equation 24 indicates the ESR should be less than 19.7 m $\Omega$ . In this case, the ceramic caps' ESR is much smaller than 19.7 m $\Omega$ . $$Resr < \frac{Voripple}{Iripple}$$ (24) Additional capacitance de-ratings for aging, temperature and DC bias should be factored in which increases this minimum value. For this example, a 47 $\mu$ F 6.3V X5R ceramic capacitor with 3 m $\Omega$ of ESR is be used. Capacitors generally have limits to the amount of ripple current they can handle without failing or producing excess heat. An output capacitor that can support the inductor ripple current must be specified. Some capacitor data sheets specify the RMS (Root Mean Square) value of the maximum ripple current. Equation 25 can be used to calculate the RMS ripple current the output capacitor needs to support. For this application, Equation 25 yields 485mA. $$Icorms = \frac{Vout \cdot (Vinmax - Vout)}{\sqrt{12} \cdot Vinmax \cdot L1 \cdot fsw}$$ (25) #### 9.2.2.4 Input Capacitor Selection The TPS54620 requires a high quality ceramic, type X5R or X7R, input decoupling capacitor of at least 4.7 µF of effective capacitance on the PVIN input voltage pins and 4.7 µF on the Vin input voltage pin. In some applications additional bulk capacitance may also be required for the PVIN input. The effective capacitance includes any DC bias effects. The voltage rating of the input capacitor must be greater than the maximum input voltage. The capacitor must also have a ripple current rating greater than the maximum input current ripple of the TPS54620. The input ripple current can be calculated using Equation 26. $$Icirms = Iout \cdot \sqrt{\frac{Vout}{Vinmin} \cdot \frac{\left(Vinmin - Vout\right)}{Vinmin}}$$ (26) The value of a ceramic capacitor varies significantly over temperature and the amount of DC bias applied to the capacitor. The capacitance variations due to temperature can be minimized by selecting a dielectric material that is stable over temperature. X5R and X7R ceramic dielectrics are usually selected for power regulator capacitors because they have a high capacitance to volume ratio and are fairly stable over temperature. The output capacitor must also be selected with the DC bias taken into account. The capacitance value of a capacitor decreases as the DC bias across a capacitor increases. For this example design, a ceramic capacitor with at least a 25 V voltage rating is required to support the maximum input voltage. For this example, one 10 µF and one 4.7 $\mu$ F 25 V capacitors in parallel have been selected as the VIN and PVIN inputs are tied together so the TPS54620 may operate from a single supply. The input capacitance value determines the input ripple voltage of the regulator. The input voltage ripple can be calculated using Equation 27. Using the design example values, loutmax = 6 A, Cin = 14.7 $\mu$ F, Fsw=480 kHz, yields an input voltage ripple of 213 mV and a RMS input ripple current of 2.95 A. $$\Delta Vin = \frac{\text{loutmax} \cdot 0.25}{\text{Cin} \cdot f \text{ sw}}$$ (27) #### 9.2.2.5 Slow Start Capacitor Selection The slow start capacitor determines the minimum amount of time it takes for the output voltage to reach its nominal programmed value during power up. This is useful if a load requires a controlled voltage slew rate. This is also used if the output capacitance is very large and would require large amounts of current to quickly charge the capacitor to the output voltage level. The large currents necessary to charge the capacitor may make the TPS54620 reach the current limit or excessive current draw from the input power supply may cause the input voltage rail to sag. Limiting the output voltage slew rate solves both of these problems. The soft start capacitor value can be calculated using Equation 28. For the example circuit, the soft start time is not too critical since the output capacitor value is 47 $\mu$ F which does not require much current to charge to 3.3 V. The example circuit has the soft start time set to an arbitrary value of 3.5 ms which requires a 10 nF capacitor. In TPS54620, Iss is 2.3 uA and Vref is 0.8 V. $$C5(nF) = \frac{Tss(ms) \times Iss(\mu A)}{Vref(V)}$$ (28) #### 9.2.2.6 Bootstrap Capacitor Selection A 0.1 µF ceramic capacitor must be connected between the BOOT to PH pin for proper operation. It is recommended to use a ceramic capacitor with X5R or better grade dielectric. The capacitor should have 10V or higher voltage rating. #### 9.2.2.7 Under Voltage Lockout Set Point The Under Voltage Lock Out (UVLO) can be adjusted using the external voltage divider network of R3 and R4. R3 is connected between VIN and the EN pin of the TPS54620 and R4 is connected between EN and GND . The UVLO has two thresholds, one for power up when the input voltage is rising and one for power down or brown outs when the input voltage is falling. For the example design, the supply should turn on and start switching once the input voltage increases above 6.528V (UVLO start or enable). After the regulator starts switching, it should continue to do so until the input voltage falls below 6.190 V (UVLO stop or disable). Equation 2 and Equation 3 can be used to calculate the values for the upper and lower resistor values. For the stop voltages specified the nearest standard resistor value for R3 is 35.7 k $\Omega$ and for R4 is 8.06 k $\Omega$ . #### 9.2.2.8 Output Voltage Feedback Resistor Selection The resistor divider network R5 and R6 is used to set the output voltage. For the example design, 10 k $\Omega$ was selected for R6. Using Equation 29, R5 is calculated as 31.25 k $\Omega$ . The nearest standard 1% resistor is 31.6 k $\Omega$ . $$R5 = \frac{Vo - Vref}{Vref}R6$$ (29) #### 9.2.2.8.1 Minimum Output Voltage Due to the internal design of the TPS54620, there is a minimum output voltage limit for any given input voltage. The output voltage can never be lower than the internal voltage reference of 0.8 V. Above 0.8 V, the output voltage may be limited by the minimum controllable on time. The minimum output voltage in this case is given by Equation 30 $V_{\text{OUT}} \text{min} = \text{Ontimemin x } f \text{smax} \; (V_{\text{IN}} \text{max} + I_{\text{OUT}} \text{min} \; (R_{\text{DS2}} \text{min} - R_{\text{DS1}} \text{min})) - I_{\text{OUT}} \text{min} \; (R_{\text{L}} + R_{\text{DS2}} \text{min})$ Where: V<sub>OUT</sub>min = minimum achievable output voltage Ontimemin = minimum controllable on-time (135 nsec maximum) fsmax = maximum switching frequency including tolerance $V_{\text{IN}}$ max = maximum input voltage $I_{\text{OUT}}$ min = minimum load current $R_{\text{DS1}}$ min = minimum high side MOSFET on resistance (36-32 m $\Omega$ typical) $R_{\text{DS2}}$ min = minimum low side MOSFET on resistance (19 m $\Omega$ typical) $R_{\text{I}}$ = series resistance of output inductor (30) #### 9.2.2.9 Compensation Component Selection There are several industry techniques used to compensate DC/DC regulators. The method presented here is easy to calculate and yields high phase margins. For most conditions, the regulator has a phase margin between 60 and 90 degrees. The method presented here ignores the effects of the slope compensation that is internal to the TPS54620. Since the slope compensation is ignored, the actual cross over frequency is usually lower than the cross over frequency used in the calculations. Use SwitcherPro software for a more accurate design. First, the modulator pole, fpmod, and the esr zero, fzmod must be calculated using Equation 31 and Equation 32. For Cout, use a derated value of 22.4 $\mu$ F. use Equation 33 and Equation 34 to estimate a starting point for the closed loop crossover frequency fco. Then the required compensation components may be derived. For this design example, fpmod is 12.9 kHz and fzmod is 2730 kHz. Equation 33 is the geometric mean of the modulator pole and the esr zero and Equation 34 is the geometric mean of the modulator pole and one half the switching frequency. Use a frequency near the lower of these two values as the intended crossover frequency fco. In this case Equation 33 yields 175 kHz and Equation 34 yields 55.7 kHz. The lower value is 55.7 kHz. A slightly higher frequency of 60.5 kHz is chosen as the intended crossover frequency. $$fpmod = \frac{lout}{2 \cdot \pi \cdot Vout \cdot Cout}$$ (31) $$f z mod = \frac{1}{2 \cdot \pi \cdot RESR \cdot Cout}$$ (32) $$f co = \sqrt{f p mod \cdot f z mod}$$ (33) $$f co = \sqrt{f pmod \cdot \frac{f sw}{2}}$$ (34) Now the compensation components can be calculated. First calculate the value for R2 which sets the gain of the compensated network at the crossover frequency. Use Equation 35 to determine the value of R2. $$R2 = \frac{2\pi \cdot f c \cdot Vout \cdot Cout}{gm_{ea} \cdot Vref \cdot gm_{ps}}$$ (35) Next calculate the value of C3. Together with R2, C3 places a compensation zero at the modulator pole frequency. Equation 36 to determine the value of C3. $$C3 = \frac{\text{Vout} \cdot \text{Cout}}{\text{Iout} \cdot \text{R2}}$$ (36) Using Equation 35 and Equation 36 the standard values for R2 and C3 are 1.69 k $\Omega$ and 8200 pF. An additional high frequency pole can be used if necessary by adding a capacitor in parallel with the series combination of R2 and C3. The pole frequency is given by Equation 37. This pole is not used in this design. $$fp = \frac{1}{2 \cdot \pi \cdot R2 \cdot Cp}$$ (37) #### 9.2.2.10 Fast Transient Considerations In applications where fast transient responses are important, the application circuit in Figure 34 can be modified as shown in Figure 35 which is a customized reference design (PMP4854-2, REV.B). The frequency responses of Figure 35 is shown in Figure 36. The crossover frequency is pushed much higher to 118kHz and the phase margin is about 57 degrees. For more information about Type II and Type III frequency compensation circuits, see *Designing Type III Compensation for Current Mode Step-Down Converters* (SLVA352) and Design Calculator (SLVC219). Figure 35. 3.3V Output Power Supply Design (PMP4854-2) with Fast Transients Figure 36. Closed Loop Response for PMP4854-2 # TEXAS INSTRUMENTS #### 9.2.3 Application Curves Submit Documentation Feedback Copyright © 2009–2016, Texas Instruments Incorporated ### 10 Power Supply Recommendations The TPS54620 is designed to operate from an input voltage supply range between 4.5V and 17V. This supply voltage must be well regulated. Power supplies must be well bypassed for proper electrical performance. This includes a minimum of one 4.7µF (after de-rating) ceramic capacitor, type X5R or better from PVIN to GND, and from VIN to GND. Additional local ceramic bypass capacitance may be required in systems with small input ripple specifications, in addition to bulk capacitance if the TPS54620 device is located more than a few inches away from its input power supply. In systems with an auxiliary power rail available, the power stage input, PVIN, and the analog power input, VIN, may operate from separate input supplies. See Figure 55 (layout recommendation) for recommended bypass capacitor placement. ## 11 Layout #### 11.1 Layout Guidelines - Layout is a critical portion of good power supply design. See Figure 55 for a PCB layout example. - The top layer contains the main power traces for VIN, VOUT, and VPHASE. Also on the top layer are connections for the remaining pins of the TPS54620 and a large top side area filled with ground. - The top layer ground area should be connected to the internal ground layer(s) using vias at the input bypass capacitor, the output filter capacitor and directly under the TPS54620 device to provide a thermal path from the exposed thermal pad land to ground. - The GND pin should be tied directly to the power pad under the IC and the power pad. - For operation at full rated load, the top side ground area together with the internal ground plane, must provide adequate heat dissipating area. - There are several signals paths that conduct fast changing currents or voltages that can interact with stray inductance or parasitic capacitance to generate noise or degrade the power supplies performance. - To help eliminate these problems, the PVIN pin should be bypassed to ground with a low ESR ceramic bypass capacitor with X5R or X7R dielectric. - Care should be taken to minimize the loop area formed by the bypass capacitor connections, the PVIN pins, and the ground connections. - The VIN pin must also be bypassed to ground using a low ESR ceramic capacitor with X5R or X7R dielectric. - Make sure to connect this capacitor to the quite analog ground trace rather than the power ground trace of the PVIn bypass capacitor. - Since the PH connection is the switching node, the output inductor should be located close to the PH pins, and the area of the PCB conductor minimized to prevent excessive capacitive coupling. - The output filter capacitor ground should use the same power ground trace as the PVIN input bypass capacitor. - Try to minimize this conductor length while maintaining adequate width. - The small signal components should be grounded to the analog ground path as shown. - All sensitive analog traces and components such as VSENSE, RT/CLK and COMP should be placed away from high-voltage switching nodes such as PH, BOOT and the output inductor to avoid noise coupling. - The output voltage sense trace should be connected to the positive terminal of one output capacitor in the design, with the best high frequency characteristics. The output voltage will be most tightly regulated at the voltage sense point. - The RT/CLK pin is sensitive to noise so the RT resistor should be located as close as possible to the IC and routed with minimal lengths of trace. - The additional external components can be placed approximately as shown. - It may be possible to obtain acceptable performance with alternate PCB layouts, however this layout has been shown to produce good results and is meant as a guideline. - Land pattern and stencil information is provided in the data sheet addendum. - The dimension and outline information is for the standard RHL (S-PVQFN-N14) package. - There may be slight differences between the provided data and actual lead frame used on the TPS54620RHL package. #### 11.2 Layout Example Figure 55. PCB Layout ## **Layout Example (continued)** Figure 56. Ultra-Small PCB layout Using TPS54620 (PMP4854-2) #### 11.3 Estimated Circuit Area The estimated printed circuit board area for the components used in the design of Figure 34 is 0.58. in<sup>2</sup> (374 mm<sup>2</sup>). This area does not include test points or connectors. The board area can be further reduced if size is a big concern in an application. Figure 56 shows the printed circuit board layout for PMP4854-2 as shown in Figure 35 whose board area is as small as 17.27 mm x 11.30 mm. #### 11.4 Thermal Consideration Figure 57. Thermal Signature of TPS54620EVM-374 Operating at $V_{IN} = 12V, V_{OUT} = 3.3V, 6A, T_A = Room Temperature$ ### 12 Device and Documentation Support #### 12.1 Receiving Notification of Documentation Updates To receive notification of documentation updates, navigate to the device product folder on ti.com. In the upper right corner, click on *Alert me* to register and receive a weekly digest of any product information that has changed. For change details, review the revision history included in any revised document. #### 12.2 Community Resources The following links connect to TI community resources. Linked contents are provided "AS IS" by the respective contributors. They do not constitute TI specifications and do not necessarily reflect TI's views; see TI's Terms of Use. TI E2E™ Online Community *TI's Engineer-to-Engineer (E2E) Community.* Created to foster collaboration among engineers. At e2e.ti.com, you can ask questions, share knowledge, explore ideas and help solve problems with fellow engineers. **Design Support** *TI's Design Support* Quickly find helpful E2E forums along with design support tools and contact information for technical support. #### 12.3 Trademarks E2E is a trademark of Texas Instruments. All other trademarks are the property of their respective owners. #### 12.4 Electrostatic Discharge Caution These devices have limited built-in ESD protection. The leads should be shorted together or the device placed in conductive foam during storage or handling to prevent electrostatic damage to the MOS gates. #### 12.5 Glossary SLYZ022 — TI Glossary. This glossary lists and explains terms, acronyms, and definitions. #### 13 Mechanical, Packaging, and Orderable Information The following pages include mechanical packaging and orderable information. This information is the most current data available for the designated devices. This data is subject to change without notice and revision of this document. For browser-based versions of this data sheet, refer to the left-hand navigation. ## PACKAGE MATERIALS INFORMATION www.ti.com 13-Jun-2016 ## TAPE AND REEL INFORMATION | | Dimension designed to accommodate the component width | |----|-----------------------------------------------------------| | B0 | Dimension designed to accommodate the component length | | K0 | Dimension designed to accommodate the component thickness | | W | Overall width of the carrier tape | | P1 | Pitch between successive cavity centers | QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE #### \*All dimensions are nominal | "All dimensions are nominal | | | | | | | | | | | | | |-----------------------------|-----------------|--------------------|----|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------| | Device | Package<br>Type | Package<br>Drawing | | SPQ | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant | | TPS54620RGYR | VQFN | RGY | 14 | 3000 | 330.0 | 12.4 | 3.75 | 3.75 | 1.15 | 8.0 | 12.0 | Q1 | | TPS54620RGYR | VQFN | RGY | 14 | 3000 | 330.0 | 12.4 | 3.75 | 3.75 | 1.15 | 8.0 | 12.0 | Q1 | | TPS54620RGYT | VQFN | RGY | 14 | 250 | 180.0 | 12.4 | 3.75 | 3.75 | 1.15 | 8.0 | 12.0 | Q1 | | TPS54620RHLR | VQFN | RHL | 14 | 3000 | 330.0 | 12.4 | 3.75 | 3.75 | 1.15 | 8.0 | 12.0 | Q1 | | TPS54620RHLT | VQFN | RHL | 14 | 250 | 180.0 | 12.4 | 3.75 | 3.75 | 1.15 | 8.0 | 12.0 | Q1 | www.ti.com 13-Jun-2016 \*All dimensions are nominal | All differsions are norminal | | | | | | | | | | |------------------------------|--------------|-----------------|------|------|-------------|------------|-------------|--|--| | Device | Package Type | Package Drawing | Pins | SPQ | Length (mm) | Width (mm) | Height (mm) | | | | TPS54620RGYR | VQFN | RGY | 14 | 3000 | 552.0 | 367.0 | 36.0 | | | | TPS54620RGYR | VQFN | RGY | 14 | 3000 | 367.0 | 367.0 | 35.0 | | | | TPS54620RGYT | VQFN | RGY | 14 | 250 | 210.0 | 185.0 | 35.0 | | | | TPS54620RHLR | VQFN | RHL | 14 | 3000 | 367.0 | 367.0 | 35.0 | | | | TPS54620RHLT | VQFN | RHL | 14 | 250 | 210.0 | 185.0 | 35.0 | | | NOTES: A. All linear dimensions are in millimeters. Dimensioning and tolerancing per ASME Y14.5M-1994. - B. This drawing is subject to change without notice. - C. QFN (Quad Flatpack No-Lead) package configuration. - D. The package thermal pad must be soldered to the board for thermal and mechanical performance. - E. See the additional figure in the Product Data Sheet for details regarding the exposed thermal pad features and dimensions. - Pin 1 identifiers are located on both top and bottom of the package and within the zone indicated. The Pin 1 identifiers are either a molded, marked, or metal feature. - G. Package complies to JEDEC MO-241 variation BA. ## RHL (S-PVQFN-N14) ## PLASTIC QUAD FLATPACK NO-LEAD NOTES: A. All linear dimensions are in millimeters. Dimensioning and tolerancing per ASME Y14.5M—1994. - B. This drawing is subject to change without notice. - C. QFN (Quad Flatpack No-Lead) Package configuration. - D. The package thermal pad must be soldered to the board for thermal and mechanical performance. - E. See the additional figure in the Product Data Sheet for details regarding the exposed thermal pad features and dimensions. ## RHL (S-PVQFN-N14) ## PLASTIC QUAD FLATPACK NO-LEAD #### THERMAL INFORMATION This package incorporates an exposed thermal pad that is designed to be attached directly to an external heatsink. The thermal pad must be soldered directly to the printed circuit board (PCB). After soldering, the PCB can be used as a heatsink. In addition, through the use of thermal vias, the thermal pad can be attached directly to the appropriate copper plane shown in the electrical schematic for the device, or alternatively, can be attached to a special heatsink structure designed into the PCB. This design optimizes the heat transfer from the integrated circuit (IC). For information on the Quad Flatpack No—Lead (QFN) package and its advantages, refer to Application Report, QFN/SON PCB Attachment, Texas Instruments Literature No. SLUA271. This document is available at www.ti.com. The exposed thermal pad dimensions for this package are shown in the following illustration. Bottom View Exposed Thermal Pad Dimensions 4206363-2/N 07/14 NOTE: All linear dimensions are in millimeters # RHL (S-PVQFN-N14) ## PLASTIC QUAD FLATPACK NO-LEAD NOTES: - A. All linear dimensions are in millimeters. - B. This drawing is subject to change without notice. - C. Publication IPC-7351 is recommended for alternate designs. - D. This package is designed to be soldered to a thermal pad on the board. Refer to Application Note, Quad Flat—Pack Packages, Texas Instruments Literature No. SLUA271, and also the Product Data Sheets for specific thermal information, via requirements, and recommended board layout. These documents are available at www.ti.com <a href="https://www.ti.com">http://www.ti.com</a>. - E. Laser cutting apertures with trapezoidal walls and also rounding corners will offer better paste release. Customers should contact their board assembly site for stencil design recommendations. Refer to IPC 7525 for stencil design considerations. - F. Customers should contact their board fabrication site for minimum solder mask web tolerances between signal pads. DIE SIZE BALL GRID ARRAY #### NOTES: - 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M. 2. This drawing is subject to change without notice. DIE SIZE BALL GRID ARRAY NOTES: (continued) 3. Final dimensions may vary due to manufacturing tolerance considerations and also routing constraints. For more information, see Texas Instruments literature number SNVA009 (www.ti.com/lit/snva009). DIE SIZE BALL GRID ARRAY NOTES: (continued) 4. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. #### IMPORTANT NOTICE Texas Instruments Incorporated and its subsidiaries (TI) reserve the right to make corrections, enhancements, improvements and other changes to its semiconductor products and services per JESD46, latest issue, and to discontinue any product or service per JESD48, latest issue. Buyers should obtain the latest relevant information before placing orders and should verify that such information is current and complete. All semiconductor products (also referred to herein as "components") are sold subject to TI's terms and conditions of sale supplied at the time of order acknowledgment. TI warrants performance of its components to the specifications applicable at the time of sale, in accordance with the warranty in TI's terms and conditions of sale of semiconductor products. Testing and other quality control techniques are used to the extent TI deems necessary to support this warranty. Except where mandated by applicable law, testing of all parameters of each component is not necessarily performed. TI assumes no liability for applications assistance or the design of Buyers' products. Buyers are responsible for their products and applications using TI components. To minimize the risks associated with Buyers' products and applications, Buyers should provide adequate design and operating safeguards. TI does not warrant or represent that any license, either express or implied, is granted under any patent right, copyright, mask work right, or other intellectual property right relating to any combination, machine, or process in which TI components or services are used. Information published by TI regarding third-party products or services does not constitute a license to use such products or services or a warranty or endorsement thereof. Use of such information may require a license from a third party under the patents or other intellectual property of the third party, or a license from TI under the patents or other intellectual property of TI. Reproduction of significant portions of TI information in TI data books or data sheets is permissible only if reproduction is without alteration and is accompanied by all associated warranties, conditions, limitations, and notices. TI is not responsible or liable for such altered documentation. Information of third parties may be subject to additional restrictions. Resale of TI components or services with statements different from or beyond the parameters stated by TI for that component or service voids all express and any implied warranties for the associated TI component or service and is an unfair and deceptive business practice. TI is not responsible or liable for any such statements. Buyer acknowledges and agrees that it is solely responsible for compliance with all legal, regulatory and safety-related requirements concerning its products, and any use of TI components in its applications, notwithstanding any applications-related information or support that may be provided by TI. Buyer represents and agrees that it has all the necessary expertise to create and implement safeguards which anticipate dangerous consequences of failures, monitor failures and their consequences, lessen the likelihood of failures that might cause harm and take appropriate remedial actions. Buyer will fully indemnify TI and its representatives against any damages arising out of the use of any TI components in safety-critical applications. In some cases, TI components may be promoted specifically to facilitate safety-related applications. With such components, TI's goal is to help enable customers to design and create their own end-product solutions that meet applicable functional safety standards and requirements. Nonetheless, such components are subject to these terms. No TI components are authorized for use in FDA Class III (or similar life-critical medical equipment) unless authorized officers of the parties have executed a special agreement specifically governing such use. Only those TI components which TI has specifically designated as military grade or "enhanced plastic" are designed and intended for use in military/aerospace applications or environments. Buyer acknowledges and agrees that any military or aerospace use of TI components which have *not* been so designated is solely at the Buyer's risk, and that Buyer is solely responsible for compliance with all legal and regulatory requirements in connection with such use. TI has specifically designated certain components as meeting ISO/TS16949 requirements, mainly for automotive use. In any case of use of non-designated products, TI will not be responsible for any failure to meet ISO/TS16949. #### Products Applications Audio www.ti.com/audio Automotive and Transportation www.ti.com/automotive **Amplifiers** amplifier.ti.com Communications and Telecom www.ti.com/communications **Data Converters** dataconverter.ti.com Computers and Peripherals www.ti.com/computers **DLP® Products** www.dlp.com Consumer Electronics www.ti.com/consumer-apps DSP dsp.ti.com **Energy and Lighting** www.ti.com/energy Clocks and Timers www.ti.com/clocks Industrial www.ti.com/industrial Interface interface.ti.com Medical www.ti.com/medical Logic Security www.ti.com/security logic.ti.com Power Mgmt power.ti.com Space, Avionics and Defense www.ti.com/space-avionics-defense Microcontrollers microcontroller.ti.com Video and Imaging www.ti.com/video RFID www.ti-rfid.com OMAP Applications Processors www.ti.com/omap TI E2E Community e2e.ti.com Wireless Connectivity www.ti.com/wirelessconnectivity