SLUSAV7 - JANUARY 2012 ## Dual-Channel (3-Phase CPU/2-Phase GPU) SVID, D-CAP+™ Step-Down Controller for ### **IMVP-7 V<sub>CORE</sub> with Two Integrated Drivers** #### **FEATURES** - Intel IMVP-7 Serial VID (SVID) Compliant - **Supports CPU and GPU Outputs** - CPU Channel One-Phase, Two-Phase, or Three-Phase - **One-Phase or Two-Phase GPU Channel** - **Full IMVP-7 Mobile Feature Set Including Digital Current Monitor** - 8-Bit DAC with 0.250-V to 1.52-V Output Range - Optimized Efficiency at Light and Heavy Loads - V<sub>CORF</sub> Overshoot Reduction (OSR) - **V<sub>CORE</sub> Undershoot Reduction (USR)** - Accurate, Adjustable Voltage Positioning - 8 Independent Frequency Selections per Channel (CPU/GPU) - Patent Pending AutoBalance™ Phase Balancing - **Selectable 8-Level Current Limit** - 3-V to 28-V Conversion Voltage Range - Two Integrated Fast FET Drivers w/Integrated **Boost FET** - Selectable Address (TPS59650 only) - Small 6 × 6, 48-Pin, QFN, PowerPAD™ **Package** ### APPLICATIONS IMVP-7 V<sub>CORE</sub> Applications for Adapter, Battery, NVDC or 3-V, 5-V, and 12-V Rails ### DESCRIPTION The TPS51650 and TPS59650 are dual-channel, fully SVID compliant IMVP-7 step-down controllers with two integrated gate drivers. Advanced control as D-CAP™+ architecture features such overlapping pulse support (undershoot reduction, USR) and overshoot reduction (OSR) provide fast transient response, lowest output capacitance and high efficiency. All of these controllers also support single-phase operation for light loads. The full compliment of IMVP-7 I/O is integrated into the controllers including dual PGOOD signals, ALERT and $\overline{VR}$ HOT. Adjustable control of $V_{CORE}$ slew rate and voltage positioning round out the IMVP-7 features. In addition, the controllers' CPU channel includes two high-current FET gate drivers to drive high-side and low-side N-channel FETs exceptionally high speed and low switching loss. The TPS51601 driver is used for the third phase of the CPU and the two phases of the GPU channel. These controllers are packaged in a space-saving, thermally enhanced 48-pin QFN and are rated to operate from -10°C to 105°C. ### SIMPLIFIED APPLICATION D-CAP+. PowerPAD. D-CAP are trademarks of Texas Instruments. Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet. These devices have limited built-in ESD protection. The leads should be shorted together or the device placed in conductive foam during storage or handling to prevent electrostatic damage to the MOS gates. ### ORDERING INFORMATION(1)(2) | T <sub>A</sub> | PACKAGE | ORDERABLE<br>NUMBER | PINS | TRANSPORT<br>MEDIA | MINIMUM<br>QUANTITY | ECO PLAN | |----------------|-------------------|---------------------|------|--------------------|---------------------|-----------------| | –10°C to 105°C | | TPS51650RSLT | | | 250 | | | -10 C to 105 C | Plastic Quad Flat | TPS51650RSLR | 40 | Tono and roal | 2500 | Green (RoHS and | | –40°C to 105°C | Pack (QFN) | TPS59650RSLT | 48 | Tape-and-reel | 250 | no Sb/Br) | | -40 C to 105 C | | TPS59650RSLR | | | 2500 | | <sup>(1)</sup> For the most current package and ordering information see the Package Option Addendum at the end of this document, or see the TI web site at www.ti.com. ### **ABSOLUTE MAXIMUM RATINGS**(1)(2) over operating free-air temperature range (unless otherwise noted) | | | MIN | TYP MAX | UNIT | |---------------------------------------|--------------------------------------------------------------------------------------------------------------------------------|------|---------|------| | | VBAT | -0.3 | 32 | | | | CSW1, CSW2 | -6.0 | 32 | V | | | CDH1 to CSW1; CDH2 to CSW2; CBST1 to CSW1; CBST2 to CSW2 | -0.3 | 6.0 | | | Input voltage | CTHERM, CCOMP, CF-IMAX, GF-IMAX, GCOMP, GTHERM, V5DRV, V5 | -0.3 | 6.0 | | | | COCP-R, CCSP1, CCSP2, CCSP3, CCSN1, CCSN2, CCSN3, CVFB, CGFB, V3R3, VR_ON, VCLK, VDIO, SLEWA, GGFB, GVFB, GCSN1, GCSP1, GOCP-R | -0.3 | 3.6 | V | | | PGND | -0.3 | 0.3 | | | | VREF | -0.3 | 1.8 | | | Output voltage | CPGOOD, ALERT, VR_HOT, GPGOOD | -0.3 | 3.6 | V | | | CPWM3, GPWM1, GPWM2, GSKIP, CDL1, CDL2 | -0.3 | 6.0 | | | | (HBM) QSS 009-105 (JESD22-A114A) | 2 | | kV | | Electrotatic discharge | (CDM) QSS 009-147 (JESD22-C101B.01) | 500 | | V | | Operating junction temperature | e, T <sub>J</sub> | -40 | 125 | °C | | Storage temperature, T <sub>stg</sub> | | -55 | 150 | °C | <sup>(1)</sup> Stresses beyond those listed under absolute maximum ratings may cause permanent damage to the device. These are stress ratings only and functional operation of the device at these or any other conditions beyond those indicated under recommended operating conditions is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability. ### THERMAL INFORMATION | | TUEDAM METRO(1) | TPS51650<br>TPS59650 | | |------------------|----------------------------------------------|----------------------|----------| | | THERMAL METRIC <sup>(1)</sup> | RSL<br>48 PINS | UNITS | | $\theta_{JA}$ | Junction-to-ambient thermal resistance | 31.7 | | | $\theta_{JCtop}$ | Junction-to-case (top) thermal resistance | 19.8 | | | $\theta_{JB}$ | Junction-to-board thermal resistance | 7.1 | °C // // | | Ψлт | Junction-to-top characterization parameter | 0.3 | °C/W | | $\Psi_{JB}$ | Junction-to-board characterization parameter | 7.1 | | | $\theta_{JCbot}$ | Junction-to-case (bottom) thermal resistance | 2.1 | | <sup>(1)</sup> For more information about traditional and new thermal metrics, see the IC Package Thermal Metrics application report, SPRA953. RUMENTS <sup>(2)</sup> Package drawings, thermal data, and symbolization are available at www.ti.com/packaging. <sup>(2)</sup> All voltage values are with respect to the network ground terminal unless otherwise noted. ### **RECOMMENDED OPERATING CONDITIONS** | | | | MIN | TYP | MAX | UNIT | |------------------------------------|----------------------------------------------------------------------------------------------|------------------------|------|-----|------------|------| | | VBAT | | -0.1 | | 28 | | | | CSW1, CSW2 | | -3.0 | | 30 | | | | CDH1 to CSW1; CDH2 to CSW2; CE<br>CSW2 | BST1 to CSW1; CBST2 to | -0.1 | | 5.5 | | | | V5DRV, V5 | | 4.5 | | 5.5 | | | Input voltage | V3R3 | | 3.1 | | 3.5 | | | | CCOMP, GCOMP | | -0.1 | | 2.5 | V | | | CTHERM, GTHERM | | | | 3.6 | | | | CF-IMAX, GF-IMAX, COCP-R, GOCP-R | | | | 1.7 | | | | CCSP1, CCSP2, CCSP3, CCSN1, CCSN2, CCSN3, CVFB, CGFB, GGFB, GVFB, GCSN1, GCSP1, GCSN2, GCSP2 | | | | 1.7 | | | | VR_ON, VCLK, VDIO, SLEWA | | | | 3.5 | | | | PGND | | -0.1 | | 0.1 | | | | VREF | | -0.1 | | 1.72 | | | Output voltage | CPGOOD, ALERT, VR_HOT, GPGOOD, | | -0.1 | | $V_{V3R3}$ | V | | | CPWM3, GPWM1, GSKIP, CDL1, C | DL2 | -0.1 | | $V_{V5}$ | | | On a mating of the angle to a many | actions T | TPS51650 | -10 | | 105 | °C | | Operating free air tempe | erature, I <sub>A</sub> | TPS59650 | -40 | | 105 | C | # **STRUMENTS** ### **ELECTRICAL CHARACTERISTICS** | | PARAMETER | TEST CONDITIONS | MIN | TYP | MAX | UNIT | | |----------------------|---------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------|--------------|-------|-------|----| | SUPPLY: 0 | CURRENTS, UVLO AND POWER- | ON RESET | | | | | | | I <sub>V5-5</sub> | V5 supply current CPU: 3-phase active GPU: 2-phase active | $I_{V5}+I_{V5DRV}$ , $V_{VDAC} < V_{xVFB} < (V_{VDAC} < V_{xVFB} < (V_{yDAC} < V_{xVFB} < (V_{yDAC} < V_{xVFB} < (V_{yDAC} < V_{yDAC} V_{yDAC$ | + 100 mV), | | 7.5 | 11.0 | mA | | I <sub>V5-3</sub> | V5 supply current CPU: 3-phase active GPU: OFF | $I_{V5}+I_{V5DRV}$ , $V_{VDAC} < V_{xVFB} < (V_{VDAC}$<br>VR_ON = 'HI', $V_{GCSP2}$ = 3.3 V | + 100 mV), | | 5.5 | | mA | | I <sub>V5-PS3</sub> | V5 supply current CPU: 3-phase active GPU: 2-phase active (1) | $I_{V5}$ + $I_{V5DRV}$ , $V_{VDAC}$ < $V_{xVFB}$ < ( $V_{VDAC}$<br>VR_ON = 'HI', SetPS = PS3 | + 100 mV), | | 5.5 | | mA | | I <sub>V5STBY</sub> | V5DRV standby current | VR_ON = 'LO', I <sub>V5</sub> + I <sub>V5DRV</sub> | | | 10 | 20 | μΑ | | V <sub>UVLOH</sub> | V5 UVLO 'OK' Threshold | Ramp up, VR_ON='HI', | | 4.25 | 4.35 | 4.50 | V | | $V_{UVLOL}$ | V5 UVLO fault threshold | Ramp down, VR_ON = 'HI', | | 3.95 | 4.10 | 4.30 | V | | V <sub>PORV5</sub> | V5 Power-ON Reset fault latch (2) | | | 1.2 | 1.9 | 2.5 | V | | I <sub>V3R3</sub> | V3R3 supply current | SVID bus idle, VR_ON = 'HI' | | | 0.5 | 1.0 | mA | | I <sub>V3R3SBY</sub> | V3R3 standby current | VR_ON = 'LO' | | | | 10 | μA | | V <sub>3UVLOH</sub> | V3R3 UVLO 'OK' threshold | Ramp up, VR_ON='HI', | | 2.5 | 2.9 | 3.0 | V | | $V_{3UVLOL}$ | V3R3 UVLO fault threshold | Ramp down, VR_ON = 'HI', | | 2.4 | 2.7 | 2.8 | V | | V <sub>PORV3R3</sub> | V3R3 Power-ON Reset fault latch (2) | | | 1.2 | 1.9 | 2.5 | V | | REFEREN | CES: DAC, VREF, VBOOT AND D | RVL DISCHARGE FOR BOTH CPU | AND GPU | | | | | | $V_{VIDSTP}$ | VID step size | Change VID0 HI to LO to HI | | | 5 | | mV | | | | $0.25 \le V_{XVFB} \le 0.595V$ ,<br>$I_{XPU\_CORE} = 0 \text{ A, } 0^{\circ}\text{C} \le T_{A} \le 85^{\circ}\text{C}$ | TPS51650 | -6 | | 6 | | | V | xVFB tolerance | $0.25 \le V_{XVFB} \le 0.595V,$<br>$I_{XPU\_CORE} = 0 A,$<br>$-40^{\circ}C \le T_{A} \le 105^{\circ}C$ | TPS59650 | <b>-</b> 7.5 | | 7.5 | | | V <sub>DAC1</sub> | AVI D tolerance | $0.6 \le V_{XVFB} \le 0.995V$ ,<br>$I_{XPU\_CORE} = 0$ A, $0^{\circ}C \le T_{A} \le 85^{\circ}C$ | TPS51650 | <b>–</b> 5 | | 5 | | | | | $0.6 \le V_{XVFB} \le 0.995V,$ $I_{XPU\_CORE} = 0 A,$ $-40^{\circ}C \le T_{A} \le 105^{\circ}C$ | TPS59650 | <b>-</b> 7.5 | | 7.5 | mV | | | | $1.000V \le V_{xVFB} \le 1.520 V$ ,<br>$I_{xPU\_CORE} = 0 A$ , $0^{\circ}C \le T_{A} \le 85^{\circ}C$ | TPS51650 | -0.5% | | 0.5% | | | V <sub>DAC2</sub> | xVFB tolerance | $1.000V \le V_{XVFB} \le 1.520 \text{ V},$ $I_{XPU\_CORE} = 0 \text{ A},$ $-40^{\circ}\text{C} \le T_{A} \le 105^{\circ}\text{C}$ | TPS59650 | -0.75% | | 0.75% | | | $V_{VREF}$ | VREF Output | 4.5 V ≤ V <sub>V5</sub> ≤ 5.5 V, I <sub>VREF</sub> = 0 A | + | 1.655 | 1.700 | 1.745 | V | | V <sub>VREFSRC</sub> | VREF output source | 0 μA ≤ I <sub>VREF</sub> ≤ 500 μA | | -4 | -0.1 | | mV | | V <sub>VREFSNK</sub> | VREF output sink | –500 μA ≤ I <sub>VREF</sub> ≤ 0 μA | | | 0.1 | 4 | mV | | $V_{DLDQ}$ | DRVL discharge threshold | Soft-stop transistor turns on at this p | oint. | | 200 | 300 | mV | | | SENSE: xVFB AND xGFB FOR B | OTH CPU AND GPU | | | | | | | I <sub>xVFB</sub> | xVFB input bias current | V <sub>xVFB</sub> = 2 V, V <sub>xGFB</sub> = 0 V | | | 20 | 40 | μΑ | | I <sub>xGFB</sub> | xGFB input bias current | V <sub>xVFB</sub> = 2 V, V <sub>xGFB</sub> = 0 V | | -40 | -20 | | μA | | A <sub>GAINGND</sub> | xGFB/GND gain | | | 1 | | V/V | | <sup>(1) 3-</sup>phase CPU goes to 1-phase in PS3 2-phase GPU goes to 1-phase in PS3(2) Specified by design. Not production tested. ### **ELECTRICAL CHARACTERISTICS (continued)** | | PARAMETER | TEST CONDITIONS | | MIN | TYP | MAX | UNIT | | | |----------------------|------------------------------------|-----------------------------------------------------------------------------------------|-----------|---------|-------|-------|------|--|--| | CURRENT | SENSE: OVERCURRENT, ZERO | CROSSING, VOLTAGE POSITIONING | AND PHASE | BALANCI | NG | | | | | | | | B 20 kO | TPS51650 | 4.6 | 7.0 | 9.2 | | | | | | | $R_{XOCP-R} = 20 \text{ k}\Omega$ | TPS59650 | 3.9 | 7.0 | 9.2 | | | | | | TPS51650 | 7.6 | 10.0 | 12.1 | | | | | | | | | $R_{xOCP-R} = 24 \text{ k}\Omega$ | TPS59650 | 6.7 | 10.0 | 12.1 | | | | | | | B 20 kO | TPS51650 | 11.6 | 14.0 | 16.2 | | | | | | | $R_{xOCP-R} = 30 \text{ k}\Omega$ | TPS59650 | 11.0 | 14.0 | 16.2 | | | | | | | D 2010 | TPS51650 | 16.5 | 19.0 | 21.2 | | | | | V <sub>OCPP</sub> | OCP voltage (valley current | $R_{xOCP-R} = 39 \text{ k}\Omega$ | TPS59650 | 15.6 | 19.0 | 21.2 | mV | | | | | limit) | D 5010 | TPS51650 | 22.3 | 25.0 | 27.2 | | | | | | | $R_{XOCP-R} = 56 \text{ k}\Omega$ | TPS59650 | 21.2 | 25.0 | 27.2 | | | | | | | D 75 kO | TPS51650 | 29.2 | 32.0 | 34.5 | | | | | | | $R_{XOCP-R} = 75 \text{ k}\Omega$ | TPS59650 | 28.3 | 32.0 | 34.5 | | | | | | | $R_{XOCP-R} = 100 \text{ k}\Omega$ | TPS51650 | 37.1 | 40.0 | 42.5 | | | | | | | | TPS59650 | 35.6 | 40.0 | 42.5 | | | | | | | B 45010 | TPS51650 | 46.1 | 49.0 | 51.9 | | | | | | | $R_{xOCP-R} = 150 \text{ k}\Omega$ | TPS59650 | 45.6 | 49.0 | 51.9 | | | | | V <sub>IMAX</sub> | IMAX values both channels | $V_{IMAX\_MIN}$ = 133 mV, value of xIMAX,<br>$V_{IMAX}$ = $V_{REF}$ × $I_{MAX}$ / 255 | | | 20 | | Α | | | | | | $V_{IMAX\_MAX} = 653mV$ , value of xIMAX | | | 98 | | Α | | | | I <sub>CS</sub> | CS pin input bias current | CSPx and CSNx | | -1.0 | 0.2 | 1.0 | μΑ | | | | I <sub>xVFBDQ</sub> | xVFB input bias current, discharge | End of soft-stop, xVFB = 100 mV | | 90 | 125 | 180 | μΑ | | | | 0 | Droop amplifier | WED 41/ | TPS51650 | 486 | 497 | 518 | 0 | | | | $G_{M-DROOP}$ | transconductance | xVFB = 1 V | TPS59650 | 480 | 497 | 518 | μS | | | | I <sub>BAL_TOL</sub> | Internal current share tolerance | $(V_{CSP1} - V_{CSN1}) = (V_{CSP2} - V_{CSN2}) = (V_{CSP3} - V_{CSN3}) = V_{OCPP\_MIN}$ | | -3% | | +3% | | | | | A <sub>CSINT</sub> | Internal current sense gain | Gain from CSPx - CSNx to PWM com | parator | 11.65 | 12.00 | 12.30 | V/V | | | ### TEXAS INSTRUMENTS ### **ELECTRICAL CHARACTERISTICS (continued)** | | PARAMETER | TEST CONDITIONS | | MIN | TYP | MAX | UNIT | |----------------------------|----------------------------------|------------------------------------------------------------------------------------------------------------|---------------|------|------|------|--------| | TIMERS: S | LEW RATE, ISLEW, ADDR, ON- | TIME AND I/O TIMING | 1 | | | 1. | | | t <sub>STARTUP1</sub> | Start-up time | V <sub>BOOT</sub> > 0 V, SLEWRATE = 12 mV/ <sub>1</sub> time from VR_ON until the controller SVID commands | | | | 5 | ms | | SL <sub>STRTSTP</sub> | xVFB slew soft-start / soft-stop | SLEWRATE = 12mV/µs, VR_ON good VR_ON goes 'LO = 'Soft-stop' | es 'HI', | 1.25 | 1.50 | 1.75 | mV/μs | | | | VSLEWA ≤ 0.30V (Also disables SV | ID CLK timer) | 10.0 | 12.0 | 14.5 | | | | | V <sub>SLEWA</sub> = 0.4 V | | 3 | 4 | 5 | | | | | V <sub>SLEWA</sub> = 0.6 V | | 7 | 8 | 10 | | | SL <sub>SET</sub> Slew rat | Claus rata patting | 0.75 V ≤ V <sub>SLEWA</sub> ≤ 0.85 V | | 10.0 | 12.0 | 14.5 | m)//uo | | SLSET | Slew rate setting | V <sub>SLEWA</sub> = 1.0 V | | | 16 | | mV/μs | | | | V <sub>SLEWA</sub> = 1.2 V | | | 20 | | | | | | V <sub>SLEWA</sub> = 1.4 V | | | 23 | | | | | | V <sub>SLEWA</sub> = 1.6 V | | | 26 | | | | t <sub>PGDDGLTO</sub> | xPGOOD deglitch time | Time from xVFB out of +220 mV VD to xPGOOD low. | AC boundary | | 5 | 15 | μs | | t <sub>PGDDGLTU</sub> | xPGOOD deglitch time | Time from xVFB out of -315 mV VDA to xPGOOD low. | AC boundary | | 50 | 100 | μs | | | | $R_{CF}$ = 20 k $\Omega$ , $V_{BAT}$ = 12 V, $V_{DAC}$ = 1.1 V (250 kHz) | TPS51650 | 300 | 317 | 340 | | | | | | TPS59650 | 298 | 317 | 340 | | | | | R <sub>CF</sub> = 24 kΩ, V <sub>BAT</sub> = 12 V, | TPS51650 | 245 | 261 | 284 | | | | | V <sub>DAC</sub> = 1.1 V (300 kHz) | TPS59650 | 243 | 261 | 284 | | | | | R <sub>CF</sub> = 30 kΩ, V <sub>BAT</sub> = 12 V, | TPS51650 | 210 | 223 | 242 | | | | | V <sub>DAC</sub> = 1.1 V (350 kHz) | TPS59650 | 208 | 223 | 242 | | | | | R <sub>CF</sub> = 39 kΩ, V <sub>BAT</sub> = 12 V, | TPS51650 | 184 | 196 | 216 | | | | OPIL and the a | V <sub>DAC</sub> = 1.1 V (400 kHz) | TPS59650 | 181 | 196 | 216 | | | t <sub>TON_CPU</sub> | CPU on-time | R <sub>CF</sub> = 56 kΩ, V <sub>BAT</sub> = 12 V, | TPS51650 | 169 | 181 | 201 | ns | | | | V <sub>DAC</sub> = 1.1 V (450 kHz) | TPS59650 | 166 | 181 | 201 | | | | | R <sub>CF</sub> = 75 kΩ, V <sub>BAT</sub> = 12 V, | TPS51650 | 153 | 164 | 184 | | | | | V <sub>DAC</sub> = 1.1 V (500 kHz) | TPS59650 | 150 | 164 | 184 | | | | | R <sub>CF</sub> = 100 kΩ, V <sub>BAT</sub> = 12 V, | TPS51650 | 140 | 151 | 171 | | | | | V <sub>DAC</sub> = 1.1 V (550 kHz) | TPS59650 | 137 | 151 | 171 | | | | | R <sub>CF</sub> = 150 kΩ, V <sub>BAT</sub> = 12 V, | TPS51650 | 130 | 140 | 160 | | | | | V <sub>DAC</sub> = 1.1 V (600 kHz) | TPS59650 | 127 | 140 | 160 | | ### **ELECTRICAL CHARACTERISTICS (continued)** | | nerwise noted) PARAMETER | TEST CONDITIONS | | MIN | TYP | MAX | UNIT | |----------------------|-----------------------------------------------------|--------------------------------------------------------------------------|-------------|------|---------|------|------| | TIMERS: S | | TIME AND I/O TIMING (Continued) | | | | | | | | | | TPS51650 | 282 | 323 | 377 | | | | | $R_{GF}$ = 20 k $\Omega$ , $V_{BAT}$ = 12 V, $V_{DAC}$ = 1.1 V (275 kHz) | TPS59650 | 280 | 323 | 377 | | | | | R <sub>GF</sub> = 24 kΩ, V <sub>BAT</sub> = 12 V, | TPS51650 | 233 | 270 | 319 | | | | | $V_{DAC} = 1.1 \text{ V } (330 \text{ kHz})$ | TPS59650 | 231 | 270 | 319 | | | | | R <sub>GF</sub> = 30 kΩ, V <sub>BAT</sub> = 12 V, | TPS51650 | 208 | 236 | 280 | | | | | V <sub>DAC</sub> = 1.1 V (385 kHz) TPS5965 | | 205 | 236 | 280 | | | | | R <sub>GF</sub> = 39 kΩ, V <sub>BAT</sub> = 12 V, | TPS51650 | 185 | 210 | 248 | | | | | $V_{DAC} = 1.1 \text{ V } (440 \text{ kHz})$ | TPS59650 | 182 | 210 | 248 | | | t <sub>TON_GPU</sub> | GPU on-time | R <sub>GF</sub> = 56 kΩ, V <sub>BAT</sub> = 12 V, | TPS51650 | 172 | 195 | 230 | ns | | | | $V_{DAC} = 1.1 \text{ V } (495 \text{ kHz})$ | TPS59650 | 169 | 195 | 230 | | | | | R <sub>GF</sub> = 75 kΩ, V <sub>BAT</sub> = 12 V, | TPS51650 | 158 | 178 | 211 | | | | | $V_{DAC} = 1.1 \text{ V } (550 \text{ kHz})$ | TPS59650 | 154 | 178 | 211 | | | | | R <sub>GF</sub> = 100 kΩ, V <sub>BAT</sub> = 12 V, | TPS51650 | 147 | 166 | 203 | | | | | $V_{DAC} = 1.1 \text{ V } (605 \text{ kHz})$ | TPS59650 | 145 | 166 | 203 | | | | | R <sub>GF</sub> = 150 kΩ, V <sub>BAT</sub> = 12 V, | TPS51650 | 141 | 157 | 193 | | | | | $V_{DAC} = 1.1 \text{ V } (660 \text{ kHz})$ | TPS59650 | 134 | 157 | 193 | | | t <sub>MIN</sub> | Controller minimum off time | Fixed value | | | 150 | 225 | ns | | t <sub>VCCVID</sub> | VID change to xVFB change (3) | ACK of SetVID-x command to start o ramp | f voltage | | 2 | | μs | | t <sub>VRONPGD</sub> | VR_ON low to xPGOOD low | | | | 60 | 100 | ns | | t <sub>VRTDGLT</sub> | VR_HOT deglitch time | | | | 0.2 | 0.5 | ms | | R <sub>SFTSTP</sub> | Soft-stop transistor resistance | Connect to CVFB, GVFB | | 500 | 740 | 1100 | Ω | | PROTECT | ION: OVP, UVP PGOOD, VR_HO | T, 'FAULTS OFF' AND INTERNAL TH | ERMAL SHUTE | OWN | | | | | V <sub>OVPH</sub> | Fixed OVP voltage threshold voltage | VCSN1 or VGCSN > V <sub>OVPH</sub> for 1 μs, | DRVL → ON | 1.67 | 1.72 | 1.77 | V | | $V_{PGDH}$ | xPGOOD high threshold | Measured at the xVFB pin wrt/VID codevice latches OFF | ode, | 190 | 220 | 245 | mV | | $V_{PGDL}$ | xPGOOD low threshold | Measured at the xVFB pin wrt/VID codevice latches OFF | ode, | -348 | -315 | -278 | mV | | | | bit0 of xTHERM register = high | | 755 | 783 | 810 | | | | | bit1 of xTHERM register also is high | | 657 | 680 | 707 | | | | | bit2 of xTHERM register also is high | | 611 | 638 | 665 | | | | | bit3 of xTHERM register also is high | | 569 | 598 | 624 | | | | IMVP-7 thermal bit voltage | bit4 of xTHERM register also is high | | 532 | 559 | 585 | | | $V_{THERM}$ | definition | bit5 of xTHERM register also is high | | 498 | 523 | 549 | mV | | | | bit6 of xTHERM register also is high, ALERT goes low | | 462 | 455 | 514 | | | | | bit7 of xTHERM register also is high, VR_HOT goes low | | 430 | 430 455 | 481 | | | | | CDLx goes low, CDHx goes low | | 373 | 410 | 428 | | | I <sub>THRM</sub> | THERM current | Leakage current, V <sub>xTHERM</sub> = 1 V | | -2 | | 2 | μΑ | | TH <sub>INT</sub> | Internal controller thermal Shutdown <sup>(3)</sup> | Latch off controller | | | 155 | | °C | | TH <sub>HYS</sub> | Controller thermal SD hysteresis (3) | Cooling required before converter car | n be reset | | 20 | | °C | | | | · · | | | | | | <sup>(3)</sup> Specified by design. Not production tested. # **STRUMENTS** ### **ELECTRICAL CHARACTERISTICS (continued)** | | PARAMETER | TEST CONDITIONS | MIN | TYP | MAX | UNIT | |----------------------------------|------------------------------------|-------------------------------------------------------------------------------------------------------|------|-----|------|------| | LOGIC (VC | LK, VDIO, ALERT, VR_HOT, VR_ | ON) INTERFACE PINS: I/O VOLTAGE AND CURRI | ENT | | | | | R <sub>RSVIDL</sub> | Open drain pull down resistance | VDIO, $\overline{\text{ALERT}}$ , $\overline{\text{VR}\_\text{HOT}}$ , pull-down resistance at 0.31 V | 4 | 8 | 13 | Ω | | R <sub>RPGDL</sub> | Open drain pull down resistance | xPGOOD pull-down resistance at 0.31 V | | 36 | 50 | Ω | | I <sub>VRTTLK</sub> | Open drain leakage current | VR_HOT, xPGOOD, Hi-Z leakage, apply 3.3-V in off state | -2 | 0.2 | 2 | μΑ | | V <sub>IL</sub> | Input logic low | VCLK, VDIO | | | 0.45 | V | | V <sub>IH</sub> | Input logic high | VCLK, VDIO | 0.65 | | | V | | V <sub>HYST</sub> | Hysteresis voltage (4) | | | 50 | | mV | | V <sub>VR_ONL</sub> | VR_ON logic low | | | | 0.3 | V | | V <sub>VR_ONH</sub> | VR_ON logic high | | 0.8 | | | V | | I <sub>VR_ONH</sub> | I/O 3.3 V leakage | Leakage current , V <sub>VR_ON</sub> = 1.1 V | 8 | | 25 | μΑ | | OVERSHO | OT AND UNDERSHOOT REDUCT | TION (OSR/USR) THRESHOLD SETTING | | | | | | | | $V_{XOCP-R} = 0.2 V$ | | 106 | | | | | | $V_{XOCP-R} = 0.4 V$ | | 156 | | | | | | $V_{XOCP-R} = 0.6 V$ | | 207 | | | | \/ | OSR voltage set (COCP-R pin | $V_{XOCP-R} = 0.8 \text{ V}$ | | 257 | | mV | | $V_{OSR}$ | for CPU GOCP-R for GPU) | $V_{XOCP-R} = 1.0 \text{ V}$ | | 308 | | IIIV | | | | $V_{XOCP-R} = 1.2 \text{ V}$ | | 409 | | | | | | $V_{XOCP-R} = 1.4 \text{ V}$ | | 510 | | | | | | $V_{XOCP-R} = 1.6 \text{ V}$ | | 610 | | | | | | $V_{XOCP-R} = 0.2 V$ | | 40 | | | | | | $V_{XOCP-R} = 0.4 V$ | | 60 | | | | | | $V_{XOCP-R} = 0.6 \text{ V}$ | | 80 | | | | \/ | USR voltage set (COCP-R pin | $V_{XOCP-R} = 0.8 \text{ V}$ | | 120 | | mV | | $V_{USR}$ | for CPU GOCP-R for GPU) | $V_{XOCP-R} = 1.0 \text{ V}$ | | 160 | | IIIV | | | | $V_{XOCP-R} = 1.2 \text{ V}$ | | 200 | | | | | | $V_{XOCP-R} = 1.4 \text{ V}$ | | 240 | | | | | | V <sub>XOCP-R</sub> = 1.6 V | | OFF | | | | V <sub>OSR_ON</sub> /V<br>USR_ON | USR enabled (both CPU and GPU) | GSKIP voltage at start-up | | | 0.15 | | | V <sub>USR_OFF</sub> | USR OFF setting (both CPU and GPU) | GSKIP voltage at start-up | 0.4 | | 1.1 | V | | V <sub>OSR_OFF</sub> | OSR OFF setting (both CPU and GPU) | GSKIP voltage at start-up | 1.4 | | | | | V <sub>OSRHYS</sub> | OSR/USR voltage hysteresis (5) | All settings | | 5 | | mV | Specified by design. Not production tested. Specified by design. Not production tested. ### **ELECTRICAL CHARACTERISTICS (continued)** | | PARAMETER | TEST CONDITIONS | MIN | TYP | MAX | UNIT | |-----------------------|-----------------------------------------|--------------------------------------------------------------------------------------------------|-----|-----|-----|------| | DRIVERS: | HIGH-SIDE, LOW-SIDE, CROSS | CONDUCTION PREVENTION AND BOOST RECTIFI | ER | | | | | Ь | DRVH On-resistance | $(V_{CBSTx} - V_{CSWx}) = 5 \text{ V, 'HI' state,}$<br>$(V_{VBST} - V_{VDRVH}) = 0.25 \text{ V}$ | | 1.2 | 2.5 | Ω | | R <sub>DRVH</sub> | DRVIT Off-resistance | $(V_{CBSTx} - V_{CSWx}) = 5 \text{ V, 'LO' state,}$<br>$(V_{DRVH} - V_{CSWx}) = 0.25 \text{ V}$ | | 0.8 | 2.5 | 12 | | I | DRVH sink/source current <sup>(6)</sup> | $V_{CDHx} = 2.5 \text{ V}, (V_{CBSTx} - V_{CSWx}) = 5 \text{ V}, Source$ | | 2.2 | | Α | | I <sub>DRVH</sub> | DRVIT SIIIN/Source Current | $V_{CDHx} = 2.5 \text{ V}, (V_{CBSTx} - V_{CSWx}) = 5 \text{ V}, \text{ Sink}$ | | 2.2 | | Α | | <b>t</b> | DRVH transition time | CDHx 10% to 90% or 90% to 10%, C <sub>CDHx</sub> = 3 nF | | 15 | 40 | ns | | t <sub>DRVH</sub> | DRVII transition time | CD11x 10% to 90% of 90% to 10%, CCDHx = 3 11F | | 15 | 40 | ns | | D | DRVL ON resistance | 'HI' State, $(V_{V5DRV} - V_{VDRVL}) = 0.25 \text{ V}$ | | 0.9 | 2 | Ω | | $R_{DRVL}$ | DRVE ON resistance | 'LO' State, (V <sub>VDRVL</sub> – V <sub>PGND</sub> )= 0.2 V | | 0.4 | 1 | 12 | | | DRVL sink/source current <sup>(6)</sup> | V <sub>CDLx</sub> = 2.5 V, Source | | 2.7 | | Α | | I <sub>DRVL</sub> | DRVE SINK/Source current | V <sub>CDLx</sub> = 2.5 V, Sink | | 6 | | Α | | | DDV/I transition time | V <sub>CDLx</sub> 90% to 10%, C <sub>CDLx</sub> = 3 nF | | 15 | 40 | | | t <sub>DRVL</sub> | DRVL transition time | V <sub>CDLx</sub> 10% to 90%, C <sub>CDLx</sub> = 3 nF | | 15 | 40 | ns | | | Deiver and available time | V <sub>CSWx</sub> falls to 1 V to V <sub>CDLx</sub> rises to 1 V | 8 | 25 | | | | t <sub>NONOVLP</sub> | Driver non overlap time | CDLx falls to 1 V to CDHx rises to 1 V | 8 | 25 | | ns | | R <sub>DS(on)</sub> | BST on-resistance | $(V_{V5DRV} - V_{VBST})$ , $I_F = 5 \text{ mA}$ | 5 | 10 | 22 | Ω | | I <sub>BSTLK</sub> | BST switch leakage current | V <sub>VBST</sub> = 34 V, V <sub>CSWx</sub> = 28 V | | 0.1 | 1 | μΑ | | PWM and | SKIP OUTPUT: I/O Voltage and C | Current | | | | | | V <sub>PWML</sub> | xPWMy output low level | | | | 0.3 | V | | V <sub>PWMH</sub> | xPWMy output high level | | 4.2 | | | V | | V <sub>SKIPL</sub> | xSKIP low-level output voltage | | | | 0.3 | V | | VSKIPH | xSKIP high-level output voltage | | 4.2 | | | V | | V <sub>PW(leak)</sub> | xPWM leakage | Tri-state, $V_{xPWMx} = 5 \text{ V}$ | | | 0.1 | μA | <sup>(6)</sup> Specified by design. Not production tested. ### **DEVICE INFORMATION** ### **PIN FUNCTIONS** | DIN | | | | |-------|-----|-----|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | PIN | | 1/0 | DESCRIPTION | | NAME | NO. | | DECOIN HON | | ALERT | 19 | 0 | SVID interrupt line, open drain. Route between VCLK and VDIO to prevent cross-talk. | | CBST1 | 46 | ı | Top N-channel FET bootstrap voltage input for CPU phase 1. | | CBST2 | 39 | I | Top N-channel bootstrap voltage input for CPU phase 2. | | CCSN1 | 5 | | | | CCSN2 | 6 | ı | Negative current sense inputs for the CPU converter. Connect to the most negative node of current sense resistor or inductor DCR sense network. CCSN1 has a secondary OVP comparator. | | CCSN3 | 9 | | Toolstor of industrial Both Sofise network. Soort india a secondary SVI comparator. | | CCOMP | 10 | 0 | Output of GM error amplifier for the CPU converter. A resistor to VREF sets the droop gain. | | CCSP1 | 4 | | Positive current sense inputs for the CPU converter. Connect to the most positive node of current sense resistor | | CCSP2 | 7 | ı | or inductor DCR sense network. Tie CCSP3, 2 or 1 (in that order) to V3R3 to disable the phase. Tie CCSP1 to | | CCSP3 | 8 | | V3R3 to run the GPU converter only. | | CDH1 | 47 | 0 | Top N-channel FET gate drive output for CPU phase 1. | | CDH2 | 38 | 0 | Top N-channel FET gate drive output for CPU phase 2. | | CDL1 | 44 | 0 | Synchronous N-channel FET gate drive output for CPU phase 1. | | CDL2 | 41 | 0 | Synchronous N-channel FET gate drive output for CPU phase 2. | | PIN | | | | |---------|-----|-----|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | NAME | NO. | 1/0 | DESCRIPTION | | CF-IMAX | 3 | I | Voltage divider to VREF. A resistor to GND sets the operating frequency of the CPU converter. The voltage level sets the maximum operating current of the CPU converter. The IMAX value is an 8-bit A/D where $V_{IMAX} = V_{REF} \times I_{MAX} / 255$ . Both are latched at start-up. | | CGFB | 12 | I | Voltage sense return tied for the CPU converter. Tie to GND with a $10-\Omega$ resistor to close feedback when the microprocessor is not in the socket. | | COCP-R | 2 | I | Resistor to GND (R <sub>COCP</sub> ) selects 1 of 8 OCP levels (per phase, latched at start-up) of the CPU converter. Also, voltage on this pin sets 1 of 8 USR/OSR levels for CPU converter. | | CPGOOD | 17 | 0 | IMVP-7_PWRGD output for the CPU converter. Open-drain. | | CSW1 | 45 | I/O | Top N-channel FET gate drive return for CPU phase 1. | | CSW2 | 40 | I/O | Top N-channel FET gate drive return for CPU phase 2. | | CPWM3 | 36 | 0 | PWM control for the external driver, 5V logic level. | | CTHERM | 1 | I/O | Thermal sensor connection for the CPU converter. A resistor connected to VREF forms a divider with an NTC thermistor connected to GND. | | CVFB | 11 | I | Voltage sense line tied directly to $V_{CORE}$ of the CPU converter. Tie to $V_{CORE}$ with a 10- $\Omega$ resistor to close feedback when $\mu P$ is not in the socket. The soft-stop transistor is on this pin | | GCOMP | 27 | 0 | Output of g <sub>M</sub> error amplifier for the GPU converter. A resistor to VREF sets the droop gain. | | GCSN1 | 28 | I | Negative current sense input for the GPU converter. Connect to the most negative node of current sense resistor | | GCSN2 | 31 | I | or inductor DCR sense network. | | GCSP1 | 29 | I | Positive current sense input for the GPU converter. Connect to the most positive node of current sense resistor | | GCSP2 | 30 | I | or inductor DCR sense network. Tie GCSP2 to V3R3 to disable the phase. Tie GCSP1 and GCSP2 to V3R3 to disable completely the GPU converter. | | GGFB | 25 | I | Voltage sense return tied for the GPU converter. Tie to GND with a $10-\Omega$ resistor to close feedback when the microprocessor is not in the socket. | | GF-IMAX | 24 | I | Voltage divider to VREF. R to GND sets the operating frequency of the GPU converter. The voltage level sets the maximum operating current of the GPU converter. The IMAX value is an 8-bit A/D where $V_{IMAX} = V_{REF} \times I_{MAX} / 255$ . Both are latched at start-up. | | GOCP-R | 13 | I | Resistor to GND ( $R_{GOCP}$ ) selects 1 of 8 OCP levels (per phase, latched at start-up) of the GPU converter. Also, voltage on this pin sets 1 of 8 USR/OSR levels for GPU converter. | | GPGOOD | 23 | 0 | IMVP-7_PWRGD output for the GPU converter. Open-drain. | | GPWM1 | 34 | 0 | PWM control input for the external driver for the two phases of GPU channel (5-V logic level). | | GPWM2 | 35 | 0 | | | GSKIP | 33 | 0 | Skip mode control of the external driver for the GPU converter; 5-V logic level. Logic HI = FCCM; LO = SKIP. A defined voltage level on this pin at start-up can turn OSR OFF or USR OFF. | | GTHERM | 32 | I/O | Thermal sensor input for the GPU converter. A resistor connected to VREF forms a divider with an NTC thermistor connected to GND. | | GVFB | 26 | I | Voltage sense line tied directly to $V_{GFX}$ of the GPU converter. Tie to $V_{GFX}$ with a 10- $\Omega$ resistor to close feedback when the microprocessor is not in the socket. The soft-stop transistor is on this pin | | PGND | 42 | _ | Synchronous N-channel FET gate drive return. | | SLEWA | 22 | I | The voltage at start-up sets 1 of 7 slew rates for both converters. The SLOW rate is SLEWRATE/4. Soft-start and soft-stop rates are SLEWRATE/8. This value is latched at start-up. For TPS59650, the resistor to GND sets the base SVID address. | | V5 | 48 | I | 5-V power input for analog circuits; connect through resistor to 5-V plane and bypass to GND with ≥1 µF ceramic capacitor | | V5DRV | 43 | I | Power input for the gate drivers; connected with an external resistor to V5F; decouple with a ≥2.2 μF ceramic capacitor. | | V3R3 | 15 | I | 3.3-V power input; bypass to GND with ≥1 µF ceramic cap. | | VBAT | 37 | I | Provides VBAT information to the on-time circuits for both converters. A $10-k\Omega$ series resistor protects the adjacent pins from inadvertent shorts due to solder bridges or mis-probing during test. | | VCLK | 18 | I | SVID clock. 1-V logic level. | | VDIO | 20 | I/O | SVID digital I/O line. 1-V logic level. | | VREF | 14 | 0 | 1.7-V, 500-μA reference. Bypass to GND with a 0.22-μF ceramic capacitor. | | VR_ON | 16 | I | IMVP-7 VR enable; 1V I/O level; 100-ns de-bounce. Regulator enters controlled soft-stop when brought low. | | VR_HOT | 21 | 0 | IMVP-7 thermal flag open drain output – active low. Typically pulled up to 1-V logic level through 56 $\Omega$ . Fall time < 100 ns. 1-ms de-glitch using consecutive 1-ms samples. | | PI | N | 1/0 | DESCRIPTION | |--------------|-----|-----|--------------------------------------------------------------------------------------------------------------| | NAME NO. I/O | | 1/0 | DESCRIPTION | | PAD | GND | _ | Thermal pad and analog circuit reference; tie to a quiet area in the system ground plane with multiple vias. | ## TYPICAL CHARACTERISTICS 3-Phase Configuration, 94-A CPU Figure 1. Output Voltage vs. Load Current in PS0 Figure 2. Output Voltage vs. Load Current in PS1 Figure 3. Efficiency vs. Load Current in PS0 Figure 4. Efficiency vs. Load Current in PS1 Figure 5. Switching Ripple in PS0, $V_{IN} = 9 V$ Figure 6. Switching Ripple in PS0, V<sub>IN</sub> = 20 V ## TEXAS INSTRUMENTS ### TYPICAL CHARACTERISTICS Figure 7. Load Transient: V<sub>IN</sub> = 9 V , Load-step = 66 A Figure 8. Load Transient, V<sub>IN</sub> = 20 V, Load step = 66 A Figure 9. Load Transient, V<sub>IN</sub> = 9 V, Load step = 66 A Figure 10. Load Transient, V<sub>IN</sub> = 20 V, Load step = 66 A Figure 11. Start-Up and PGOOD Figure 12. Soft-Stop ### TYPICAL CHARACTERISTICS Figure 13. Dynamic VID: $V_{\text{IN}}$ = 20 V, SetVIDSlow = 0.6 V, SetVIDSlow = 1.05 V Figure 14. Dynamic VID: V<sub>IN</sub> = 20 V, SetVIDFast = 0.6 V, SetVIDFast = 1.05 V Figure 15. Dynamic VID: $V_{\rm IN}$ = 20 V, SetVIDDecay = 0.6 V, SetVIDFast = 1.05 V Figure 16. PS Change: V<sub>IN</sub> = 20 V, PS0 to PS1 Toggle Figure 17. Gain-Phase Bode Plot Figure 18. Output Impedance ## TYPICAL CHARACTERISTICS 2-Phase Configuration, 46-A GPU Output Current (A) Figure 21. Efficiency Vs. Load Current in PS0 20 25 30 35 45 5 10 15 0 Figure 23. Switching Ripple in PS0, $V_{IN} = 9 V$ 10.0V B<sub>W</sub> 20.0mV Ω B<sub>W</sub> Figure 20. Output Voltage Vs. Load Current in PS0 Figure 22. SEfficiency Vs. Load Current in PS0 Figure 24. Switching Ripple in PS0, $V_{IN}$ = 20 V 10.09 ### TYPICAL CHARACTERISTICS ### 2-Phase Configuration, 46-A GPU (continued) Figure 25. Load Transient, $V_{IN} = 9 V$ , Load Step = 37 A Figure 26. Load Transient, V<sub>IN</sub> = 20 V, Load Step = 37 A Figure 27. Load Transient, V<sub>IN</sub> = 9 V, Load Step = 37 A Figure 28. Load Transient, V<sub>IN</sub> = 20 V, Load Step = 37 A Figure 29. Start-Up and PGOOD Figure 30. Soft-Stop ## TEXAS INSTRUMENTS ### TYPICAL CHARACTERISTICS Figure 31. Dynamic VID: $V_{IN}$ = 20 V, SetVIDSlow = 0.6 V, SetVIDSlow = 1.05 V Figure 32. Dynamic VID: V<sub>IN</sub> = 20 V, SetVIDDecay = 0.6 V, SetVIDFast = 1.05 V Figure 33. Dynamic VID: $V_{\rm IN}$ = 20 V, SetVIDDecay = 0.6 V, SetVIDFast 1.05 V Figure 34. PS Change: $V_{IN} = 20 \text{ V}$ , PS0 to PS1 Toggle ### **FUNCTIONAL BLOCK DIAGRAM** ### **APPLICATION INFORMATION** Figure 36. Application Diagram for 3-Phase CPU, 2-Phase GPU with Inductor DCR Current Sense Figure 37. Application for 3-Phase CPU with Inductor DCR Current Sense Figure 38. Application for 1-Phase GPU with Inductor DCR Current Sense Figure 39. Application for 2-Phase GPU with Inductor DCR Current Sense Figure 40. Application for Inductor DCR Current Sense Application Diagram for 2-Phase CPU and GPU Disabled **Table 1. Key External Component Recommendations** | FUNCTION | MANUFACTURER | COMPONENT NUMBER | | | |---------------------------|-------------------|-------------------------------------|--|--| | High-side MOSFET | Texas Instruments | CSD17302Q5A | | | | Low-side MOSFET | Texas Instruments | CSD17303Q5 | | | | Powerblock MOSFET | Texas Instruments | CSD87350Q5D | | | | | Panasonic | ETQP4LR36AFC | | | | Inductors | NEC-Tokin | MPCH1040LR36,<br>MPCG1040LR36 | | | | inductors | токо | FDUE1040J-H-R36,<br>FCUL1040xxR36 | | | | | ALPS | GLMDR3601A | | | | | Panasonic | EEFLXOD471R4 | | | | Bulk Output Capacitors | Sanyo | 2TPLF470M4E | | | | | KEMET | T528Z477M2R5AT | | | | | Murata | GRM21BR60J106KE19L | | | | Ceramic Output Capacitors | Murata | GRM21BR60J226ME39L | | | | Ceramic Output Capacitors | Panasonic | ECJ2FB0J106K | | | | | Panasonic | ECJ2FB0J226K | | | | NTC Thermistors | Murata | NCP15WF104F03RC,<br>NCP18WF104F03RC | | | | | Panasonic | ERTJ1VS104F, ERTJ0ES104F | | | | Sense Resistors | Vishay | WSK0612L7500FEA | | | | Selise KesisiOIS | Stackpole | CSSK0612FTL750 | | | ### **DETAILED DESCRIPTION** ### **Functional Overview** The TPS51650 and TPS59650 are a DCAP+™ mode adaptive on-time controllers. The output voltage is set using a DAC that outputs a reference in accordance with the 8-bit VID code defined in Intel IMVP-7 PWM Specification document. In adaptive on-time converters, the controller varies the on-time as a function of input and output voltage to maintain a nearly constant frequency during steady-state conditions. In conventional voltage-mode constant on-time converters, each cycle begins when the output voltage crosses to a fixed reference level. However, in these devices, the cycle begins when the current feedback reaches an error voltage level which corresponds to the amplified difference between the DAC voltage and the feedback output voltage. In the case of two-phase or three-phase operation, the current feedback from all the phases is summed up at the output of the internal current-sense amplifiers. This approach has two advantages: - The amplifier DC gain sets an accurate linear load-line; this is required for CPU core applications. - The error voltage input to the PWM comparator is filtered to improve the noise performance. In addition, the difference of the DAC-to-output voltage and the current feedback goes through an integrator to give a more or less linear load-line even at light loads where the inductor current is in discontinuous conduction mode (DCM). In a steady-state condition, the phases of the TPS51650 and TPS59650 switch 180° phase-displacement for two-phase mode and 120° phase-displacement for three-phase mode. The phase displacement is maintained both by the architecture (which does not allow both high-side gate drives to be on in any condition except transients) and the current ripple (which forces the pulses to be spaced equally). The controller forces current sharing adjusting the on-time of each phase. Current balancing requires no user intervention, compensation, or extra components. ## TEXAS INSTRUMENTS #### **User Selections** After the 5-V and the 3.3-V power are applied to the controller, the controller must be enabled by the VR\_ON signal going high to the VCCIO logic level. At this time, the following information is latched and cannot be changed anytime during operation. The ELECTRICAL CHARACTERISTICS table defines the values of each of the selections. - Operating Frequency. The resistor from CF-IMAX pin to GND sets the frequency of the CPU channel. The resistor from GF-IMAX to GND sets the frequency of the GPU channel. See the EC Table for the resistor settings corresponding to each frequency selection. It is to be noted that the operating frequency is a quasi-fixed frequency in the sense that the ON time is fixed based on the input voltage (at the VBAT pin) and output voltage (set by VID). The OFF time varies based on various factors such as load and power-stage components. - Maximum Current Limit (I<sub>CC(max)</sub>) Information. The I<sub>CC(max)</sub> information of the CPU, which can be set by the voltage on the CF-IMAX pin. The I<sub>CC(max)</sub> information of the GPU channel, which can be set by the voltage on the GF-IMAX pin. - Overcurrent Protection (OCP) Level. The resistor from COCP-R to GND sets the OCP level of the CPU channel. The resistor from GOCP-R to GND sets the OCP level of the GPU channel. - Overshoot Reduction (OSR) and Undershoot Reduction (USR) Levels. The voltage on COCP-R pin sets the OSR and USR level for CPU channel. The voltage on GOCP-R sets the OSR and USR level on GPU channel. At start-up time, a voltage level (defined in EC Table) detected on GSKIP pin is used to turn OSR only OFF, or USR only OFF, for both CPU and GPU channels. A voltage level of less than 300 mV makes both OSR and USR active. - Slew Rate. The SetVID-Fast slew rate is set by the voltage on the SLEWA pin. The rate is the same for both the CPU and GPU channels. The SetVID-Slow is ¼ of the SetVID-Fast rate. - Base SVID Address: The resistor to GND from SLEWA pin sets the base SVID address. **SELECTION** BASE **VOLTAGE** (V<sub>SLEWA</sub>) SLEW RATE (V) **FREQUENCY** OCP OSR / USR RESISTANCE (kΩ) **ADDRESS** SETTING (V) Least overshoot. Lowest 12 20 Lowest 0000 0.2 least undershoot 24 0010 0.4 4 30 0100 0.6 8 39 0.8 12 0110 Rising Rising Rising 56 1.0 16 1000 75 1010 1.2 20 100 23 1100 1.4 Maximum overshoot. 150 Highest Highest 1110 1.6 26 maximum undershoot Table 2. Key Selections Summary<sup>(1)</sup> #### **Table 3. Active Channels and Phases** | | | CCSP1 | CCSN1 | CCSP2 | CCSN2 | CCSP3 | CCSN3 | GCSP1 | CGSN1 | GCSP2 | CGSN2 | |------------------------|-----|-------|-------|-------|-------|-------|-------|-------|-------|-------|-------| | | 3 | CS | CS | CS | CS | CS | CS | n/a | n/a | n/a | n/a | | CPU | 2 | CS | CS | CS | CS | 3.3 V | GND | n/a | n/a | n/a | n/a | | (Active Phases) | 1 | CS | CS | 3.3 V | GND | GND | GND | n/a | n/a | n/a | n/a | | | OFF | 3.3 V | GND | GND | GND | GND | GND | n/a | n/a | n/a | n/a | | | 2 | n/a | n/a | n/a | n/a | n/a | n/a | CS | CS | CS | CS | | GPU<br>(Active Phases) | 1 | n/a | n/a | n/a | n/a | n/a | n/a | CS | CS | 3.3 V | GND | | | OFF | n/a | n/a | n/a | n/a | n/a | n/a | 3.3 V | GND | GND | GND | <sup>(1)</sup> See ELECTRICAL CHARACTERISTICS table for complete settings and values. ### **PWM Operation** Referring to the FUNCTIONAL BLOCK DIAGRAM and Figure 41, in continuous conduction mode, the converter operates as shown in Figure 41. Figure 41. D-CAP+ Mode Basic Waveforms Starting with the condition that the hig-side FETs are off and the low-side FETs are on, the summed current feedback ( $I_{SUM}$ ) is higher than the error amplifier output ( $V_{COMP}$ ). $I_{SUM}$ falls until it reaches the $V_{COMP}$ level, which contains a component of the output ripple voltage. The PWM comparator senses where the two waveform values cross and triggers the on-time generator. This generates the internal SW\_CLK. Each SW\_CLK corresponds to one switching ON pulse for one phase. During single-phase operation, every SW\_CLK generates a switching pulse on the same phase. Also, I<sub>SUM</sub> voltage corresponds to just a single-phase inductor current. During multi-phase operation, the SW\_CLK is distributed to each of the phases in a cycle. Using the summed inductor current and then cyclically distributing the ON-pulses to each phase automatically yields the required interleaving of 360/N, where N is the number of phases. ### **Current Sensing** The TPS51650 and TPS59650 provide independent channels of current feedback for every phase. This increases the system accuracy and reduces the dependence of circuit performance on layout compared to an externally summed architecture. The current sensing topology can be *Inductor DCR Sensing*, which yields the best efficiency, or *Resistor Current Sensing*, which provides the most accuracy across wide temperature range. DCR sensing can be optimized by using a NTC thermistor to reduce the variation of current sense with temperature. The pins CCSP1, CCSN1, CCSP2, CCSN2 and CCSP3, CCSN3 are used for the three phases of the CPU channel. The pins GCSP1, GCSN1 and GCSP2 and GCSN2 are for the two-phase GPU channel. ## TEXAS INSTRUMENTS ### **Setting the Load-line (DROOP)** Figure 42. Load Line $$V_{DROOP} = R_{LL} \times I_{CC} = \frac{R_{CS(eff)} \times A_{CS} \times I_{CC}}{R_{DROOP} \times G_{M}}$$ ### where - · ACS is the gain of the current sense amplifier - R<sub>CS(eff)</sub> is the effective current sense resistance, whether a sense resistor or inductor DCR is used - I<sub>CC</sub> is the load current - R<sub>DROOP</sub> is the value of resistor from the DROOP pin to VREF - G<sub>M</sub> is the gain of the droop amplifier (1) #### **Load Transients** When there is a sudden load increase, the output voltage immediately drops. This is reflected as a rising voltage on the COMP pin. This forces the PWM pulses to come in sooner and more frequent which causes the inductor current to rapidly increase. As the inductor current reaches the new load current, a steady-state operating condition is reached and the PWM switching resumes the steady-state frequency. When there is a sudden load release, the output voltage rises. This is reflected as a falling voltage on the COMP pin. This delays the PWM pulses until the inductor current reaches the new load current level. At that point, switching resumes and steady-state switching continues. For simplicity, neither Figure 43, nor Figure 44 show the ripple on the Output V<sub>CORE</sub> nor the COMP waveform. Figure 43. Operation During Load Transient (Insertion) Figure 44. Operation During Load Transient (Release) ### **Overshoot Reduction (OSR)** In low duty-cycle synchronous buck converters, an overshoot condition results from the output inductor having a too little voltage ( $V_{CORE}$ ) with which to respond to a transient load release. In Figure 45, a single phase converter is shown for simplicity. In an ideal converter, with typical input voltage of 12 V and 1.2-V output, the inductor has 10.8 V (12 V - 1.2 V) to respond to a transient load increase, but only 1.2 V with which to respond once the load releases. Figure 45. Synchronous Converter TEXAS INSTRUMENTS When the overshoot reduction feature is enabled, the output voltage increases beyond a value that corresponds to a voltage difference between the ISUM voltage and the COMP voltage, exceeding the specified OSR voltage specified in the ELECTRICAL CHARACTERISTICS. At that instant, the low-side drivers are turned OFF. When the low-side driver is turned OFF, the energy in the inductor is partially dissipated by the body diodes. As the overshoot reduces, the low-side drivers are turned ON again. Figure 46 shows the overshoot without OSR. Figure 47 shows the overshoot with OSR. The overshoot reduces by approximately 23 mV. This shows that reduced output capacitance can be used while continuing to meet the specification. Note the low-side driver turning OFF briefly during the overshoot. Figure 46. 43-A Load Transient Release Without OSR Enabled. Figure 47. 43-A Load Transient Release With OSR Enabled ### **Undershoot Reduction (USR)** When the transient load increase becomes quite large, it becomes difficult to meet the energy demanded by the load especially at lower input voltages. Then it is necessary to quickly increase the energy tin the inductors during the transient load increase. This is achieved in these devices by enabling pulse overlapping. In order to maintain the interleaving of the multi-phase configuration and yet be able to have pulse-overlapping during load-insertion, the undershoot reduction (USR) mode is entered only when necessary. This mode is entered when the difference between COMP voltage and ISUM voltage exceeds the USR voltage level specified in the ELECTRICAL CHARACTERISTICS table. Figure 48 shows the performance with undershoot reduction. Figure 49 shows the performance without undershoot reduction and that it is possible to eliminate undershoot by enabling the undershoot reduction. This allows reduced output capacitance to be used and still meet the specification. When the transient condition is over, the interleaving of the phases is resumed. For Figure 48, note the overlapping pulses for Phase 1 and Phase 2 with USR enabled. Figure 48. Performance for a 43-A Load Transient Release Without USR Enabled Figure 49. Performance for a 43-A Load Transient Release With USR Enabled ## TEXAS INSTRUMENTS ### AutoBalance™ Current Sharing The basic mechanism for current sharing is to sense the average phase current, then adjust the pulse width of each phase to equalize the current in each phase. (See Figure 50.) The PWM comparator (not shown) starts a pulse when the feedback voltage meets the reference. The VBAT voltage charges $C_{t(ON)}$ through $R_{t(ON)}$ . The pulse is terminated when the voltage at $C_{t(ON)}$ matches the $t_{(ON)}$ reference, normally the DAC voltage ( $V_{DAC}$ ). The circuit operates in the following fashion, using Figure 50 as the block diagram. First assume that the 5- $\mu$ s averaged value of I1 = I2 = I3. In this case, the PWM modulator terminates at $V_{DAC}$ , and the normal pulse width is delivered to the system. If instead, I1 > $I_{AVG}$ , then an offset is subtracted from $V_{DAC}$ , and the pulse width for Phase 1 is shortened, reducing the current in Phase 1 to compensate. If I1 < $I_{AVG}$ , then a longer pulse is produced, again compensating on a pulse-by-pulse basis. Figure 50. Schematic Representation of AutoBalance Current Sharing ### **Dynamic VID and Power-State Changes** In IMVP-7, there are 3 basic types of VID changes: - SetVID-Fast - SetVID-Slow - SetVID-Decay SetVID-Fast change and a SetVID-Slow change automatically puts the power state in PS0. A SetVID-Decay change automatically puts the power state in PS2. The CPU operates in the maximum phase mode when it is in PS0. This means when the CPU channel of the controller is configured as 3-phase, all 3 phases are active in PS0. When configured in 2-phase mode, the two phases are active in PS0. But in PS1, PS2 and PS3, the operation is in single-phase mode. Additionally, the CPU channel in PS0 mode operates in forced continuous conduction mode (FCCM). But in PS1, PS2 and PS3, the CPU channel operates in diode emulation (DE) mode for additional power savings and higher efficiency. The single-phase GPU section always operates in diode emulation (DE) mode in all PS states. The slew rate for a SetVID-Fast is the slew rate set at the SLEWA pin. This slew rate is defined in the ELECTRICAL CHARACTERISTICS table. The SetVID-Slow is ¼ of the SetVID-Fast slew rate. On a SetVID-Decay the output voltage decays by the rate of the load current or 1/8 of the slew rate whichever is slower. Additionally, on a SetVID-Fast change for a VID-up transition, the gain of the $g_M$ amplifier is increased to speed up the response of the output voltage to meet the Intel timing requirement. So, it is possible to observe an overshoot at the output voltage on a VID-up transition. This overshoot is allowed by the Intel specification. ### Table 4. VID | | | |-----|-----|-----|-----|-----|-----|-----|-----|-----|------------------| | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | HEX | V <sub>DAC</sub> | | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 00 | 0.000 | | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | 01 | 0.250 | | 0 | 0 | 0 | 0 | 0 | 0 | 1 | 0 | 02 | 0.255 | | 0 | 0 | 0 | 0 | 0 | 0 | 1 | 1 | 03 | 0.260 | | 0 | 0 | 0 | 0 | 0 | 1 | 0 | 0 | 04 | 0.265 | | 0 | 0 | 0 | 0 | 0 | 1 | 0 | 1 | 05 | 0.270 | | 0 | 0 | 0 | 0 | 0 | 1 | 1 | 0 | 06 | 0.275 | | 0 | 0 | 0 | 0 | 0 | 1 | 1 | 1 | 07 | 0.280 | | 0 | 0 | 0 | 0 | 1 | 0 | 0 | 0 | 08 | 0.285 | | 0 | 0 | 0 | 0 | 1 | 0 | 0 | 1 | 09 | 0.290 | | 0 | 0 | 0 | 0 | 1 | 0 | 1 | 0 | 0A | 0.295 | | 0 | 0 | 0 | 0 | 1 | 0 | 1 | 1 | 0B | 0.300 | | 0 | 0 | 0 | 0 | 1 | 1 | 0 | 0 | 0C | 0.305 | | 0 | 0 | 0 | 0 | 1 | 1 | 0 | 1 | 0D | 0.310 | | 0 | 0 | 0 | 0 | 1 | 1 | 1 | 0 | 0E | 0.315 | | 0 | 0 | 0 | 0 | 1 | 1 | 1 | 1 | 0F | 0.320 | | 0 | 0 | 0 | 1 | 0 | 0 | 0 | 0 | 10 | 0.325 | | 0 | 0 | 0 | 1 | 0 | 0 | 0 | 1 | 11 | 0.330 | | 0 | 0 | 0 | 1 | 0 | 0 | 1 | 0 | 12 | 0.335 | | 0 | 0 | 0 | 1 | 0 | 0 | 1 | 1 | 13 | 0.340 | | 0 | 0 | 0 | 1 | 0 | 1 | 0 | 0 | 14 | 0.345 | | 0 | 0 | 0 | 1 | 0 | 1 | 0 | 1 | 15 | 0.350 | | 0 | 0 | 0 | 1 | 0 | 1 | 1 | 0 | 16 | 0.355 | | 0 | 0 | 0 | 1 | 0 | 1 | 1 | 1 | 17 | 0.360 | | 0 | 0 | 0 | 1 | 1 | 0 | 0 | 0 | 18 | 0.365 | | 0 | 0 | 0 | 1 | 1 | 0 | 0 | 1 | 19 | 0.370 | | 0 | 0 | 0 | 1 | 1 | 0 | 1 | 0 | 1A | 0.375 | | 0 | 0 | 0 | 1 | 1 | 0 | 1 | 1 | 1B | 0.380 | | 0 | 0 | 0 | 1 | 1 | 1 | 0 | 0 | 1C | 0.385 | | 0 | 0 | 0 | 1 | 1 | 1 | 0 | 1 | 1D | 0.390 | | 0 | 0 | 0 | 1 | 1 | 1 | 1 | 0 | 1E | 0.395 | | 0 | 0 | 0 | 1 | 1 | 1 | 1 | 1 | 1F | 0.400 | ### Table 4. VID (continued) | | | | | | ` | | | | | |---|---|---|---|---|---|---|---|----|-------| | 0 | 0 | 1 | 0 | 0 | 0 | 0 | 0 | 20 | 0.405 | | 0 | 0 | 1 | 0 | 0 | 0 | 0 | 1 | 21 | 0.410 | | 0 | 0 | 1 | 0 | 0 | 0 | 1 | 0 | 22 | 0.415 | | 0 | 0 | 1 | 0 | 0 | 0 | 1 | 1 | 23 | 0.420 | | 0 | 0 | 1 | 0 | 0 | 1 | 0 | 0 | 24 | 0.425 | | 0 | 0 | 1 | 0 | 0 | 1 | 0 | 1 | 25 | 0.430 | | 0 | 0 | 1 | 0 | 0 | 1 | 1 | 0 | 26 | 0.435 | | 0 | 0 | 1 | 0 | 0 | 1 | 1 | 1 | 27 | 0.440 | | 0 | 0 | 1 | 0 | 1 | 0 | 0 | 0 | 28 | 0.445 | | 0 | 0 | 1 | 0 | 1 | 0 | 0 | 1 | 29 | 0.450 | | 0 | 0 | 1 | 0 | 1 | 0 | 1 | 0 | 2A | 0.455 | | 0 | 0 | 1 | 0 | 1 | 0 | 1 | 1 | 2B | 0.460 | | 0 | 0 | 1 | 0 | 1 | 1 | 0 | 0 | 2C | 0.465 | | 0 | 0 | 1 | 0 | 1 | 1 | 0 | 1 | 2D | 0.470 | | 0 | 0 | 1 | 0 | 1 | 1 | 1 | 0 | 2E | 0.475 | | 0 | 0 | 1 | 0 | 1 | 1 | 1 | 1 | 2F | 0.480 | | 0 | 0 | 1 | 1 | 0 | 0 | 0 | 0 | 30 | 0.485 | | 0 | 0 | 1 | 1 | 0 | 0 | 0 | 1 | 31 | 0.490 | | 0 | 0 | 1 | 1 | 0 | 0 | 1 | 0 | 32 | 0.495 | | 0 | 0 | 1 | 1 | 0 | 0 | 1 | 1 | 33 | 0.500 | | 0 | 0 | 1 | 1 | 0 | 1 | 0 | 0 | 34 | 0.505 | | 0 | 0 | 1 | 1 | 0 | 1 | 0 | 1 | 35 | 0.510 | | 0 | 0 | 1 | 1 | 0 | 1 | 1 | 0 | 36 | 0.515 | | 0 | 0 | 1 | 1 | 0 | 1 | 1 | 1 | 37 | 0.520 | | 0 | 0 | 1 | 1 | 1 | 0 | 0 | 0 | 38 | 0.525 | | 0 | 0 | 1 | 1 | 1 | 0 | 0 | 1 | 39 | 0.530 | | 0 | 0 | 1 | 1 | 1 | 0 | 1 | 0 | ЗА | 0.535 | | 0 | 0 | 1 | 1 | 1 | 0 | 1 | 1 | 3B | 0.540 | | 0 | 0 | 1 | 1 | 1 | 1 | 0 | 0 | 3C | 0.545 | | 0 | 0 | 1 | 1 | 1 | 1 | 0 | 1 | 3D | 0.550 | | 0 | 0 | 1 | 1 | 1 | 1 | 1 | 0 | 3E | 0.555 | | 0 | 0 | 1 | 1 | 1 | 1 | 1 | 1 | 3F | 0.560 | | 0 | 1 | 0 | 0 | 0 | 0 | 0 | 0 | 40 | 0.565 | | 0 | 1 | 0 | 0 | 0 | 0 | 0 | 1 | 41 | 0.570 | | 0 | 1 | 0 | 0 | 0 | 0 | 1 | 0 | 42 | 0.575 | ### Table 4. VID (continued) #### 0.580 0.585 0.590 0.595 0.600 0.605 0.610 4A 0.615 4B 0.620 4C 0.625 4D 0.630 4E 0.635 0.640 4F 0.645 0.650 0.655 0.660 0.665 0.670 0.675 0.680 0.685 0.690 0.695 5A 5B 0.700 5C 0.705 5D 0.710 5E 0.715 5F 0.720 0.725 0.730 0.735 0.740 0.745 0.750 0.755 0.760 0.765 0.770 6A 0.775 6B 0.780 6C 0.785 6D 0.790 0.795 6E 6F 0.800 0.805 0.810 0.815 ### Table 4. VID (continued) | 0 1 1 1 0 1 0 74 0.8 0 1 1 1 0 1 0 75 0.8 0 1 1 1 0 1 1 0 76 0.8 0 1 1 1 0 1 1 1 77 0.8 0 1 1 1 0 0 0 78 0.8 0 1 1 1 0 0 0 77 0.8 0 1 1 1 1 0 0 1 77 0.8 0 1 1 1 1 1 1 1 77 0.8 0 1 1 1 1 1 1 1 1 1 1 1 77 0.8 0 1 1 1 1 1 1 | | | - | | | ,,,, | IIIIII | | | 1 | |---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---|---|---|---|---|------|--------|---|----|-------| | 0 1 1 1 0 1 75 0.8 0 1 1 1 0 1 1 0 76 0.8 0 1 1 1 0 1 1 1 77 0.8 0 1 1 1 0 0 0 78 0.8 0 1 1 1 0 0 0 77 0.8 0 1 1 1 0 0 1 79 0.8 0 1 1 1 0 0 1 79 0.8 0 1 1 1 1 0 1 77 0.8 0 1 1 1 1 1 0 77 0.8 0 1 1 1 1 1 1 77 0.8 0 1 1 1 <t< td=""><td>0</td><td>1</td><td>1</td><td>1</td><td>0</td><td>0</td><td>1</td><td>1</td><td>73</td><td>0.820</td></t<> | 0 | 1 | 1 | 1 | 0 | 0 | 1 | 1 | 73 | 0.820 | | 0 1 1 1 0 76 0.8 0 1 1 1 1 1 77 0.8 0 1 1 1 1 0 0 0 78 0.8 0 1 1 1 1 0 0 0 78 0.8 0 1 1 1 1 0 0 1 79 0.8 0 1 1 1 0 0 1 77 0.8 0 1 1 1 0 1 77 0.8 0 1 1 1 1 1 0 0 77 0.8 0 1 1 1 1 1 1 77 0.8 1 0 0 0 0 0 0 0 0 0 1 0 0 0 0 | 0 | 1 | 1 | 1 | 0 | 1 | 0 | 0 | 74 | 0.825 | | 0 1 1 1 1 77 0.8 0 1 1 1 1 0 0 0 78 0.8 0 1 1 1 1 0 0 0 77 0.8 0 1 1 1 1 0 1 0 77 0.8 0 1 1 1 1 0 1 1 78 0.8 0 1 1 1 1 0 1 77 0.8 0 1 1 1 1 1 0 0 77 0.8 0 1 1 1 1 1 1 77 0.8 0 1 1 1 1 1 1 77 0.8 1 0 0 0 0 0 0 0 0 0 0 0 0 | 0 | 1 | 1 | 1 | 0 | 1 | 0 | 1 | 75 | 0.830 | | 0 1 1 1 1 0 0 0 78 0.8 0 1 1 1 1 0 0 1 79 0.8 0 1 1 1 1 0 1 77 0.8 0 1 1 1 1 0 1 1 78 0.8 0 1 1 1 1 0 0 77 0.8 0 1 1 1 1 0 0 77 0.8 0 1 1 1 1 1 0 0 77 0.8 0 1 1 1 1 1 1 1 77 0.8 1 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 <td>0</td> <td>1</td> <td>1</td> <td>1</td> <td>0</td> <td>1</td> <td>1</td> <td>0</td> <td>76</td> <td>0.835</td> | 0 | 1 | 1 | 1 | 0 | 1 | 1 | 0 | 76 | 0.835 | | 0 1 1 1 1 0 0 1 79 0.8 0 1 1 1 1 0 1 7A 0.8 0 1 1 1 1 0 1 7B 0.8 0 1 1 1 1 0 0 7C 0.8 0 1 1 1 1 0 1 7D 0.8 0 1 1 1 1 1 1 0 7C 0.8 0 1 1 1 1 1 1 7D 0.8 1 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 | 0 | 1 | 1 | 1 | 0 | 1 | 1 | 1 | 77 | 0.840 | | 0 1 1 1 1 0 7A 0.8 0 1 1 1 1 0 1 1 7B 0.8 0 1 1 1 1 0 0 7C 0.8 0 1 1 1 1 0 1 7D 0.8 0 1 1 1 1 1 0 7C 0.8 0 1 1 1 1 1 1 0 7C 0.8 1 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 | 0 | 1 | 1 | 1 | 1 | 0 | 0 | 0 | 78 | 0.845 | | 0 1 1 1 1 1 7B 0.8 0 1 1 1 1 1 0 0 7C 0.8 0 1 1 1 1 0 1 7D 0.8 0 1 1 1 1 1 1 0 7C 0.8 0 1 1 1 1 1 1 1 7C 0.8 1 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 | 0 | 1 | 1 | 1 | 1 | 0 | 0 | 1 | 79 | 0.850 | | 0 1 1 1 1 1 0 0 7C 0.8 0 1 1 1 1 1 0 1 7D 0.8 0 1 1 1 1 1 1 1 7D 0.8 0 1 1 1 1 1 1 1 7D 0.8 1 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 1 1 0 0 0 0 1 1 0 0 0 1 1 0 0 0 1 1 0 0 0 1 < | 0 | 1 | 1 | 1 | 1 | 0 | 1 | 0 | 7A | 0.855 | | 0 1 1 1 1 1 0 1 7D 0.8 0 1 1 1 1 1 0 7E 0.8 0 1 1 1 1 1 1 7F 0.8 1 0 0 0 0 0 0 0 0 0 1 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 1 1 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 | 0 | 1 | 1 | 1 | 1 | 0 | 1 | 1 | 7B | 0.860 | | 0 1 1 1 1 1 0 7E 0.8 0 1 1 1 1 1 1 1 7F 0.8 1 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 1 0 0 0 0 1 0 0 0 0 1 1 0 0 0 0 1 1 0 0 0 1 1 0 0 0 1 1 0 0 0 1 1 1 0 0 0 1 1 0 0 0 1 1 0 0 0 0 1 1 </td <td>0</td> <td>1</td> <td>1</td> <td>1</td> <td>1</td> <td>1</td> <td>0</td> <td>0</td> <td>7C</td> <td>0.865</td> | 0 | 1 | 1 | 1 | 1 | 1 | 0 | 0 | 7C | 0.865 | | 0 1 1 1 1 1 7F 0.8 1 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 | 0 | 1 | 1 | 1 | 1 | 1 | 0 | 1 | 7D | 0.870 | | 1 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 1 0 0 82 0.8 1 0 0 0 0 1 0 0 82 0.8 1 0 0 0 0 1 1 0 0 84 0.9 1 0 0 84 0.9 1 0 0 0 1 1 0 0 84 0.9 1 0 0 0 1 1 0 0 0 1 1 0 0 0 1 0 0 0 0 1 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 | 0 | 1 | 1 | 1 | 1 | 1 | 1 | 0 | 7E | 0.875 | | 1 0 0 0 0 0 1 81 0.8 1 0 0 0 0 0 1 0 82 0.8 1 0 0 0 0 1 1 0 82 0.8 1 0 0 0 0 1 1 0 82 0.8 1 0 0 0 0 1 0 0 84 0.9 1 0 0 0 1 0 1 0 98 0.9 1 0 0 0 1 1 1 87 0.9 1 0 0 0 1 0 0 0 88 0.9 1 0 0 0 1 0 0 1 88 0.9 1 0 0 0 1 1 0 0 8 | 0 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 7F | 0.880 | | 1 0 0 0 0 1 0 82 0.8 1 0 0 0 0 1 1 83 0.9 1 0 0 0 0 1 0 0 84 0.9 1 0 0 0 0 1 0 1 85 0.9 1 0 0 0 0 1 1 0 86 0.9 1 0 0 0 1 1 1 87 0.9 1 0 0 0 1 0 0 88 0.9 1 0 0 0 1 0 0 1 89 0.9 1 0 0 0 1 0 1 1 0 88 0.9 1 0 0 0 1 1 0 0 8C | 1 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 80 | 0.885 | | 1 0 0 0 0 1 1 83 0.9 1 0 0 0 0 1 0 0 84 0.9 1 0 0 0 0 1 0 1 85 0.9 1 0 0 0 1 1 0 86 0.9 1 0 0 0 1 1 1 87 0.9 1 0 0 0 1 0 0 88 0.9 1 0 0 0 1 0 0 1 89 0.9 1 0 0 0 1 0 1 0 88 0.9 1 0 0 0 1 1 0 88 0.9 1 0 0 0 1 1 0 1 88 0.9 <t< td=""><td>1</td><td>0</td><td>0</td><td>0</td><td>0</td><td>0</td><td>0</td><td>1</td><td>81</td><td>0.890</td></t<> | 1 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | 81 | 0.890 | | 1 0 0 0 1 0 0 84 0.9 1 0 0 0 0 1 0 1 85 0.9 1 0 0 0 0 1 1 0 86 0.9 1 0 0 0 1 1 1 87 0.9 1 0 0 0 1 0 0 0 88 0.9 1 0 0 0 1 0 0 1 89 0.9 1 0 0 0 1 0 0 1 88 0.9 1 0 0 0 1 0 1 0 88 0.9 1 0 0 0 1 1 0 88 0.9 1 0 0 0 1 1 0 1 88 | 1 | 0 | 0 | 0 | 0 | 0 | 1 | 0 | 82 | 0.895 | | 1 0 0 0 1 0 1 85 0.9 1 0 0 0 1 1 0 86 0.9 1 0 0 0 1 1 1 87 0.9 1 0 0 0 1 0 0 0 88 0.9 1 0 0 0 1 0 0 1 89 0.9 1 0 0 0 1 0 0 1 88 0.9 1 0 0 0 1 0 1 0 88 0.9 1 0 0 0 1 0 1 0 88 0.9 1 0 0 0 1 1 0 88 0.9 1 0 0 0 1 1 0 88 0.9 <t< td=""><td>1</td><td>0</td><td>0</td><td>0</td><td>0</td><td>0</td><td>1</td><td>1</td><td>83</td><td>0.900</td></t<> | 1 | 0 | 0 | 0 | 0 | 0 | 1 | 1 | 83 | 0.900 | | 1 0 0 0 1 1 0 86 0.9 1 0 0 0 1 1 1 87 0.9 1 0 0 0 1 0 0 0 88 0.9 1 0 0 0 1 0 0 1 89 0.9 1 0 0 0 1 0 1 0 88 0.9 1 0 0 0 1 0 1 0 88 0.9 1 0 0 0 1 0 1 1 0 88 0.9 1 0 0 0 1 1 0 0 8C 0.9 1 0 0 0 1 1 0 1 8D 0.9 1 0 0 0 1 1 1 1 | 1 | 0 | 0 | 0 | 0 | 1 | 0 | 0 | 84 | 0.905 | | 1 0 0 0 1 1 1 87 0.9 1 0 0 0 1 0 0 0 88 0.9 1 0 0 0 1 0 0 1 89 0.9 1 0 0 0 1 0 1 0 8A 0.9 1 0 0 0 1 0 1 1 0 8A 0.9 1 0 0 0 1 1 0 8A 0.9 1 0 0 0 1 1 0 8A 0.9 1 0 0 0 1 1 0 8C 0.9 1 0 0 0 1 1 0 1 8E 0.9 1 0 0 1 1 1 1 1 8F | 1 | 0 | 0 | 0 | 0 | 1 | 0 | 1 | 85 | 0.910 | | 1 0 0 0 1 0 0 0 88 0.9 1 0 0 0 1 0 0 1 89 0.9 1 0 0 0 1 0 1 0 8A 0.9 1 0 0 0 1 0 1 1 0 8C 0.9 1 0 0 0 1 1 0 0 8C 0.9 1 0 0 0 1 1 0 0 8C 0.9 1 0 0 0 1 1 0 0 8C 0.9 1 0 0 0 1 1 0 0 0 9 0.9 1 0 0 0 1 1 1 1 1 93 0.9 1 0 0 1< | 1 | 0 | 0 | 0 | 0 | 1 | 1 | 0 | 86 | 0.915 | | 1 0 0 1 0 0 1 89 0.9 1 0 0 0 1 0 1 0 8A 0.9 1 0 0 0 1 0 1 1 0 8B 0.9 1 0 0 0 1 1 0 1 8B 0.9 1 0 0 0 1 1 0 1 8B 0.9 1 0 0 0 1 1 0 1 8B 0.9 1 0 0 0 1 1 0 8E 0.9 1 0 0 1 1 1 1 8F 0.9 1 0 0 1 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 <td>1</td> <td>0</td> <td>0</td> <td>0</td> <td>0</td> <td>1</td> <td>1</td> <td>1</td> <td>87</td> <td>0.920</td> | 1 | 0 | 0 | 0 | 0 | 1 | 1 | 1 | 87 | 0.920 | | 1 0 0 0 1 0 1 0 8A 0.9 1 0 0 0 1 0 1 1 8B 0.9 1 0 0 0 1 1 0 0 8C 0.9 1 0 0 0 1 1 0 1 8B 0.9 1 0 0 0 1 1 1 0 8E 0.9 1 0 0 0 1 1 1 1 1 8F 0.9 1 0 0 1 0 0 0 0 90 0.9 1 0 0 1 0 0 0 0 0 0 92 0.9 1 0 0 1 0 0 1 0 92 0.9 1 0 0 1 | 1 | 0 | 0 | 0 | 1 | 0 | 0 | 0 | 88 | 0.925 | | 1 0 0 0 1 0 1 1 8B 0.9 1 0 0 0 1 1 0 0 8C 0.9 1 0 0 0 1 1 0 1 8B 0.9 1 0 0 0 1 1 0 1 0 0 9.9 1 0 0 0 0 0 0 90 0.9 1 0 0 1 0 0 0 0 0 90 0.9 1 0 0 1 0 0 0 0 0 90 0.9 1 0 0 1 0 0 0 0 0 0 0 90 0.9 1 0 0 1 0 0 1 0 0 94 0.9 1< | 1 | 0 | 0 | 0 | 1 | 0 | 0 | 1 | 89 | 0.930 | | 1 0 0 0 1 0 1 1 8B 0.9 1 0 0 0 1 1 0 0 8C 0.9 1 0 0 0 1 1 0 1 8B 0.9 1 0 0 0 1 1 1 0 8E 0.9 1 0 0 0 1 1 1 1 1 8F 0.9 1 0 0 1 0 0 0 0 90 0.9 1 0 0 1 0 0 0 0 90 0.9 1 0 0 1 0 0 0 0 90 0.9 1 0 0 1 0 0 0 1 0 99 0.9 1 0 0 1 0 0 1 0 99 0.9 1 0 0 1 | 1 | 0 | 0 | 0 | 1 | 0 | 1 | 0 | 8A | 0.935 | | 1 0 0 0 1 1 0 1 8D 0.9 1 0 0 0 1 1 1 0 8E 0.9 1 0 0 0 1 1 1 1 8F 0.9 1 0 0 1 0 0 0 0 90 0.9 1 0 0 1 0 0 1 91 0.9 1 0 0 1 0 0 1 0 92 0.9 1 0 0 1 0 0 1 0 92 0.9 1 0 0 1 0 0 1 0 94 0.9 1 0 0 1 0 0 94 0.9 1 0 0 1 0 1 0 96 0.9 | 1 | 0 | 0 | 0 | 1 | 0 | 1 | 1 | 8B | 0.940 | | 1 0 0 0 1 1 1 0 8E 0.9 1 0 0 0 1 1 1 1 1 8F 0.9 1 0 0 1 0 0 0 0 90 0.9 1 0 0 1 0 0 0 1 91 0.9 1 0 0 1 0 0 1 0 92 0.9 1 0 0 1 0 0 1 1 93 0.9 1 0 0 1 0 0 1 0 94 0.9 1 0 0 1 0 0 1 95 0.9 1 0 0 1 0 1 0 96 0.9 1 0 0 1 0 0 1 0 98 1.0 1 0 0 1 1 0 0 | 1 | 0 | 0 | 0 | 1 | 1 | 0 | 0 | 8C | 0.945 | | 1 0 0 0 1 1 1 1 1 8F 0.9 1 0 0 1 0 0 0 0 90 0.9 1 0 0 1 0 0 1 91 0.9 1 0 0 1 0 0 1 0 92 0.9 1 0 0 1 0 0 1 1 93 0.9 1 0 0 1 0 0 1 0 94 0.9 1 0 0 1 0 1 0 94 0.9 1 0 0 1 0 1 0 96 0.9 1 0 0 1 1 1 0 0 98 1.0 1 0 0 1 1 0 0 0 98 1.0 1 0 0 1 1 0 0 1 | 1 | 0 | 0 | 0 | 1 | 1 | 0 | 1 | 8D | 0.950 | | 1 0 0 1 0 0 0 0 90 0.9 1 0 0 1 0 0 0 1 91 0.9 1 0 0 1 0 0 1 0 92 0.9 1 0 0 1 0 0 1 1 93 0.9 1 0 0 1 0 1 0 0 94 0.9 1 0 0 1 0 1 0 1 0 96 0.9 1 0 0 1 1 1 0 0 98 1.0 1 0 0 1 1 0 0 1 99 1.0 | 1 | 0 | 0 | 0 | 1 | 1 | 1 | 0 | 8E | 0.955 | | 1 0 0 1 0 0 0 1 91 0.9 1 0 0 1 0 92 0.9 1 0 0 1 0 92 0.9 1 0 0 1 0 0 1 1 93 0.9 1 0 0 1 0 1 0 0 94 0.9 1 0 0 1 0 1 0 1 0 96 0.9 1 0 0 1 0 1 1 0 96 0.9 1 0 0 1 1 1 0 0 98 1.0 1 0 0 1 1 0 0 0 98 1.0 1 0 0 1 1 0 0 1 99 1.0 | 1 | 0 | 0 | 0 | 1 | 1 | 1 | 1 | 8F | 0.960 | | 1 0 0 1 0 0 1 0 92 0.9 1 0 0 1 0 0 1 1 93 0.9 1 0 0 1 0 0 94 0.9 1 0 0 1 0 1 0 1 95 0.9 1 0 0 1 0 1 1 0 96 0.9 1 0 0 1 0 1 1 0 0 98 1.0 1 0 0 1 1 0 0 1 99 1.0 | 1 | 0 | 0 | 1 | 0 | 0 | 0 | 0 | 90 | 0.965 | | 1 0 0 1 0 0 1 1 93 0.9 1 0 0 1 0 0 94 0.9 1 0 0 1 0 1 0 1 95 0.9 1 0 0 1 0 1 1 0 96 0.9 1 0 0 1 0 1 1 1 1 97 1.0 1 0 0 1 1 0 0 0 98 1.0 1 0 0 1 1 0 0 1 99 1.0 | 1 | 0 | 0 | 1 | 0 | 0 | 0 | 1 | 91 | 0.970 | | 1 0 0 1 0 1 0 94 0.9 1 0 0 1 0 1 0 1 95 0.9 1 0 0 1 0 1 1 0 96 0.9 1 0 0 1 0 1 1 1 97 1.0 1 0 0 1 1 0 0 98 1.0 1 0 0 1 1 0 0 1 99 1.0 | 1 | 0 | 0 | 1 | 0 | 0 | 1 | 0 | 92 | 0.975 | | 1 0 0 1 0 1 0 1 95 0.9 1 0 0 1 0 1 1 0 96 0.9 1 0 0 1 0 1 1 1 97 1.0 1 0 0 1 1 0 0 0 98 1.0 1 0 0 1 1 0 0 1 99 1.0 | 1 | 0 | 0 | 1 | 0 | 0 | 1 | 1 | 93 | 0.980 | | 1 0 0 1 0 1 1 0 96 0.9 1 0 0 1 0 1 1 1 97 1.0 1 0 0 1 1 0 0 0 98 1.0 1 0 0 1 1 0 0 1 99 1.0 | 1 | 0 | 0 | 1 | 0 | 1 | 0 | 0 | 94 | 0.985 | | 1 0 0 1 0 1 1 1 97 1.0 1 0 0 1 1 0 0 98 1.0 1 0 0 1 1 0 0 1 99 1.0 | 1 | 0 | 0 | 1 | 0 | 1 | 0 | 1 | 95 | 0.990 | | 1 0 0 1 1 0 0 0 98 1.0 1 0 0 1 1 0 0 1 99 1.0 | 1 | 0 | 0 | 1 | 0 | 1 | 1 | 0 | 96 | 0.995 | | 1 0 0 1 1 0 0 1 99 1.0 | 1 | 0 | 0 | 1 | 0 | 1 | 1 | 1 | 97 | 1.000 | | | 1 | 0 | 0 | 1 | 1 | 0 | 0 | 0 | 98 | 1.005 | | 1 0 0 1 1 0 1 0 94 10 | 1 | 0 | 0 | 1 | 1 | 0 | 0 | 1 | 99 | 1.010 | | | 1 | 0 | 0 | 1 | 1 | 0 | 1 | 0 | 9A | 1.015 | | 1 0 0 1 1 0 1 1 9B 1.0 | 1 | 0 | 0 | 1 | 1 | 0 | 1 | 1 | 9B | 1.020 | | 1 0 0 1 1 1 0 0 9C 1.0 | 1 | 0 | 0 | 1 | 1 | 1 | 0 | 0 | 9C | 1.025 | | 1 0 0 1 1 1 0 1 9D 1.0 | 1 | 0 | 0 | 1 | 1 | 1 | 0 | 1 | 9D | 1.030 | | 1 0 0 1 1 1 1 0 9E 1.0 | 1 | 0 | 0 | 1 | 1 | 1 | 1 | 0 | 9E | 1.035 | | 1 0 0 1 1 1 1 1 9F 1.0 | 1 | 0 | 0 | 1 | 1 | 1 | 1 | 1 | 9F | 1.040 | | 1 0 1 0 0 0 0 A0 1.0 | 1 | 0 | 1 | 0 | 0 | 0 | 0 | 0 | A0 | 1.045 | | 1 0 1 0 0 0 0 1 A1 1.0 | 1 | 0 | 1 | 0 | 0 | 0 | 0 | 1 | A1 | 1.050 | | 1 0 1 0 0 0 1 0 A2 1.0 | 1 | 0 | 1 | 0 | 0 | 0 | 1 | 0 | A2 | 1.055 | ### Table 4. VID (continued) #### АЗ 1.060 Α4 1.065 1.070 Α5 1.075 A6 Α7 1.080 Α8 1.085 Α9 1.090 AΑ 1.095 AΒ 1.100 AC 1.105 AD 1.110 ΑE 1.115 ΑF 1.120 1.125 B0 В1 1.130 B2 1.135 ВЗ 1.140 B4 1.145 B5 1.150 В6 1.155 **B7** 1.160 B8 1.165 В9 1.170 1.175 BA BB 1.180 BC 1.185 BD 1.190 ΒE 1.195 BF 1.200 C0 1.205 C1 1.210 C2 1.215 C3 1.220 C4 1.225 C5 1.230 C6 1.235 C7 1.240 C8 1.245 C9 1.250 CA 1.255 CB 1.260 CC 1.265 1.270 CD CE 1.275 CF 1.280 D0 1.285 D1 1.290 D2 1.295 ### Table 4. VID (continued) | | | - | abie | | - (55 | nunu | , | | | |---|---|---|------|---|-------|------|---|----------|----------------| | 1 | 1 | 0 | 1 | 0 | 0 | 1 | 1 | D3 | 1.300 | | 1 | 1 | 0 | 1 | 0 | 1 | 0 | 0 | D4 | 1.305 | | 1 | 1 | 0 | 1 | 0 | 1 | 0 | 1 | D5 | 1.310 | | 1 | 1 | 0 | 1 | 0 | 1 | 1 | 0 | D6 | 1.315 | | 1 | 1 | 0 | 1 | 0 | 1 | 1 | 1 | D7 | 1.320 | | 1 | 1 | 0 | 1 | 1 | 0 | 0 | 0 | D8 | 1.325 | | 1 | 1 | 0 | 1 | 1 | 0 | 0 | 1 | D9 | 1.330 | | 1 | 1 | 0 | 1 | 1 | 0 | 1 | 0 | DA | 1.335 | | 1 | 1 | 0 | 1 | 1 | 0 | 1 | 1 | DB | 1.340 | | 1 | 1 | 0 | 1 | 1 | 1 | 0 | 0 | DC | 1.345 | | 1 | 1 | 0 | 1 | 1 | 1 | 0 | 1 | DD | 1.350 | | 1 | 1 | 0 | 1 | 1 | 1 | 1 | 0 | DE | 1.355 | | 1 | 1 | 0 | 1 | 1 | 1 | 1 | 1 | DF | 1.360 | | 1 | 1 | 1 | 0 | 0 | 0 | 0 | 0 | E0 | 1.365 | | 1 | 1 | 1 | 0 | 0 | 0 | 0 | 1 | E1 | 1.370 | | 1 | 1 | 1 | 0 | 0 | 0 | 1 | 0 | E2 | 1.375 | | 1 | 1 | 1 | 0 | 0 | 0 | 1 | 1 | E3 | 1.380 | | 1 | 1 | 1 | 0 | 0 | 1 | 0 | 0 | E4 | 1.385 | | 1 | 1 | 1 | 0 | 0 | 1 | 0 | 1 | E5 | 1.390 | | 1 | 1 | 1 | 0 | 0 | 1 | 1 | 0 | E6 | 1.395 | | 1 | 1 | 1 | 0 | 0 | 1 | 1 | 1 | E7 | 1.400 | | 1 | 1 | 1 | 0 | 1 | 0 | 0 | 0 | E8 | 1.405 | | 1 | 1 | 1 | 0 | 1 | 0 | 0 | 1 | E9 | 1.410 | | 1 | 1 | 1 | 0 | 1 | 0 | 1 | 0 | EA | 1.415 | | 1 | 1 | 1 | 0 | 1 | 0 | 1 | 1 | EB | 1.420 | | 1 | 1 | 1 | 0 | 1 | 1 | 0 | 0 | EC | 1.425 | | 1 | 1 | 1 | 0 | 1 | 1 | 0 | 1 | ED | 1.430 | | 1 | 1 | 1 | 0 | 1 | 1 | 1 | 0 | EE | 1.435 | | 1 | 1 | 1 | 0 | 1 | 1 | 1 | 1 | EF | 1.440 | | 1 | 1 | 1 | 1 | 0 | 0 | 0 | 0 | F0 | 1.445 | | 1 | 1 | 1 | 1 | 0 | 0 | 0 | 1 | F1 | 1.450 | | 1 | 1 | 1 | 1 | 0 | 0 | 1 | 0 | F2 | 1.455 | | 1 | 1 | 1 | 1 | 0 | 0 | 1 | 1 | F3 | 1.460 | | 1 | 1 | 1 | 1 | 0 | 1 | 0 | 0 | F4 | 1.465 | | 1 | 1 | 1 | 1 | 0 | 1 | 0 | 0 | F5<br>F6 | 1.470<br>1.475 | | 1 | 1 | 1 | 1 | 0 | 1 | 1 | 1 | F6<br>F7 | 1.475 | | 1 | 1 | 1 | 1 | 1 | 0 | 0 | 0 | F8 | 1.485 | | 1 | 1 | 1 | 1 | 1 | 0 | 0 | 1 | F9 | 1.490 | | 1 | 1 | 1 | 1 | 1 | 0 | 1 | 0 | FA | 1.490 | | 1 | 1 | 1 | 1 | 1 | 0 | 1 | 1 | FB | 1.500 | | 1 | 1 | 1 | 1 | 1 | 1 | 0 | 0 | FC | 1.505 | | 1 | 1 | 1 | 1 | 1 | 1 | 0 | 1 | FD | 1.510 | | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 0 | FE | 1.515 | | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | FF | 1.520 | | | 1 | ' | ' | ' | ' | ' | ' | | 1.020 | ## TEXAS INSTRUMENTS #### **Gate Driver** The TPS51650 and TPS59650 incorporate two internal strong, high-performance gate drives with adaptive cross-conduction protection. These drivers are for two phases in the CPU channel. The third phase of the CPU and the single-phase GPU channel require external drivers. The internal driver in these devices uses the state of the CDLx and CSWx pins to be sure the high-side or low-side FET is OFF before turning the other ON. Fast logic and high drive currents (up to 8-A typical) quickly charge and discharge FET gates to minimize dead-time to increase efficiency. The high-side gate driver also includes an integrated boost FET instead of merely a diode to increase the effective drive voltage for higher efficiency. An adaptive zero-crossing technique, which detects the switch-node voltage before turning OFF the low-side FET, is used to minimize losses during DCM operation. ### Input Under Voltage Protection (5V and 3.3V) The TPS51650 and TPS59650 continuously monitor the voltage on the V5DRV, V5 and V3R3 pin to be sure the value is high enough to bias the device properly and provide sufficient gate drive potential to maintain high efficiency. The converter starts with approximately 4.4-V and has a nominal 200 mV of hysteresis. The input ( $V_{BAT}$ ) does not have a UVLO function, so the circuit operates with power inputs as low as approximately 3 x $V_{CORE}$ . ### Power Good (CPGOOD and GPGOOD) These devices have two open-drain power good pins that follow the requirements for IMVP-7. CPGOOD is used for the CPU channel output voltage and GPGOOD is used for the GPU channel output voltage. Both of these signals are active high. The upper and the lower limits for the output voltage for xPGOOD active are: Upper: V<sub>DAC</sub> +220 mV Lower: V<sub>DAC</sub> -315 mV xPGOOD goes inactive (low) as soon as the VR\_ON pin is pulled low or an undervoltage condition on V5 or V3R3 is detected. The xPGOOD signals are masked during DAC transitions to prevent false triggering during voltage slewing. ### **Output Undervoltage Protection** Output undervoltage protection works in conjunction with the current protection described below. If $V_{CORE}$ drops below the low PGOOD threshold, then the drivers are turned OFF until VR\_ON is cycled. ### **Overcurrent Protection** The TPS51650 and TPS59650 use a *valley* current limiting scheme, so the ripple current must be considered. The DC current value at OCP is the OCP limit value plus half of the ripple current. Current limiting occurs on a phase-by-phase and pulse-by-pulse basis. If the voltage between xCSPx and xCSNx is above the OCP value, the converter delays the next ON pulse until it drops below the OCP limit. For inductor current sensing circuits, the voltage between xCSPx and xCSNx is the inductor DCR value multiplied by the resistor divider which is part of the NTC compensation network. As a result, a wide range of OCP values can be obtained by changing the resistor divider value. In general, use the highest OCP setting possible with the least attenuation in the resistor divider to provide as much signal to the device as possible. This provides the best performance for all parameters related to current feedback. In OCP mode, the voltage drops until the UVP limit is reached. Then, the converter sets the xPGOOD to inactive, and the drivers are turned OFF. The converter remains in this state until the device is reset by the VR ON. ### **Overvoltage Protection** An OVP condition is detected when $V_{CORE}$ is more than 220 mV greater than $V_{DAC}$ . In this case, the converter sets xPGOOD inactive, and turns ON the drive for the Low-side FET. The converter remains in this state until the device is reset by cycling VR\_ON. However, because of the dynamic nature of IMVP-7 systems, the +220 mV OVP threshold is *blanked* much of the time. In order to provide protection to the processor 100% of the time, there is a second OVP level fixed at 1.7 V which is always active. If the fixed OVP condition is detected, the PGOOD are forced inactive and the low-side FETs are tuned ON. The converter remains in this state until VR\_ON is cycled. ### **Over Temperature Protection** Two types of thermal protection are provided in these devices: - VR HOT - Thermal Shutdown #### **VR HOT** The VR\_HOT signal is an Intel-defined open-drain signal that is used to protect the V<sub>CORE</sub> power chain. To use VR\_HOT, place an NTC thermistor at the hottest area of the CPU channel and connect it from CTHERM pin to GND. Similarly for GPU channel, place the NTC thermistor at the hottest area and connect it from GTHERM to GND. Also, connect a resistor from VREF to GTHERM and CTHERM. As the temperature increases, the xTHERM voltage drops below the THERM threshold, VR\_HOT is activated. A small capacitor may be connected to the xTHERM pins for high frequency noise filtering. lists the thermal zone register bits based on the xTHERM pin voltage. Table 5. Thermal Zone Register Bits | OUTPUT IS<br>SHUTDOWN | VR_HOT<br>ASSERTED | SVID ALERT ASSERTED | ED XTHERM THRESHOLD VOLTAGE FOR THE TEMPERATURE ZONE REGISTER BITS TO BE ASSERTED. | | | | | | |-----------------------|--------------------|---------------------|------------------------------------------------------------------------------------|--------|--------|--------|--------|--------| | | b7 | b6 | b5 | b4 | b3 | b2 | b1 | b0 | | 410 mV | 455 mV | 458 mV | 523 mV | 559 mV | 598 mV | 638 mV | 680 mV | 783 mV | #### **Thermal Shutdown** When the xTHERM pin voltage continues to drop even after VR\_HOT is asserted, the drivers turn OFF and the output is shutdown. These devices also have an internal temperature sensor. When the temperature reaches a nominal 155°C, the device shuts down until the temperature cools approximately 20°C. Then, the circuit can be re-started by cycling VR\_ON. ### Setting the Maximum Processor Current (I<sub>CC(max)</sub>) The TPS51640 controller allows the user to set the maximum processor current with the multi-function pins CF-IMAX and GF-IMAX. The voltage on the CF-IMAX and GF-IMAX at start-up sets the maximum processor current (I<sub>CC(max)</sub>) for CPU and GPU respectively. The $R_{CF}$ and $R_{GF}$ are resistors to GND from CF-IMAX and GF-IMAX respectively to select the frequency setting. $R_{CIMAX}$ is the resistor from VREF to CF-IMAX and $R_{GIMAX}$ is the resistor from VREF to GF-IMAX. Equation 2 describes the setting the I<sub>CC(max)</sub> for the CPU channel and Equation 3 describes the setting the I<sub>CC(max)</sub> for the GPU channel. $$I_{CC(max)CPU} = 255 \times \left(\frac{R_{CF}}{R_{CF} + R_{CIMAX}}\right)$$ $$I_{CC(max)GPU} = 255 \times \left(\frac{R_{GF}}{R_{GF} + R_{GIMAX}}\right)$$ (2) (3) ### Instruments #### **DESIGN STEPS** The design procedure using the TPS51650, TPS59650, and TPS59641 is very simple. An excel-based component value calculation tool is available. Contact your local TI representative to get a copy of the spreadsheet. The procedure is explained here below with the following design example: **Table 6. Design Example Specifications** | | CPU V <sub>CORE</sub> SPECIFICATIONS | GFX V <sub>CORE</sub> SPECIFICATIONS | |--------------------------|--------------------------------------|--------------------------------------| | Phases | 3 | 2 | | Input voltage range | 9 V to 20 V | 9 V to 20 V | | VHFM | 0.9 V | 1.23 V | | I <sub>CC(max)</sub> | 94 A | 46 A | | I <sub>DYN(max)</sub> | 66 A | 38 A | | I <sub>CC(tdc)</sub> | 52 | 37.5 | | Load-line | 1.9 mV/A | 3.9 mV/A | | Fast slew rate (minimum) | 10 mV/μs | 10 mV/μs | ### Step One: Select switching frequency. The CPU channel switching frequency is selected by a resistor from CF-IMAX to GND ( $R_{CF}$ ) and GPU channel switching frequency is selected by a resistor from GF-IMAX to GND ( $R_{GF}$ ). The frequency is an approximate frequency and is expected to vary based on load and input voltage. **Table 7. Switching Frequency Selection** | SELECTION RESISTANCE (kΩ) | CPU CHANNEL<br>FREQUENCY (kHz) | GPU CHANNEL<br>FREQUENCY (kHz) | |---------------------------|--------------------------------|--------------------------------| | 20 | 250 | 275 | | 24 | 300 | 330 | | 30 | 350 | 385 | | 39 | 400 | 440 | | 56 | 450 | 495 | | 75 | 500 | 550 | | 100 | 550 | 605 | | 150 | 600 | 660 | This desig defines the switching frequency for the CPU channel as 300 kHz and defines the GPU channel as 385 kHz. Therefore, - $R_{CF} = 21 \text{ k}\Omega$ - R<sub>GF</sub> = 24 kΩ ### Step Two: Set I<sub>CC(max)</sub> The $I_{CC(max)}$ is set by the voltage on CF-IMAX for CPU channel and GF-IMAX for GPU channel. This is set by the resistors from VREF to CF-IMAX ( $R_{CMAX}$ ) and from VREF to GF-IMAX ( $R_{CMAX}$ ) From Equation 2 and Equation 3, - $R_{CMAX} = 42.2 \text{ k}\Omega$ - $R_{GMAX} = 110 \text{ k}\Omega$ ### Step Three: Set the slew rate. The slew rate is set by the voltage setting on SLEWA pin. For a minimum slew rate of 10 mV/ms, the voltage on the SLEWA pin must be less than 0.3 V. Because the SLEWA pin also sets the base address (for the TPS59650), the simple way to meet this is by having a $20-k\Omega$ resistor from SLEWA to GND. SLUSAV7 - JANUARY 2012 www.ti.com #### Step Four: Determine inductor value and choose inductor. Smaller values of inductor have better transient performance but higher ripple and lower efficiency. Higher values have the opposite characteristics. It is common practice to limit the ripple current to 20% to 40% of the maximum current per phase. This example uses a ripple current of 30%. $$I_{P-P} = \frac{94 \,A}{3} \times 0.3 = 9.4 \,A$$ $$L = \frac{V \times dT}{I_{P-P}}$$ (4) where • $$V = V_{IN-MAX} - V_{HFM} = 19.1 \text{ V}$$ • $dT = V_{HFM} / (f \times V_{IN-MAX}) = 150 \text{ ns}$ • $I_{P,P} = 9.4 \text{ A}$ (5) Using those calculations, $L = 0.304 \mu H$ . An inductance value of 0.36 $\mu$ H is chosen as this is a commonly used inductor for $V_{CORF}$ application. The inductor must not saturate during peak loading conditions. $$I_{SAT} = \left(\frac{I_{CC(max)}}{N_{PHASE}} + \frac{I_{P-P}}{2}\right) \times 1.2 = 43.2 A$$ (6) The factor of 1.2 allows for current sensing and current limiting tolerances; the factor of 1.25 is the Intel 25% momentary OCP requirement. The chosen inductor should have the following characteristics: - An inductance to current curve ratio equal to 1 (or as close possible). Inductor DCR sensing is based on the idea L/DCR is approximately a constant through the current range of interest. - Either high saturation or soft saturation. - Low DCR for improved efficiency, but at least 0.7 m $\Omega$ for proper signal levels. - DCR tolerance as low as possible for load-line accuracy. For this application, a 0.36-μH, 0.825-mΩ inductor is chosen. Because the per phase current for GPU is same as CPU, the same inductor for GPU channel is chosen. #### Step Five: Determine current sensing method. The TPS51650 and TPS59650 support both resistor sensing and inductor DCR sensing. Inductor DCR sensing is chosen. For resistor sensing, substitute the resistor value (0.75 mΩ recommended for a 3-phase 94-A application) for RCS in the subsequent equations and skip Step Four. #### Step Six: Design the thermal compensation network and selection of OCP. In most designs, NTC thermistors are used to compensate thermal variations in the resistance of the inductor winding. This winding is generally copper, and so has a resistance coefficient of 3900 PPM/°C. NTC thermistors, on the other hand, have very non-linear characteristics and need two or three resistors to linearize them over the range of interest. The typical DCR circuit is shown in Figure 51. Figure 51. Typical DCR Sensing Circuit In this circuit, the voltage across the $C_{SENSE}$ capacitor exactly equals the voltage across the $R_{DCR}$ resistor when Equation 7 is true. $$\frac{L}{R_{DCR}} = C_{SENSE} \times R_{EQ}$$ where $$R_{EQ}$$ is the series/parallel combination of $R_{SEQU}$ , $R_{NTC}$ , $R_{SERIES}$ and $R_{PAR}$ (7) $$R_{EQ} = \frac{R_{P_N}}{R_{SEQU} + R_{P_N}}$$ (8) $$R_{P_{-}N} = \frac{R_{PAR} \times (R_{NTC} + R_{SERIES})}{R_{PAR} + R_{NTC} + R_{SERIES}}$$ (9) C<sub>SENSE</sub> capacitor type should be stable over temperature. Use X7R or better dielectric (C0G preferred). Because calculating these values by hand is difficult, TI has a spreadsheet using the Excel Solver function available to calculate them. Contact a local TI representative to get a copy of the spreadsheet. In this design, the following values are input into the CPU section of the spreadsheet - L = 0.36 µH - $R_{DCR} = 0.825 \text{ m}\Omega$ - Load Line, $R_{IMVP} = -1.9 \text{ m}\Omega$ - Minimum overcurrent limit = 112 A - Thermistor R<sub>25</sub> = 100 kΩ and "B" value = 4250 kΩ In this design, the following values are input into the GPU section of the spreadsheet - L = 0.36 µH - $R_{DCR} = 0.825 \text{ m}\Omega$ - Load Line, $R_{IMVP} = -3.9 \text{ m}\Omega$ - Minimum overcurrent limit = 59 A - Thermistor R<sub>25</sub> = 100 kΩ and "B" value = 4250 kΩ The spreadsheet then calculates the OCP (overcurrent protection) setting and the values of $R_{SEQU}$ , $R_{SERIES}$ , $R_{PAR}$ , and $C_{SENSE}$ . In this case, the OCP setting is the resistor value selection of 56 k $\Omega$ from COCP-I to GND and GOCP-I to GND. The nearest standard component values are: www.ti.com - $R_{SEQU} = 17.8 \text{ k}\Omega;$ - R<sub>SERIES</sub> = 28.7 kΩ; - R<sub>PAR</sub> = 162 kΩ - C<sub>SENSE</sub> =33 nF Note the effective divider ratio for the inductor DCR. The effective current sense resistance ( $R_{CS(eff)}$ ) is shown in Equation 10. $$R_{CS(eff)} = R_{DCR} \times \frac{R_{P_N}}{R_{SEQU} + R_{P_N}}$$ where • $R_{P_{-}N}$ is the series/parallel combination of $R_{NTC}$ , $R_{SERIES}$ and $R_{PAR}$ . (10) $$R_{GDROOP} = \frac{R_{CS(eff)} \times A_{CS}}{R_{LL} \times G_{M}} = \frac{0.66 \text{m}\Omega \times 12}{3.9 \text{m}\Omega \times 0.497 \text{mS}} = 4.12 \text{k}\Omega$$ (11) $R_{CS(eff)}$ is 0.66 m $\Omega$ . #### Step Seven: Set the load-line. The load-line for CPU channel is set by the resistor, R<sub>CDROOP</sub> from CCOMP to VREF. The load-line for GPU channel is set by the resistor, R<sub>GDROOP</sub> from the GCOMP pin to VREF. Using the Equation 1, the droop setting resistors are calculated in Equation 12 and Equation 13. $$R_{CDROOP} = \frac{R_{CS(eff)} \times A_{CS}}{R_{LL} \times G_{M}} = \frac{0.66 \text{m}\Omega \times 12}{1.9 \text{m}\Omega \times 0.497 \text{mS}} = 8.45 \text{k}\Omega$$ (12) $$R_{GDROOP} = \frac{R_{CS(eff)} \times A_{CS}}{R_{LL} \times G_{M}} = \frac{0.66 \text{m}\Omega \times 12}{3.9 \text{m}\Omega \times 0.497 \text{mS}} = 4.12 \text{k}\Omega$$ (13) #### Step Eight: Programming the CTHERM and GTHERM pins. The CTHERM and GTHERM pins should be set so that the resistor divider voltage would be greater than 458 mV at normal operation. For $\overline{VR}$ \_HOT to be asserted, the xTHERM pin voltage should fall below 458 mV. The NTC resistor from xTHERM to GND is chosen as 100 k $\Omega$ with a B of 4250K. With this, for a $\overline{VR}$ \_HOT assertion temperature of 105°C, the resistor from xTHERM to VREF can be calculated as 15.4 k $\Omega$ . #### Step Nine: Determine the output capacitor configuration. For the output capacitor, the Intel *Power Delivery Guidelines* gives the output capacitor recommendations. Using these devices, it is possible to meet the load transient with lower capacitance by using the OSR and USR feature. Eight settings are available and this selection must to be tuned based on transient measurement. Table 8. OSR/USR Selection Settings | INDUCTOR DCR | 3-PHASE QC SETTING (V) | 2-PHASE SV SETTING (V) | | | | |------------------|------------------------|------------------------|--|--|--| | 0.8 mW to 0.9 mW | 1.0 | 0.8 | | | | | 1.0 mW to 1.1 mW | 1.2 | 1.0 | | | | The resistor from COCP-R to VREF and GOCP-R to VREF can be calculated based on the above voltage setting and the COCP-R to GND and GOCP-R to GND resistor selected in **Step Six**. The resistor values are calculated as 39.2 k $\Omega$ for COCP-R to VREF and 2.4 k $\Omega$ for GOCP-R to VREF. # TEXAS INSTRUMENTS #### PCB LAYOUT GUIDELINE #### **SCHEMATIC REVIEW** Because the voltage and current feedback signals are fully differential it is a good idea to double check their polarity. - CCSP1/CCSN1 - CCSP2/CCSN2 - CCSP2/CCSN2 - GCSP1/GCSN1 - GCSP2/GCSN2 - VCCSENSE to CVFB/VSSSENSE to CGFB (for CPU) - VCCGTSENSE to GVFB/VSSGTSENSE to GGFB (for GPU) Also, note the order of the current sense inputs on Pin 4 to Pin 9 as the second phase has a reverse order. #### **CAUTION** Separate noisy driver interface lines from sensitive analog interface lines: (This is the MOST CRITICAL LAYOUT RULE) The TPS51650 and TPS59650 make this as easy as possible. The pin-out arrangement for TPS51650 is shown in Figure 52. The driver outputs clearly separated from the sensitive analog and digital circuitry. The driver has a separate PGND and this should be directly connected to the decoupling capacitor that connects from V5DRV to PGND. The thermal pad of the package is the analog ground for these devices and should NOT be connected directly to PGND (Pin 42). Figure 52. Packaging Layout Arranged by Function www.ti.com Given the physical layout of most systems, the current feedback (xCSPx, xCSNx) may have to pass near the power chain. Clean current feedback is required for good load-line, current sharing, and current limiting performance of these devices, so please take the following precautions: - Make a Kelvin connection to the pads of the resistor or inductor used for current sensing. See Figure 53 for a layout example. - Run the current feedback signals as a differential pair to the device. - Run the lines in a quiet layer. Isolate them from noisy signals by a voltage or ground plane. - Put the compensation capacitor for DCR sensing (C<sub>SENSE</sub>) as close to the CS pins as possible. - Place any noise filtering capacitors directly underneath these devices and connect to the CS pins with the shortest trace length possible. Figure 53. Make Kelvin Connections to the Inductor for DCR Sensing SLUSAV7 – JANUARY 2012 www.ti.com ## **Minimize High-Current Loops** Figure 54 shows the primary current loops in each phase, numbered in order of importance. The most important loop to minimize the area of is Loop 1, the path from the input capacitor through the high and low side FETs, and back to the capacitor through ground. Loop 2 is from the inductor through the output capacitor, ground and Q2. The layout of the low side gate drive (Loops 3a and 3b) is important. The guidelines for gate drive layout are: - Make the low-side gate drive as short as possible (1 inch or less preferred). - Make the DRVL width to length ratio of 1:10, wider (1:5) if possible. - If changing layers is necessary, use at least two vias. Figure 54. Major Current Loops to Minimize #### **Power Chain Symmetry** The TPS51650 and TPS59650 do not require special care in the layout of the power chain components. This is because independent isolated current feedback is provided. If it is possible to lay out the phases in a symmetrical manner, then please do so. The current feedback from each phase must be clean of noise and have the same effective current sense resistance. #### Place analog components as close to the device as possible. Place components close to the device in the following order. - 1. CS pin noise filtering components - 2. xCOMP pin compensation components - 3. Decoupling capacitors for VREF, V3R3, V5 - 4. xTHERM filter capacitor - 5. xOCP-R resistors - 6. xF-IMAX resistors INSTRUMENTS www.ti.com Grounding Posemmendation ## Grounding Recommendations These devices have separate analog and power grounds, and a thermal pad. The normal procedure for connecting these is: - The thermal pad is the analog ground. - DO NOT connect the thermal pad to Pin 42 directly as Pin 42 is the PGND which is the Gate driver Ground. - Pin 42 (PGND) must be connected directly to the gate driver decoupling capacitor ground terminal. - Tie the thermal pad (analog ground pin) to a ground island with at least 4 small vias or one large via. - · All the analog components can connect to this analog ground island. - The analog ground can be connected to any quiet spot on the system ground. A quiet area is defined as a area where no power supply switching currents are likely to flow. This applies to both the V<sub>CORE</sub> regulator and other regulators. Use a single point connection from analog ground to the system ground - Make sure the low-side FET source connection and the decoupling capacitors have plenty of vias. #### **Decoupling Recommendations** - Decouple V5IN to PGND with at least a 2.2 µF ceramic capacitor. - Decouple V5 and V3R3 with 1 µF to AGND with leads as short as possible, - VREF to AGND with 0.33 μF, with short leads also #### **Conductor Widths** - Follow Intel guidelines with respect to the voltage feedback and logic interface connection requirements. - Maximize the widths of power, ground and drive signal connections. - For conductors in the power path, be sure there is adequate trace width for the amount of current flowing through the traces. - Make sure there are sufficient vias for connections between layers. A good guideline is to use a minimum of 1 via per ampere of current. 15-Apr-2017 #### PACKAGING INFORMATION | Orderable Device | Status (1) | Package Type | Package<br>Drawing | | Package<br>Qty | Eco Plan | Lead/Ball Finish (6) | MSL Peak Temp | Op Temp (°C) | Device Marking<br>(4/5) | Samples | |------------------|------------|--------------|--------------------|----|----------------|----------------------------|----------------------|---------------------|--------------|-------------------------|---------| | FX007 | ACTIVE | VQFN | RSL | 48 | 2500 | Green (RoHS<br>& no Sb/Br) | CU NIPDAU | Level-3-260C-168 HR | -10 to 105 | TPS<br>51650 | Samples | | TPS51650RSLR | ACTIVE | VQFN | RSL | 48 | 2500 | Green (RoHS<br>& no Sb/Br) | CU NIPDAU | Level-3-260C-168 HR | -10 to 105 | TPS<br>51650 | Samples | | TPS51650RSLT | ACTIVE | VQFN | RSL | 48 | 250 | Green (RoHS<br>& no Sb/Br) | CU NIPDAU | Level-3-260C-168 HR | -10 to 105 | TPS<br>51650 | Samples | | TPS59650RSLR | ACTIVE | VQFN | RSL | 48 | 2500 | Green (RoHS<br>& no Sb/Br) | CU NIPDAU | Level-3-260C-168 HR | -40 to 105 | TPS<br>59650 | Samples | | TPS59650RSLT | ACTIVE | VQFN | RSL | 48 | 250 | Green (RoHS<br>& no Sb/Br) | CU NIPDAU | Level-3-260C-168 HR | -40 to 105 | TPS<br>59650 | Samples | (1) The marketing status values are defined as follows: **ACTIVE:** Product device recommended for new designs. LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect. NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design. PREVIEW: Device has been announced but is not in production. Samples may or may not be available. **OBSOLETE:** TI has discontinued the production of the device. (2) Eco Plan - The planned eco-friendly classification: Pb-Free (RoHS), Pb-Free (RoHS Exempt), or Green (RoHS & no Sb/Br) - please check http://www.ti.com/productcontent for the latest availability information and additional product content details. TBD: The Pb-Free/Green conversion plan has not been defined. **Pb-Free** (RoHS): TI's terms "Lead-Free" or "Pb-Free" mean semiconductor products that are compatible with the current RoHS requirements for all 6 substances, including the requirement that lead not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, TI Pb-Free products are suitable for use in specified lead-free processes. **Pb-Free** (RoHS Exempt): This component has a RoHS exemption for either 1) lead-based flip-chip solder bumps used between the die and package, or 2) lead-based die adhesive used between the die and leadframe. The component is otherwise considered Pb-Free (RoHS compatible) as defined above. Green (RoHS & no Sb/Br): TI defines "Green" to mean Pb-Free (RoHS compatible), and free of Bromine (Br) and Antimony (Sb) based flame retardants (Br or Sb do not exceed 0.1% by weight in homogeneous material) <sup>(3)</sup> MSL, Peak Temp. - The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature. <sup>(4)</sup> There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device. <sup>(5)</sup> Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device. ### **PACKAGE OPTION ADDENDUM** 15-Apr-2017 (6) Lead/Ball Finish - Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead/Ball Finish values may wrap to two lines if the finish value exceeds the maximum column width. **Important Information and Disclaimer:** The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release. In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis. ## PACKAGE MATERIALS INFORMATION www.ti.com 4-Feb-2015 ### TAPE AND REEL INFORMATION | _ | | | |---|----|-----------------------------------------------------------| | | | Dimension designed to accommodate the component width | | | | Dimension designed to accommodate the component length | | | | Dimension designed to accommodate the component thickness | | | W | Overall width of the carrier tape | | Γ | P1 | Pitch between successive cavity centers | QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE #### \*All dimensions are nominal | All difficusions are nomina | l | | | | | | | | | | | | |-----------------------------|-----------------|--------------------|----|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------| | Device | Package<br>Type | Package<br>Drawing | | SPQ | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant | | TPS51650RSLR | VQFN | RSL | 48 | 2500 | 330.0 | 16.4 | 6.3 | 6.3 | 1.1 | 12.0 | 16.0 | Q2 | | TPS51650RSLT | VQFN | RSL | 48 | 250 | 180.0 | 16.4 | 6.3 | 6.3 | 1.1 | 12.0 | 16.0 | Q2 | | TPS59650RSLR | VQFN | RSL | 48 | 2500 | 330.0 | 16.4 | 6.3 | 6.3 | 1.1 | 12.0 | 16.0 | Q2 | | TPS59650RSLT | VQFN | RSL | 48 | 250 | 180.0 | 16.4 | 6.3 | 6.3 | 1.1 | 12.0 | 16.0 | Q2 | www.ti.com 4-Feb-2015 \*All dimensions are nominal | 7 till dillitoriororio di o rioriniriai | | | | | | | | |-----------------------------------------|--------------|-----------------|------|------|-------------|------------|-------------| | Device | Package Type | Package Drawing | Pins | SPQ | Length (mm) | Width (mm) | Height (mm) | | TPS51650RSLR | VQFN | RSL | 48 | 2500 | 367.0 | 367.0 | 38.0 | | TPS51650RSLT | VQFN | RSL | 48 | 250 | 210.0 | 185.0 | 35.0 | | TPS59650RSLR | VQFN | RSL | 48 | 2500 | 367.0 | 367.0 | 38.0 | | TPS59650RSLT | VQFN | RSL | 48 | 250 | 210.0 | 185.0 | 35.0 | 4207548/B 06/11 # RSL (S-PVQFN-N48) PLASTIC QUAD FLATPACK NO-LEAD 6,15 5,85 6,15 5,85 PIN 1 INDEX AREA TOP AND BOTTOM 1,00 0,80 0,20 REF. SEATING PLANE 0,08 0,05 0,00 0,40 48 THERMAL PAD SIZE AND SHAPE SHOWN ON SEPARATE SHEET 37 36 $48 \times \frac{0.26}{0.14}$ 4,40 NOTES: A. All linear dimensions are in millimeters. Dimensioning and tolerancing per ASME Y14.5M—1994. - B. This drawing is subject to change without notice. - C. Quad Flatpack, No-leads (QFN) package configuration. - D. The package thermal pad must be soldered to the board for thermal and mechanical performance. - E. See the additional figure in the Product Data Sheet for details regarding the exposed thermal pad features and dimensions. 4207841-3/P 03/13 ## RSL (S-PVQFN-N48) PLASTIC QUAD FLATPACK NO-LEAD #### THERMAL INFORMATION This package incorporates an exposed thermal pad that is designed to be attached directly to an external heatsink. The thermal pad must be soldered directly to the printed circuit board (PCB). After soldering, the PCB can be used as a heatsink. In addition, through the use of thermal vias, the thermal pad can be attached directly to the appropriate copper plane shown in the electrical schematic for the device, or alternatively, can be attached to a special heatsink structure designed into the PCB. This design optimizes the heat transfer from the integrated circuit (IC). For information on the Quad Flatpack No—Lead (QFN) package and its advantages, refer to Application Report, QFN/SON PCB Attachment, Texas Instruments Literature No. SLUA271. This document is available at www.ti.com. The exposed thermal pad dimensions for this package are shown in the following illustration. NOTE: All linear dimensions are in millimeters ## RSL (S-PVQFN-N48) ## PLASTIC QUAD FLATPACK NO-LEAD NOTES: - A. All linear dimensions are in millimeters. - B. This drawing is subject to change without notice. - C. Publication IPC-7351 is recommended for alternate designs. - D. This package is designed to be soldered to a thermal pad on the board. Refer to Application Note, QFN/SON PCB Attachment, Texas Instruments Literature No. SLUA271, and also the Product Data Sheets for specific thermal information, via requirements, and recommended board layout. These documents are available at www.ti.com <a href="https://www.ti.com">http://www.ti.com</a>. - E. Laser cutting apertures with trapezoidal walls and also rounding corners will offer better paste release. Customers should contact their board assembly site for stencil design recommendations. Refer to IPC 7525 for stencil design considerations. - F. Customers should contact their board fabrication site for recommended solder mask tolerances and via tenting recommendations for vias placed in the thermal pad. #### **IMPORTANT NOTICE** Texas Instruments Incorporated (TI) reserves the right to make corrections, enhancements, improvements and other changes to its semiconductor products and services per JESD46, latest issue, and to discontinue any product or service per JESD48, latest issue. Buyers should obtain the latest relevant information before placing orders and should verify that such information is current and complete. TI's published terms of sale for semiconductor products (http://www.ti.com/sc/docs/stdterms.htm) apply to the sale of packaged integrated circuit products that TI has qualified and released to market. Additional terms may apply to the use or sale of other types of TI products and services. Reproduction of significant portions of TI information in TI data sheets is permissible only if reproduction is without alteration and is accompanied by all associated warranties, conditions, limitations, and notices. TI is not responsible or liable for such reproduced documentation. Information of third parties may be subject to additional restrictions. Resale of TI products or services with statements different from or beyond the parameters stated by TI for that product or service voids all express and any implied warranties for the associated TI product or service and is an unfair and deceptive business practice. TI is not responsible or liable for any such statements. Buyers and others who are developing systems that incorporate TI products (collectively, "Designers") understand and agree that Designers remain responsible for using their independent analysis, evaluation and judgment in designing their applications and that Designers have full and exclusive responsibility to assure the safety of Designers' applications and compliance of their applications (and of all TI products used in or for Designers' applications) with all applicable regulations, laws and other applicable requirements. Designer represents that, with respect to their applications, Designer has all the necessary expertise to create and implement safeguards that (1) anticipate dangerous consequences of failures, (2) monitor failures and their consequences, and (3) lessen the likelihood of failures that might cause harm and take appropriate actions. Designer agrees that prior to using or distributing any applications that include TI products, Designer will thoroughly test such applications and the functionality of such TI products as used in such applications. TI's provision of technical, application or other design advice, quality characterization, reliability data or other services or information, including, but not limited to, reference designs and materials relating to evaluation modules, (collectively, "TI Resources") are intended to assist designers who are developing applications that incorporate TI products; by downloading, accessing or using TI Resources in any way, Designer (individually or, if Designer is acting on behalf of a company, Designer's company) agrees to use any particular TI Resource solely for this purpose and subject to the terms of this Notice. TI's provision of TI Resources does not expand or otherwise alter TI's applicable published warranties or warranty disclaimers for TI products, and no additional obligations or liabilities arise from TI providing such TI Resources. TI reserves the right to make corrections, enhancements, improvements and other changes to its TI Resources. TI has not conducted any testing other than that specifically described in the published documentation for a particular TI Resource. Designer is authorized to use, copy and modify any individual TI Resource only in connection with the development of applications that include the TI product(s) identified in such TI Resource. NO OTHER LICENSE, EXPRESS OR IMPLIED, BY ESTOPPEL OR OTHERWISE TO ANY OTHER TI INTELLECTUAL PROPERTY RIGHT, AND NO LICENSE TO ANY TECHNOLOGY OR INTELLECTUAL PROPERTY RIGHT OF TI OR ANY THIRD PARTY IS GRANTED HEREIN, including but not limited to any patent right, copyright, mask work right, or other intellectual property right relating to any combination, machine, or process in which TI products or services are used. Information regarding or referencing third-party products or services does not constitute a license to use such products or services, or a warranty or endorsement thereof. Use of TI Resources may require a license from a third party under the patents or other intellectual property of the third party, or a license from TI under the patents or other intellectual property of TI. TI RESOURCES ARE PROVIDED "AS IS" AND WITH ALL FAULTS. TI DISCLAIMS ALL OTHER WARRANTIES OR REPRESENTATIONS, EXPRESS OR IMPLIED, REGARDING RESOURCES OR USE THEREOF, INCLUDING BUT NOT LIMITED TO ACCURACY OR COMPLETENESS, TITLE, ANY EPIDEMIC FAILURE WARRANTY AND ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE, AND NON-INFRINGEMENT OF ANY THIRD PARTY INTELLECTUAL PROPERTY RIGHTS. TI SHALL NOT BE LIABLE FOR AND SHALL NOT DEFEND OR INDEMNIFY DESIGNER AGAINST ANY CLAIM, INCLUDING BUT NOT LIMITED TO ANY INFRINGEMENT CLAIM THAT RELATES TO OR IS BASED ON ANY COMBINATION OF PRODUCTS EVEN IF DESCRIBED IN TI RESOURCES OR OTHERWISE. IN NO EVENT SHALL TI BE LIABLE FOR ANY ACTUAL, DIRECT, SPECIAL, COLLATERAL, INDIRECT, PUNITIVE, INCIDENTAL, CONSEQUENTIAL OR EXEMPLARY DAMAGES IN CONNECTION WITH OR ARISING OUT OF TI RESOURCES OR USE THEREOF, AND REGARDLESS OF WHETHER TI HAS BEEN ADVISED OF THE POSSIBILITY OF SUCH DAMAGES. Unless TI has explicitly designated an individual product as meeting the requirements of a particular industry standard (e.g., ISO/TS 16949 and ISO 26262), TI is not responsible for any failure to meet such industry standard requirements. Where TI specifically promotes products as facilitating functional safety or as compliant with industry functional safety standards, such products are intended to help enable customers to design and create their own applications that meet applicable functional safety standards and requirements. Using products in an application does not by itself establish any safety features in the application. Designers must ensure compliance with safety-related requirements and standards applicable to their applications. Designer may not use any TI products in life-critical medical equipment unless authorized officers of the parties have executed a special contract specifically governing such use. Life-critical medical equipment is medical equipment where failure of such equipment would cause serious bodily injury or death (e.g., life support, pacemakers, defibrillators, heart pumps, neurostimulators, and implantables). Such equipment includes, without limitation, all medical devices identified by the U.S. Food and Drug Administration as Class III devices and equivalent classifications outside the U.S. TI may expressly designate certain products as completing a particular qualification (e.g., Q100, Military Grade, or Enhanced Product). Designers agree that it has the necessary expertise to select the product with the appropriate qualification designation for their applications and that proper product selection is at Designers' own risk. Designers are solely responsible for compliance with all legal and regulatory requirements in connection with such selection. Designer will fully indemnify TI and its representatives against any damages, costs, losses, and/or liabilities arising out of Designer's non-compliance with the terms and provisions of this Notice.