# Dual Synchronous, Step-Down Controller with 5-V and 3.3-V LDOs Check for Samples: TPS51225, TPS51225B, TPS51225C ### **FEATURES** - Input Voltage Range: 5.5 V to 24 V - Output Voltages: 5 V and 3.3 V (Adjustable Range ±10%) - Built-in, 100-mA, 5-V and 3.3-V LDOs - Clock Output for Charge-Pump - ±1% Reference Accuracy - Adaptive On-time D-CAP<sup>™</sup> Mode Control Architecture with 300kHz/355kHz Frequency Setting - Auto-skip Light Load Operation (TPS51225/C) - OOA Light Load Operation (TPS51225B) - Internal 0.8-ms Voltage Servo Soft-Start - Low-Side R<sub>DS(on)</sub> Current Sensing Scheme with 4500 ppm/°C Temperature Coefficient - Built-in Output Discharge Function - Separate Enable Input for Switchers (TPS51225/B/C) - Dedicated OC Setting Terminals - Power Good Indicator - OVP/UVP/OCP Protection - Non-latch UVLO/OTP Protection - 20-Pin, 3 mm x 3 mm, QFN (RUK) # **APPLICATIONS** - Notebook Computers - Netbook, Tablet Computers #### DESCRIPTION The TPS51225/B/C is a cost-effective, dualsynchronous buck controller targeted for notebook system-power supply solutions. It provides 5-V and 3.3-V LDOs and requires few external components. The 260-kHz VCLK output can be used to drive an external charge pump, generating gate drive voltage for the load switches without reducing the main converter efficiency. The TPS51225/B/C supports high efficiency, fast transient response and provides a combined power-good signal. Adaptive on-time, D-CAP™ control provides convenient and efficient operation. The device operates with supply input voltage ranging from 5.5 V to 24 V and supports output voltages of 5.0 V and 3.3 V. The TPS51225/B/C is available in a 20-pin, 3 mm $\times$ 3 mm, QFN package and is specified from -40°C to 85°C. # ORDERING INFORMATION(1) | ORDERABLE DEVICE NUMBER | ENABLE FUNCTION | SKIP MODE | ALWAYS ON-LDO | PACKAGE | OUTPUT<br>SUPPLY | QUANTITY | |-------------------------|-----------------|-----------|---------------|-------------------------------------------|------------------|----------| | TPS51225RUKR | ENIA / ENIO | Auto akin | VREG3 | PLASTIC Quad<br>Flat Pack<br>(20 pin QFN) | Tape and Reel | 3000 | | TPS51225RUKT | EN1/ EN2 | Auto-skip | | | Mini reel | 250 | | TPS51225BRUKR | EN14 / EN10 | 004 | VREG3 | | Tape and Reel | 3000 | | TPS51225BRUKT | EN1/ EN2 | OOA | | | Mini reel | 250 | | TPS51225CRUKR | EN4/ENO | Auto-skip | VREG3 & VREG5 | | Tape and Reel | 3000 | | TPS51225CRUKT | EN1/ EN2 | | | | Mini reel | 250 | <sup>(1)</sup> For the most current package and ordering information see the Package Option Addendum at the end of this document, or see the TI website at www.ti.com. Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet. These devices have limited built-in ESD protection. The leads should be shorted together or the device placed in conductive foam during storage or handling to prevent electrostatic damage to the MOS gates. # TYPICAL APPLICATION DIAGRAM (TPS51225/TPS51225B) # **TYPICAL APPLICATION DIAGRAM (TPS51225C)** Submit Documentation Feedback Copyright © 2012, Texas Instruments Incorporated # ABSOLUTE MAXIMUM RATINGS(1) over operating free-air temperature range (unless otherwise noted) | | | VALU | E | LINUT | |---------------------|---------------------------------------------------|------------|-----|-------| | | | MIN | MAX | UNIT | | | VBST1, VBST2 | -0.3 | 32 | | | | VBST1, VBST2 <sup>(3)</sup> | -0.3 | 6 | | | | SW1, SW2 | -6.0 | 26 | | | Input voltage (2) | VIN | -0.3 | 26 | V | | | EN1, EN2 | -0.3 | 6 | | | | VFB1, VFB2 | -0.3 | 3.6 | | | | VO1 | -0.3 | 6 | | | | DRVH1, DRVH2 | -6.0 | 32 | | | | DRVH1, DRVH2 <sup>(3)</sup> | -0.3 | 6 | | | | DRVH1, DRVH2 <sup>(3)</sup> (pulse width < 20 ns) | -2.5 | 6 | | | Output voltage (2) | DRVL1, DRVL2 | -0.3 | 6 | V | | | DRVL1, DRVL2 (pulse width < 20 ns) | -2.5 | 6 | | | | PGOOD, VCLK, VREG5 | -0.3 | 6 | | | | VREG3, CS1, CS2 | -0.3 | 3.6 | | | Electrostatic | HBM QSS 009-105 (JESD22-A114A) | | 2 | kV | | | CDM QSS 009-147 (JESD22-C101B.01) | | 1 | KV | | Junction temperatur | e, T <sub>J</sub> | 150 | | °C | | Storage temperature | e, T <sub>ST</sub> | <b>-55</b> | 150 | °C | <sup>(1)</sup> Stresses beyond those listed under "absolute maximum ratings" may cause permanent damage to the device. These are stress ratings only and functional operation of the device at these or any other conditions beyond those indicated under "recommended operating conditions" is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability. #### THERMAL INFORMATION | | THERMAL METRIC <sup>(1)</sup> | TPS51225<br>TPS51225B<br>TPS51225C | UNITS | |------------------|----------------------------------------------|------------------------------------|-------| | | | 20-PIN RUK | | | $\theta_{JA}$ | Junction-to-ambient thermal resistance | 94.1 | | | $\theta_{JCtop}$ | Junction-to-case (top) thermal resistance | 58.1 | | | $\theta_{JB}$ | Junction-to-board thermal resistance | 64.3 | °C/W | | ΨЈТ | Junction-to-top characterization parameter | 31.8 | *C/VV | | ΨЈВ | Junction-to-board characterization parameter | 58.0 | | | $\theta_{JCbot}$ | Junction-to-case (bottom) thermal resistance | 5.9 | | (1) For more information about traditional and new thermal metrics, see the IC Package Thermal Metrics application report, SPRA953. <sup>(2)</sup> All voltage values are with respect to the network ground terminal unless otherwise noted <sup>(3)</sup> Voltage values are with respect to SW terminals. ### RECOMMENDED OPERATING CONDITIONS over operating free-air temperature range (unless otherwise noted) | | | MIN | TYP MAX | UNIT | |-------------------------------|-----------------------------|------|---------|------| | Supply voltage | VIN | 5.5 | 24 | | | | VBST1, VBST2 | -0.1 | 30 | | | | VBST1, VBST2 <sup>(2)</sup> | -0.1 | 5.5 | | | In a | SW1, SW2 | -5.5 | 24 | V | | Input voltage (1) | EN1, EN2 | -0.1 | 5.5 | | | | VFB1, VFB2 | -0.1 | 3.5 | | | | VO1 | -0.1 | 5.5 | | | | DRVH1, DRVH2 | -5.5 | 30 | | | | DRVH1, DRVH2 <sup>(2)</sup> | -0.1 | 5.5 | | | Output voltage <sup>(1)</sup> | DRVL1, DRVL2 | -0.1 | 5.5 | V | | | PGOOD, VCLK, VREG5 | -0.1 | 5.5 | | | | VREG3, CS1, CS2 | -0.1 | 3.5 | | | Operating free-air | temperature, T <sub>A</sub> | -40 | 85 | °C | All voltage values are with respect to the network ground terminal unless otherwise noted. Voltage values are with respect to the SW terminal. # **ELECTRICAL CHARACTERISTICS** over operating free-air temperature range, $V_{VIN}$ = 12 V, $V_{VO1}$ = 5 V, $V_{VFB1}$ = $V_{VFB2}$ = 2 V, $V_{EN1}$ = $V_{EN2}$ = 3.3 V (unless otherwise noted) | | PARAMETER | TEST CONDITION | | MIN | TYP | MAX | UNIT | | |---------------------------------------|--------------------------------|---------------------------------------------------------------------------------------------------------------------------------|-----------------------------|-------|-------|-------|------|--| | SUPPLY CU | RRENT | | | | | | | | | I <sub>VIN1</sub> | VIN supply current-1 | T <sub>A</sub> = 25°C, No load, V <sub>VO1</sub> =0 V | | | 860 | | μA | | | VIN2 | VIN supply current-2 | T <sub>A</sub> = 25°C, No load | | | 30 | | μA | | | I <sub>VO1</sub> | VO1 supply current | T <sub>A</sub> = 25°C, No load, V <sub>VFB1</sub> = V <sub>VFB2</sub> =2.05 V | 1 | | 900 | | μA | | | I <sub>VIN(STBY)</sub> | VIN stand-by current | T <sub>A</sub> = 25°C, No load, V <sub>VO1</sub> = 0 V,<br>V <sub>EN1</sub> = V <sub>EN2</sub> = 0 V | TPS51225<br>TPS51225B | | 95 | | μΑ | | | VIN(STBY) | VIN stand-by current | $T_A = 25$ °C, No load, $V_{VO1}$ =0 V, $V_{EN1}$ = $V_{EN}$ (TPS51225C) | <sub>2</sub> =0V | | 180 | | μA | | | NTERNAL I | REFERENCE | | | | | | | | | · · · · · · · · · · · · · · · · · · · | VED | T <sub>A</sub> = 25°C | | 1.99 | 2.00 | 2.01 | V | | | $V_{FBx}$ | VFB regulation voltage | | | 1.98 | 2.00 | 2.02 | V | | | VREG5 OUT | PUT | | - | | | ' | | | | | | No load, V <sub>VO1</sub> = 0 V, T <sub>A</sub> = 25°C | | 4.9 | 5.0 | 5.1 | | | | $V_{VREG5}$ | VREG5 output voltage | $V_{VIN}$ > 7 V , $V_{VO1}$ = 0 V, $I_{VREG5}$ < 100 mA | | 4.85 | 5.00 | 5.10 | V | | | | | $V_{VIN} > 5.5 \text{ V}$ , $V_{VO1} = 0 \text{ V}$ , $I_{VREG5} < 35 \text{ mA}$ | | 4.85 | 5.00 | 5.10 | | | | I <sub>VREG5</sub> | VREG5 current limit | V <sub>VIN</sub> = 7 V, V <sub>VO1</sub> = 0 V, V <sub>VREG5</sub> = 4.5 V | | 100 | 150 | | mA | | | R <sub>V5SW</sub> | 5-V switch resistance | V <sub>VO1</sub> = 5 V, I <sub>VREG5</sub> = 50 mA, T <sub>A</sub> = 25°C | | | 1.8 | | Ω | | | VREG3 OUT | PUT | | 1 | | | | | | | | | No load, V <sub>VO1</sub> = 0 V, T <sub>A</sub> = 25°C | | 3.267 | 3.300 | 3.333 | | | | $V_{VREG3}$ | VREG3 output voltage | V <sub>VIN</sub> > 7 V , V <sub>VO1</sub> = 0 V, I <sub>VREG3</sub> < 100 mA | | | 3.300 | 3.383 | V | | | | | 5.5 V < V <sub>VIN</sub> , V <sub>VO1</sub> = 0 V, I <sub>VREG3</sub> < 35 mA | | | 3.300 | 3.366 | | | | | | $V_{VIN} > 5.5 \text{ V}, V_{VO1} = 0 \text{ V}, I_{VREG3} < 35 \text{ mA},$ | 0°C ≤ T <sub>A</sub> ≤ 85°C | 3.267 | 3.300 | 3.333 | 1 | | | | | $V_{VIN} > 5.5 \text{ V}, V_{VO1} = 5 \text{ V}, I_{VREG3} < 35 \text{ mA}, 0^{\circ}\text{C} \le T_{A} \le 85^{\circ}\text{C}$ | | | 3.300 | 3.333 | | | | I <sub>VREG3</sub> | VREG3 current limit | V <sub>VO1</sub> = 0 V, V <sub>VREG3</sub> = 3.0 V, V <sub>VIN</sub> = 7 V | | 100 | 150 | | mA | | | DUTY CYCL | E and FREQUENCY CONTROL | | | | | , | | | | f <sub>SW1</sub> | CH1 frequency <sup>(1)</sup> | T <sub>A</sub> = 25°C, V <sub>VIN</sub> = 20 V | | 240 | 300 | 360 | kHz | | | f <sub>SW2</sub> | CH2 frequency <sup>(1)</sup> | T <sub>A</sub> = 25°C, V <sub>VIN</sub> = 20 V | | 280 | 355 | 430 | kHz | | | t <sub>OFF(MIN)</sub> | Minimum off-time | T <sub>A</sub> = 25°C | | 200 | 300 | 500 | ns | | | MOSFET DE | RIVERS | | 1 | | | | | | | | DDV41 | Source, $(V_{VBST} - V_{DRVH}) = 0.25 \text{ V}$ , $(V_{VBST})$ | - V <sub>SW</sub> ) = 5 V | | 3.0 | | | | | R <sub>DRVH</sub> | DRVH resistance | Sink, $(V_{DRVH} - V_{SW}) = 0.25 \text{ V}, (V_{VBST} - V_{SW}) = 5 \text{ V}$ | | | 1.9 | | Ω | | | <b>D</b> | DD) # : . | Source, (V <sub>VREG5</sub> – V <sub>DRVL</sub> ) = 0.25 V, V <sub>VREG5</sub> = 5 V | | | 3.0 | | | | | R <sub>DRVL</sub> | DRVL resistance | Sink, V <sub>DRVL</sub> = 0.25 V, V <sub>VREG5</sub> = 5 V | | | 0.9 | | Ω | | | | 5 13 | DRVH-off to DRVL-on | | | 12 | | | | | t <sub>D</sub> Dead time | | DRVL-off to DRVH-on | | | 20 | | ns | | | INTERNAL I | BOOT STRAP SWITCH | - | II. | | | | | | | R <sub>VBST (ON)</sub> | Boost switch on-resistance | T <sub>A</sub> = 25°C, I <sub>VBST</sub> = 10 mA | | | 13 | | Ω | | | I <sub>VBSTLK</sub> | VBST leakage current | T <sub>A</sub> = 25°C 1 | | 1 | μA | | | | | CLOCK OU | ГРИТ | ' | | | | | | | | R <sub>VCLK (PU)</sub> | VCLK on-resistance (pull-up) | T <sub>A</sub> = 25°C | | | 10 | | _ | | | R <sub>VCLK (PD)</sub> | VCLK on-resistance (pull-down) | T <sub>A</sub> = 25°C | | | 10 | | Ω | | | f <sub>CLK</sub> | Clock frequency | T <sub>A</sub> = 25°C | | | 260 | | kHz | | <sup>(1)</sup> Ensured by design. Not production tested. ### **ELECTRICAL CHARACTERISTICS** over operating free-air temperature range, $V_{VIN}$ = 12 V, $V_{VO1}$ = 5 V, $V_{VFB1}$ = $V_{VFB2}$ = 2 V, $V_{EN1}$ = $V_{EN2}$ = 3.3 V (unless otherwise noted) | | PARAMETER | TEST CONDITION | MIN | TYP | MAX | UNIT | |-----------------------|---------------------------------------------------|--------------------------------------------------------------------------------------------------------|--------|--------|--------|--------| | OUTPUT DIS | SCHARGE | | | | | | | R <sub>DIS1</sub> | CH1 discharge resistance | $T_A = 25$ °C, $V_{VO1} = 0.5 \text{ V}$<br>$V_{EN1} = V_{EN2} = 0 \text{ V}$ | | 35 | | Ω | | R <sub>DIS2</sub> | CH2 discharge resistance | $T_A = 25^{\circ}C$ , $V_{SW2} = 0.5 \text{ V}$<br>$V_{EN1} = V_{EN2} = 0 \text{ V}$ | | 75 | | Ω | | R <sub>DIS2</sub> | CH2 discharge resistance | T <sub>A</sub> = 25°C, V <sub>SW2</sub> = 0.5 V, V <sub>EN1</sub> = V <sub>EN2</sub> = 0 V (TPS51225C) | | 70 | | Ω | | SOFT STAR | T OPERATION | | | | | | | t <sub>SS</sub> | Soft-start time | From ENx="Hi" and V <sub>VREG5</sub> > V <sub>UVLO5</sub> to V <sub>OUT</sub> = 95% | | 0.91 | | ms | | t <sub>SSRAMP</sub> | Soft-start time (ramp-up) | V <sub>OUT</sub> = 0% to V <sub>OUT</sub> = 95%, V <sub>VREG5</sub> = 5 V | | 0.78 | | ms | | POWER GO | OD | | | | | | | | | Lower (rising edge of PG-in) | 92.5% | 95.0% | 97.5% | | | | PO 11 1 1 1 | Hysteresis | | 5% | | | | $V_{PGTH}$ | PG threshold | Upper (rising edge of PG-out) | 107.5% | 110.0% | 112.5% | | | | | Hysteresis | | 5% | | | | I <sub>PGMAX</sub> | PG sink current | V <sub>PGOOD</sub> = 0.5 V | | 6.5 | | mA | | I <sub>PGLK</sub> | PG leak current | V <sub>PGOOD</sub> = 5.5 V | | | 1 | μΑ | | t <sub>PGDEL</sub> | PG delay | From PG lower threshold (95%=typ) to PG flag high | | 0.7 | | ms | | CURRENT S | ENSING | | ' | | | | | I <sub>CS</sub> | CS source current | T <sub>A</sub> = 25°C, V <sub>CS</sub> = 0.4 V | 9 | 10 | 11 | μΑ | | TC <sub>CS</sub> | CS current temperature coefficient <sup>(1)</sup> | On the basis of 25°C | | 4500 | | ppm/°C | | V <sub>CS</sub> | CS Current limit setting range | | 0.2 | | 2 | V | | V <sub>ZC</sub> | Zero cross detection offset | T <sub>A</sub> = 25°C | -1 | 1 | 3 | mV | | LOGIC THR | ESHOLD | | - I | | | | | V <sub>ENX(ON)</sub> | EN threshold high-level | SMPS on level | | | 1.6 | V | | V <sub>ENX(OFF)</sub> | EN threshold low-level | SMPS off level | 0.3 | | | V | | I <sub>EN</sub> | EN input current | V <sub>ENx</sub> = 3.3 V | -1 | | 1 | μΑ | | OUTPUT OV | ERVOLTAGE PROTECTION | | | | | | | V <sub>OVP</sub> | OVP trip threshold | | 112.5% | 115.0% | 117.5% | | | t <sub>OVPDLY</sub> | OVP propagation delay | T <sub>A</sub> = 25°C | | 0.5 | | μs | | OUTPUT UN | IDERVOLTAGE PROTECTION | | | | | | | V <sub>UVP</sub> | UVP trip Threshold | | 55% | 60% | 65% | | | t <sub>UVPDLY</sub> | UVP prop delay | | | 250 | | μs | | t <sub>UVPENDLY</sub> | UVP enable delay | From ENx ="Hi", V <sub>VREG5</sub> = 5 V | | 1.35 | | ms | | UVLO | | - | , | | | | | ., | \mu\.\\\\\\\\\\\\\\\\\\\\\\\\\\\\\\\\\\ | Wake up | | 4.58 | | V | | $V_{UVL0VIN}$ | VIN UVLO Threshold | Hysteresis | | 0.5 | | V | | ., | V0505104051 | Wake up | | 4.38 | | V | | $V_{UVLO5}$ | VREG5 UVLO Threshold | Hysteresis | | 0.4 | | V | | | | Wake up | | 3.15 | | V | | $V_{UVLO3}$ | VREG3 UVLO Threshold | Hysteresis | 0.15 | | | V | | OVER TEMP | PERATURE PROTECTION | + | 1 | | | | | | | Shutdown temperature | | 155 | | | | T <sub>OTP</sub> | OTP threshold <sup>(1)</sup> | Hysteresis | | 10 | | °C | (1) Ensured by design. Not production tested. ### **DEVICE INFORMATION** # **PIN FUNCTIONS** | | PIN NO. | | | |-------------|------------------------------------|-----|--------------------------------------------------------------------------------------------------------------------------| | NAME | TPS51225<br>TPS51225B<br>TPS51225C | I/O | DESCRIPTION | | CS1 | 1 | 0 | Sets the channel 1 OCL trip level. | | CS2 | 5 | 0 | Sets the channel 2OCL trip level. | | DRVH1 | 16 | 0 | High-side driver output | | DRVH2 | 10 | 0 | High-side driver output | | DRVL1 | 15 | 0 | Low-side driver output | | DRVL2 | 11 | 0 | Low-side driver output | | EN1 | 20 | I | Channel 1 enable. | | EN2 | 6 | I | Channel 2 enable. | | PGOOD | 7 | 0 | Power good output flag. Open drain output. Pull up to external rail via a resistor | | SW1 | 18 | 0 | Switch-node connection. | | SW2 | 8 | 0 | Switch-node connection. | | VBST1 | 17 | I | Supply input for high-side MOSFET (bootstrap terminal). Connect capacitor from this pin to SW | | VBST2 | 9 | ı | terminal. | | VCLK | 19 | 0 | Clock output for charge pump. | | VFB1 | 2 | ı | Valence for all parts | | VFB2 | 4 | ı | Voltage feedback Input | | VIN | 12 | I | Power conversion voltage input. Apply the same voltage as drain voltage of high-side MOSFETs of channel 1 and channel 2. | | VO1 | 14 | ı | Output voltage input, 5-V input for switch-over. | | VREG3 | 3 | 0 | 3.3-V LDO output. | | VREG5 | 13 | 0 | 5-V LDO output. | | Thermal pad | _ | _ | GND terminal, solder to the ground plane | # FUNCTIONAL BLOCK DIAGRAM (TPS51225/B/C) # SWITCHER CONTROLLER BLOCK DIAGRAM #### **DETAILED DESCRIPTION** ### **PWM Operations** The main control loop of the switch mode power supply (SMPS) is designed as an adaptive on-time pulse width modulation (PWM) controller. It supports a proprietary D-CAP™ mode. D-CAP™ mode does not require external conpensation circuit and is suitable for low external component count configuration when used with appropriate amount of ESR at the output capacitor(s). At the beginning of each cycle, the synchronous high-side MOSFET is turned on, or enters the ON state. This MOSFET is turned off, or enters the 'OFF state, after the internal, one-shot timer expires. The MOSFET is turned on again when the feedback point voltage, $V_{VFB}$ , decreased to match the internal 2-V reference. The inductor current information is also monitored and should be below the overcurrent threshold to initiate this new cycle. By repeating the operation in this manner, the controller regulates the output voltage. The synchronous low-side (rectifying) MOSFET is turned on at the beginning of each OFF state to maintain a minimum of conduction loss. The low-side MOSFET is turned off before the high-side MOSFET turns on at next switching cycle or when inductor current information detects zero level. This enables seamless transition to the reduced frequency operation during light-load conditions so that high efficiency is maintained over a broad range of load current. # **Adaptive On-Time/ PWM Frequency Control** Bacause the TPS51225/B/C does not have a dedicated oscillator for control loop on board, switching cycle is controlled by the adaptive on-time circuit. The on-time is controlled to meet the target switching frequency by feed-forwarding the input and output voltage into the on-time one-shot timer. The target switching frequency is varied according to the input voltage to achieve higher duty operation for lower input voltage application. The switching frequency of CH1 (5-V output) is 300 kHz during continuous conduction mode (CCM) operation when $V_{\text{IN}} = 20 \text{ V}$ . The CH2 (3.3-V output) is 355 kHz during CCM when $V_{\text{IN}} = 20 \text{ V}$ . # Light Load Condition in Auto-Skip Operation (TPS51225/C) The TPS51225/C automatically reduces switching frequency during light-load conditions to maintain high efficiency. This reduction of frequency is achieved smoothly and without an increase in output voltage ripple. A more detailed description of this operation is as follows. As the output current decreases from heavy-load condition, the inductor current is also reduced and eventually approaches valley zero current, which is the boundary between continuous conduction mode and discontinuous conduction mode. The rectifying MOSFET is turned off when this zero inductor current is detected. As the load current further decreases, the converter runs in discontinuous conduction mode and it takes longer and longer to discharge the output capacitor to the level that requires the next ON cycle. The ON time is maintained the same as that in the heavy-load condition. In reverse, when the output current increase from light load to heavy load, the switching frequency increases to the preset value as the inductor current reaches to the continuous conduction. The transition load point to the light load operation $I_{OUT(LL)}$ (i.e. the threshold between continuous and discontinuous conduction mode) can be calculated as shown in Equation 1. $$I_{OUT(LL)} = \frac{1}{2 \times L \times f_{SW}} \times \frac{\left(V_{IN} - V_{OUT}\right) \times V_{OUT}}{V_{IN}}$$ where f<sub>SW</sub> is the PWM switching frequency (1) Switching frequency versus output current during light-load conditions is a function of inductance (L), input voltage ( $V_{IN}$ ) and output voltage ( $V_{OUT}$ ), but it decreases almost proportional to the output current from the $I_{OUT(LL)}$ . ## **Light-Load Condition in Out-of-Audio™ Operation (TPS51225B)** Out-of-Audio<sup>TM</sup> (OOA) light-load mode is a unique control feature that keeps the switching frequency above acoustic audible frequencies toward a virtual no-load condition. During Out-of-Audio<sup>TM</sup> operation, the OOA control circuit monitors the states of both MOSFETs and forces them to transition into the ON state if both of MOSFETs are off for more than 40 µs. When both high-side and low-side MOSFETs are off for 40 µs during a light-load condition, the operation mode is changed to FCCM. This mode change initiates the low-side MOSFET on and pulls down the output voltage. Then, the high-side MOSFET is turned on and stops switching again. Table 1. SKIP Mode Operation (TPS51225/B/C) | | SKIP MODE OPERATION | |-----------|---------------------| | TPS51225 | Auto-skip | | TPS51225B | OOA | | TPS51225C | Auto-skip | # **D-CAP™ Mode** From small-signal loop analysis, a buck converter using D-CAP™ mode can be simplified as shown in Figure 1. Figure 1. Simplifying the Modulator The output voltage is compared with internal reference voltage after divider resistors, R1 and R2. The PWM comparator determines the timing to turn onthe high-side MOSFET. The gain and speed of the comparator is high enough to keep the voltage at the beginning of each ON cycle substantially constant. For the loop stability, the 0dB frequency, $f_0$ , defined in Equation 2 must be lower than 1/4 of the switching frequency. $$f_0 = \frac{1}{2\pi \times \text{ESR} \times C_{\text{OUT}}} \le \frac{f_{\text{SW}}}{4}$$ (2) As $f_0$ is determined solely by the output capacitor characteristics, the loop stability during D-CAP<sup>TM</sup> mode is determined by the capacitor chemistry. For example, specialty polymer capacitors have output capacitance in the order of several hundred micro-Farads and ESR in range of 10 milli-ohms. These yield an $f_0$ value on the order of 100 kHz or less and the loop is stable. However, ceramic capacitors have $f_0$ at more than 700 kHz, which is not suitable for this operational mode. Copyright © 2012, Texas Instruments Incorporated # **Enable and Powergood** VREG3 is an always-on regulator (TPS51225/B), VREG3/VREG5 are always-on regulators (TPS51225C), when the input voltage is beyond the UVLO threshold it turns ON. VREG5 is turned ON when either EN1 or EN2 enters the ON state. The VCLK signal initiates when EN1 enters the ON state (TPS51225/B/C). Enable states are shown in Table 2 through Table 3. Table 2. Enabling/PGOOD State (TPS51225/B) | EN1 | EN2 | VREG5 | VREG3 | CH1 (5Vout) | CH2 (3.3Vout) | VCLK | PGOOD | |-----|-----|-------|-------|-------------|---------------|------|-------| | OFF | OFF | OFF | ON | OFF | OFF | OFF | Low | | ON | OFF | ON | ON | ON | OFF | ON | Low | | OFF | ON | ON | ON | OFF | ON | OFF | Low | | ON High | Table 3. Enabling/PGOOD State (TPS51225C) | EN1 | EN2 | VREG5 | VREG3 | CH1 (5Vout) | CH2 (3.3Vout) | VCLK | PGOOD | |-----|-----|-------|-------|-------------|---------------|------|-------| | OFF | OFF | ON | ON | OFF | OFF | OFF | Low | | ON | OFF | ON | ON | ON | OFF | ON | Low | | OFF | ON | ON | ON | OFF | ON | OFF | Low | | ON High | Figure 2. TPS51225 and TPS51225B Timing Figure 3. TPS51225C Timing ## Soft-Start and Discharge The TPS51225/B/C operates an internal, 0.8-ms, voltage servo soft-start for each channel. When the ENx pin becomes higher than the enable threshold voltage, an internal DAC begins ramping up the reference voltage to the PWM comparator. Smooth control of the output voltage is maintained during start-up. When ENx becomes lower than the lower level of threshold voltage, TPS51225/B/C discharges outputs using internal MOSFETs through VO1 (CH1) and SW2 (CH2). # VREG5/VREG3 Linear Regulators There are two sets of 100-mA standby linear regulators which output 5 V and 3.3 V, respectively. The VREG5 pin provides the current for the gate drivers. The VREG3 pin functions as the main power supply for the analog circuitry of the device. VREG3 is an *Always ON* LDO and TPS51225C has *Always ON* VREG5. (see Table 2 and Table 3) Add ceramic capacitors with a value of 1 $\mu F$ or larger (X5R grade or better) placed close to the VREG5 and VREG3 pins to stabilize LDOs. The VREG5 pin switchover function is asserted when three conditions are present: - CH1 internal PGOOD is high - · CH1 is not in OCL condition - VO1 voltage is higher than VREG5-1V In this switchover condition, three things occur: - · the internal 5-V, LDO regulator is shut off - the VREG5 output is connected to VO1 by internal switchover MOSFET - VREG3 input pass is changed from VIN to VO1 # **VCLK for Charge Pump** The 260-kHz VCLK signal can be used in the charge pump circuit. The VCLK signal becomes available when EN1. The VCLK driver is driven by VO1 voltage. In a design that does not require VCLK output, leave the VCLK pin open. #### **Overcurrent Protection** TPS51225/B/C has cycle-by-cycle over current limiting control. The inductor current is monitored during the OFF state and the controller maintains the OFF state during the inductor current is larger than the overcurrent trip level. In order to provide both good accuracy and cost effective solution, TPS51225/B/C supports temperature compensated MOSFET $R_{DS(on)}$ sensing. The CSx pin should be connected to GND through the CS voltage setting resistor, $R_{CS}$ . The CSx pin sources CS current ( $I_{CS}$ ) which is 10 $\mu$ A typically at room temperature, and the CSx terminal voltage ( $V_{CS}$ = $R_{CS}$ × $I_{CS}$ ) should be in the range of 0.2 V to 2 V over all operation temperatures. The trip level is set to the OCL trip voltage ( $V_{TRIP}$ ) as shown in Equation 3. $$V_{TRIP} = \frac{R_{CS} \times I_{CS}}{8} + 1 \,\text{mV} \tag{3}$$ The inductor current is monitored by the voltage between GND pin and SWx pin so that SWx pin should be connected to the drain terminal of the low-side MOSFET properly. The CS pin current has a 4500 ppm/ $^{\circ}$ C temperature slope to compensate the temperature dependency of the $R_{DS(on)}$ . GND is used as the positive current sensing node so that GND should be connected to the source terminal of the low-side MOSFET. As the comparison is done during the OFF state, $V_{TRIP}$ sets the valley level of the inductor current. Thus, the load current at the overcurrent threshold, $I_{OCP}$ , can be calculated as shown in Equation 4. $$I_{OCP} = \frac{V_{TRIP}}{R_{DS(on)}} + \frac{I_{IND(ripple)}}{2} = \frac{V_{TRIP}}{R_{DS(on)}} + \frac{1}{2 \times L \times f_{SW}} \times \frac{\left(V_{IN} - V_{OUT}\right) \times V_{OUT}}{V_{IN}}$$ $$\tag{4}$$ In an overcurrent condition, the current to the load exceeds the current to the output capacitor thus the output voltage tends to fall down. Eventually, it ends up with crossing the undervoltage protection threshold and shutdown both channels. #### **Output Overvoltage/Undervoltage Protection** TPS51225/B/C asserts the overvoltage protection (OVP) when VFBx voltage reaches OVP trip threshold level. When an OVP event is detected, the controller changes the output target voltage to 0 V. This usually turns off DRVH and forces DRVL to be on. When the inductor current begins to flow through the low-side MOSFET and reaches the negative OCL, DRVL is turned off and DRVH is turned on. After the on-time expires, DRVH is turned off and DRVL is turned on again. This action minimizes the output node undershoot due to LC resonance. When the VFBx reaches 0V, the driver output is latched as DRVH off, DRVL on. The undervoltage protection (UVP) latch is set when the VFBx voltage remains lower than UVP trip threshold voltage for 250 µs or longer. In this fault condition, the controller latches DRVH low and DRVL low and discharges the outputs. UVP detection function is enabled after 1.35 ms of SMPS operation to ensure startup. # **Undervoltage Lockout (UVLO) Protection** TPS51225/B/C has undervoltage lock out protection at VIN, VREG5 and VREG3. When each voltage is lower than their UVLO threshold voltage, both SMPS are shut-off. They are non-latch protections. # **Over-Temperature Protection** TPS51225/B/C features an internal temperature monitor. If the temperature exceeds the threshold value (typically 155°C), TPS51225/B/C is shut off including LDOs. This is non-latch protection. Copyright © 2012, Texas Instruments Incorporated ## **External Components Selection** The external components selection is relatively simple for a design using D-CAP™ mode. # Step 1. Determine the Value of R1 and R2 The recommended R2 value is between 10 k $\Omega$ and 20 k $\Omega$ . Determine R1 using Equation 5. $$R1 = \frac{\left(V_{OUT} - 0.5 \times V_{RIPPLE} - 2.0\right)}{2.0} \times R2 \tag{5}$$ #### Step 2. Choose the Inductor The inductance value should be determined to give the ripple current of approximately 1/3 of maximum output current. Larger ripple current increases output ripple voltage, improves signal:noise ratio, and helps ensure stable operation. $$L = \frac{1}{I_{\text{IND(ripple)}} \times f_{\text{SW}}} \times \frac{\left(V_{\text{IN(max)}} - V_{\text{OUT}}\right) \times V_{\text{OUT}}}{V_{\text{IN(max)}}} = \frac{3}{I_{\text{OUT(max)}} \times f_{\text{SW}}} \times \frac{\left(V_{\text{IN(max)}} - V_{\text{OUT}}\right) \times V_{\text{OUT}}}{V_{\text{IN(max)}}}$$ (6) The inductor also needs to have low DCR to achieve good efficiency, as well as enough room above peak inductor current before saturation. The peak inductor current can be estimated as shown in Equation 7. $$I_{IND(peak)} = \frac{V_{TRIP}}{R_{DS(on)}} + \frac{1}{L \times f_{SW}} \times \frac{\left(V_{IN(max)} - V_{OUT}\right) \times V_{OUT}}{V_{IN(max)}}$$ (7) #### Step 3. Choose Output Capacitor(s) Organic semiconductor capacitor(s) or specialty polymer capacitor(s) are recommended. Determine ESR to meet required ripple voltage above. A quick approximation is as shown in Equation 8. $$ESR = \frac{V_{OUT} \times 20 \,\text{mV} \times (1 - D)}{2 \,\text{V} \times I_{IND(ripple)}} = \frac{20 \,\text{mV} \times L \times f_{SW}}{2 \,\text{V}}$$ where - D as the duty-cycle factor - the required output ripple voltage slope is approximately 20 mV per t<sub>SW</sub> (switching period) in terms of VFB terminal Figure 4. Ripple Voltage Slope and Jitter Performance ### **Layout Considerations** Good layout is essential for stable power supply operation. Follow these guidelines for an efficient PCB layout. #### **Placement** - Place voltage setting resistors close to the device pins. - Place bypass capacitors for VREG5 and VREG3 close to the device pins. #### Routing (Sensitive analog portion) - Use small copper space for VFBx. There are short and narrow traces to avoid noise coupling. - Connect VFB resistor trace to the positive node of the output capacitor. Routing inner layer away from power traces is recommended. - Use short and wide trace from VFB resistor to vias to GND (internal GND plane). # **Routing (Power portion)** - Use wider/shorter traces of DRVL for low-side gate drivers to reduce stray inductance. - Use the parallel traces of SW and DRVH for high-side MOSFET gate drive in a same layer or on adjoin layers, and keep them away from DRVL. - Use wider/ shorter traces between the source terminal of the high-side MOSFET and the drain terminal of the low-side MOSFET - Thermal pad is the GND terminal of this device. Five or more vias with 0.33-mm (13-mils) diameter connected from the thermal pad to the internal GND plane should be used to have strong GND connection and help heat dissipation. Copyright © 2012, Texas Instruments Incorporated #### TYPICAL CHARACTERISTICS Figure 5. VIN Supply Current 1 vs. Junction Temperature Figure 7. VO1 Supply Current 1 vs. Junction Temperature Figure 9. CS Source Current vs. Junction Temperature Figure 6. VIN Supply Current 2 vs. Junction Temperature Figure 8. VIN Stand-By Current vs. Junction Temperature Figure 10. Clock Frequency vs. Junction Temperature Figure 11. Efficiency vs. Output Current Figure 12. Efficiency vs. Output Current Figure 13. Load Regulation Figure 14. Load Regulation Figure 15. Efficiency vs. Output Current Figure 16. Efficiency vs. Output Current Figure 17. Load Regulation Figure 18. Load Regulation Figure 19. Switching Frequency vs. Output Current Figure 20. Switching Frequency vs. Output Current Figure 21. Switching Frequency vs. Output Current Figure 22. Switching Frequency vs. Output Current Preview Sample 0 Acqs VOUT1 (2 V/div) VOUT2 (2 V/div) EN1 = EN2 (5 V/div) PGOOD (5 V/div) PGOOD (5 V/div) Ch1 2.0V Bw Ch2 2.0V Bw M 10.0ms 25.0kS/s 40.0µs/pt Ch3 5.0V Bw Ch4 5.0V Bw A Ch3 1.5V Time (10 ms/div) Figure 23. Start-Up Figure 24. Output Discharge Figure 25. 5-V Load Transient Figure 26. 3.3-V Load Transient Figure 27. Switching Frequency vs. Input Voltage Figure 28. Switching Frequency vs. Input Voltage # APPLICATION DIAGRAM (TPS51225/TPS51225B/TPS51225C) Table 4. Key External Components (APPLICATION DIAGRAM (TPS51225/TPS51225B/TPS51225C)) | REFERENCE<br>DESIGNATOR | FUNCTION | MANUFACTURER | PART NUMBER | |-------------------------|------------------------------------------|--------------|----------------| | L1 | Output Inductor (5-V <sub>OUT</sub> ) | Toko | FDVE1040-3R3M | | L2 | Output Inductor (3.3-V <sub>OUT</sub> ) | Toko | FDVE1040-2R2M | | C1 | Output Capacitor (5-V <sub>OUT</sub> ) | SANYO | 6TPE330MIL x 2 | | C2 | Output Capacitor (3.3-V <sub>OUT</sub> ) | SANYO | 4TPE470MIL | | Q1 | High-side MOSFET (5-V <sub>OUT</sub> ) | Fairchild | FDMC7692 | | Q2 | High-side MOSFET (3.3-V <sub>OUT</sub> ) | Fairchild | FDMC7692 | | Q3 | Low-side MOSFET (5-V <sub>OUT</sub> ) | Fairchild | FDMC7672 | | Q4 | Low-side MOSFET (3.3-V <sub>OUT</sub> ) | Fairchild | FDMC7672 | | Cł | Changes from Original (January 2012) to Revision A | | | | | | |----|--------------------------------------------------------------------------------------------------------------------|--------------|--|--|--|--| | • | Deleted references to obsolete option TPS51225A throughout document | 1 | | | | | | Cł | Changes from Revision A (JUNE 2012) to Revision B | Page | | | | | | • | Added specification for additional V <sub>VREG3</sub> output voltage condition in ELECTIICAL CHARACTERISTICS table | <del>[</del> | | | | | | • | Added clarity to the VREG5/VREG3 Linear Regulators section. | 14 | | | | | Submit Documentation Feedback 23 15-Apr-2017 #### **PACKAGING INFORMATION** | Orderable Device | Status | Package Type | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan | Lead/Ball Finish (6) | MSL Peak Temp | Op Temp (°C) | Device Marking (4/5) | Samples | |------------------|--------|--------------|--------------------|------|----------------|----------------------------|----------------------|---------------------|--------------|----------------------|---------| | FX011 | ACTIVE | WQFN | RUK | 20 | 3000 | Green (RoHS<br>& no Sb/Br) | CU NIPDAU | Level-2-260C-1 YEAR | -40 to 85 | 51225 | Samples | | FX011Z | ACTIVE | WQFN | RUK | 20 | 3000 | Green (RoHS<br>& no Sb/Br) | CU NIPDAU | Level-2-260C-1 YEAR | -40 to 85 | 51225 | Samples | | TPS51225BRUKR | ACTIVE | WQFN | RUK | 20 | 3000 | Green (RoHS<br>& no Sb/Br) | CU NIPDAU | Level-2-260C-1 YEAR | -40 to 85 | 1225B | Samples | | TPS51225BRUKT | ACTIVE | WQFN | RUK | 20 | 250 | Green (RoHS<br>& no Sb/Br) | CU NIPDAU | Level-2-260C-1 YEAR | -40 to 85 | 1225B | Samples | | TPS51225CRUKR | ACTIVE | WQFN | RUK | 20 | 3000 | Green (RoHS<br>& no Sb/Br) | CU NIPDAU | Level-2-260C-1 YEAR | -40 to 85 | 1225C | Samples | | TPS51225CRUKT | ACTIVE | WQFN | RUK | 20 | 250 | Green (RoHS<br>& no Sb/Br) | CU NIPDAU | Level-2-260C-1 YEAR | -40 to 85 | 1225C | Samples | | TPS51225RUKR | ACTIVE | WQFN | RUK | 20 | 3000 | Green (RoHS<br>& no Sb/Br) | CU NIPDAU | Level-2-260C-1 YEAR | -40 to 85 | 51225 | Samples | | TPS51225RUKT | ACTIVE | WQFN | RUK | 20 | 250 | Green (RoHS<br>& no Sb/Br) | CU NIPDAU | Level-2-260C-1 YEAR | -40 to 85 | 51225 | Samples | <sup>&</sup>lt;sup>(1)</sup> The marketing status values are defined as follows: ACTIVE: Product device recommended for new designs. LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect. NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design. PREVIEW: Device has been announced but is not in production. Samples may or may not be available. **OBSOLETE:** TI has discontinued the production of the device. TBD: The Pb-Free/Green conversion plan has not been defined. **Pb-Free** (RoHS): TI's terms "Lead-Free" or "Pb-Free" mean semiconductor products that are compatible with the current RoHS requirements for all 6 substances, including the requirement that lead not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, TI Pb-Free products are suitable for use in specified lead-free processes. **Pb-Free** (RoHS Exempt): This component has a RoHS exemption for either 1) lead-based flip-chip solder bumps used between the die and package, or 2) lead-based die adhesive used between the die and leadframe. The component is otherwise considered Pb-Free (RoHS compatible) as defined above. Green (RoHS & no Sb/Br): TI defines "Green" to mean Pb-Free (RoHS compatible), and free of Bromine (Br) and Antimony (Sb) based flame retardants (Br or Sb do not exceed 0.1% by weight in homogeneous material) <sup>(2)</sup> Eco Plan - The planned eco-friendly classification: Pb-Free (RoHS), Pb-Free (RoHS Exempt), or Green (RoHS & no Sb/Br) - please check http://www.ti.com/productcontent for the latest availability information and additional product content details. <sup>(3)</sup> MSL, Peak Temp. - The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature. # PACKAGE OPTION ADDENDUM 15-Apr-2017 - (4) There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device. - (5) Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device. - (6) Lead/Ball Finish Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead/Ball Finish values may wrap to two lines if the finish value exceeds the maximum column width. **Important Information and Disclaimer:** The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release. In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis. **PACKAGE MATERIALS INFORMATION** www.ti.com 10-Sep-2016 # TAPE AND REEL INFORMATION | Α0 | Dimension designed to accommodate the component width | |----|-----------------------------------------------------------| | B0 | Dimension designed to accommodate the component length | | K0 | Dimension designed to accommodate the component thickness | | W | Overall width of the carrier tape | | P1 | Pitch between successive cavity centers | QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE #### \*All dimensions are nominal | Device | Package<br>Type | Package<br>Drawing | | SPQ | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant | |---------------|-----------------|--------------------|----|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------| | TPS51225BRUKR | WQFN | RUK | 20 | 3000 | 330.0 | 12.4 | 3.3 | 3.3 | 1.1 | 8.0 | 12.0 | Q2 | | TPS51225BRUKT | WQFN | RUK | 20 | 250 | 180.0 | 12.4 | 3.3 | 3.3 | 1.1 | 8.0 | 12.0 | Q2 | | TPS51225CRUKR | WQFN | RUK | 20 | 3000 | 330.0 | 12.4 | 3.3 | 3.3 | 1.1 | 8.0 | 12.0 | Q2 | | TPS51225CRUKT | WQFN | RUK | 20 | 250 | 180.0 | 12.4 | 3.3 | 3.3 | 1.1 | 8.0 | 12.0 | Q2 | | TPS51225RUKR | WQFN | RUK | 20 | 3000 | 330.0 | 12.4 | 3.3 | 3.3 | 1.1 | 8.0 | 12.0 | Q2 | | TPS51225RUKT | WQFN | RUK | 20 | 250 | 180.0 | 12.4 | 3.3 | 3.3 | 1.1 | 8.0 | 12.0 | Q2 | www.ti.com 10-Sep-2016 \*All dimensions are nominal | Device | Package Type | Package Drawing | Pins | SPQ | Length (mm) | Width (mm) | Height (mm) | |---------------|--------------|-----------------|------|------|-------------|------------|-------------| | TPS51225BRUKR | WQFN | RUK | 20 | 3000 | 367.0 | 367.0 | 35.0 | | TPS51225BRUKT | WQFN | RUK | 20 | 250 | 210.0 | 185.0 | 35.0 | | TPS51225CRUKR | WQFN | RUK | 20 | 3000 | 367.0 | 367.0 | 35.0 | | TPS51225CRUKT | WQFN | RUK | 20 | 250 | 210.0 | 185.0 | 35.0 | | TPS51225RUKR | WQFN | RUK | 20 | 3000 | 367.0 | 367.0 | 35.0 | | TPS51225RUKT | WQFN | RUK | 20 | 250 | 210.0 | 185.0 | 35.0 | # RUK (S-PWQFN-N20) # PLASTIC QUAD FLATPACK NO-LEAD NOTES: A. All linear dimensions are in millimeters. Dimensioning and tolerancing per ASME Y14.5M-1994. - B. This drawing is subject to change without notice. - C. Quad Flatpack, No-leads (QFN) package configuration. - D. The package thermal pad must be soldered to the board for thermal and mechanical performance. - E. See the additional figure in the Product Data Sheet for details regarding the exposed thermal pad features and dimensions. - F. Falls within JEDEC MO-220. # RUK (S-PWQFN-N20) PLASTIC QUAD FLATPACK NO-LEAD ### THERMAL INFORMATION This package incorporates an exposed thermal pad that is designed to be attached directly to an external heatsink. The thermal pad must be soldered directly to the printed circuit board (PCB). After soldering, the PCB can be used as a heatsink. In addition, through the use of thermal vias, the thermal pad can be attached directly to the appropriate copper plane shown in the electrical schematic for the device, or alternatively, can be attached to a special heatsink structure designed into the PCB. This design optimizes the heat transfer from the integrated circuit (IC). For information on the Quad Flatpack No—Lead (QFN) package and its advantages, refer to Application Report, QFN/SON PCB Attachment, Texas Instruments Literature No. SLUA271. This document is available at www.ti.com. The exposed thermal pad dimensions for this package are shown in the following illustration. Bottom View Exposed Thermal Pad Dimensions 4209762/1 05/15 NOTE: All linear dimensions are in millimeters # RUK (S-PWQFN-N20) # PLASTIC QUAD FLATPACK NO-LEAD NOTES: - A. All linear dimensions are in millimeters. - B. This drawing is subject to change without notice. - C. Publication IPC-7351 is recommended for alternate designs. - D. This package is designed to be soldered to a thermal pad on the board. Refer to Application Note, Quad Flat—Pack Packages, Texas Instruments Literature No. SLUA271, and also the Product Data Sheets for specific thermal information, via requirements, and recommended board layout. These documents are available at www.ti.com <a href="https://www.ti.com">http://www.ti.com</a>. - E. Laser cutting apertures with trapezoidal walls and also rounding corners will offer better paste release. Customers should contact their board assembly site for stencil design recommendations. Refer to IPC 7525 for stencil design considerations. - F. Customers should contact their board fabrication site for minimum solder mask web tolerances between signal pads. #### **IMPORTANT NOTICE** Texas Instruments Incorporated (TI) reserves the right to make corrections, enhancements, improvements and other changes to its semiconductor products and services per JESD46, latest issue, and to discontinue any product or service per JESD48, latest issue. Buyers should obtain the latest relevant information before placing orders and should verify that such information is current and complete. TI's published terms of sale for semiconductor products (http://www.ti.com/sc/docs/stdterms.htm) apply to the sale of packaged integrated circuit products that TI has qualified and released to market. Additional terms may apply to the use or sale of other types of TI products and services. Reproduction of significant portions of TI information in TI data sheets is permissible only if reproduction is without alteration and is accompanied by all associated warranties, conditions, limitations, and notices. TI is not responsible or liable for such reproduced documentation. Information of third parties may be subject to additional restrictions. Resale of TI products or services with statements different from or beyond the parameters stated by TI for that product or service voids all express and any implied warranties for the associated TI product or service and is an unfair and deceptive business practice. TI is not responsible or liable for any such statements. Buyers and others who are developing systems that incorporate TI products (collectively, "Designers") understand and agree that Designers remain responsible for using their independent analysis, evaluation and judgment in designing their applications and that Designers have full and exclusive responsibility to assure the safety of Designers' applications and compliance of their applications (and of all TI products used in or for Designers' applications) with all applicable regulations, laws and other applicable requirements. Designer represents that, with respect to their applications, Designer has all the necessary expertise to create and implement safeguards that (1) anticipate dangerous consequences of failures, (2) monitor failures and their consequences, and (3) lessen the likelihood of failures that might cause harm and take appropriate actions. Designer agrees that prior to using or distributing any applications that include TI products, Designer will thoroughly test such applications and the functionality of such TI products as used in such applications. TI's provision of technical, application or other design advice, quality characterization, reliability data or other services or information, including, but not limited to, reference designs and materials relating to evaluation modules, (collectively, "TI Resources") are intended to assist designers who are developing applications that incorporate TI products; by downloading, accessing or using TI Resources in any way, Designer (individually or, if Designer is acting on behalf of a company, Designer's company) agrees to use any particular TI Resource solely for this purpose and subject to the terms of this Notice. TI's provision of TI Resources does not expand or otherwise alter TI's applicable published warranties or warranty disclaimers for TI products, and no additional obligations or liabilities arise from TI providing such TI Resources. TI reserves the right to make corrections, enhancements, improvements and other changes to its TI Resources. TI has not conducted any testing other than that specifically described in the published documentation for a particular TI Resource. Designer is authorized to use, copy and modify any individual TI Resource only in connection with the development of applications that include the TI product(s) identified in such TI Resource. NO OTHER LICENSE, EXPRESS OR IMPLIED, BY ESTOPPEL OR OTHERWISE TO ANY OTHER TI INTELLECTUAL PROPERTY RIGHT, AND NO LICENSE TO ANY TECHNOLOGY OR INTELLECTUAL PROPERTY RIGHT OF TI OR ANY THIRD PARTY IS GRANTED HEREIN, including but not limited to any patent right, copyright, mask work right, or other intellectual property right relating to any combination, machine, or process in which TI products or services are used. Information regarding or referencing third-party products or services does not constitute a license to use such products or services, or a warranty or endorsement thereof. Use of TI Resources may require a license from a third party under the patents or other intellectual property of the third party, or a license from TI under the patents or other intellectual property of TI. TI RESOURCES ARE PROVIDED "AS IS" AND WITH ALL FAULTS. TI DISCLAIMS ALL OTHER WARRANTIES OR REPRESENTATIONS, EXPRESS OR IMPLIED, REGARDING RESOURCES OR USE THEREOF, INCLUDING BUT NOT LIMITED TO ACCURACY OR COMPLETENESS, TITLE, ANY EPIDEMIC FAILURE WARRANTY AND ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE, AND NON-INFRINGEMENT OF ANY THIRD PARTY INTELLECTUAL PROPERTY RIGHTS. TI SHALL NOT BE LIABLE FOR AND SHALL NOT DEFEND OR INDEMNIFY DESIGNER AGAINST ANY CLAIM, INCLUDING BUT NOT LIMITED TO ANY INFRINGEMENT CLAIM THAT RELATES TO OR IS BASED ON ANY COMBINATION OF PRODUCTS EVEN IF DESCRIBED IN TI RESOURCES OR OTHERWISE. IN NO EVENT SHALL TI BE LIABLE FOR ANY ACTUAL, DIRECT, SPECIAL, COLLATERAL, INDIRECT, PUNITIVE, INCIDENTAL, CONSEQUENTIAL OR EXEMPLARY DAMAGES IN CONNECTION WITH OR ARISING OUT OF TI RESOURCES OR USE THEREOF, AND REGARDLESS OF WHETHER TI HAS BEEN ADVISED OF THE POSSIBILITY OF SUCH DAMAGES. Unless TI has explicitly designated an individual product as meeting the requirements of a particular industry standard (e.g., ISO/TS 16949 and ISO 26262), TI is not responsible for any failure to meet such industry standard requirements. Where TI specifically promotes products as facilitating functional safety or as compliant with industry functional safety standards, such products are intended to help enable customers to design and create their own applications that meet applicable functional safety standards and requirements. Using products in an application does not by itself establish any safety features in the application. Designers must ensure compliance with safety-related requirements and standards applicable to their applications. Designer may not use any TI products in life-critical medical equipment unless authorized officers of the parties have executed a special contract specifically governing such use. Life-critical medical equipment is medical equipment where failure of such equipment would cause serious bodily injury or death (e.g., life support, pacemakers, defibrillators, heart pumps, neurostimulators, and implantables). Such equipment includes, without limitation, all medical devices identified by the U.S. Food and Drug Administration as Class III devices and equivalent classifications outside the U.S. TI may expressly designate certain products as completing a particular qualification (e.g., Q100, Military Grade, or Enhanced Product). Designers agree that it has the necessary expertise to select the product with the appropriate qualification designation for their applications and that proper product selection is at Designers' own risk. Designers are solely responsible for compliance with all legal and regulatory requirements in connection with such selection. Designer will fully indemnify TI and its representatives against any damages, costs, losses, and/or liabilities arising out of Designer's non-compliance with the terms and provisions of this Notice.