#### **AUTOSWITCHING POWER MUX** Check for Samples: TPS2110A, TPS2111A #### **FEATURES** - Two-Input, One-Output Power Multiplexer with Low r<sub>DS(on)</sub> Switches: - 84 mΩ Typ (TPS2111A) - 120 mΩ Typ (TPS2110A) - Reverse and Cross-Conduction Blocking - Wide Operating Voltage Range: 2.8 V to 5.5 V - Low Standby Current: 0.5 μA Typ Low Operating Current: 55 μA Typ - Adjustable Current Limit - Controlled Output Voltage Transition Time: Limits Inrush Current Minimizes Output Voltage Hold-Up Capacitance - CMOS- and TTL-Compatible Control Inputs - Manual and Auto-Switching Operating Modes - Thermal Shutdown - Available in a TSSOP-8 Package #### APPLICATIONS - PCs - PDAs - Digital Cameras - Modems - Cell Phones - Digital Radios - MP3 Players #### **DESCRIPTION** The TPS211xA family of power multiplexers enables seamless transition between two power supplies, such as a battery and a wall adapter, each operating at 2.8 V to 5.5 V and delivering up to 1 A. The TPS211xA family includes extensive protection circuitry, including user-programmable current limiting, thermal protection, inrush current control, seamless supply transition, cross-conduction blocking, and reverse-conduction blocking. These features greatly simplify designing power multiplexer applications. #### TYPICAL APPLICATION Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet. All trademarks are the property of their respective owners. This integrated circuit can be damaged by ESD. Texas Instruments recommends that all integrated circuits be handled with appropriate precautions. Failure to observe proper handling and installation procedures can cause damage. ESD damage can range from subtle performance degradation to complete device failure. Precision integrated circuits may be more susceptible to damage because very small parametric changes could cause the device not to meet its published specifications. #### **AVAILABLE OPTIONS** | FEATUR | TPS2110A | TPS2111A | TPS2112A | TPS2113A | TPS2114A | TPS2115A | | |----------------------------|---------------------|---------------------|---------------------|---------------------|---------------------|---------------------|-----| | Current Limit Adjustment F | 0.31 A to<br>0.75 A | 0.63 A to<br>1.25 A | 0.31 A to<br>0.75 A | 0.63 A to<br>1.25 A | 0.31 A to<br>0.75 A | 0.63 A to<br>1.25 A | | | Switching Modes | Manual | Yes | Yes | No | No | Yes | Yes | | | Automatic | Yes | Yes | Yes | Yes | Yes | Yes | | Switch Status Output | | No | No | Yes | Yes | Yes | Yes | #### ORDERING INFORMATION<sup>(1)</sup> | T <sub>A</sub> | PACKAGE | ORDERING NUMBER | PACKAGE MARKING | |----------------|--------------|-----------------|-----------------| | -40°C to 85°C | TCCOD Q (DM) | TPS2110APW | 2110A | | | TSSOP-8 (PW) | TPS2111APW | 2111A | <sup>(1)</sup> For the most current package and ordering information see the Package Option Addendum at the end of this document, or see the TI web site at www.ti.com. #### **ABSOLUTE MAXIMUM RATINGS**(1) Over recommended operating junction temperature range, unless otherwise noted. | | | | TPS2110A, TPS2111A | UNIT | | | |----------|----------------------------------------------------|---------------------------------------|-----------------------|-----------|--|--| | Input vo | Itage range at pins IN1, II | N2, D0, D1, VSNS, ILIM <sup>(2)</sup> | -0.3 to 6 | V | | | | Output v | voltage range, V <sub>O(OUT)</sub> (2) | | -0.3 to 6 | V | | | | , , | | TPS2110A | 0.9 | ۸ | | | | Continue | Continuous output current, I <sub>O</sub> TPS2111A | | 1.5 | | | | | Continuo | ous total power dissipation | n | See Dissipation Ratir | ngs table | | | | Operatir | ng virtual junction tempera | ature range, T <sub>J</sub> | Internally Limite | ed | | | | TCD. | Human body model (HE | BM) | 2 | kV | | | | ESD | Charged device model (CDM) | | 500 | V | | | <sup>(1)</sup> Stresses beyond those listed under absolute maximum ratings may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under recommended operating conditions is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability. #### **DISSIPATION RATINGS** | PACKAGE | DERATING FACTOR | T <sub>A</sub> ≤ 25°C POWER | T <sub>A</sub> = 70°C POWER | T <sub>A</sub> = 85°C POWER | |--------------|-----------------------------|-----------------------------|-----------------------------|-----------------------------| | | ABOVE T <sub>A</sub> = 25°C | RATING | RATING | RATING | | TSSOP-8 (PW) | 3.9 mW/°C | 387 mW | 213 mW | 155 mW | Submit Documentation Feedback <sup>(2)</sup> All voltages are with respect to GND. #### RECOMMENDED OPERATING CONDITIONS | | | TPS211 | 0A, TPS2111A | | | | |-------------------------------------------------------------------------------|-----------------------------|--------|--------------|------|------|--| | | | MIN | NOM | MAX | UNIT | | | land valence of INIA V | V <sub>I(IN2)</sub> ≥ 2.8 V | 1.5 | | 5.5 | V | | | put voltage at IN1, V <sub>I(IN1)</sub> | V <sub>I(IN2)</sub> < 2.8 V | 2.8 | | 5.5 | V | | | Input voltage at INO V | V <sub>I(IN1)</sub> ≥ 2.8 V | | 5.5 | V | | | | Input voltage at IN2, V <sub>I(IN2)</sub> | V <sub>I(IN1)</sub> < 2.8 V | 2.8 | | 5.5 | V | | | Input voltage: V <sub>I(DO)</sub> , V <sub>I(D1)</sub> , V <sub>I(VSNS)</sub> | • | 0 | | 5.5 | V | | | Current limit adjustment renge | TPS2110A | 0.31 | | 0.75 | ۸ | | | Current limit adjustment range, I <sub>O(OUT)</sub> | TPS2111A | 0.63 | | 1.25 | Α | | | Operating virtual junction temperature, T | J | -40 | | 125 | °C | | #### **ELECTRICAL CHARACTERISTICS: Power Switch** Over recommended operating junction temperature, $V_{I(IN1)} = V_{I(IN2)} = 5.5 \text{ V}$ , and $R_{ILIM} = 400 \Omega$ , unless otherwise noted. | | | 3 1 1 1 1 1 1 | | TF | PS2110A | | TF | S2111A | | | |--------------------------|------------------------------------|--------------------------------------------------|-------------------------------------------|-----|---------|-----|-----|--------|-----|-----------| | PARAMETER | | TEST | T CONDITIONS | MIN | TYP | MAX | MIN | TYP | MAX | UNIT | | | | | $V_{I(IN1)} = V_{I(IN2)} = 5.0 \text{ V}$ | | 120 | 140 | | 84 | 110 | | | | | $T_J = 25^{\circ}C$ , $I_L = 500 \text{ mA}$ | $V_{I(IN1)} = V_{I(IN2)} = 3.3 \text{ V}$ | | 120 | 140 | | 84 | 110 | $m\Omega$ | | Drain-source<br>on-state | r <sub>DS(on)</sub> <sup>(1)</sup> | .[ 000 1 | $V_{I(IN1)} = V_{I(IN2)} = 2.8 \text{ V}$ | | 120 | 140 | | 84 | 110 | | | resistance<br>(INx-OUT) | | | $V_{I(IN1)} = V_{I(IN2)} = 5.0 \text{ V}$ | | | 220 | | | 150 | | | (IIVX=OOT) | | $T_J = 125^{\circ}C$ ,<br>$I_L = 500 \text{ mA}$ | $V_{I(IN1)} = V_{I(IN2)} = 3.3 \text{ V}$ | | | 220 | | | 150 | $m\Omega$ | | | | 555 1171 | $V_{I(IN1)} = V_{I(IN2)} = 2.8 \text{ V}$ | | | 220 | | | 150 | | The TPS211xA can switch a voltage as low as 1.5 V as long as there is a minimum of 2.8 V at one of the input power pins. In this specific case, the lower supply voltage has no effect on the IN1 and IN2 switch on-resistances. #### **ELECTRICAL CHARACTERISTICS** Over recommended operating junction temperature, $V_{I(IN1)} = V_{I(IN2)} = 5.5 \text{ V}$ , $I_{O(OUT)} = 0 \text{ A}$ , and $R_{ILIM} = 400 \Omega$ , unless otherwise noted. | PARAMETER | | | TPS2110 | DA, TPS211 | IA | | | |-------------------------------------|-----------------|-------------------------------------------------------------------|---------|------------|-----|------|--| | | | TEST CONDITIONS | MIN | TYP | MAX | UNIT | | | LOGIC INPUTS (D0 AND | D1) | | | | | | | | High-level input voltage | V <sub>IH</sub> | | 2 | | | V | | | Low-level input voltage | V <sub>IL</sub> | | | | 0.7 | V | | | Input current at DO or D1 | · | D0 or D1 = High, sink current | | | 1 | ^ | | | Input current at D0 or D1 | | D0 or D1 = Low, source current | 0.5 | 1.4 | 5 | μА | | | SUPPLY AND LEAKAGE | CURRENTS | | | | | | | | | | D1 = High, D0 = Low (IN1 active),<br>$V_{I(IN2)} = 3.3 \text{ V}$ | | 55 | 90 | | | | Supply current from IN1 (o | perating) | D1 = High, D0 = Low (IN1 active),<br>$V_{I(IN1)} = 3.3 \text{ V}$ | | 1 | 12 | μΑ | | | | | $D0 = D1 = Low (IN2 active), V_{I(IN2)} = 3.3 V$ | | | 75 | | | | | | $D0 = D1 = Low (IN2 active), V_{I(IN1)} = 3.3 V$ | | | 1 | | | | Supply current from IN2 (operating) | | D1 = High, D0 = Low (IN1 active),<br>$V_{I(IN2)} = 3.3 \text{ V}$ | | | 1 | | | | | | D1 = High, D0 = Low (IN1 active),<br>$V_{I(IN1)} = 3.3 \text{ V}$ | | | 75 | μΑ | | | | | D0 = D1 = Low (IN2 active), VI(IN2) = 3.3 V | | 1 | 12 | 2 | | | | | · · | | 55 | 90 | | | Copyright © 2004-2010, Texas Instruments Incorporated Over recommended operating junction temperature, $V_{I(IN1)} = V_{I(IN2)} = 5.5 \text{ V}$ , $I_{O(OUT)} = 0 \text{ A}$ , and $R_{ILIM} = 400 \Omega$ , unless otherwise noted. | | | | TPS211 | 0A, TPS211 | 1A | | |---------------------------------------------------------------|--------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------|------------|-------|------| | PARAMETER | | TEST CONDITIONS | MIN | TYP | MAX | UNIT | | SUPPLY AND LEAKAGE O | URRENTS, cor | ntinued | | | | | | Outroport summent from INIA | (-tll) | D0 = D1 = High (inactive), V <sub>I(IN2)</sub> = 3.3 V | | 0.5 | 2 | | | Quiescent current from IN1 | (standby) | $D0 = D1 = High (inactive), V_{I(IN1)} = 3.3 V$ | | | 1 | μΑ | | 0 | ( = 1 = . = . | D0 = D1 = High (inactive), $V_{I(IN2)} = 3.3 \text{ V}$ | | | 1 | | | Quiescent current from IN2 | (Standby) | D0 = D1 = High (inactive), V <sub>I(IN1)</sub> = 3.3 V | | 0.5 | 2 | μΑ | | Forward leakage current from (measured from OUT to GN | | D0 = D1 = High (inactive), IN2 open, $V_{O(OUT)}$<br>= 0 V (shorted), $T_J$ = 25°C | | 0.1 | 5 | μА | | Forward leakage current from (measured from OUT to GN | | D0 = D1 = High (inactive), IN1 open, $V_{O(OUT)}$<br>= 0 V (shorted), $T_J$ = 25°C | | 0.1 | 5 | μΑ | | Reverse leakage current to from INx to GND) | INx (measured | D0 = D1 = High (inactive), $V_{I(INx)} = 0 \text{ V}$ , $V_{O(OUT)} = 5.5 \text{ V}$ , $T_J = 25^{\circ}\text{C}$ | | 0.3 | 5 | μΑ | | CURRENT LIMIT CIRCUIT | | | | | * | | | | TD004404 | $R_{ILIM} = 400 \Omega$ | 0.51 | 0.63 | 0.80 | | | Command limits a command | TPS2110A | R <sub>ILIM</sub> = 700 Ω | 0.30 | 0.36 | 0.50 | Α | | Current limit accuracy | TDC04444 | R <sub>ILIM</sub> = 400 Ω | 0.95 | 1.25 | 1.56 | | | | TPS2111A | $R_{ILIM} = 700 \Omega$ | 0.47 | 0.71 | 0.99 | Α | | Current limit settling time | t <sub>d</sub> | Time for short-circuit output current to settle within 10% of its steady state value. | | 1 | | ms | | Input current at ILIM | * | $V_{I(ILIM)} = 0 \text{ V}, I_{O(OUT)} = 0 \text{ A}$ | -15 | | 0 | μΑ | | VSNS COMPARATOR | | | | | ' | | | | | V <sub>I(VSNS)</sub> ↑ | 0.78 | 0.80 | 0.82 | ., | | VSNS threshold voltage | | V <sub>I(VSNS)</sub> ↓ | 0.735 | 0.755 | 0.775 | V | | VSNS comparator hysteresi | S | | 30 | | 60 | mV | | Deglitch of VSNS comparate | or (both ↑↓) | | 90 | 150 | 220 | μS | | Input current | | 0 V ≤ V <sub>I(VSNS)</sub> ≤ 5.5 V | -1 | | 1 | μΑ | | UVLO | | | | | | | | INIA and INIO LIVI O | | Falling edge | 1.15 | 1.25 | | V | | IN1 and IN2 UVLO | | Rising edge | | 1.30 | 1.35 | V | | IN1 and IN2 UVLO hysteres | is | | 30 | 57 | 65 | mV | | Internal V <sub>DD</sub> UVLO | | Falling edge | 2.4 | 2.53 | | | | (the higher of IN1 and IN2) | | Rising edge | | 2.58 | 2.8 | V | | Internal V <sub>DD</sub> UVLO hysteres | is | | 30 | 50 | 75 | mV | | UVLO deglitch for IN1, IN2 | | Falling edge | | 110 | | μS | | REVERSE CONDUCTION I | BLOCKING | | | | | | | Minimum output-to-input voltage difference to block switching | $\Delta V_{O(I\_block)}$ | D0 = D1 = high, $V_{I(INx)}$ = 3.3 V. Connect OUT to a 5-V supply through a series 1-k $\Omega$ resistor. Let D0 = low. Slowly decrease the supply voltage until OUT connects to IN1. | 80 | 100 | 120 | mV | | THERMAL SHUTDOWN | • | · · · · · · · · · · · · · · · · · · · | | | l | | | Thermal shutdown threshold | I | TPS211xA is in current limit. | 135 | | | °C | | Recovery from thermal shut | down | TPS211xA is in current limit. | 125 | | | °C | | Hysteresis | | | | 10 | | °C | | IN2-IN1 COMPARATORS | | | | | L | | | Hysteresis of IN2-IN1 comp | arator | | 0.1 | | 0.2 | V | | Deglitch of IN2-IN1 compar | ator (both ↑ ↓) | | 10 | 20 | 50 | μS | Submit Documentation Feedback Copyright © 2004–2010, Texas Instruments Incorporated #### **SWITCHING CHARACTERISTICS** Over recommended operating junction temperature, $V_{I(IN1)} = V_{I(IN2)} = 5.5 \text{ V}$ , and $R_{ILIM} = 400 \Omega$ , unless otherwise noted. | | | | | TI | TPS2110A | | TF | S2111A | | | |-------------------|----------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------|------|----------|-----|-----|--------|-----|------| | P | ARAMETER | TEST CO | NDITIONS | MIN | TYP | MAX | MIN | TYP | MAX | UNIT | | t <sub>R</sub> | Output rise time from an enable | $V_{I(IN1)} = V_{I(IN2)} = 5 \text{ V}$ | $T_J = 25^{\circ}\text{C},$<br>$C_L = 1 \mu\text{F},$<br>$I_L = 500 \text{ mA}; \text{ see}$<br>Figure 1(a). | 0.5 | 1.0 | 1.5 | 1 | 1.8 | 3 | ms | | t <sub>F</sub> | Output fall time from a disable | $V_{I(IN1)} = V_{I(IN2)} = 5 \text{ V}$ | $T_{J}=25^{\circ}C,$ $C_{L}=1~\mu\text{F},$ $I_{L}=500~\text{mA}; \text{see}$ Figure 1(a). | 0.35 | 0.5 | 0.7 | 0.5 | 1 | 2 | ms | | t <sub>T</sub> | | IN1 to IN2 transition,<br>$V_{I(IN1)} = 3.3 \text{ V},$<br>$V_{I(IN2)} = 5 \text{ V}$ | $T_J$ = 125°C,<br>$C_L$ = 10 $\mu$ F,<br>$I_L$ = 500 mA;<br>measure transition | | 40 | 60 | | 40 | 60 | | | | Transition time | IN2 to IN1 transition, $V_{I(IN1)} = 5 \text{ V}$ , $V_{I(IN2)} = 3.3 \text{ V}$ | time as 10% to 90% rise time or from 3.4 V to 4.8 V on V <sub>O(OUT)</sub> . See Figure 1(b). | | 40 | 60 | | 40 | 60 | μs | | t <sub>PLH1</sub> | Turn-on<br>propagation<br>delay from an<br>enable | $V_{I(IN1)} = VI_{(IN2)} = 5 V$<br>Measured from<br>enable to 10% of<br>$V_{O(OUT)}$ | $T_J = 25^{\circ}C$ ,<br>$C_L = 10 \mu F$ ,<br>$I_L = 500 \text{ mA}$ ; see<br>Figure 1(a). | | 0.5 | | | 1 | | ms | | t <sub>PHL1</sub> | Turn-off<br>propagation<br>delay from a<br>disable | $V_{I(IN1)} = VI_{(IN2)} = 5 V$<br>Measured from<br>disable to 90% of<br>$V_{O(OUT)}$ | $\begin{split} T_J &= 25^{\circ}\text{C}, \\ C_L &= 10 \ \mu\text{F}, \\ I_L &= 500 \ \text{mA}; \text{see} \\ \text{Figure 1(a)}. \end{split}$ | | 3 | | | 5 | | ms | | t <sub>PLH2</sub> | Switch-over<br>rising<br>propagation<br>delay | $\label{eq:logic_1} \begin{split} &\text{Logic 1 to Logic 0} \\ &\text{transition on D1,} \\ &V_{I(\text{IN1})} = 1.5 \text{ V,} \\ &V_{I(\text{IN2})} = 5 \text{ V,} \\ &V_{I(\text{OD})} = 0 \text{ V,} \\ &\text{Measured from D1 to} \\ &10\% \text{ of } V_{O(\text{OUT})} \end{split}$ | $T_{J} = 25^{\circ}C$ ,<br>$C_{L} = 10 \mu F$ ,<br>$I_{L} = 500 \text{ mA}$ ; see<br>Figure 1(c). | | 40 | 100 | | 40 | 100 | μs | | t <sub>PHL2</sub> | Switch-over<br>falling<br>propagation<br>delay | $\begin{aligned} &\text{Logic 0 to Logic 1}\\ &\text{transition on D1,}\\ &V_{I(IN1)} = 1.5\ V,\\ &V_{I(N2)} = 5\ V,\\ &V_{I(D0)} = 0\ V,\\ &\text{Measured from D1 to}\\ &90\%\ of\ V_{O(OUT)} \end{aligned}$ | $T_{\rm J} = 25^{\circ}{\rm C},$ $C_{\rm L} = 10~\mu{\rm F},$ $I_{\rm L} = 500~{\rm mA};$ see Figure 1(c). | 2 | 3 | 10 | 2 | 5 | 10 | ms | #### PARAMETER MEASUREMENT INFORMATION #### **TIMING WAVEFORMS** Figure 1. Propagation Delays and Transition Timing Waveforms #### **DEVICE INFORMATION** #### **TRUTH TABLE** | D1 | D0 | $V_{I(VSNS)} > 0.8 V^{(1)}$ | $V_{I(IN2)} > V_{I(IN1)}$ | OUT <sup>(2)</sup> | |----|----|-----------------------------|---------------------------|--------------------| | 0 | 0 | X | X | IN2 | | 0 | 1 | Yes | X | IN1 | | 0 | 1 | No | No | IN1 | | 0 | 1 | No | Yes | IN2 | | 1 | 0 | X | X | IN1 | | 1 | 1 | X | X | Hi-Z | <sup>(1)</sup> X = Don't care. #### **PIN CONFIGURATIONS** PW PACKAGE TSSOP-8 (TOP VIEW) **Table 1. TERMINAL FUNCTIONS** | TERM | TERMINAL | | TERMINAL | | | |------|----------|-------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--| | NAME | NO. | I/O | DESCRIPTION | | | | D0 | 1 | I | TTL- and CMOS-compatible input pins. Each pin has a 1-μA pull-up. The Truth Table | | | | D1 | 2 | I | illustrates the functionality of D0 and D1. | | | | GND | 5 | Power | Ground | | | | IN1 | 8 | 1 | Primary power switch input. The IN1 switch can be enabled only if the IN1 supply is above the UVLO threshold and at least one supply exceeds the internal $V_{DD}$ UVLO. | | | | IN2 | 6 | 1 | Secondary power switch input. The IN2 switch can be enabled only if the IN2 supply is above the UVLO threshold and at least one supply exceeds the internal V <sub>DD</sub> UVLO. | | | | ILIM | 4 | 1 | A resistor ( $R_{ILIM}$ ) from ILIM to GND sets the current limit $I_L$ to $250/R_{ILIM}$ and $500/R_{ILIM}$ for the TPS2110A and TPS2111A, respectively. | | | | OUT | 7 | 0 | Power switch output | | | | VSNS | 3 | I | In the auto-switching mode (D0 = 1, D1 = 0), an internal power FET connects OUT to IN1 if the VSNS voltage is greater than 0.8 V. Otherwise, the FET connects OUT to the higher of IN1 and IN2. The Truth Table illustrates the functionality of VSNS. | | | <sup>(2)</sup> The undervoltage lockout circuit causes the output to go Hi-Z if the selected power supply does not exceed the IN1/IN2 UVLO, or if neither of the supplies exceeds the internal V<sub>DD</sub> UVLO. #### **FUNCTIONAL BLOCK DIAGRAM** #### TYPICAL CHARACTERISTICS # V<sub>I(D0)</sub> 2 V/div V<sub>I(D1)</sub> 2 V/div T V<sub>O(OUT)</sub> 2 V/div t - Time - 1 ms/div **Output Switchover Response Test Circuit** Figure 2. **Output Turn-On Response Test Circuit** Figure 3. #### **OUTPUT SWITCHOVER VOLTAGE DROOP** 5 V TPS2111APW V<sub>I(D0)</sub> 2 V/div 8 f = 580 Hz IN1 D0 90% Duty Cycle 2 D1 OUT V<sub>I(D1)</sub> 2 V/div VSNS IN2 $C_L = 1 \mu F$ $\geq$ 50 $\Omega$ GND $\mathbf{400}~\Omega$ V<sub>O(OUT)</sub> 2 V/div 🟪 0.1 μF $C_L = 0 \,\mu \dot{F}$ **Output Switchover Voltage Droop Test Circuit** t - Time - 40 μs/div Figure 4. ## OUTPUT SWITCHOVER VOLTAGE DROOP VS LOAD CAPACITANCE Output Switchover Voltage Droop Test Circuit Figure 5. #### **AUTO SWITCHOVER VOLTAGE DROOP** **Auto Switchover Voltage Droop Test Circuit** Figure 6. Output Capacitor Inrush Current Test Circuit Figure 7. #### IN1 SUPPLY CURRENT vs SUPPLY VOLTAGE #### SWITCH ON-RESISTANCE vs SUPPLY VOLTAGE #### IN1 SUPPLY CURRENT vs SUPPLY VOLTAGE Submit Documentation Feedback #### SUPPLY CURRENT vs JUNCTION TEMPERATURE 1.2 Device Disabled $V_{I(IN1)} = 5.5 \text{ V}$ $V_{I(IN2)} = 3.3 \text{ V}$ 1.0 $I_{O(OUT)} = 0 A$ I<sub>I(INx)</sub> - Supply Current - $\mu$ A $I_{I(IN1)} = 5.5 \text{ V}$ 8.0 0.6 0.2 $I_{I(IN2)} = 3.3 \text{ V}$ -50 50 100 150 $T_J$ – Junction Temperature – $^{\circ}$ C ### SUPPLY CURRENT vs JUNCTION TEMPERATURE Figure 13. #### **APPLICATION INFORMATION** Some applications have two energy sources, one of which should be used in preference to another. Figure 14 shows a circuit that will connect IN1 to OUT until the voltage at IN1 falls below a user-specified value. Once the voltage on IN1 falls below this value, the TPS211xA will select the higher of the two supplies. This usually means that the TPS211xA will swap to IN2. Figure 14. Auto-Selecting for a Dual Power-Supply Application In Figure 15, the multiplexer selects between two power supplies based upon the EN1 logic signal. OUT connects to IN1 if EN1 is logic '1'; otherwise, OUT connects to IN2. The logic thresholds for the D1 terminal are compatible with both TTL and CMOS logic. Figure 15. Manually Switching Power Sources www.ti.com #### DETAILED DESCRIPTION #### **AUTO-SWITCHING MODE** D0 equal to logic '1' and D1 equal to logic '0' selects the auto-switching mode. In this mode, OUT connects to IN1 if $V_{I(VSNS)}$ is greater than 0.8 V; otherwise, OUT connects to the higher of IN1 and IN2. The VSNS terminal includes hysteresis equal to 3.75% to 7.5% of the threshold selected for transition from the primary supply to the higher of the two supplies. This hysteresis helps avoid repeated switching from one supply to the other due to resistive drops. #### MANUAL SWITCHING MODE D0 equal to logic '0' selects the manual-switching mode. In this mode, OUT connects to IN1 if D1 is equal to logic '1'; otherwise, OUT connects to IN2. #### **N-CHANNEL MOSFETs** Two internal high-side power MOSFETs implement a single-pole double-throw (SPDT) switch. Digital logic selects the IN1 switch, IN2 switch, or no switch (Hi-Z state). The MOSFETs have no parallel diodes so output-to-input current cannot flow when the FET is off. An integrated comparator prevents turn-on of a FET switch if the output voltage is greater than the input voltage. #### **CROSS-CONDUCTION BLOCKING** The switching circuitry ensures that both power switches will never conduct at the same time. A comparator monitors the gate-to-source voltage of each power FET and allows a FET to turn on only if the gate-to-source voltage of the other FET is below the turn-on threshold voltage. #### **REVERSE-CONDUCTION BLOCKING** When the TPS211xA switches from a higher-voltage supply to a lower-voltage supply, current can potentially flow back from the load capacitor into the lower-voltage supply. To minimize such reverse conduction, the TPS211xA will not connect a supply to the output until the output voltage has fallen to within 100 mV of the supply voltage. Once a supply has been connected to the output, it will remain connected regardless of output voltage. #### **CHARGE PUMP** The higher of supplies IN1 and IN2 powers the internal charge pump. The charge pump provides power to the current limit amplifier and allows the output FET gate voltage to be higher than the IN1 and IN2 supply voltages. A gate voltage that is higher than the source voltage is necessary to turn on the N-channel FET. #### **CURRENT LIMITING** A resistor $R_{ILIM}$ from ILIM to GND sets the current limit to $250/R_{ILIM}$ and $500/R_{ILIM}$ for the TPS2110A and TPS2111A, respectively. Setting resistor $R_{ILIM}$ equal to zero is not recommended as that disables current limiting. #### **OUTPUT VOLTAGE SLEW-RATE CONTROL** The TPS211xA slews the output voltage at a slow rate when OUT switches to IN1 or IN2 from the Hi-Z state (see the Truth Table). A slow slew rate limits the inrush current into the load capacitor. High inrush currents can glitch the voltage bus and cause a system to hang up or reset. It can also cause reliability issues—like pit the connector power contacts, when hot-plugging a load such as a PCI card. The TPS211xA slews the output voltage at a much faster rate when OUT switches between IN1 and IN2. The fast rate minimizes the output voltage droop and reduces the output voltage hold-up capacitance requirement. Submit Documentation Feedback #### **REVISION HISTORY** NOTE: Page numbers for previous revisions may differ from page numbers in the current version. | C | nanges from Original (March, 2004) to Revision A | Page | |---|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------| | • | Updated document to current format | 1 | | • | Deleted package information from Available Options table | 2 | | • | Revised Ordering Information table | 2 | | • | Deleted lead temperature and storage temperature specifications from, added electrostatic discharge specifications to Absolute Maximum Ratings table; changed operating virtual junction temperature specification; deleted ESD Protection table | | | • | Updated conditions for Electrical Characteristics | 3 | | • | Deleted footnote 1 for Electrical Characteristics table | 3 | | • | Deleted footnote 1 for Switching Characteristics table | 5 | 10-Jun-2014 #### **PACKAGING INFORMATION** | Orderable Device | Status | Package Type | Package<br>Drawing | | Package<br>Qty | Eco Plan | Lead/Ball Finish | MSL Peak Temp | Op Temp (°C) | Device Marking (4/5) | Samples | |------------------|--------|--------------|--------------------|---|----------------|----------------------------|------------------|--------------------|--------------|----------------------|---------| | TPS2110APW | ACTIVE | TSSOP | PW | 8 | 150 | Green (RoHS<br>& no Sb/Br) | CU NIPDAU | Level-1-260C-UNLIM | -40 to 85 | 2110A | Samples | | TPS2110APWG4 | ACTIVE | TSSOP | PW | 8 | 150 | Green (RoHS<br>& no Sb/Br) | CU NIPDAU | Level-1-260C-UNLIM | -40 to 85 | 2110A | Samples | | TPS2110APWR | ACTIVE | TSSOP | PW | 8 | 2000 | Green (RoHS<br>& no Sb/Br) | CU NIPDAU | Level-1-260C-UNLIM | -40 to 85 | 2110A | Samples | | TPS2111APW | ACTIVE | TSSOP | PW | 8 | 150 | Green (RoHS<br>& no Sb/Br) | CU NIPDAU | Level-1-260C-UNLIM | -40 to 85 | 2111A | Samples | | TPS2111APWG4 | ACTIVE | TSSOP | PW | 8 | 150 | Green (RoHS<br>& no Sb/Br) | CU NIPDAU | Level-1-260C-UNLIM | -40 to 85 | 2111A | Samples | | TPS2111APWR | ACTIVE | TSSOP | PW | 8 | 2000 | Green (RoHS<br>& no Sb/Br) | CU NIPDAU | Level-1-260C-UNLIM | -40 to 85 | 2111A | Samples | | TPS2111APWRG4 | ACTIVE | TSSOP | PW | 8 | 2000 | Green (RoHS<br>& no Sb/Br) | CU NIPDAU | Level-1-260C-UNLIM | -40 to 85 | 2111A | Samples | (1) The marketing status values are defined as follows: **ACTIVE:** Product device recommended for new designs. LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect. NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design. **PREVIEW:** Device has been announced but is not in production. Samples may or may not be available. **OBSOLETE:** TI has discontinued the production of the device. (2) Eco Plan - The planned eco-friendly classification: Pb-Free (RoHS), Pb-Free (RoHS Exempt), or Green (RoHS & no Sb/Br) - please check http://www.ti.com/productcontent for the latest availability information and additional product content details. **TBD:** The Pb-Free/Green conversion plan has not been defined. **Pb-Free (RoHS):** TI's terms "Lead-Free" or "Pb-Free" mean semiconductor products that are compatible with the current RoHS requirements for all 6 substances, including the requirement that lead not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, TI Pb-Free products are suitable for use in specified lead-free processes. **Pb-Free (RoHS Exempt):** This component has a RoHS exemption for either 1) lead-based flip-chip solder bumps used between the die and package, or 2) lead-based die adhesive used between the die and leadframe. The component is otherwise considered Pb-Free (RoHS compatible) as defined above. Green (RoHS & no Sb/Br): TI defines "Green" to mean Pb-Free (RoHS compatible), and free of Bromine (Br) and Antimony (Sb) based flame retardants (Br or Sb do not exceed 0.1% by weight in homogeneous material) (3) MSL, Peak Temp. - The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature. <sup>(4)</sup> There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device. #### PACKAGE OPTION ADDENDUM 10-Jun-2014 (5) Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device. (6) Lead/Ball Finish - Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead/Ball Finish values may wrap to two lines if the finish value exceeds the maximum column width. **Important Information and Disclaimer:** The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release. In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis. #### PACKAGE MATERIALS INFORMATION www.ti.com 12-Nov-2013 #### TAPE AND REEL INFORMATION | | | Dimension designed to accommodate the component width | |---|----|-----------------------------------------------------------| | E | 30 | Dimension designed to accommodate the component length | | K | (0 | Dimension designed to accommodate the component thickness | | | Ν | Overall width of the carrier tape | | F | 21 | Pitch between successive cavity centers | #### QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE #### \*All dimensions are nominal | Device | Package<br>Type | Package<br>Drawing | | SPQ | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant | |-------------|-----------------|--------------------|---|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------| | TPS2110APWR | TSSOP | PW | 8 | 2000 | 330.0 | 12.4 | 7.0 | 3.6 | 1.6 | 8.0 | 12.0 | Q1 | | TPS2111APWR | TSSOP | PW | 8 | 2000 | 330.0 | 12.4 | 7.0 | 3.6 | 1.6 | 8.0 | 12.0 | Q1 | www.ti.com 12-Nov-2013 #### \*All dimensions are nominal | Device | Package Type | Package Drawing | Pins | SPQ | Length (mm) | Width (mm) | Height (mm) | |-------------|--------------|-----------------|------|------|-------------|------------|-------------| | TPS2110APWR | TSSOP | PW | 8 | 2000 | 367.0 | 367.0 | 45.0 | | TPS2111APWR | TSSOP | PW | 8 | 2000 | 367.0 | 367.0 | 35.0 | SMALL OUTLINE PACKAGE #### NOTES: - 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M. 2. This drawing is subject to change without notice. 3. This dimension does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not - exceed 0.15 mm per side. - 4. This dimension does not include interlead flash. Interlead flash shall not exceed 0.25 mm per side. - 5. Reference JEDEC registration MO-153, variation AA. SMALL OUTLINE PACKAGE NOTES: (continued) 6. Publication IPC-7351 may have alternate designs. 7. Solder mask tolerances between and around signal pads can vary based on board fabrication site. SMALL OUTLINE PACKAGE NOTES: (continued) - 8. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations. - 9. Board assembly site may have different recommendations for stencil design. #### IMPORTANT NOTICE Texas Instruments Incorporated and its subsidiaries (TI) reserve the right to make corrections, enhancements, improvements and other changes to its semiconductor products and services per JESD46, latest issue, and to discontinue any product or service per JESD48, latest issue. Buyers should obtain the latest relevant information before placing orders and should verify that such information is current and complete. All semiconductor products (also referred to herein as "components") are sold subject to TI's terms and conditions of sale supplied at the time of order acknowledgment. TI warrants performance of its components to the specifications applicable at the time of sale, in accordance with the warranty in TI's terms and conditions of sale of semiconductor products. Testing and other quality control techniques are used to the extent TI deems necessary to support this warranty. Except where mandated by applicable law, testing of all parameters of each component is not necessarily performed. TI assumes no liability for applications assistance or the design of Buyers' products. Buyers are responsible for their products and applications using TI components. To minimize the risks associated with Buyers' products and applications, Buyers should provide adequate design and operating safeguards. TI does not warrant or represent that any license, either express or implied, is granted under any patent right, copyright, mask work right, or other intellectual property right relating to any combination, machine, or process in which TI components or services are used. Information published by TI regarding third-party products or services does not constitute a license to use such products or services or a warranty or endorsement thereof. Use of such information may require a license from a third party under the patents or other intellectual property of the third party, or a license from TI under the patents or other intellectual property of TI. Reproduction of significant portions of TI information in TI data books or data sheets is permissible only if reproduction is without alteration and is accompanied by all associated warranties, conditions, limitations, and notices. TI is not responsible or liable for such altered documentation. Information of third parties may be subject to additional restrictions. Resale of TI components or services with statements different from or beyond the parameters stated by TI for that component or service voids all express and any implied warranties for the associated TI component or service and is an unfair and deceptive business practice. TI is not responsible or liable for any such statements. Buyer acknowledges and agrees that it is solely responsible for compliance with all legal, regulatory and safety-related requirements concerning its products, and any use of TI components in its applications, notwithstanding any applications-related information or support that may be provided by TI. Buyer represents and agrees that it has all the necessary expertise to create and implement safeguards which anticipate dangerous consequences of failures, monitor failures and their consequences, lessen the likelihood of failures that might cause harm and take appropriate remedial actions. Buyer will fully indemnify TI and its representatives against any damages arising out of the use of any TI components in safety-critical applications. In some cases, TI components may be promoted specifically to facilitate safety-related applications. With such components, TI's goal is to help enable customers to design and create their own end-product solutions that meet applicable functional safety standards and requirements. Nonetheless, such components are subject to these terms. No TI components are authorized for use in FDA Class III (or similar life-critical medical equipment) unless authorized officers of the parties have executed a special agreement specifically governing such use. Only those TI components which TI has specifically designated as military grade or "enhanced plastic" are designed and intended for use in military/aerospace applications or environments. Buyer acknowledges and agrees that any military or aerospace use of TI components which have *not* been so designated is solely at the Buyer's risk, and that Buyer is solely responsible for compliance with all legal and regulatory requirements in connection with such use. TI has specifically designated certain components as meeting ISO/TS16949 requirements, mainly for automotive use. In any case of use of non-designated products, TI will not be responsible for any failure to meet ISO/TS16949. #### Products Applications Audio www.ti.com/audio Automotive and Transportation www.ti.com/automotive **Amplifiers** amplifier.ti.com Communications and Telecom www.ti.com/communications **Data Converters** dataconverter.ti.com Computers and Peripherals www.ti.com/computers **DLP® Products** www.dlp.com Consumer Electronics www.ti.com/consumer-apps DSP dsp.ti.com **Energy and Lighting** www.ti.com/energy Clocks and Timers www.ti.com/clocks Industrial www.ti.com/industrial Interface interface.ti.com Medical www.ti.com/medical Logic Security www.ti.com/security logic.ti.com Power Mgmt power.ti.com Space, Avionics and Defense www.ti.com/space-avionics-defense Microcontrollers microcontroller.ti.com Video and Imaging www.ti.com/video RFID www.ti-rfid.com OMAP Applications Processors www.ti.com/omap TI E2E Community e2e.ti.com Wireless Connectivity www.ti.com/wirelessconnectivity