

# TMUXHS4412 4-Channel 20 Gbps Differential 2:1/1:2 Mux/Demux

#### **1** Features

- Provides bidirectional passive 2:1 MUX / 1:2 DEMUX for four differential channels
- Data rate support up to 20 Gbps
- Supports PCI Express 4.0 up to 16 Gbps
- Also supports USB 3.2, USB 4.0, TBT 3.0, DP 2.0, SATA, SAS, MIPI DSI/CSI, FPD-Link III, LVDS, SFI and Ethernet Interfaces
- –3-dB differential BW of 13 GHz
- Excellent dynamic characteristics for PCIe 4.0 signaling
  - Insertion loss = -1.3 dB at 8 GHz
  - Return loss = -22 dB at 8 GHz
  - Cross-talk = -58 dB at 8 Ghz
- Adaptive common mode voltage tracking
- Supports common mode voltage up to 0 to 1.8 V
- Single supply voltage VCC of 3.3 or 1.8 V
- Ultra low active (320 µA) and standby power consumption (0.1 µA)
- Industrial temperature option with –40° to 105°C
- Pin-to-pin PCIe 4.0 linear redriver option with DS160PR421 and DS160PR412
- Available in 3.5 mm x 9 mm QFN package

### 2 Applications

- PC and notebooks
- · Gaming, Home theater & entertainment and TV
- Data center and enterprise computing
- Medical applications
- Test and measurements
- Factory automation and control
- Aerospace and defense
- Electronic point of sale (EPOS)
- Wireless infrastructure

### **3 Description**

The TMUXHS4412 is a high-speed bidirectional passive switch which can be used for both multiplexer (mux) and demultiplexer (demux) configurations. The TMUXHS4412 is a analog differential passive mux or demux that works for many high-speed differential interfaces for data rates up to 20 Gbps including PCI Express 4.0. The device can be used for higher data rates where electrical channel has signal integrity margins. The TMUXHS4412 supports differential signaling with common mode voltage range (CMV) of up to 0 to 1.8 V and with differential amplitude up to 1800 mVpp. Adaptive CMV tracking ensures the channel through the device remains unchanged for the entire common mode voltage range.

The excellent dynamic characteristics of the TMUXHS4412 result minimum attenuation to the signal eye diagram with very little added jitter. The device's silicon design is optimized for excellent frequency response at higher frequency spectrum of the signals. Its silicon signal traces and switch network are matched for best intra-pair skew performance.

The TMUXHS4412 has an extended industrial temperature range that suits many rugged applications including industrial and high reliability use cases.

#### Device Information (1)

| PART NUMBER | PACKAGE   | BODY SIZE (NOM)   |  |  |
|-------------|-----------|-------------------|--|--|
| TMUXHS4412  | WQFN (42) | 3.5 mm × 9.0 mm × |  |  |
| TMUXHS4412I | WQFN (42) | 0.5-mm pitch      |  |  |

(1) For all available packages, see the orderable addendum at the end of the data sheet.



An IMPORTANT NOTICE at the end of this data sheet addresses availability, warranty, changes, use in safety-critical applications, intellectual property matters and other important disclaimers. PRODUCTION DATA.



# **Table of Contents**

| 1 Features1                            |
|----------------------------------------|
| 2 Applications1                        |
| 3 Description1                         |
| 4 Revision History2                    |
| 5 Pin Configuration and Functions      |
| Pin Functions3                         |
| 6 Specifications                       |
| 6.1 Absolute Maximum Ratings5          |
| 6.2 ESD Ratings5                       |
| 6.3 Recommended Operating Conditions5  |
| 6.4 Thermal Information5               |
| 6.5 Electrical Characteristics6        |
| 6.6 High-Speed Performance Parameters6 |
| 6.7 Switching Characteristics7         |
| 6.8 Typical Characteristics8           |
| 7 Detailed Description11               |
| 7.1 Overview 11                        |
| 7.2 Functional Block Diagram 11        |

| 7.3 Feature Description                              | .12 |
|------------------------------------------------------|-----|
| 7.4 Device Functional Modes                          | .12 |
| 8 Application and Implementation                     |     |
| 8.1 Application Information                          |     |
| 8.2 Typical Applications                             |     |
| 8.3 Systems Examples                                 |     |
| 9 Power Supply Recommendations                       |     |
| 10 Layout                                            |     |
| 10.1 Layout Guidelines                               |     |
| 10.2 Layout Example                                  |     |
| 11 Device and Documentation Support                  | 22  |
| 11.1 Receiving Notification of Documentation Updates |     |
| 11.2 Support Resources                               | 22  |
| 11.3 Trademarks                                      |     |
| 11.4 Electrostatic Discharge Caution                 |     |
| 11.5 Glossary                                        |     |
| 12 Mechanical, Packaging, and Orderable              |     |
| Information                                          | 22  |
|                                                      | _   |

**4 Revision History** NOTE: Page numbers for previous revisions may differ from page numbers in the current version.

| DATE          | REVISION | NOTES           |
|---------------|----------|-----------------|
| December 2020 | *        | Initial release |



### **5** Pin Configuration and Functions



Figure 5-1. RUA package 42-Pin WQFN Top View (not to scale)

### **Pin Functions**

| PIN  |     | ТҮРЕ | DESCRIPTION                                            |  |
|------|-----|------|--------------------------------------------------------|--|
| NAME | NO. |      | DESCRIPTION                                            |  |
| D0P  | 3   | I/O  | Common Port (D), channel 0, high-speed positive signal |  |
| D0N  | 4   | I/O  | Common Port, channel 0, high-speed negative signal     |  |
| D1P  | 7   | I/O  | Common Port, channel 1, high-speed positive signal     |  |
| D1N  | 8   | I/O  | Common Port, channel 1, high-speed negative signal     |  |
| D2P  | 10  | I/O  | Common Port, channel 2, high-speed positive signal     |  |
| D2N  | 11  | I/O  | Common Port, channel 2, high-speed negative signal     |  |
| D3P  | 14  | I/O  | Common Port, channel 3, high-speed positive signal     |  |
| D3N  | 15  | I/O  | Common Port, channel 3, high-speed negative signal     |  |
| DA0P | 38  | I/O  | Port A (DA), channel 0, high-speed positive signal     |  |
| DA0N | 37  | I/O  | Port A, channel 0, high-speed negative signal          |  |
| DA1P | 34  | I/O  | Port A, channel 1, high-speed positive signal          |  |
| DA1N | 33  | I/O  | Port A, channel 1, high-speed negative signal          |  |
| DA2P | 29  | I/O  | Port A, channel 2, high-speed positive signal          |  |
| DA2N | 28  | I/O  | Port A, channel 2, high-speed negative signal          |  |
| DA3P | 25  | I/O  | Port A, channel 3, high-speed positive signal          |  |

TMUXHS4412 SLASEW5 – DECEMBER 2020



| PIN             |                             | TYPE | DESCRIPTION                                                                                |  |
|-----------------|-----------------------------|------|--------------------------------------------------------------------------------------------|--|
| NAME            | NO.                         | ITPE | DESCRIPTION                                                                                |  |
| DA3N            | 24                          | I/O  | Port A, channel 3, high-speed negative signal                                              |  |
| DB0P            | 36                          | I/O  | Port B (DB), channel 0, high-speed positive signal                                         |  |
| DB0N            | 35                          | I/O  | Port B, channel 0, high-speed negative signal                                              |  |
| DB1P            | 32                          | I/O  | Port B, channel 1, high-speed positive signal                                              |  |
| DB1N            | 31                          | I/O  | Port B, channel 1, high-speed negative signal                                              |  |
| DB2P            | 27                          | I/O  | Port B, channel 2, high-speed positive signal                                              |  |
| DB2N            | 26                          | I/O  | Port B, channel 2, high-speed negative signal                                              |  |
| DB3P            | 23                          | I/O  | Port B, channel 3, high-speed positive signal                                              |  |
| DB3N            | 22                          | I/O  | Port B, channel 3, high-speed negative signal                                              |  |
| GND             | 6, 9, 16,<br>21,30, 39      | G    | Ground                                                                                     |  |
| PD              | 18                          | I    | Active-low chip enable.<br>H: Shutdown                                                     |  |
| NC              | 1, 2, 12, 19,<br>20, 40, 41 | NA   | Leave unconnected                                                                          |  |
| RSVD            | 42                          | NA   | Reserved - TI test mode. Pull-down to GND using a resistor such as 4.7 $k\Omega$           |  |
| SEL             | 17                          | I    | Port select pin.<br>L: Common Port (D) to Port A (DA)<br>H: Common Port (D) to Port B (DB) |  |
| V <sub>CC</sub> | 5, 13                       | Р    | 3.3 or 1.8 V power                                                                         |  |



### **6** Specifications

#### 6.1 Absolute Maximum Ratings

over operating free-air temperature range (unless otherwise noted)<sup>(1)</sup>

|                                 |                     |                       | MIN  | MAX                  | UNIT |
|---------------------------------|---------------------|-----------------------|------|----------------------|------|
| V <sub>CC-</sub><br>absma<br>x  | BSMA Supply voltage |                       | -0.5 | 4                    | V    |
| V <sub>HS-</sub><br>ABSMA<br>X  | Voltage             | Differential I/O pins | -0.5 | 2.4                  | V    |
| V <sub>CTR-</sub><br>absma<br>x | Voltage             | Control pins          | -0.5 | V <sub>CC</sub> +0.4 | V    |
| T <sub>STG</sub>                | Storage temperature |                       | -65  | 150                  | °C   |

(1) Stresses beyond those listed under Absolute Maximum Ratings may cause permanent damage to the device. Theseare stress ratings only, which do not imply functional operation of the device at these or anyother conditions beyond those indicated under Recommended OperatingConditions. Exposure to absolute-maximum-rated conditions for extended periods mayaffect device reliability.

#### 6.2 ESD Ratings

|    |                   |             |                                                                                | VALUE | UNIT |
|----|-------------------|-------------|--------------------------------------------------------------------------------|-------|------|
| V_ | Ele               | ectrostatic | Human-body model (HBM), per ANSI/ESDA/JEDEC JS-001 <sup>(1)</sup>              | ±2000 | V    |
| VE | <sup>SD</sup> dis | scharge     | Charged-device model (CDM), per JEDEC specification JESD22-C101 <sup>(2)</sup> | ±250  | v    |

(1) JEDEC document JEP155 states that 500-V HBM allows safe manufacturing with a standard ESD control process.

(2) JEDEC document JEP157 states that 250-V CDM allows safe manufacturing with a standard ESD control process.

#### 6.3 Recommended Operating Conditions

over operating free-air temperature range (unless otherwise noted)

|                          |                                             |                                                           | MIN                 | TYP | MAX                 | UNIT            |
|--------------------------|---------------------------------------------|-----------------------------------------------------------|---------------------|-----|---------------------|-----------------|
| V                        | Supply yeltage                              | 1.8 V supply voltage mode                                 | 1.71                | 1.8 | 1.98                | V               |
| V <sub>CC</sub>          | Supply voltage                              | 3.3 V supply voltage mode                                 | 3.0                 | 3.3 | 3.6                 | V               |
| V <sub>CC-</sub><br>RAMP | Supply voltage ramp time                    | 0.1                                                       |                     | 100 | ms                  |                 |
| V <sub>IH</sub>          | Input high voltage                          | SEL, PD pins                                              | 0.75V <sub>CC</sub> |     |                     | V               |
| V <sub>IL</sub>          | Input low voltage                           | SEL, PD pins                                              |                     |     | 0.25V <sub>CC</sub> | V               |
| $V_{DIFF}$               | High-speed signal pins differential voltage |                                                           | 0                   |     | 1.8                 | V <sub>pp</sub> |
| V                        | High speed signal pins common mode voltage  | 1.8 V supply voltage mode,<br>biased from common port (D) | 0                   |     | 0.9                 | V               |
| V <sub>CM</sub>          | nigh speed signal pins common mode voltage  | 3.3 V supply voltage mode, biased from D or DA/DB ports.  | 0                   |     | 1.8                 | V               |
| T <sub>A</sub>           | Operating free air/ambient temperature      | TMUXHS4412                                                | 0                   |     | 70                  | °C              |
|                          | Operating free-air/ambient temperature      | TMUXHS4412I                                               | -40                 |     | 105                 | °C              |

#### 6.4 Thermal Information

|                       | THERMAL METRIC <sup>(1)</sup>                   | RUA (WQFN) | UNIT |  |
|-----------------------|-------------------------------------------------|------------|------|--|
|                       |                                                 | 42 PINS    |      |  |
| R <sub>0JA</sub>      | Junction-to-ambient thermal resistance - High K | 32.6       | °C/W |  |
| R <sub>0JC(top)</sub> | Junction-to-case (top) thermal resistance       | 21.8       | °C/W |  |
| $R_{\theta J B}$      | Junction-to-board thermal resistance            | 14.4       | °C/W |  |

Copyright © 2020 Texas Instruments Incorporated



|                       | THERMAL METRIC <sup>(1)</sup>                |         |      |
|-----------------------|----------------------------------------------|---------|------|
|                       |                                              |         | UNIT |
|                       |                                              | 42 PINS |      |
| Ψ <sub>JT</sub>       | Junction-to-top characterization parameter   | 1.4     | °C/W |
| Ψ <sub>JB</sub>       | Junction-to-board characterization parameter | 14.3    | °C/W |
| R <sub>0JC(bot)</sub> | Junction-to-case (bottom) thermal resistance | 7.8     | °C/W |

(1) For more information about traditional and new thermalmetrics, see the Semiconductor and IC Package ThermalMetrics application report.

### **6.5 Electrical Characteristics**

over operating free-air temperature and supply voltage range (unless otherwise noted)

| PARAMETER               |                                                                                | TEST CONDITIONS                                                                                                    | MIN | TYP  | MAX | UNIT |
|-------------------------|--------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------|-----|------|-----|------|
| I <sub>CC</sub>         | Device active current                                                          | PD = 0; 0 V $\leq$ V <sub>CM</sub> $\leq$ 1.8; SEL = 0 or V <sub>CC</sub>                                          |     | 320  | 480 | μA   |
| I <sub>STDN</sub>       | Device shutdown current                                                        | PD = V <sub>CC</sub>                                                                                               |     | 0.1  | 2   | μA   |
| C <sub>ON</sub>         | Output ON capacitance to GND                                                   | PD = 0; f = 8 Ghz                                                                                                  |     | 0.45 |     | pF   |
| R <sub>ON</sub>         | Output ON resistance                                                           | $0 \text{ V} \le \text{V}_{\text{CM}} \le 1.8 \text{ V}; \text{ I}_{\text{O}} = -8 \text{ mA}$                     |     | 5    | 8   | Ω    |
| I <sub>IH,CTRL</sub>    | Input high current, control pins (SEL, PD)                                     | V <sub>IN</sub> = 3.6 V                                                                                            |     |      | 2   | μA   |
| I <sub>IL,CTRL</sub>    | Input low current, control pins (SEL, PD)                                      | V <sub>IN</sub> = 0 V                                                                                              |     |      | 1   | μA   |
| R <sub>CM,HS</sub>      | Common mode resistance to ground on D pins (Dx[P/N])                           | Each pin to GND                                                                                                    |     | 1.0  | 1.4 | MΩ   |
| I <sub>IH,HS,SEL</sub>  | Input high current, high-speed pins [Dx/DAx/<br>DBx][P/N]                      | $V_{IN}$ = 1.8 V for selected port, D and<br>DA pins with SEL = 0, and D and DB<br>pins with SEL = V <sub>CC</sub> |     |      | 5   | μA   |
| I <sub>IH,HS,NSEL</sub> | Input high current, high-speed pins [Dx/DAx/<br>DBx][P/N]                      | $V_{IN}$ = 1.8 V for non-selected port, DB<br>with SEL = 0, and DA with SEL =<br>$V_{CC}$ <sup>(1)</sup>           |     |      | 150 | μA   |
| I <sub>HIZ,HS</sub>     | Leakage current through turned off switch<br>between Dx[P/N] and [DA/DB]x[P/N] | PD = VCC; Dx[P/N] = 1.8 V, [DA/<br>DB]x[P/N] = 0 V and Dx[P/N] = 0 V,<br>[DA/DB]x[P/N] = 1.8 V                     |     |      | 4   | μA   |
| R <sub>A,p2n</sub>      | DC Impedance between Dx[P] and Dx[N] pins                                      | PD = 0 and VCC                                                                                                     |     | 20   |     | ΚΩ   |

(1) There is a 20-k $\Omega$  pull-down in non-selected port.

### 6.6 High-Speed Performance Parameters

|                                          | PARAMETER                   | TEST CONDITION    | MIN TYP MA | K UNIT          |
|------------------------------------------|-----------------------------|-------------------|------------|-----------------|
|                                          |                             | <i>f</i> = 10 MHz | -0.4       |                 |
|                                          |                             | f = 2.5 GHz       | -0.7       |                 |
| I <sub>L</sub> Differential insertion lo | Differential insertion lass | f = 4 GHz         | -0.8       | dD              |
|                                          | Differential insertion loss | f = 5 GHz         | -0.9       | dB<br>GHz<br>dB |
|                                          |                             | f = 8 GHz         | -1.3       |                 |
|                                          |                             | f = 10 GHz        | -1.8       |                 |
| BW                                       | -3-dB bandwidth             |                   | 13         | GHz             |
|                                          |                             | f = 10 MHz        | -30        |                 |
|                                          |                             | f = 2.5 GHz       | -23        |                 |
|                                          | Differential return loss    | f = 4 GHz         | -23        | dP              |
| RL                                       | Dillerential return loss    | f = 5 GHz         | -22        |                 |
|                                          |                             | f = 8 GHz         | -22        |                 |
|                                          |                             | <i>f</i> = 10 GHz | -15        |                 |



|                  | PARAMETER                                     | TEST CONDITION | MIN TYP | MAX | UNIT |  |
|------------------|-----------------------------------------------|----------------|---------|-----|------|--|
|                  |                                               | f = 10 MHz     | -57     |     |      |  |
|                  |                                               | f = 2.5 GHz    | -27     |     |      |  |
|                  | Differential OFF isolation                    | f = 4 GHz      | -22     |     | dB   |  |
| O <sub>IRR</sub> | Differential OFF Isolation                    | f = 5 GHz      | -20     |     | uБ   |  |
|                  |                                               | f = 8 GHz      | -15     |     |      |  |
|                  |                                               | f = 10 GHz     | -12     |     |      |  |
|                  | G <sub>TALK</sub> Differential crosstalk      | f = 10 MHz     | -73     |     |      |  |
|                  |                                               | f = 2.5 GHz    | -64     |     | dB   |  |
| v                |                                               | f = 4 GHz      | -61     |     |      |  |
| ^TALK            |                                               | f = 5 GHz      | -61     |     |      |  |
|                  |                                               | f = 8 GHz      |         |     |      |  |
|                  |                                               | f = 10 GHz     | -54     |     |      |  |
| SCD11,22         | Mode conversion - differential to common mode | f = 8 GHz      | -29     |     | dB   |  |
| SCD21,12         | Mode conversion - differential to common mode | f = 8 GHz      | -25     |     | dB   |  |
| SDC11,22         | Mode conversion - common mode to differential | f = 8 GHz      | -29     |     | dB   |  |
| SDC21,12         | Mode conversion - common mode to differential | f = 8 GHz      | -25     |     | dB   |  |

# 6.7 Switching Characteristics

|                       | PARAMETER                                                    | MIN                                                                                                   | TYP | MAX | UNIT |    |
|-----------------------|--------------------------------------------------------------|-------------------------------------------------------------------------------------------------------|-----|-----|------|----|
| t <sub>PD</sub>       | Switch propagation delay                                     | f = 1 Ghz                                                                                             |     | 50  |      | ps |
| t <sub>sw_on</sub>    | Switching time SEL-to-Switch ON                              | Biased from DA/DB<br>side with CMV<br>difference is<br><100mV, DA/DB<br>pins at 90% of final<br>value |     |     | 130  | ns |
| t <sub>SW_OFF</sub>   | Switching time SEL-to-Switch OFF                             | Biased from DA/DB<br>side with CMV<br>difference is<br><100mV, DA/DB<br>pins at 90% of final<br>value |     |     | 100  | ns |
| t <sub>sk_intra</sub> | Intra-pair output skew between P and N pins for same channel | f = 1 Ghz                                                                                             |     | 4.0 |      | ps |
| t <sub>SK_INTER</sub> | Inter-pair output skew between channels                      | f = 1 Ghz                                                                                             |     | 4.0 |      | ps |



### 6.8 Typical Characteristics

Figure 6-1 shows differential insertion loss on the top plot and return loss on the bottom plot of a typical TMUXHS4412 channel. Note measurements are performed in TI evaluation board with board and equipment parasitics calibrated out.









Figure 6-2 shows side by side comparison of 10 Gbps signals through calibration traces and a typical TMUXHS4412 channels.



Figure 6-2. Jitter decomposition of 10 Gbps PRBS-7 signals in TI evaluation board - Top: through calibration traces, Bottom: through a typical TMUXHS4412 channels



Figure 6-3 shows side by side comparison of 20 Gbps signals through calibration traces and a typical TMUXHS4412 channels.



Figure 6-3. Jitter decomposition of 20 Gbps PRBS-7 signals in TI evaluation board - Top: through calibration traces, Bottom: through a typical TMUXHS4412 channels



## 7 Detailed Description

#### 7.1 Overview

The TMUXHS4412 is a analog passive mux/demux that can work for any high-speed interface as long as its signaling is differential, has a common mode voltage (CMV) that is within valid range (0 to 1.8 V for 3.3 V supply voltage mode), and has amplitude up to 1800 mVpp-differential. It employs adaptive input voltage tracking that ensures the channel remains unchanged for the entire common mode voltage range. Two channels of the device can be used for electrical signals that have different CMV between them. Two channels can also be used such a way that the device switches two different interface signals with different data and electrical characteristics.

Excellent dynamic characteristics of the device allow high speed switching with minimum attenuation to the signal eye diagram with very little added jitter. While the device is recommended for the interfaces up to 20 Gbps, actual data rate where the device can be used highly depends on the electrical channels. For low loss channels where adequate margin is maintained the device can potentially be used for higher data rates.

The TMUXHS4412 is only recommended for differential signaling. If the two signals on differential lines are completely un-correlated, then internal circuits can create certain artifacts. It is recommended to analyze the data line biasing of the device for such single ended use cases. The device parameters are characterized for differential signaling only.



#### 7.2 Functional Block Diagram



#### 7.3 Feature Description

#### 7.3.1 Output Enable and Power Savings

The TMUXHS4412 has two power modes, active/normal operating mode and standby/shutdown mode. During standby mode, the device consumes very-little current to achieve ultra low power in systems where power saving is critical. To enter standby mode, the PD control pin is pulled high through a resistor and must remain high. For active/normal operation, the PD control pin should be pulled low to GND or dynamically controlled to switch between H or L.

#### 7.3.2 Data Line Biasing

The TMUXHS4412 has a weak pull-down of  $1M\Omega$  from D[0/1/2/3][P/N] pins to GND. While these resistors biases the device data channels to common mode voltage (CMV) of 0 V with very weak strength, it is recommended that the device is biased by a stronger impedance from either side of the device to a valid value. To avoid double biasing appropriate AC coupling capacitors should be ensured on either side of the device.

In certain use cases if both side of the TMUXHS4412 is ac coupled, it is recommended that appropriate CMV biasing is used for the device. 10 k $\Omega$  to GND or any other bias voltage in the CMV range for each D[0/1/2/3][P/N] pin will suffice for most use cases.

The high-speed data ports incorporate 20 k $\Omega$  pull-down resistors that are switched in when a port is not selected and switched out when the port is selected. For example when SEL = L, the DB[0/1/2/3][P/N] pins have 20 k $\Omega$ resistors to GND. The feature ensures that unselected port is always biased to a known voltage for long term reliability of the device and the electrical channel.

The positive and negative terminals of data pins D[0/1/2/3] have a weak (20 k $\Omega$ ) differential resistor in between them for device switch regulation operation. This does not impact signal integrity or functionality of high speed differential signaling that typically has much stronger differential impedance (such as 100  $\Omega$ ).

#### 7.4 Device Functional Modes

| Table 7-1. Port Select Control Logic (*) |                                                        |         |  |  |  |  |  |  |  |
|------------------------------------------|--------------------------------------------------------|---------|--|--|--|--|--|--|--|
| PORT D CHANNEL                           | PORT DA OR PORT DB CHANNEL CONNECTED TO PORT D CHANNEL |         |  |  |  |  |  |  |  |
| FORTDONANNEL                             | SEL = L                                                | SEL = H |  |  |  |  |  |  |  |
| D0P                                      | DA0P                                                   | DB0P    |  |  |  |  |  |  |  |
| D0N                                      | DA0N                                                   | DB0N    |  |  |  |  |  |  |  |
| D1P                                      | DA1P                                                   | DB1P    |  |  |  |  |  |  |  |
| D1N                                      | DA1N                                                   | DB1N    |  |  |  |  |  |  |  |
| D2P                                      | DA2P                                                   | DB2P    |  |  |  |  |  |  |  |
| D2N                                      | DA2N                                                   | DB2N    |  |  |  |  |  |  |  |
| D3P                                      | DA3P                                                   | DB3P    |  |  |  |  |  |  |  |
| D3N                                      | DA3N                                                   | DB3N    |  |  |  |  |  |  |  |

#### Table 7-1. Port Select Control Logic (1)

(1) The TMUXHS4412 can tolerate polarity inversions for all differential signals on Ports D, DA, and DB. In such flexible implementation one must ensure that the same polarity is maintained on Port D versus Ports DA/DB.



### 8 Application and Implementation

#### Note

Information in the following applications sections is not part of the TI component specification, and TI does not warrant its accuracy or completeness. TI's customers are responsible for determining suitability of components for their purposes. Customers should validate and test their design implementation to confirm system functionality.

#### 8.1 Application Information

The TMUXHS4412 is an analog 4-channel high-speed mux/demux type of switch that can be used for routing high-speed signals between two different locations on a circuit board. The TMUXHS4412 can be used for many high speed interfaces including:

- Peripheral Component Interconnect Express (PCIe) Gen 1.0, 2.0, 3.0, 4.0
- USB 4.0
- Universal Serial Bus (USB) 3.2 Gen 1.0, 2.0
- Serial ATA (SATA/eSATA)
- Serial Attached SCSI (SAS)
- Display Port (DP) 1.4, 2.0
- Thunderbolt (TBT) 3.0
- Mipi Camera Serial Interface (CSI-2), Display Serial Interface (DSI)
- Low Voltage Differential Signalling (LVDS)
- Serdes Framer Interface (SFI)
- Ethenet Interfaces

The device's mux/demux selection pin SEL can easily be controlled by an available GPIO pin of a controller or hard tie to voltage level H or L as an application requires.

The TMUXHS4412 with adaptive voltage tracking technology can support applications where the common mode is different between the RX and TX pair. The switch paths of the TMUXHS4412 have internal weak pull-down resistors of 1 M $\Omega$  on the common port pins. While these resistors biases the device data channels to common mode voltage (CMV) of 0 V with a weak strength, it is recommended that the device is biased from either side of the device to a valid value (in the range of 0 - 1.8 V in 3.3 V supply voltage mode). It is expected that the system/ host controller and Device/End point common mode bias impedances are much stronger (smaller) than the TMUXHS4412 internal pull-down resistors; therefore, they are not impacted.

Many interfaces require AC coupling between the transmitter and receiver. The 0201 or 0402 capacitors are the preferred option to provide AC coupling. Avoid the 0603, 0805 size capacitors and C-packs. When placing AC coupling capacitors, symmetric placement is best. The capacitor value must be chosen according to the specific interface the device is being used. The value of the capacitor should match for the positive and negative signal pair. For many interfaces such as USB 3.2 and PCIe, the designer should place them along the TX pairs on the system board, which are usually routed on the top layer of the board. Depending upon the application and interface specifications, use the appropriate value for AC coupling capacitors.

The AC coupling capacitors have several placement options. Typical use cases warrant that the capacitors are placed on one side of the TMUXHS4412. In certain use cases, if both side of the TMUXHS4412 is ac coupled, it is recommended that appropriate CMV biasing is used for the device. 10 k $\Omega$  to GND or any other bias voltage in the valid CMV range for each D[0/1/2/3][P/N] pin of the common port suffice for most use cases. Figure 8-1 shows a few placement options. Note for brevity not all channels are illustrated in the block diagrams. Some interfaces such as USB SS and PCIe recommends AC coupling capacitors on the TX signals before it goes to a connector. Option (a) features TX AC coupling capacitors on the connector side of the TMUXHS4412. Option (b) illustrates the capacitors on the host of the TMUXHS4412. Option (c) showcases where the TMUXHS4412 is ac coupled on both sides. VBIAS must be within the valid CMV of the device.





(c)

#### Figure 8-1. AC Coupling Capacitors Placement Options between Host and Device / Endpoint

#### 8.2 Typical Applications

#### 8.2.1 PCIe Lane Muxing

The TMUXHS4412 can be used to switch PCIe lanes between two slots. In many PC and server motherboards, the CPU does not have enough PCIe lanes to provide desired system flexibility for end customers. In such applications, the TMUXHS4412 can be used to switch PCIe TX and RX lanes between two slots. Figure 8-2 provides a schematic where four TMUXHS4412 are used to switch eight PCIe lanes (8-TX and 8-RX channels). Note the common mode voltage (CMV) bias for the TMUXHS4412 must be within the valid range. In implementations where receiver CMV bias of a PCIe root complex or an end point can not be ensured within the CMV range, additional DC blocking capacitors and appropriate CMV biasing must be implemented. One side of the device has AC coupling capacitors. Additionally the PD pin must be low for device to work. This pin can be driven by a processor.





Figure 8-2. PCIe Lane Muxing



#### 8.2.1.1 Design Requirements

Table 8-1 provide various parameters and their expected values to implement the PCIe lane switching topology. Note the recommendation is for illustration purpose only.

| Table 0-1. Design 1 arameters                   |                                    |                                                        |  |  |  |  |  |  |  |
|-------------------------------------------------|------------------------------------|--------------------------------------------------------|--|--|--|--|--|--|--|
| DESIGN PARAMETER                                | VALUE<br>(V <sub>CC</sub> = 3.3 V) | VALUE<br>(V <sub>CC</sub> = 1.8 V)                     |  |  |  |  |  |  |  |
| Dx[P/N], DAx[P/N], DBx[P/N] CM<br>input voltage | 0 V to 1.8 V                       | 0 V to 0.9V<br>Must be biased<br>from Dx[P/N]<br>side) |  |  |  |  |  |  |  |
| SEL/PD pin max voltage for low                  | <0.25*V <sub>CC</sub>              |                                                        |  |  |  |  |  |  |  |
| SEL/PD pin min voltage for high                 | >0.75*V <sub>CC</sub>              |                                                        |  |  |  |  |  |  |  |
| AC coupling capacitor for PCIe<br>TX pins       | 75 nF to                           | 265 nF                                                 |  |  |  |  |  |  |  |
| Decoupling capacitor for $V_{CC}$               | 0.1 uF                             |                                                        |  |  |  |  |  |  |  |

| Table 8-1. | Design | Parameters |
|------------|--------|------------|
|------------|--------|------------|

#### 8.2.1.2 Detailed Design Procedure

The TMUXHS4412 is a high-speed passive switch device that can behave as a mux or demux. Because this is a passive switch, signal integrity is important because the device provides no signal conditioning capability. To implement PCIe lane swithing topology, the designer needs to understand the following.

- Determine the loss profile between circuits that are to be muxed or demuxed.
- Provide clean impedance and electrical length matched board traces.
- Provide a control signal for the SEL and PD pins.
- The thermal pad must be connected to ground.
- See the application schematics on recommended decouple capacitors from V<sub>CC</sub> pins to ground.

#### 8.2.1.3 Pin-to-pin Passive versus Redriver Option

For eight lane PCIe lane muxing application a topology with four TMUXHS4412 devices is illustrated. TMUXHS4412 is a passive mux/demux component that does not provide any signal conditioning. If a specific board implementation has too much loss from CPU to PCIe CEM connectors, a signal conditioning device such as linear redriver might be required for best fidelity of the PCIe link. *DS160PR421* is a PCIe 4.0 linear redriver with integrated mux and *DS160PR412* is a PCIe 4.0 linear redriver with integrated demux. Both of these devices are pin-to-pin (p2p) compatible with TMUXHS4412 allowing easy transition if signal conditioning function is needed to extend the PCIe link reach. Figure 8-3 illustrates p2p passive vs redriver option to implement PCIe lane switching.



Figure 8-3. Pin-to-pin passive vs redriver option for PCIe lane switching



#### 8.2.1.4 Application Curves

Figure 8-4 and Figure 8-5 show eye diagrams for PRBS-7 signals though calibration trace and TMUXHS4412 for PCIe 3.0 (8 Gbps) and PCIe 4.0 (16 Gbps) respectively.



Figure 8-4. 8 Gbps PRBS-7 signals in TI evaluation board - Top: through calibration traces, Bottom: through a typical TMUXHS4412 channel





Figure 8-5. 16 Gbps PRBS-7 signals in TI evaluation board - Top: through calibration traces, Bottom: through a typical TMUXHS4412 channel



#### 8.3 Systems Examples

#### 8.3.1 PCIe Muxing for Hybrid SSD

Figure 8-6 illustrate a use case where a hybrid SSD is shared by CPU and an IO expander (PCH).



Figure 8-6. PCIe muxing to M.2 connectivitivity for hybrid SSD

#### 8.3.2 DisplayPort Main Link

Figure 8-7 shows an application block diagram to implement DisplayPort (DP) main link switch either in mux or demux configuration. Note DP link also has sideband signals such as Auxiliary (AUX) and Hot Plug Detect (HPD) which must be switched outside of this device.



Figure 8-7. DisplayPort Main Link Demuxing/muxing

#### 8.3.3 USB 4.0 / TBT 3.0 Demuxing

Figure 8-8 shows an application block diagram where TMUXHS4412 is used to demultiplex USB 4.0 / TBT 3.0 TX and TX signals. Note SBU signals within USB-C interface must be switched outside of this device.



Figure 8-8. USB 4.0 / TBT 3.0 Demuxing



### 9 Power Supply Recommendations

The TMUXHS4412 does not require a power supply sequence. However, TI recommends that PD is asserted low after device supply VCC is stable and in specification. TI also recommends to place ample decoupling capacitors at the device VCC near the pin.

#### 10 Layout

#### 10.1 Layout Guidelines

On a high-K board, TI always recommends to solder the Power-pad<sup>™</sup> onto the thermal land. A thermal land is the area of solder-tinned-copper underneath the Power-pad package. On a high-K board, the TMUXHS4412 can operate over the full temperature range by soldering the Power-pad onto the thermal land without vias.

For high speed layout guidelines refer to *High-Speed Layout Guidelines for Signal Conditioners and USB Hubs*, SLLA414.

On a low-K board, for the device to operate across the temperature range, the designer must use a 1-oz Cu trace connecting the GND pins to the thermal land. A general PCB design guide for Power-pad packages is provided in *Power-pad Thermally-Enhanced Package*, SLMA002.

#### 10.2 Layout Example

Figure 10-1 shows TMUXHS4412 layout example.



Figure 10-1. TMUXHS4412 layout example

Figure 10-2 shows a layout illustration here four TMUXHS4412 is used to switch eight PCIe lanes between two PCIe connectors.





Figure 10-2. Layout example for PCIe lane muxing application



# 11 Device and Documentation Support

#### **11.1 Receiving Notification of Documentation Updates**

To receive notification of documentation updates, navigate to the device product folder on ti.com. Click on *Subscribe to updates* to register and receive a weekly digest of any product information that has changed. For change details, review the revision history included in any revised document.

#### **11.2 Support Resources**

TI E2E<sup>™</sup> support forums are an engineer's go-to source for fast, verified answers and design help — straight from the experts. Search existing answers or ask your own question to get the quick design help you need.

Linked content is provided "AS IS" by the respective contributors. They do not constitute TI specifications and do not necessarily reflect TI's views; see TI's Terms of Use.

#### 11.3 Trademarks

TI E2E<sup>™</sup> is a trademark of Texas Instruments.

All trademarks are the property of their respective owners.

#### **11.4 Electrostatic Discharge Caution**



This integrated circuit can be damaged by ESD. Texas Instruments recommends that all integrated circuits be handled with appropriate precautions. Failure to observe proper handling and installation procedures can cause damage.

ESD damage can range from subtle performance degradation to complete device failure. Precision integrated circuits may be more susceptible to damage because very small parametric changes could cause the device not to meet its published specifications.

#### 11.5 Glossary

**TI Glossary** This glossary lists and explains terms, acronyms, and definitions.

### 12 Mechanical, Packaging, and Orderable Information

The following pages include mechanical, packaging, and orderable information. This information is the most current data available for the designated devices. This data is subject to change without notice and revision of this document. For browser-based versions of this data sheet, refer to the left-hand navigation.



# PACKAGING INFORMATION

| Orderable Device | Status<br>(1) | Package Type | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan<br>(2) | Lead finish/<br>Ball material | MSL Peak Temp<br>(3) | Op Temp (°C) | Device Marking<br>(4/5) | Samples |
|------------------|---------------|--------------|--------------------|------|----------------|-----------------|-------------------------------|----------------------|--------------|-------------------------|---------|
| TMUXHS4412IRUAR  | ACTIVE        | WQFN         | RUA                | 42   | 3000           | RoHS & Green    | NIPDAU                        | Level-2-260C-1 YEAR  | -40 to 105   | HS4412                  | Samples |
| TMUXHS4412IRUAT  | ACTIVE        | WQFN         | RUA                | 42   | 250            | RoHS & Green    | NIPDAU                        | Level-2-260C-1 YEAR  | -40 to 105   | HS4412                  | Samples |
| TMUXHS4412RUAR   | ACTIVE        | WQFN         | RUA                | 42   | 3000           | RoHS & Green    | NIPDAU                        | Level-2-260C-1 YEAR  | 0 to 70      | HS4412                  | Samples |
| TMUXHS4412RUAT   | ACTIVE        | WQFN         | RUA                | 42   | 250            | RoHS & Green    | NIPDAU                        | Level-2-260C-1 YEAR  | 0 to 70      | HS4412                  | Samples |

<sup>(1)</sup> The marketing status values are defined as follows:

ACTIVE: Product device recommended for new designs.

**LIFEBUY:** TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

**PREVIEW:** Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

<sup>(2)</sup> RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free".

**RoHS Exempt:** TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption.

Green: TI defines "Green" to mean the content of Chlorine (CI) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <=1000ppm threshold. Antimony trioxide based flame retardants must also meet the <=1000ppm threshold requirement.

<sup>(3)</sup> MSL, Peak Temp. - The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.

<sup>(4)</sup> There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.

<sup>(5)</sup> Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.

<sup>(6)</sup> Lead finish/Ball material - Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width.

Important Information and Disclaimer: The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and



www.ti.com

4-Jan-2021

continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

# **PACKAGE MATERIALS INFORMATION**

www.ti.com

Texas Instruments

### **TAPE AND REEL INFORMATION**





# QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



| All dimensions are nominal |                 |                    |    |      |                          |                          |            |            |            |            |           |                  |
|----------------------------|-----------------|--------------------|----|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| Device                     | Package<br>Type | Package<br>Drawing |    | SPQ  | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
| TMUXHS4412IRUAR            | WQFN            | RUA                | 42 | 3000 | 330.0                    | 16.4                     | 3.8        | 9.3        | 1.0        | 8.0        | 16.0      | Q1               |
| TMUXHS4412IRUAT            | WQFN            | RUA                | 42 | 250  | 180.0                    | 16.4                     | 3.8        | 9.3        | 1.0        | 8.0        | 16.0      | Q1               |
| TMUXHS4412RUAR             | WQFN            | RUA                | 42 | 3000 | 330.0                    | 16.4                     | 3.8        | 9.3        | 1.0        | 8.0        | 16.0      | Q1               |

TEXAS INSTRUMENTS

www.ti.com

# PACKAGE MATERIALS INFORMATION

1-Jan-2021



\*All dimensions are nominal

| Device          | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |
|-----------------|--------------|-----------------|------|------|-------------|------------|-------------|
| TMUXHS4412IRUAR | WQFN         | RUA             | 42   | 3000 | 367.0       | 367.0      | 35.0        |
| TMUXHS4412IRUAT | WQFN         | RUA             | 42   | 250  | 367.0       | 367.0      | 35.0        |
| TMUXHS4412RUAR  | WQFN         | RUA             | 42   | 3000 | 367.0       | 367.0      | 35.0        |

# **RUA0042A**



# **PACKAGE OUTLINE**

## WQFN - 0.8 mm max height

PLASTIC QUAD FLATPACK - NO LEAD



#### NOTES:

- 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M. 2. This drawing is subject to change without notice.
- 3. The package thermal pad must be soldered to the printed circuit board for thermal and mechanical performance.



# **RUA0042A**

# **EXAMPLE BOARD LAYOUT**

### WQFN - 0.8 mm max height

PLASTIC QUAD FLATPACK - NO LEAD



NOTES: (continued)

 This package is designed to be soldered to a thermal pad on the board. For more information, see Texas Instruments literature number SLUA271 (www.ti.com/lit/slua271).

5. Vias are optional depending on application, refer to device data sheet. If any vias are implemented, refer to their locations shown on this view. It is recommended that vias under paste be filled, plugged or tented.



# **RUA0042A**

# **EXAMPLE STENCIL DESIGN**

# WQFN - 0.8 mm max height

PLASTIC QUAD FLATPACK - NO LEAD



6. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.



### IMPORTANT NOTICE AND DISCLAIMER

TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATASHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, or other requirements. These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources.

TI's products are provided subject to TI's Terms of Sale (https://www.ti.com/legal/termsofsale.html) or other applicable terms available either on ti.com or provided in conjunction with such TI products. TI's provision of these resources does not expand or otherwise alter TI's applicable warranties or warranty disclaimers for TI products.

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2021, Texas Instruments Incorporated