SLOS244B - FEBRUARY 2000 - REVISED NOVEMBER 2000 - Micro-Power Operation . . . < 1 μA/Channel - Input Common-Mode Range Exceeds the Rails . . . -0.1 V to V<sub>CC</sub> + 5 V - Reverse Battery Protection Up To 18 V - Rail-to-Rail Input/Output - Gain Bandwidth Product . . . 5.5 kHz - Supply Voltage Range . . . 2.5 V to 16 V - Specified Temperature Range - $-T_A = 0^{\circ}C$ to $70^{\circ}C$ . . . Commercial Grade - $-T_A = -40^{\circ}C$ to $125^{\circ}C$ . . . Industrial Grade - Ultrasmall Packaging - 5-Pin SOT-23 (TLV2401) - 8-Pin MSOP (TLV2402) - Universal OpAmp EVM (Refer to the EVM Selection Guide SLOU060) #### description The TLV240x family of single-supply operational amplifiers has the lowest supply current available today at only 880 nA per channel. Reverse battery protection guards the amplifier from an overcurrent condition due to improper battery installation. For harsh environments, the inputs can be taken 5 V above the positive supply rail without damage to the device. #### **Operational Amplifier** SUPPLY CURRENT vs SUPPLY VOLTAGE The low supply current is coupled with extremely low input bias currents enabling them to be used with mega- $\Omega$ resistors making them ideal for portable, long active life, applications. DC accuracy is ensured with a low typical offset voltage as low as 390 $\mu$ V, CMRR of 120 dB and minimum open loop gain of 130 V/mV at 2.7 V. The maximum recommended supply voltage is as high as 16 V and ensured operation down to 2.5 V, with electrical characteristics specified at 2.7 V, 5 V and 15 V. The 2.5-V operation makes it compatible with Li-Ion battery-powered systems and many micro-power microcontrollers available today including TI's MSP430. All members are available in PDIP and SOIC with the singles in the small SOT-23 package, duals in the MSOP, and quads in TSSOP. SELECTION OF SINGLE SUPPLY OPERATIONAL AMPLIFIER PRODUCTST | DEVICE | V <sub>CC</sub><br>(V) | V <sub>IO</sub><br>(mV) | BW<br>(MHz) | SLEW RATE<br>(V/μs) | I <sub>CC</sub> /ch<br>(μΑ) | RAIL-TO-RAIL | |----------|------------------------|-------------------------|-------------|---------------------|-----------------------------|--------------| | TLV240x‡ | 2.5–16 | 0.390 | 0.005 | 0.002 | 0.880 | I/O | | TLV224x | 2.5–12 | 0.600 | 0.005 | 0.002 | 1 | I/O | | TLV2211 | 2.7–10 | 0.450 | 0.065 | 0.025 | 13 | 0 | | TLV245x | 2.7–6 | 0.020 | 0.22 | 0.110 | 23 | I/O | | TLV225x | 2.7–8 | 0.200 | 0.2 | 0.12 | 35 | 0 | <sup>†</sup> All specifications are typical values measured at 5 V. <sup>&</sup>lt;sup>‡</sup> This device also offers 18-V reverse battery protection and 5-V over-the-rail operation on the inputs. Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet. SLOS244B - FEBRUARY 2000 - REVISED NOVEMBER 2000 #### **TLV2401 AVAILABLE OPTIONS** | | | | PACKAGED D | EVICES | | | |----------------|--------------------------------|-----------------------------------|------------------------------|---------|--------------------|--| | TA | V <sub>IO</sub> max<br>AT 25°C | SMALL OUTLINE <sup>†</sup><br>(D) | SOT-23 <sup>†</sup><br>(DBV) | SYMBOLS | PLASTIC DIP<br>(P) | | | 0°C to 70°C | 1500 μV | TLV2401CD | TLV2401CDBV | VAWC | _ | | | -40°C to 125°C | 1500 μν | TLV2401ID | TLV2401IDBV | VAWI | TLV2401IP | | <sup>†</sup> This package is available taped and reeled. To order this packaging option, add an R suffix to the part number (e.g., TLV2401CDR). #### **TLV2402 AVAILABLE OPTIONS** | | | | PACKAGED D | EVICES | | |----------------|--------------------------------|-----------------------------------|----------------|---------|--------------------| | TA | V <sub>IO</sub> max<br>AT 25°C | SMALL OUTLINE <sup>†</sup><br>(D) | MSOP†<br>(DGK) | SYMBOLS | PLASTIC DIP<br>(P) | | 0°C to 70°C | 1500 μV | TLV2402CD | TLV2402CDGK | xxTIAIX | _ | | -40°C to 125°C | 1500 μν | TLV2402ID | TLV2402IDGK | xxTIAIY | TLV2402IP | $<sup>\</sup>dagger$ This package is available taped and reeled. To order this packaging option, add an R suffix to the part number (e.g., TLV2402CDR). #### **TLV2404 AVAILABLE OPTIONS** | | V | PA | CKAGED DEVICES | | |----------------|--------------------------------|-----------------------------------|--------------------|---------------| | TA | V <sub>IO</sub> max<br>AT 25°C | SMALL OUTLINE <sup>†</sup><br>(D) | PLASTIC DIP<br>(N) | TSSOP<br>(PW) | | 0°C to 70°C | 1500 μV | TLV2404CD | TLV2404CN | TLV2404CPW | | -40°C to 125°C | 1500 μν | TLV2404ID | TLV2404IN | TLV2404IPW | <sup>†</sup>This package is available taped and reeled. To order this packaging option, add an R suffix to the part number (e.g., TLV2404CDR). #### **TLV240x PACKAGE PINOUTS** **TLV2404** D, N, OR PW PACKAGE (TOP VIEW) NC - No internal connection SLOS244B - FEBRUARY 2000 - REVISED NOVEMBER 2000 #### absolute maximum ratings over operating free-air temperature range (unless otherwise noted)† | Supply voltage, V <sub>CC</sub> (see Note 1) | 17 V | |-----------------------------------------------------------------|------------------------------| | Differential input voltage range, V <sub>ID</sub> | | | Input current range, I <sub>I</sub> (any input) | ±10 mA | | Output current range, I <sub>O</sub> | ±10 mA | | Continuous total power dissipation | See Dissipation Rating Table | | Operating free-air temperature range, T <sub>A</sub> : C suffix | 0°C to 70°C | | I suffix | –40°C to 125°C | | Maximum junction temperature, T <sub>J</sub> | 150°C | | Storage temperature range, T <sub>stq</sub> | | | Lead temperature 1,6 mm (1/16 inch) from case for 10 seconds | 260°C | <sup>†</sup> Stresses beyond those listed under "absolute maximum ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under "recommended operating conditions" is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability. NOTE 1: All voltage values, except differential voltages, are with respect to GND #### **DISSIPATION RATING TABLE** | PACKAGE | (∘C/W)<br>⊝JC | <sup>⊝</sup> JA<br>(°C/W) | $T_{\mbox{$\Delta$}} \leq 25^{\circ}\mbox{$C$}$ POWER RATING | T <sub>A</sub> = 125°C<br>POWER RATING | |---------|---------------|---------------------------|--------------------------------------------------------------|----------------------------------------| | D (8) | 38.3 | 176 | 710 mW | 142 mW | | D (14) | 26.9 | 122.6 | 1022 mW | 204.4 mW | | DBV (5) | 55 | 324.1 | 385 mW | 77.1 mW | | DGK (8) | 54.2 | 259.9 | 481 mW | 96.2 mW | | N (14) | 32 | 78 | 1600 mW | 320.5 mW | | P (8) | 41 | 104 | 1200 mW | 240.4 mW | | PW (14) | 29.3 | 173.6 | 720 mW | 144 mW | #### recommended operating conditions | | | MIN | MAX | UNIT | |---------------------------------------------------|---------------|-------|--------------------|------| | Supply voltage Vee | Single supply | 2.5 | 16 | V | | Supply voltage, VCC | Split supply | ±1.25 | ±8 | v I | | Common-mode input voltage range, V <sub>ICR</sub> | | -0.1 | V <sub>CC</sub> +5 | V | | Operating free circumparature T. | C-suffix | 0 | 70 | °C | | Operating free-air temperature, T <sub>A</sub> | I-suffix | -40 | 125 | -0 | SLOS244B - FEBRUARY 2000 - REVISED NOVEMBER 2000 # electrical characteristics at recommended operating conditions, $V_{CC}$ = 2.7, 5 V, and 15 V (unless otherwise noted) #### dc performance | | PARAMETER | TEST CONDITIO | NS | T <sub>A</sub> † | MIN | TYP | MAX | UNIT | |------|-----------------------------------|-----------------------------------------------------|---------------------------------|------------------|------|------|------|-------| | V | Input offeet voltege | $V_O = V_{CC}/2 V$ | | 25°C | | 390 | 1200 | \/ | | VIO | Input offset voltage | $V_{IC} = V_{CC}/2 V$ | | Full range | | | 1500 | μV | | ανιο | Offset voltage draft | $R_S = 50 \Omega$ | | 25°C | | 3 | | μV/°C | | | | | V 27V | 25°C | 63 | 120 | | | | | CMRR Common-mode rejection ratio | | $V_{CC} = 2.7 \text{ V}$ | Full range | 60 | | | dB | | CMDD | | $V_{IC} = 0$ to $V_{CC}$ , | V <sub>C</sub> C = 5 V | 25°C | 70 | 120 | | | | CMRR | | $R_S = 50 \Omega$ | | Full range | 63 | | | | | | | | V 45 V | 25°C | 80 | 120 | | | | | | | V <sub>CC</sub> = 15 V | Full range | 75 | | | | | | | V 07V V 4V | B 50010 | 25°C | 130 | 400 | | | | | | $V_{CC} = 2.7 \text{ V}, V_{O(pp)} = 1 \text{ V},$ | KC = 200 K73 | Full range | 30 | | | | | 1. | Large-signal differential voltage | V 5V V 0V | D 50010 | 25°C | 300 | 1000 | | \ | | AVD | amplification | $V_{CC} = 5 \text{ V}, V_{O(pp)} = 3 \text{ V},$ | $K\Gamma = 200 \text{ k}\Omega$ | Full range | 100 | , | | V/mV | | | | $V_{CC} = 15 \text{ V}, V_{O(pp)} = 6 \text{ V},$ | D 5001-0 | 25°C | 1000 | 1800 | | | | | | | ∠ = 200 K73 | Full range | 120 | | | | <sup>†</sup> Full range is 0°C to 70°C for the C suffix and –40°C to 125°C for the I suffix. If not specified, full range is –40°C to 125°C. #### input characteristics | 1 | | | | | | | | | | |--------------------------------------|-------------------------------|----------------------------------------------------------------------|------------|------------------|-----|-----|-----|------|--| | | PARAMETER | TEST CONDITION | ONS | T <sub>A</sub> † | MIN | TYP | MAX | UNIT | | | I <sub>IO</sub> Input offset current | | | | 25°C | | 25 | 250 | | | | | | TLV240xC | Full range | | | 300 | рА | | | | | | $V_O = V_{CC}/2 V$ ,<br>$V_{IC} = V_{CC}/2 V$ ,<br>$R_S = 50 \Omega$ | TLV240xI | Full range | | | 400 | ] ] | | | | | $R_S = 50 \Omega$ | | 25°C | | 100 | 300 | | | | $I_{IB}$ | Input bias current | ľ | TLV240xC | Full range | | | 350 | pА | | | | | | TLV240xI | Full range | | | 900 | | | | r <sub>i(d)</sub> | Differential input resistance | | | 25°C | | 300 | | МΩ | | | C <sub>i(c)</sub> | Common-mode input capacitance | f = 100 kHz | | 25°C | | 3 | · | pF | | <sup>†</sup> Full range is 0°C to 70°C for the C suffix and –40°C to 125°C for the I suffix. If not specified, full range is –40°C to 125°C. SLOS244B - FEBRUARY 2000 - REVISED NOVEMBER 2000 # electrical characteristics at recommended operating conditions, $V_{CC}$ = 2.7, 5 V, and 15 V (unless otherwise noted) (continued) #### output characteristics | | PARAMETER | TEST CON | IDITIONS | T <sub>A</sub> † | MIN | TYP | MAX | UNIT | |---------------------------------------------------|-------------------------------|-------------------------------------------------------------------|-------------------------|------------------|-------|-------|-----|------| | | | | V <sub>CC</sub> = 2.7 V | 25°C | 2.65 | 2.68 | | | | | | $V_{IC} = V_{CC}/2,$ $I_{OH} = -2 \mu A$ $V_{CC} = 5 V$ | VCC = 2.7 V | Full range | 2.63 | | | | | | | | 25°C | 4.95 | 4.98 | | | | | | | $I_{OH} = -2 \mu A$ | ACC = 2 A | Full range | 4.93 | | | | | | | V <sub>CC</sub> = 15 V | 25°C | 14.95 | 14.98 | | | | | \ <sub>\\\\\\\\\\\\\\\\\\\\\\\\\\\\\\\\\\\\</sub> | VOH High-level output voltage | | ACC = 12 A | Full range | 14.93 | | | V | | VOH | | V <sub>CC</sub> = 2.7 V | 25°C | 2.62 | 2.65 | | ] | | | | | | VCC = 2.7 V | Full range | 2.6 | | | | | | | V <sub>IC</sub> = V <sub>CC</sub> /2, | V <sub>CC</sub> = 5 V | 25°C | 4.92 | 4.95 | | | | | | V <sub>IC</sub> = V <sub>CC</sub> /2,<br>I <sub>OH</sub> = -50 μA | vCC = 2 v | Full range | 4.9 | | | | | | | | V <sub>CC</sub> = 15 V | 25°C | 14.92 | 14.95 | | ] | | | | | ACC = 12 A | Full range | 14.9 | | | | | | | V10 - V00/2 10 | - 2 u A | 25°C | | 90 | 150 | | | \/a. | Low lovel output voltage | $V_{IC} = V_{CC}/2$ , Ic | )[ = 2 μΑ | Full range | | | 180 | >/ | | VOL | Low-level output voltage | V <sub>IC</sub> = V <sub>CC</sub> /2, I <sub>OL</sub> = 50 μA | | 25°C | | 180 | 230 | mV | | | | | | Full range | | | 260 | | | IO | Output current | $V_O = 0.5 \text{ V from}$ | rail | 25°C | | ±200 | · | μΑ | <sup>†</sup> Full range is 0°C to 70°C for the C suffix and -40°C to 125°C for the I suffix. If not specified, full range is -40°C to 125°C. #### power supply | | PARAMETER | TEST CO | NDITIONS | T <sub>A</sub> † | MIN | TYP | MAX | UNIT | |------|--------------------------------------------------------------------|-----------------------------------------------------------------------------------|-----------------------------------------|------------------|-----|-----|------|------------| | | | | V <sub>CC</sub> = 2.7 V or 5 V | 25°C | | 880 | 950 | | | 100 | Supply surrent (per shappel) | V = - V = = /2 | vCC = 2.7 v 01 3 v | Full range | | | 1290 | <b>5</b> A | | lcc | Supply current (per channel) | $V_O = V_{CC}/2$ | Vaa – 15 V | 25°C | | 900 | 990 | nA | | | | | V <sub>CC</sub> = 15 V | Full range | | | 1350 | | | | Reverse supply current | $V_{CC} = -18 \text{ V}, V_{IN} = 0 \text{ V},$<br>$V_{O} = \text{Open circuit}$ | | 25°C | | 50 | | nA | | | | $V_{CC} = 2.7 \text{ to 5 V},$ | | 25°C | 100 | 120 | | dB | | | | $V_{IC} = V_{CC}/2 V$ | TLV240xC | Full rongs | 96 | | | uБ | | PSRR | Power supply rejection ratio (ΔV <sub>CC</sub> /ΔV <sub>IO</sub> ) | No load, | TLV240xI | Full range | 85 | | | dB | | | (1000,10) | $V_{CC} = 5 \text{ to } 15 \text{ V},$ | V <sub>IC</sub> = V <sub>CC</sub> /2 V, | 25°C | 100 | 120 | | dB | | | | No load | | Full range | 100 | | | ub | <sup>†</sup> Full range is 0°C to 70°C for the C suffix and -40°C to 125°C for the I suffix. If not specified, full range is -40°C to 125°C. SLOS244B - FEBRUARY 2000 - REVISED NOVEMBER 2000 # electrical characteristics at recommended operating conditions, $V_{CC}$ = 2.7, 5 V, and 15 V (unless otherwise noted) (continued) #### dynamic performance | | PARAMETER | TEST CONDITION | s | TA | MIN | TYP M | AX | UNIT | | |----------------|-------------------------|-------------------------------------------------------------------------------------------------------------------------------------------|-------------------------|------|-----|-------|----|------|--| | UGBW | Unity gain bandwidth | $R_L = 500 \text{ k}\Omega$ | C <sub>L</sub> = 100 pF | 25°C | | 5.5 | | kHz | | | SR | Slew rate at unity gain | $V_{O(pp)} = 0.8 \text{ V}, \qquad R_{L} = 500 \text{ k}\Omega,$ | C <sub>L</sub> = 100 pF | 25°C | | 2.5 | | V/ms | | | φМ | Phase margin | $R_{I} = 500 \text{ k}\Omega, \qquad C_{I} = 100 \text{ pF}$ | | 25°C | | 60° | | | | | | Gain margin | KL = 500 K22, CL = 100 pr | L = 100 pr | | | 15 | | dB | | | t <sub>S</sub> | Settling time | $V_{CC} = 2.7 \text{ or } 5 \text{ V},$<br>$V_{(STEP)PP} = 1 \text{ V}, C_L = 100 \text{ pF},$<br>$A_V = -1, R_L = 100 \text{ k}\Omega$ | 0.1% | 25°C | | 1.84 | | ms | | | | | V <sub>CC</sub> = 15 V, | 0.1% | 25 C | | 6.1 | | | | | | | $V(STEP)PP = 1 V$ , $C_L = 100 pF$ , $A_V = -1$ , $R_L = 100 k\Omega$ | 0.01% | | | 32 | | | | #### noise/distortion performance | | PARAMETER | TEST CONDITIONS | TA | MIN | TYP | MAX | UNIT | | |----|--------------------------------|-----------------|------|-----|-----|-----|--------------------|--| | Vn | Equivalent input paige valtage | f = 10 Hz | | | 800 | | nV/√ <del>Hz</del> | | | | Equivalent input noise voltage | f = 100 Hz | 25°C | | 500 | | | | | In | Equivalent input noise current | f = 100 Hz | | | 8 | | fA/√Hz | | SLOS244B - FEBRUARY 2000 - REVISED NOVEMBER 2000 #### **TYPICAL CHARACTERISTICS** #### **Table of Graphs** | | | | FIGURE | |-----------------|---------------------------------------|------------------------------|------------| | VIO | Input Offset Voltage | vs Common-mode input voltage | 1, 2, 3 | | I <sub>IB</sub> | Innut Digo Current | vs Free-air temperature | 4, 6, 8 | | ΊВ | Input Bias Current | vs Common-mode input voltage | 5, 7, 9 | | l. a | Input Offset Current | vs Free-air temperature | 4, 6, 8 | | IO | input Onset Current | vs Common-mode input voltage | 5, 7, 9 | | CMRR | Common-mode rejection ratio | vs Frequency | 10 | | Vон | High-level output voltage | vs High-level output current | 11, 13, 15 | | VOL | Low-level output voltage | vs Low-level output current | 12, 14, 16 | | VO(PP) | Output voltage peak-to-peak | vs Frequency | 17 | | Z <sub>O</sub> | Output impedance | vs Frequency | 18 | | Icc | Supply current | vs Supply voltage | 19 | | PSRR | Power supply rejection ratio | vs Frequency | 20 | | AVD | Differential voltage gain | vs Frequency | 21 | | | Phase | vs Frequency | 21 | | | Gain-bandwidth product | vs Supply voltage | 22 | | SR | Slew rate | vs Free-air temperature | 23 | | φm | Phase margin | vs Capacitive load | 24 | | | Gain margin | vs Capacitive load | 25 | | | Supply current | vs Reverse voltage | 26 | | | Voltage noise over a 10 Second Period | | 27 | | | Large signal follower pulse response | | 28, 29, 30 | | | Small signal follower pulse response | | 31 | | | Large signal inverting pulse response | | 32, 33, 34 | | | Small signal inverting pulse response | | 35 | | | Crosstalk | vs Frequency | 36 | 400 SLOS244B - FEBRUARY 2000 - REVISED NOVEMBER 2000 #### TYPICAL CHARACTERISTICS **INPUT BIAS / OFFSET CURRENT** **COMMON MODE INPUT** **VOLTAGE** **INPUT BIAS / OFFSET CURRENT** FREE-AIR TEMPERATURE 600 IB/ I IO - Input Bias / Offset Current - pA V<sub>CC</sub> = 2.7 V 500 V<sub>IC</sub> = 1.35 V 400 **INPUT BIAS / OFFSET CURRENT** FREE-AIR TEMPERATURE **INPUT BIAS / OFFSET CURRENT** VS **COMMON-MODE INPUT VOLTAGE** Figure 4 **INPUT BIAS / OFFSET CURRENT** VS **COMMON-MODE INPUT** Figure 9 #### TYPICAL CHARACTERISTICS #### TYPICAL CHARACTERISTICS #### **DIFFERENTIAL VOLTAGE GAIN AND PHASE** #### SLEW RATE #### POWER SUPPLY REJECTION RATIO # GAIN BANDWIDTH PRODUCT vs #### **PHASE MARGIN** #### TYPICAL CHARACTERISTICS # VOLTAGE NOISE OVER A 10 SECOND PERIOD # LARGE SIGNAL FOLLOWER PULSE RESPONSE Figure 27 # vs REVERSE VOLTAGE SUPPLY CURRENT # LARGE SIGNAL FOLLOWER PULSE RESPONSE Figure 28 # LARGE SIGNAL FOLLOWER PULSE RESPONSE Figure 30 SLOS244B - FEBRUARY 2000 - REVISED NOVEMBER 2000 #### TYPICAL CHARACTERISTICS Figure 31 SLOS244B - FEBRUARY 2000 - REVISED NOVEMBER 2000 #### **APPLICATION INFORMATION** #### reverse battery protection The TLV2401/2/4 are protected against reverse battery voltage up to 18 V. When subjected to reverse battery condition the supply current is typically less than 100 nA at 25°C (inputs grounded and outputs open). This current is determined by the leakage of 6 Schottky diodes and will therefore increase as the ambient temperature increases. When subjected to reverse battery conditions and negative voltages applied to the inputs or outputs, the input ESD structure will turn on—this current should be limited to less than 10 mA. If the inputs or outputs are referred to ground, rather than midrail, no extra precautions need be taken. #### common-mode input range The TLV2401/2/4 has rail-to-rail input and outputs. For common-mode inputs from -0.1 V to $V_{CC} - 0.8$ V a PNP differential pair will provide the gain. For inputs between $V_{CC}$ – 0.8 V and $V_{CC}$ , two NPN emitter followers buffering a second PNP differential pair provide the gain. This special combination of NPN/PNP differential pair enables the inputs to be taken 5 V above the rails, because as the inputs go above $V_{CC}$ , the NPNs switch from functioning as transistors to functioning as diodes. This will lead to an increase in input bias current. The second PNP differential pair continues to function normally as the inputs exceed $V_{CC}$ . The TLV2401/2/4 has a negative common-input range that exceeds ground by 100 mV. If the inputs are taken much below this, reduced open loop gain will be observed with the ultimate possibility of phase inversion. #### offset voltage The output offset voltage, $(V_{OO})$ is the sum of the input offset voltage $(V_{IO})$ and both input bias currents $(I_{IB})$ times the corresponding gains. The following schematic and formula can be used to calculate the output offset voltage: Figure 37. Output Offset Voltage Model SLOS244B - FEBRUARY 2000 - REVISED NOVEMBER 2000 #### **APPLICATION INFORMATION** #### general configurations When receiving low-level signals, limiting the bandwidth of the incoming signals into the system is often required. The simplest way to accomplish this is to place an RC filter at the noninverting terminal of the amplifier (see Figure 38). Figure 38. Single-Pole Low-Pass Filter If even more attenuation is needed, a multiple pole filter is required. The Sallen-Key filter can be used for this task. For best results, the amplifier should have a bandwidth that is 8 to 10 times the filter frequency bandwidth. Failure to do this can result in phase shift of the amplifier. Figure 39. 2-Pole Low-Pass Sallen-Key Filter SLOS244B - FEBRUARY 2000 - REVISED NOVEMBER 2000 #### APPLICATION INFORMATION #### circuit layout considerations To achieve the levels of high performance of the TLV240x, follow proper printed-circuit board design techniques. A general set of guidelines is given in the following. - Ground planes It is highly recommended that a ground plane be used on the board to provide all components with a low inductive ground connection. However, in the areas of the amplifier inputs and output, the ground plane can be removed to minimize the stray capacitance. - Proper power supply decoupling Use a 6.8-μF tantalum capacitor in parallel with a 0.1-μF ceramic capacitor on each supply terminal. It may be possible to share the tantalum among several amplifiers depending on the application, but a 0.1-μF ceramic capacitor should always be used on the supply terminal of every amplifier. In addition, the 0.1-μF capacitor should be placed as close as possible to the supply terminal. As this distance increases, the inductance in the connecting trace makes the capacitor less effective. The designer should strive for distances of less than 0.1 inches between the device power terminals and the ceramic capacitors. - Sockets Sockets can be used but are not recommended. The additional lead inductance in the socket pins will often lead to stability problems. Surface-mount packages soldered directly to the printed-circuit board is the best implementation. - Short trace runs/compact part placements Optimum high performance is achieved when stray series inductance has been minimized. To realize this, the circuit layout should be made as compact as possible, thereby minimizing the length of all trace runs. Particular attention should be paid to the inverting input of the amplifier. Its length should be kept as short as possible. This will help to minimize stray capacitance at the input of the amplifier. - Surface-mount passive components Using surface-mount passive components is recommended for high performance amplifier circuits for several reasons. First, because of the extremely low lead inductance of surface-mount components, the problem with stray series inductance is greatly reduced. Second, the small size of surface-mount components naturally leads to a more compact layout thereby minimizing both stray inductance and capacitance. If leaded components are used, it is recommended that the lead lengths be kept as short as possible. #### **APPLICATION INFORMATION** #### general power dissipation considerations For a given $\theta_{JA}$ , the maximum power dissipation is shown in Figure 40 and is calculated by the following formula: $$\mathsf{P}_\mathsf{D} = \left(\frac{\mathsf{T}_\mathsf{MAX}^{-\mathsf{T}}\mathsf{A}}{\theta_\mathsf{JA}}\right)$$ Where: P<sub>D</sub> = Maximum power dissipation of THS240x IC (watts) T<sub>MAX</sub> = Absolute maximum junction temperature (150°C) $T_A$ = Free-ambient air temperature (°C) $\theta_{JA} = \theta_{JC} + \theta_{CA}$ $\theta_{JC}$ = Thermal coefficient from junction to case $\theta_{CA}$ = Thermal coefficient from case to ambient air (°C/W) # MAXIMUM POWER DISSIPATION vs FREE-AIR TEMPERATURE NOTE A: Results are with no air flow and using JEDEC Standard Low-K test PCB. Figure 40. Maximum Power Dissipation vs Free-Air Temperature SLOS244B - FEBRUARY 2000 - REVISED NOVEMBER 2000 #### APPLICATION INFORMATION #### macromodel information Macromodel information provided was derived using Microsim $Parts^{TM}$ Release 8, the model generation software used with Microsim $PSpice^{TM}$ . The Boyle macromodel (see Note 2) and subcircuit in Figure 41 are generated using the TLV240x typical electrical and operating characteristics at $T_A = 25^{\circ}C$ . Using this information, output simulations of the following key parameters can be generated to a tolerance of 20% (in most cases): - Maximum positive output voltage swing - Maximum negative output voltage swing - Slew rate - Quiescent power dissipation - Input bias current - Open-loop voltage amplification - Unity-gain frequency - Common-mode rejection ratio - Phase margin - DC output resistance - AC output resistance - Short-circuit output current limit NOTE 2: G. R. Boyle, B. M. Cohn, D. O. Pederson, and J. E. Solomon, "Macromodeling of Integrated Circuit Operational Amplifiers", *IEEE Journal of Solid-State Circuits*, SC-9, 353 (1974). Figure 41. Boyle Macromodels and Subcircuit PSpice and Parts are trademarks of MicroSim Corporation. 16-Aug-2012 #### **PACKAGING INFORMATION** | Orderable Device | Status <sup>(1)</sup> | Package Type | Package<br>Drawing | Pins | Package Qty | Eco Plan <sup>(2)</sup> | Lead/<br>Ball Finish | MSL Peak Temp <sup>(3)</sup> | Samples<br>(Requires Login) | |------------------|-----------------------|--------------|--------------------|------|-------------|----------------------------|----------------------|------------------------------|-----------------------------| | TLV2401CD | ACTIVE | SOIC | D | 8 | 75 | Green (RoHS<br>& no Sb/Br) | CU NIPDAU | Level-1-260C-UNLIM | | | TLV2401CDBVR | ACTIVE | SOT-23 | DBV | 5 | 3000 | Green (RoHS<br>& no Sb/Br) | CU NIPDAU | Level-1-260C-UNLIM | | | TLV2401CDBVRG4 | ACTIVE | SOT-23 | DBV | 5 | 3000 | Green (RoHS<br>& no Sb/Br) | CU NIPDAU | Level-1-260C-UNLIM | | | TLV2401CDBVT | ACTIVE | SOT-23 | DBV | 5 | 250 | Green (RoHS<br>& no Sb/Br) | CU NIPDAU | Level-1-260C-UNLIM | | | TLV2401CDBVTG4 | ACTIVE | SOT-23 | DBV | 5 | 250 | Green (RoHS<br>& no Sb/Br) | CU NIPDAU | Level-1-260C-UNLIM | | | TLV2401CDG4 | ACTIVE | SOIC | D | 8 | 75 | Green (RoHS<br>& no Sb/Br) | CU NIPDAU | Level-1-260C-UNLIM | | | TLV2401CDR | ACTIVE | SOIC | D | 8 | 2500 | Green (RoHS<br>& no Sb/Br) | CU NIPDAU | Level-1-260C-UNLIM | | | TLV2401CDRG4 | ACTIVE | SOIC | D | 8 | 2500 | Green (RoHS<br>& no Sb/Br) | CU NIPDAU | Level-1-260C-UNLIM | | | TLV2401ID | ACTIVE | SOIC | D | 8 | 75 | Green (RoHS<br>& no Sb/Br) | CU NIPDAU | Level-1-260C-UNLIM | | | TLV2401IDBVR | ACTIVE | SOT-23 | DBV | 5 | 3000 | Green (RoHS<br>& no Sb/Br) | CU NIPDAU | Level-1-260C-UNLIM | | | TLV2401IDBVRG4 | ACTIVE | SOT-23 | DBV | 5 | 3000 | Green (RoHS<br>& no Sb/Br) | CU NIPDAU | Level-1-260C-UNLIM | | | TLV2401IDBVT | ACTIVE | SOT-23 | DBV | 5 | 250 | Green (RoHS<br>& no Sb/Br) | CU NIPDAU | Level-1-260C-UNLIM | | | TLV2401IDBVTG4 | ACTIVE | SOT-23 | DBV | 5 | 250 | Green (RoHS<br>& no Sb/Br) | CU NIPDAU | Level-1-260C-UNLIM | | | TLV2401IDG4 | ACTIVE | SOIC | D | 8 | 75 | Green (RoHS<br>& no Sb/Br) | CU NIPDAU | Level-1-260C-UNLIM | | | TLV2401IDR | ACTIVE | SOIC | D | 8 | 2500 | Green (RoHS<br>& no Sb/Br) | CU NIPDAU | Level-1-260C-UNLIM | | | TLV2401IDRG4 | ACTIVE | SOIC | D | 8 | 2500 | Green (RoHS<br>& no Sb/Br) | CU NIPDAU | Level-1-260C-UNLIM | | | TLV2401IP | ACTIVE | PDIP | Р | 8 | 50 | Pb-Free (RoHS) | CU NIPDAU | N / A for Pkg Type | | | TLV2401IPE4 | ACTIVE | PDIP | P | 8 | 50 | Pb-Free (RoHS) | CU NIPDAU | N / A for Pkg Type | | 16-Aug-2012 | Orderable Device | Status (1) | Package Type | Package<br>Drawing | Pins | Package Qty | Eco Plan <sup>(2)</sup> | Lead/<br>Ball Finish | MSL Peak Temp <sup>(3)</sup> | Samples<br>(Requires Login) | |------------------|------------|--------------|--------------------|------|-------------|----------------------------|----------------------|------------------------------|-----------------------------| | TLV2402CD | ACTIVE | SOIC | D | 8 | 75 | Green (RoHS<br>& no Sb/Br) | CU NIPDAU | Level-1-260C-UNLIM | | | TLV2402CDG4 | ACTIVE | SOIC | D | 8 | 75 | Green (RoHS<br>& no Sb/Br) | CU NIPDAU | Level-1-260C-UNLIM | | | TLV2402CDGK | ACTIVE | VSSOP | DGK | 8 | 80 | Green (RoHS<br>& no Sb/Br) | CU NIPDAU | Level-1-260C-UNLIM | | | TLV2402CDGKG4 | ACTIVE | VSSOP | DGK | 8 | 80 | Green (RoHS<br>& no Sb/Br) | CU NIPDAU | Level-1-260C-UNLIM | | | TLV2402CDGKR | ACTIVE | VSSOP | DGK | 8 | 2500 | Green (RoHS<br>& no Sb/Br) | CU NIPDAU | Level-1-260C-UNLIM | | | TLV2402CDGKRG4 | ACTIVE | VSSOP | DGK | 8 | 2500 | Green (RoHS<br>& no Sb/Br) | CU NIPDAU | Level-1-260C-UNLIM | | | TLV2402CDR | ACTIVE | SOIC | D | 8 | 2500 | Green (RoHS<br>& no Sb/Br) | CU NIPDAU | Level-1-260C-UNLIM | | | TLV2402CDRG4 | ACTIVE | SOIC | D | 8 | 2500 | Green (RoHS<br>& no Sb/Br) | CU NIPDAU | Level-1-260C-UNLIM | | | TLV2402ID | ACTIVE | SOIC | D | 8 | 75 | Green (RoHS<br>& no Sb/Br) | CU NIPDAU | Level-1-260C-UNLIM | | | TLV2402IDG4 | ACTIVE | SOIC | D | 8 | 75 | Green (RoHS<br>& no Sb/Br) | CU NIPDAU | Level-1-260C-UNLIM | | | TLV2402IDGK | ACTIVE | VSSOP | DGK | 8 | 80 | Green (RoHS<br>& no Sb/Br) | CU NIPDAU | Level-1-260C-UNLIM | | | TLV2402IDGKG4 | ACTIVE | VSSOP | DGK | 8 | 80 | Green (RoHS<br>& no Sb/Br) | CU NIPDAU | Level-1-260C-UNLIM | | | TLV2402IDGKR | ACTIVE | VSSOP | DGK | 8 | 2500 | Green (RoHS<br>& no Sb/Br) | CU NIPDAU | Level-1-260C-UNLIM | | | TLV2402IDGKRG4 | ACTIVE | VSSOP | DGK | 8 | 2500 | Green (RoHS<br>& no Sb/Br) | CU NIPDAU | Level-1-260C-UNLIM | | | TLV2402IDR | ACTIVE | SOIC | D | 8 | 2500 | Green (RoHS<br>& no Sb/Br) | CU NIPDAU | Level-1-260C-UNLIM | | | TLV2402IDRG4 | ACTIVE | SOIC | D | 8 | 2500 | Green (RoHS<br>& no Sb/Br) | CU NIPDAU | Level-1-260C-UNLIM | | | TLV2402IP | ACTIVE | PDIP | Р | 8 | 50 | Pb-Free (RoHS) | CU NIPDAU | N / A for Pkg Type | | | TLV2402IPE4 | ACTIVE | PDIP | Р | 8 | 50 | Pb-Free (RoHS) | CU NIPDAU | N / A for Pkg Type | | | TLV2404AIN | OBSOLETE | PDIP | N | 14 | | TBD | Call TI | Call TI | | 16-Aug-2012 | Orderable Device | Status (1) | Package Type | Package<br>Drawing | Pins | Package Qty | Eco Plan <sup>(2)</sup> | Lead/<br>Ball Finish | MSL Peak Temp <sup>(3)</sup> | Samples<br>(Requires Login) | |------------------|------------|--------------|--------------------|------|-------------|----------------------------|----------------------|------------------------------|-----------------------------| | TLV2404CD | ACTIVE | SOIC | D | 14 | 50 | Green (RoHS<br>& no Sb/Br) | CU NIPDAU | Level-1-260C-UNLIM | | | TLV2404CDG4 | ACTIVE | SOIC | D | 14 | 50 | Green (RoHS<br>& no Sb/Br) | CU NIPDAU | Level-1-260C-UNLIM | | | TLV2404CPW | ACTIVE | TSSOP | PW | 14 | 90 | Green (RoHS<br>& no Sb/Br) | CU NIPDAU | Level-1-260C-UNLIM | | | TLV2404CPWG4 | ACTIVE | TSSOP | PW | 14 | 90 | Green (RoHS<br>& no Sb/Br) | CU NIPDAU | Level-1-260C-UNLIM | | | TLV2404CPWR | ACTIVE | TSSOP | PW | 14 | 2000 | Green (RoHS<br>& no Sb/Br) | CU NIPDAU | Level-1-260C-UNLIM | | | TLV2404CPWRG4 | ACTIVE | TSSOP | PW | 14 | 2000 | Green (RoHS<br>& no Sb/Br) | CU NIPDAU | Level-1-260C-UNLIM | | | TLV2404ID | ACTIVE | SOIC | D | 14 | 50 | Green (RoHS<br>& no Sb/Br) | CU NIPDAU | Level-1-260C-UNLIM | | | TLV2404IDG4 | ACTIVE | SOIC | D | 14 | 50 | Green (RoHS<br>& no Sb/Br) | CU NIPDAU | Level-1-260C-UNLIM | | | TLV2404IDR | ACTIVE | SOIC | D | 14 | 2500 | Green (RoHS<br>& no Sb/Br) | CU NIPDAU | Level-1-260C-UNLIM | | | TLV2404IDRG4 | ACTIVE | SOIC | D | 14 | 2500 | Green (RoHS<br>& no Sb/Br) | CU NIPDAU | Level-1-260C-UNLIM | | | TLV2404IN | ACTIVE | PDIP | N | 14 | 25 | Pb-Free (RoHS) | CU NIPDAU | N / A for Pkg Type | | | TLV2404INE4 | ACTIVE | PDIP | N | 14 | 25 | Pb-Free (RoHS) | CU NIPDAU | N / A for Pkg Type | | | TLV2404IPW | ACTIVE | TSSOP | PW | 14 | 90 | Green (RoHS<br>& no Sb/Br) | CU NIPDAU | Level-1-260C-UNLIM | | | TLV2404IPWG4 | ACTIVE | TSSOP | PW | 14 | 90 | Green (RoHS<br>& no Sb/Br) | CU NIPDAU | Level-1-260C-UNLIM | | | TLV2404IPWR | ACTIVE | TSSOP | PW | 14 | 2000 | Green (RoHS<br>& no Sb/Br) | CU NIPDAU | Level-1-260C-UNLIM | | | TLV2404IPWRG4 | ACTIVE | TSSOP | PW | 14 | 2000 | Green (RoHS<br>& no Sb/Br) | CU NIPDAU | Level-1-260C-UNLIM | | <sup>&</sup>lt;sup>(1)</sup> The marketing status values are defined as follows: **ACTIVE:** Product device recommended for new designs. LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect. NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design. PREVIEW: Device has been announced but is not in production. Samples may or may not be available. **OBSOLETE:** TI has discontinued the production of the device. #### PACKAGE OPTION ADDENDUM 16-Aug-2012 (2) Eco Plan - The planned eco-friendly classification: Pb-Free (RoHS), Pb-Free (RoHS Exempt), or Green (RoHS & no Sb/Br) - please check http://www.ti.com/productcontent for the latest availability information and additional product content details. TBD: The Pb-Free/Green conversion plan has not been defined. **Pb-Free (RoHS):** TI's terms "Lead-Free" or "Pb-Free" mean semiconductor products that are compatible with the current RoHS requirements for all 6 substances, including the requirement that lead not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, TI Pb-Free products are suitable for use in specified lead-free processes. **Pb-Free (RoHS Exempt):** This component has a RoHS exemption for either 1) lead-based flip-chip solder bumps used between the die and package, or 2) lead-based die adhesive used between the die and leadframe. The component is otherwise considered Pb-Free (RoHS compatible) as defined above. Green (RoHS & no Sb/Br): TI defines "Green" to mean Pb-Free (RoHS compatible), and free of Bromine (Br) and Antimony (Sb) based flame retardants (Br or Sb do not exceed 0.1% by weight in homogeneous material) (3) MSL, Peak Temp. -- The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature. **Important Information and Disclaimer:** The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release. In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis. #### OTHER QUALIFIED VERSIONS OF TLV2402: Automotive: TLV2402-Q1 NOTE: Qualified Version Definitions: Automotive - Q100 devices qualified for high-reliability automotive applications targeting zero defects #### **PACKAGE MATERIALS INFORMATION** www.ti.com 21-Sep-2012 #### TAPE AND REEL INFORMATION # TAPE DIMENSIONS KO P1 BO W Cavity AO | | Dimension designed to accommodate the component width | |----|-----------------------------------------------------------| | | Dimension designed to accommodate the component length | | K0 | Dimension designed to accommodate the component thickness | | W | Overall width of the carrier tape | | P1 | Pitch between successive cavity centers | QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE \*All dimensions are nominal | Device | Package<br>Type | Package<br>Drawing | | SPQ | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant | |--------------|-----------------|--------------------|----|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------| | TLV2401CDBVR | SOT-23 | DBV | 5 | 3000 | 180.0 | 9.0 | 3.15 | 3.2 | 1.4 | 4.0 | 8.0 | Q3 | | TLV2401CDBVT | SOT-23 | DBV | 5 | 250 | 180.0 | 9.0 | 3.15 | 3.2 | 1.4 | 4.0 | 8.0 | Q3 | | TLV2401CDR | SOIC | D | 8 | 2500 | 330.0 | 12.4 | 6.4 | 5.2 | 2.1 | 8.0 | 12.0 | Q1 | | TLV2401IDBVR | SOT-23 | DBV | 5 | 3000 | 180.0 | 9.0 | 3.15 | 3.2 | 1.4 | 4.0 | 8.0 | Q3 | | TLV2401IDBVT | SOT-23 | DBV | 5 | 250 | 180.0 | 9.0 | 3.15 | 3.2 | 1.4 | 4.0 | 8.0 | Q3 | | TLV2401IDR | SOIC | D | 8 | 2500 | 330.0 | 12.4 | 6.4 | 5.2 | 2.1 | 8.0 | 12.0 | Q1 | | TLV2401IDR | SOIC | D | 8 | 2500 | 330.0 | 12.4 | 6.4 | 5.2 | 2.1 | 8.0 | 12.0 | Q1 | | TLV2402CDGKR | VSSOP | DGK | 8 | 2500 | 330.0 | 12.4 | 5.3 | 3.4 | 1.4 | 8.0 | 12.0 | Q1 | | TLV2402CDR | SOIC | D | 8 | 2500 | 330.0 | 12.4 | 6.4 | 5.2 | 2.1 | 8.0 | 12.0 | Q1 | | TLV2402IDGKR | VSSOP | DGK | 8 | 2500 | 330.0 | 12.4 | 5.3 | 3.4 | 1.4 | 8.0 | 12.0 | Q1 | | TLV2402IDR | SOIC | D | 8 | 2500 | 330.0 | 12.4 | 6.4 | 5.2 | 2.1 | 8.0 | 12.0 | Q1 | | TLV2404CPWR | TSSOP | PW | 14 | 2000 | 330.0 | 12.4 | 6.9 | 5.6 | 1.6 | 8.0 | 12.0 | Q1 | | TLV2404IDR | SOIC | D | 14 | 2500 | 330.0 | 16.4 | 6.5 | 9.0 | 2.1 | 8.0 | 16.0 | Q1 | | TLV2404IPWR | TSSOP | PW | 14 | 2000 | 330.0 | 12.4 | 6.9 | 5.6 | 1.6 | 8.0 | 12.0 | Q1 | **PACKAGE MATERIALS INFORMATION** www.ti.com 21-Sep-2012 \*All dimensions are nominal | Device | Package Type | Package Drawing | Pins | SPQ | Length (mm) | Width (mm) | Height (mm) | |--------------|--------------|-----------------|------|------|-------------|------------|-------------| | TLV2401CDBVR | SOT-23 | DBV | 5 | 3000 | 182.0 | 182.0 | 20.0 | | TLV2401CDBVT | SOT-23 | DBV | 5 | 250 | 182.0 | 182.0 | 20.0 | | TLV2401CDR | SOIC | D | 8 | 2500 | 340.5 | 338.1 | 20.6 | | TLV2401IDBVR | SOT-23 | DBV | 5 | 3000 | 182.0 | 182.0 | 20.0 | | TLV2401IDBVT | SOT-23 | DBV | 5 | 250 | 182.0 | 182.0 | 20.0 | | TLV2401IDR | SOIC | D | 8 | 2500 | 340.5 | 338.1 | 20.6 | | TLV2401IDR | SOIC | D | 8 | 2500 | 367.0 | 367.0 | 35.0 | | TLV2402CDGKR | VSSOP | DGK | 8 | 2500 | 358.0 | 335.0 | 35.0 | | TLV2402CDR | SOIC | D | 8 | 2500 | 340.5 | 338.1 | 20.6 | | TLV2402IDGKR | VSSOP | DGK | 8 | 2500 | 358.0 | 335.0 | 35.0 | | TLV2402IDR | SOIC | D | 8 | 2500 | 340.5 | 338.1 | 20.6 | | TLV2404CPWR | TSSOP | PW | 14 | 2000 | 367.0 | 367.0 | 35.0 | | TLV2404IDR | SOIC | D | 14 | 2500 | 367.0 | 367.0 | 38.0 | | TLV2404IPWR | TSSOP | PW | 14 | 2000 | 367.0 | 367.0 | 35.0 | # P (R-PDIP-T8) #### PLASTIC DUAL-IN-LINE PACKAGE - A. All linear dimensions are in inches (millimeters). - B. This drawing is subject to change without notice. - C. Falls within JEDEC MS-001 variation BA. # DBV (R-PDSO-G5) # PLASTIC SMALL-OUTLINE PACKAGE - A. All linear dimensions are in millimeters. - B. This drawing is subject to change without notice. - C. Body dimensions do not include mold flash or protrusion. Mold flash and protrusion shall not exceed 0.15 per side. - D. Falls within JEDEC MO-178 Variation AA. # DBV (R-PDSO-G5) # PLASTIC SMALL OUTLINE - A. All linear dimensions are in millimeters. - B. This drawing is subject to change without notice. - C. Customers should place a note on the circuit board fabrication drawing not to alter the center solder mask defined pad. - D. Publication IPC-7351 is recommended for alternate designs. - E. Laser cutting apertures with trapezoidal walls and also rounding corners will offer better paste release. Customers should contact their board assembly site for stencil design recommendations. Example stencil design based on a 50% volumetric metal load solder paste. Refer to IPC-7525 for other stencil recommendations. # DGK (S-PDSO-G8) # PLASTIC SMALL-OUTLINE PACKAGE - A. All linear dimensions are in millimeters. - B. This drawing is subject to change without notice. - Body length does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed 0.15 per end. - Body width does not include interlead flash. Interlead flash shall not exceed 0.50 per side. - E. Falls within JEDEC MO-187 variation AA, except interlead flash. # D (R-PDSO-G14) #### PLASTIC SMALL OUTLINE - A. All linear dimensions are in inches (millimeters). - B. This drawing is subject to change without notice. - Body length does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed 0.006 (0,15) each side. - Body width does not include interlead flash. Interlead flash shall not exceed 0.017 (0,43) each side. - E. Reference JEDEC MS-012 variation AB. PW (R-PDSO-G14) #### PLASTIC SMALL OUTLINE - A. All linear dimensions are in millimeters. Dimensioning and tolerancing per ASME Y14.5M—1994. - B. This drawing is subject to change without notice. - Body length does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed 0,15 each side. - Body width does not include interlead flash. Interlead flash shall not exceed 0,25 each side. - E. Falls within JEDEC MO-153 # PW (R-PDSO-G14) # PLASTIC SMALL OUTLINE - A. All linear dimensions are in millimeters. - B. This drawing is subject to change without notice. - C. Publication IPC-7351 is recommended for alternate designs. - D. Laser cutting apertures with trapezoidal walls and also rounding corners will offer better paste release. Customers should contact their board assembly site for stencil design recommendations. Refer to IPC-7525 for other stencil recommendations. - E. Customers should contact their board fabrication site for solder mask tolerances between and around signal pads. # D (R-PDSO-G8) #### PLASTIC SMALL OUTLINE - A. All linear dimensions are in inches (millimeters). - B. This drawing is subject to change without notice. - Body length does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed 0.006 (0,15) each side. - Body width does not include interlead flash. Interlead flash shall not exceed 0.017 (0,43) each side. - E. Reference JEDEC MS-012 variation AA. # D (R-PDSO-G8) # PLASTIC SMALL OUTLINE - A. All linear dimensions are in millimeters. - B. This drawing is subject to change without notice. - C. Publication IPC-7351 is recommended for alternate designs. - D. Laser cutting apertures with trapezoidal walls and also rounding corners will offer better paste release. Customers should contact their board assembly site for stencil design recommendations. Refer to IPC-7525 for other stencil recommendations. - E. Customers should contact their board fabrication site for solder mask tolerances between and around signal pads. #### IMPORTANT NOTICE Texas Instruments Incorporated and its subsidiaries (TI) reserve the right to make corrections, enhancements, improvements and other changes to its semiconductor products and services per JESD46, latest issue, and to discontinue any product or service per JESD48, latest issue. Buyers should obtain the latest relevant information before placing orders and should verify that such information is current and complete. All semiconductor products (also referred to herein as "components") are sold subject to TI's terms and conditions of sale supplied at the time of order acknowledgment. TI warrants performance of its components to the specifications applicable at the time of sale, in accordance with the warranty in TI's terms and conditions of sale of semiconductor products. Testing and other quality control techniques are used to the extent TI deems necessary to support this warranty. Except where mandated by applicable law, testing of all parameters of each component is not necessarily performed. TI assumes no liability for applications assistance or the design of Buyers' products. Buyers are responsible for their products and applications using TI components. To minimize the risks associated with Buyers' products and applications, Buyers should provide adequate design and operating safeguards. TI does not warrant or represent that any license, either express or implied, is granted under any patent right, copyright, mask work right, or other intellectual property right relating to any combination, machine, or process in which TI components or services are used. Information published by TI regarding third-party products or services does not constitute a license to use such products or services or a warranty or endorsement thereof. Use of such information may require a license from a third party under the patents or other intellectual property of the third party, or a license from TI under the patents or other intellectual property of TI. Reproduction of significant portions of TI information in TI data books or data sheets is permissible only if reproduction is without alteration and is accompanied by all associated warranties, conditions, limitations, and notices. TI is not responsible or liable for such altered documentation. Information of third parties may be subject to additional restrictions. Resale of TI components or services with statements different from or beyond the parameters stated by TI for that component or service voids all express and any implied warranties for the associated TI component or service and is an unfair and deceptive business practice. TI is not responsible or liable for any such statements. Buyer acknowledges and agrees that it is solely responsible for compliance with all legal, regulatory and safety-related requirements concerning its products, and any use of TI components in its applications, notwithstanding any applications-related information or support that may be provided by TI. Buyer represents and agrees that it has all the necessary expertise to create and implement safeguards which anticipate dangerous consequences of failures, monitor failures and their consequences, lessen the likelihood of failures that might cause harm and take appropriate remedial actions. Buyer will fully indemnify TI and its representatives against any damages arising out of the use of any TI components in safety-critical applications. In some cases, TI components may be promoted specifically to facilitate safety-related applications. With such components, TI's goal is to help enable customers to design and create their own end-product solutions that meet applicable functional safety standards and requirements. Nonetheless, such components are subject to these terms. No TI components are authorized for use in FDA Class III (or similar life-critical medical equipment) unless authorized officers of the parties have executed a special agreement specifically governing such use. Only those TI components which TI has specifically designated as military grade or "enhanced plastic" are designed and intended for use in military/aerospace applications or environments. Buyer acknowledges and agrees that any military or aerospace use of TI components which have *not* been so designated is solely at the Buyer's risk, and that Buyer is solely responsible for compliance with all legal and regulatory requirements in connection with such use. TI has specifically designated certain components which meet ISO/TS16949 requirements, mainly for automotive use. Components which have not been so designated are neither designed nor intended for automotive use; and TI will not be responsible for any failure of such components to meet such requirements. #### Products Applications Audio Automotive and Transportation www.ti.com/automotive www.ti.com/audio **Amplifiers** amplifier.ti.com Communications and Telecom www.ti.com/communications **Data Converters** dataconverter.ti.com Computers and Peripherals www.ti.com/computers DI P® Products Consumer Electronics www.dlp.com www.ti.com/consumer-apps DSP dsp.ti.com **Energy and Lighting** www.ti.com/energy Clocks and Timers www.ti.com/clocks Industrial www.ti.com/medical Interface interface.ti.com Medical www.ti.com/security Power Mgmt <u>power.ti.com</u> Space, Avionics and Defense <u>www.ti.com/space-avionics-defense</u> Microcontrollers microcontroller.ti.com Video and Imaging www.ti.com/video RFID www.ti-rfid.com OMAP Applications Processors www.ti.com/omap TI E2E Community e2e.ti.com Wireless Connectivity <u>www.ti.com/wirelessconnectivity</u>