

# TLE7268

# Dual LIN 2.2 / SAE J2602 Transceiver



1 Overview

**Quality Requirement Category: Automotive** 

#### Features

- Two independent single-wire LIN transceivers in one device
- Transmission rate up to 20 kbps
- Compliant to ISO 17987-4, LIN Specification 2.2 A and SAE J2602
- Very low current consumption in Sleep mode with wake-up capability
- Very low leakage current on the BUSx pins
- Digital I/O levels compatible for 3.3 V and 5 V microcontrollers
- TxD protected with dominant time-out function and state check after mode change to Normal Operation mode
- bus\_x short to V<sub>BAT</sub> protection
- bus\_x short to GND handling
- Overtemperature protection
- Undervoltage detection
- Very high ESD robustness: +/- 10 kV (IEC61000-4-2), +/-8 kV (HBM)
- Optimized for high electromagnetic compliance (EMC)
- Very low electromagnetic emission and high immunity to interference
- Available in PG-DSO-14 and PG-TSON-14 package
- Automated Optical Inspection (AOI) support with PG-TSON-14 package
- Pin and footprint compatible with single LIN transceivers such as TLE7257, TLE7258, and TLE7259-3GE
- Green Product (RoHS compliant)
- AEC Qualified

#### Applications

- Body Control Modules (BCM)
- Gateway

#### Description

The TLE7268 is a dual transceiver for the Local Interconnect Network (LIN) with integrated wake-up and protection features. The TLE7268 is designed for in-vehicle networks using data transmission rates up to





#### Overview

20 kbps. The TLE7268 includes two independent transceivers that operate as bus drivers between the protocol controller and physical LIN networks.

The TLE7268 supports different modes of operation of the two transceivers for minimizing ECU current consumption in low power modes. When both transceivers are in Sleep mode, the TLE7268 typically draws a quiescent current of less than 10  $\mu$ A, while they still can wake up on detecting LIN bus traffic on either bus channel. A common INH output can be used for controlling external circuitry, for example voltage regulators.

Based on the Infineon BiCMOS technology the TLE7268 provides excellent ESD robustness together with very high electromagnetic compliance (EMC). The TLE7268 reaches a very low level of electromagnetic emission (EME) within a broad frequency range and independent from the battery voltage. The TLE7268 is AEC qualified and tailored to withstand the harsh conditions of automotive environment.

| Туре      | Package    | Marking |
|-----------|------------|---------|
| TLE7268SK | PG-DSO-14  | 7268    |
| TLE7268LC | PG-TSON-14 | 7268    |



# Table of contents

| 1                                                                                                                            | Overview                                                                                                                                                                                                                                                                                                                                       | . 1                                                      |
|------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------|
|                                                                                                                              | Table of contents                                                                                                                                                                                                                                                                                                                              | . 3                                                      |
| 2                                                                                                                            | Block diagram                                                                                                                                                                                                                                                                                                                                  | . 5                                                      |
| <b>3</b><br>3.1<br>3.2                                                                                                       | Pin configurationPin assignmentPin definitions and Functions                                                                                                                                                                                                                                                                                   | . 6                                                      |
| <b>4</b><br>4.1<br>4.2<br>4.3<br>4.4<br>4.5<br>4.5.1<br>4.5.2                                                                | Functional description         Operating modes         Normal Operation mode         Standby mode         Standby mode         Sleep mode         Wake-up events         Bus wake-up via LIN bus         Mode transition via EN pin                                                                                                            | . 9<br>10<br>11<br>11<br>13<br>13                        |
| <b>5</b><br>5.1<br>5.2<br>5.3<br>5.4<br>5.5<br>5.6                                                                           | Fail safe functions         Overtemperature protection         Undervoltage detection         TxD time-out         3.3 V and 5 V logic capability         Short circuit         Unconnected logic pins                                                                                                                                         | 15<br>16<br>17<br>17<br>17                               |
| <b>6</b><br>6.1<br>6.2<br>6.3                                                                                                | General product characteristics                                                                                                                                                                                                                                                                                                                | 18<br>19                                                 |
| <b>7</b><br>7.1<br>7.1.1<br>7.1.2<br>7.1.2.1<br>7.1.2.2<br>7.1.2.3<br>7.1.3<br>7.1.4<br>7.1.4.1<br>7.1.4.2<br>7.1.4.3<br>7.2 | Electrical characteristics .<br>Functional device characteristics .<br>General timing parameters .<br>Power supply interface .<br>Current consumption .<br>Undervoltage detection .<br>INH output .<br>LIN controller interface .<br>Bus transmitter and receiver .<br>Bus receiver .<br>Bus transmitter .<br>Dynamic transceiver parameters . | 20<br>20<br>20<br>21<br>22<br>23<br>23<br>23<br>24<br>25 |
| 7.2<br><b>8</b><br>8.1                                                                                                       | Diagrams         Application information         ESD robustness according to IEC61000-4-2                                                                                                                                                                                                                                                      | 28                                                       |



|    | RxDx pull-up resistor |    |
|----|-----------------------|----|
| 9  | Package outlines      | 31 |
| 10 | Revision history      | 33 |



Block diagram

# 2 Block diagram



Figure 1 Block diagram

Pin configuration



# 3 Pin configuration

# 3.1 Pin assignment



Figure 2 Pin configuration

# 3.2 Pin definitions and Functions

#### Table 1Pin definitions and functions

| Pin | Symbol | Function                                                                          |
|-----|--------|-----------------------------------------------------------------------------------|
| 1   | RxD1   | Receive data output 1;                                                            |
|     |        | requires an external pull-up resistor                                             |
|     |        | <ul> <li>monitors the LIN bus_1 signal in Normal Operation mode</li> </ul>        |
| _   |        | Indicates a wake-up event on BUS1 in Standby mode                                 |
| 2   | EN1    | Enable input 1;                                                                   |
|     |        | has an integrated pull-down resistor                                              |
|     |        | • set this pin to "high" to select Normal Operation mode for transceiver_1        |
| 3   | TxD1   | Transmit data input 1;                                                            |
|     |        | has an integrated pull-up current source                                          |
| _   |        | <ul> <li>set this pin to "low" to drive a dominant signal on LIN bus_1</li> </ul> |
| 4   | RxD2   | Receive data output 2;                                                            |
|     |        | requires an external pull-up resistor                                             |
|     |        | <ul> <li>monitors the LIN bus_2 signal in Normal Operation mode</li> </ul>        |
|     |        | Indicates a wake-up event on BUS2 in Standby mode                                 |



# Pin configuration

| Pin | Symbol | Function                                                                                                          |
|-----|--------|-------------------------------------------------------------------------------------------------------------------|
| 5   | EN2    | Enable input 2;                                                                                                   |
|     |        | has an integrated pull-down resistor                                                                              |
|     |        | • set this pin to "high" to select Normal Operation mode for transceiver_1                                        |
| 6   | N.C.   | Not connected                                                                                                     |
| 7   | TxD2   | Transmit data input 2;                                                                                            |
|     |        | has an integrated pull-up current source                                                                          |
|     |        | <ul> <li>set this pin to "low" to drive a dominant signal on LIN bus_2</li> </ul>                                 |
| 8   | GND    | Ground                                                                                                            |
| 9   | BUS2   | BUS Input / Output 2;                                                                                             |
|     |        | has an integrated LIN slave termination                                                                           |
| 10  | Vs     | Battery supply input;                                                                                             |
|     |        | requires decoupling capacitor of 100 nF                                                                           |
| 11  | INH    | Inhibit output;                                                                                                   |
|     |        | Battery supply related output                                                                                     |
|     |        | <ul> <li>"high" when transceiver_1 OR transceiver_2 is in Normal Operation mode OR in Standby<br/>mode</li> </ul> |
| 12  | N.C.   | Not connected                                                                                                     |
| 13  | BUS1   | BUS Input / Output 1;                                                                                             |
|     |        | has an integrated LIN slave termination                                                                           |
| 14  | N.C.   | Not connected                                                                                                     |

### Table 1Pin definitions and functions



# 4 Functional description

The LIN interface is a single wire, bidirectional bus, used for in-vehicle networks. The TLE7268 Dual LIN transceiver is the interface between the microcontroller and physical LIN bus (see Figure 15). The TLE7268 drives data from the microcontroller to the LIN bus via the TxD1/TxD2 inputs. The TLE7268 converts the transmit data streams on the TxD1/TxD2 inputs to LIN signals with optimized slew rates in order to minimize the level of electromagnetic emission on the LIN networks. The RxD1/RxD2 outputs read back the information from the LIN bus to the microcontroller. The integrated filter networks of the receivers suppress noise from the LIN bus and increase the electromagnetic immunity level of the transceivers.

The LIN specification defines two valid bus states (see Figure 3):

- dominant: LIN bus voltage level close to GND level
- recessive: LIN bus voltage level pulled up to the supply voltage V<sub>s</sub> by bus termination

By setting the TxD1/TxD2 input of the TLE7268 to a "low" signal, the transceiver generates a dominant level on the corresponding BUS1/BUS2 pin. The RxD1/RxD2 outputs read the signal on the corresponding LIN bus pin and indicate the dominant LIN bus signal with a "low" signal to the microcontroller. Setting the TxD1/TxD2 pins to "high", the TLE7268 sets the corresponding LIN interface pin BUS1/BUS2 to the recessive level. At the same time a "high" signal on the RxD1/RxD2 outputs indicates the recessive level on the LIN bus.

Every LIN network consists of a master node and one or more slave nodes. To configure a transceiver for master node applications, a termination resistor of  $1 \text{ k}\Omega$  and a diode must be connected between LIN bus and power supply  $V_{\rm S}$  (see Figure 15).



Figure 3 LIN bus signals



# 4.1 Operating modes

The transceivers of the TLE7268 have the following major operation modes (see Figure 4):

- Normal Operation mode
- Standby mode
- Sleep mode

The transceivers can operate independently of each other regarding operational mode, for example one transceiver can be in Normal Operation mode while the other is in Sleep mode or in Standby mode. The only feature that introduces a dependency between the two transceivers is the voltage regulator control output, the INH pin. INH is floating only when both transceivers are in Sleep mode. INH "high" immediately indicates a mode change of any transceiver, which has been triggered by bus wake-up or by a "high" signal on either ENx input.





# 4.2 Normal Operation mode

In Normal Operation mode all functions of the TLE7268 are available and the device is fully functional. Data can be received from the LIN Bus as well as transmitted to the LIN Bus. The following functions are available in the Normal Operation mode:

- The transmitter\_x is turned on, data on the TxDx input pin is driven on the LIN bus\_x.
- The receiver\_x is turned on, data on the LIN bus\_x is monitored on the RxDx output.
- The TxDx pin is pulled up to the internal power supply by an internal current source of the TLE7268.
- The INH output is switched on.
- The LIN bus is not continuously monitored after a LIN Bus Wake Up (Chapter 4.5)
- The undervoltage detection is enabled (see Chapter 5.2).

Conditions for entering the Normal Operation mode:

• The Normal Operation mode can be entered from all modes of Operation by setting the ENx input pin to "high".

After a mode change for a transceiver\_x of the TLE7268to Normal Operation mode, a "high" signal for at least  $t_{to\_rec}$  on the TxDx input is required before releasing data communication on the corresponding transceiver (see Figure 5). After a mode change to Normal Operation mode while the TxDx is "low", the Transmitter\_x remains inactive until there is a transition from "low" to "high" at the TxDx pin. This behavior excludes possible bus communication disturbance during a mode change.



Figure 5 Transition from Standby mode to Normal Operation mode



# 4.3 Standby mode

In Standby mode no communication with the LIN Bus is possible. The following functions are available:

- The transmitter\_x is turned off, the TxD\_x input is inactive and the BUSx output is permanent recessive.
- The receiver\_x is turned off.
- The RxDx output indicates a wake-up event (see Figure 4).
- The TxDx pin is pulled up to the internal power supply by an internal current source of the TLE7268.
- The INH output is switched on.
- The LIN Bus x is continuously monitored for a valid Bus Wake up (Chapter 4.5) and indicates a wake-up event on the RxDx pin.
- The undervoltage detection is disabled if the second transceiver is not in Normal Operation mode (see **Chapter 5.2**).

Conditions for entering the Standby mode:

• A bus wake-up event on the BUSx pin, while the ENx input pin remains "low".

# 4.4 Sleep mode

Sleep mode is a low power mode with quiescent current consumption reduced to a minimum while a transceiver\_x is still able to wake-up by a message on the LIN bus\_x. The following functions are available:

- The transmitter\_x is turned off.
- The receiver\_x is turned off.
- RxDx output is "high" if a pull-up resistor is connected to the external microcontroller supply.
- The TxDx input is disabled and the internal pull-up current source is switched off.
- The INH output is switched off and is "floating" if both transceivers of the TLE7268 are in Sleep mode.
- The LIN Bus x is continuously monitored for a valid Bus Wake up (Chapter 4.5).
- The undervoltage detection is disabled if the second transceiver is not in Normal Operation mode (Chapter 5.2).

Conditions for entering the Sleep mode:

- The Sleep mode will be entered, if the transceiver\_x is in Normal Operation mode AND the ENx pin has been set to "low" (see Figure 6).
- The Sleep mode will be entered, if V<sub>s</sub> exceeds the V<sub>s\_UV\_PON</sub> threshold, while the ENx input pin remains "low" (see Figure 7).

**Figure 6** shows the behavior of the RxDx, TxDx and INH pin when the transceivers enter Sleep mode from Normal Operation mode.



#### **Functional description**







1) External pull up resistor is required.

2) External pull down resistor is required.

#### Figure 7 Transition from Power-down to Sleep mode



# 4.5 Wake-up events

A wake-up event on the LIN Bus changes the operation mode for transceiver\_x of the TLE7268 from Sleep mode to Standby mode. There are two different ways to exit Sleep mode:

- Bus wake-up via a dominant signal on the pin BUSx for at least the time t<sub>WK\_bus</sub>. The TLE7268 changes into Standby mode.
- Mode change by setting the ENx input "high". The TLE7268 changes into Normal Operation mode.

# 4.5.1 Bus wake-up via LIN bus

The bus wake-up, also called remote wake-up, changes the transceivers' operation mode from Sleep mode to Standby mode. A falling edge on the LIN Bus, followed by a dominant bus signal for  $t > t_{WK,bus}$  results in a bus wake-up event. The mode change to Standby mode is performed with the subsequent rising edge on the LIN bus. The transceiver\_x of TLE7268 remains in Sleep mode until it detects a change from dominant to recessive on the LIN bus\_x (see Figure 8).

In Standby mode a "low" signal on the RxDx output indicates a bus wake-up event of transceiver\_x.





# 4.5.2 Mode transition via EN pin

It is possible to change a transceiver\_x's mode from Sleep mode to Normal Operation mode by setting the corresponding ENx input "high". This feature is useful with an external microcontroller that is continuously powered (instead of being controlled by the INH output). The EN1/EN2 pins have integrated pull-down resistors to ensure the transceivers remain in Sleep mode or in Standby mode, even if the voltage at each ENx pin is floating. The EN1/EN2 inputs have integrated hysteresis (see Figure 9).



Figure 9 Transition from Sleep mode to Normal Operation mode

A transition from "high" to "low" on the ENx pin changes the operation mode of transceiver\_x from Normal Operation mode to Sleep mode. If transceiver\_x is already in Sleep mode, changing the ENx from "low" to "high" results in a mode change from Sleep mode to Normal Operation mode. If the transceiver\_x is in Standby mode, then a change from "low" to "high" on the ENx pin changes the mode to Normal Operation mode (see Figure 5).

The transceivers of the TLE7268 change operation modes regardless of the signal on the BUS1 and BUS2 pins. In case of a short circuit from LIN bus\_x to GND, which results in a permanent dominant signal, the transceiver\_x can be put to Sleep mode by setting the ENx input to "low".

After the mode change to Normal Operation mode, a "high" signal for the time  $t_{to_{rec}}$  on the TxDx input is required to release the data communication of transceiver\_x.

infineon

Fail safe functions

# 5 Fail safe functions

## 5.1 Overtemperature protection

The integrated overtemperature sensors protect the TLE7268 from thermal overstress on the transmitters. In case of an overtemperature event  $T_J > T_{JSD}$ , the temperature sensors disable the transmitters (see Figure 10). An overtemperature event does not cause any mode change. The TLE7268 does not indicate an overtemperature event to the microcontroller.

If the junction temperature drops below the thermal shutdown level  $T_J < T_{JSD}$ , then the transmitters are switched on again. A signal change from "high" to "low" on the TxDx input restarts data communication of transceivers after a "high" signal with a duration of at least  $t_{to,rec}$ .



A temperature hysteresis is implemented for avoiding toggling during temperature shutdown.



Fail safe functions

# 5.2 Undervoltage detection

If  $V_{\rm S} < V_{\rm S_{UV}}$ , then the TLE7268 detects an undervoltage event. During an undervoltage event the transmitters and the receivers are disabled and no mode change is performed. If  $V_{\rm S} > V_{\rm S_{UV}}$  the transmitter will be enabled after  $t_{\rm blank\ UV}$ . Figure 11 shows this scenario.



Figure 11 Undervoltage detection



#### Fail safe functions

# 5.3 TxD time-out

The TxD time-out feature protects the LIN BUSx from blocking permanently in case the signal on the TxDx pin is continuously "low", for example due to a malfunctioning microcontroller or a short circuit on the printed circuit board. In Normal Operation mode, a continuous "low" signal at the TxDx input for time  $t > t_{TxD}$  enables the TxD time-out feature and the TLE7268 disables the transceivers's output driver stage (see Figure 12). The receiver\_x remains active and data on the LIN BUSx is still monitored on the RxDx output.

The TLE7268 releases the output stage after a TxD time-out event when it detects a "high" signal on the corresponding TxDx input for the time  $t_{to,rec}$ .



Figure 12 TxD time-out

# 5.4 3.3 V and 5 V logic capability

The TLE7268 can be used for 3.3 V and 5 V microcontrollers. The inputs and the outputs can operate at both voltage levels. The RxD1/RxD2 outputs require external pull-up resistors to the microcontroller supply to define the voltage level (see Figure 15).

# 5.5 Short circuit

The BUS1/BUS2 pins of TLE7268 can withstand short circuit to GND and short circuit to the power supply  $V_s$ . The integrated overtemperature protection may disable the transmitters in case of a permanent short circuit on the bus pins causing overheating.

# 5.6 Unconnected logic pins

If the input pins are not connected and floating (see **Table 2**), then the integrated pull-up resistors and pulldown resistors at the digital input pins force the TLE7268 into fail safe behavior.

| Input signal | Default state | Comment                                                              |
|--------------|---------------|----------------------------------------------------------------------|
| TxD1, TxD2   | "high"        | pull-up current source to V <sub>Ref</sub><br>disabled in Sleep mode |
| EN1, EN2     | "low"         | pull-down resistor R <sub>EN</sub>                                   |

### Table 2Unconnected logical inputs



General product characteristics

# 6 General product characteristics

# 6.1 Absolute maximum ratings

#### Table 3Absolute maximum ratings 1)

All voltages with respect to ground; positive current flowing into pin; unless otherwise specified

| Parameter                                                   | Symbol                   | Values |      |                   | Unit | Note or Test Condition                               | Number   |  |
|-------------------------------------------------------------|--------------------------|--------|------|-------------------|------|------------------------------------------------------|----------|--|
|                                                             |                          | Min.   | Тур. | Max.              |      |                                                      |          |  |
| Voltages                                                    | L                        |        | 1    |                   |      |                                                      | 1        |  |
| Battery supply voltage                                      | Vs                       | -0.3   | -    | 40                | V    | ISO 17987 Param. 11                                  | P_5.1.1  |  |
| input voltage at BUS1, BUS2                                 | V <sub>BUS</sub>         | -27    | -    | 40                | V    | -                                                    | P_5.1.2  |  |
| Difference voltage between BUS1<br>and BUS2                 | V <sub>BUS1-BUS2</sub>   | -      | -    | 40                | V    | -                                                    | P_5.1.14 |  |
| Logic voltage at EN1, EN2, TxD1,<br>TxD2, RxD1, RxD2        | V <sub>logic</sub>       | -0.3   | -    | 6.0               | V    | -                                                    | P_5.1.3  |  |
| INH voltage                                                 | V <sub>INH</sub>         | -0.3   | -    | $V_{\rm S}$ + 0.3 | V    | -                                                    | P_5.1.4  |  |
| Currents                                                    |                          |        | l    |                   | l    |                                                      | 1        |  |
| Output current at RxD1, RxD2                                | I <sub>RxD</sub>         | 0      | -    | 15                | mA   | -                                                    | P_5.1.5  |  |
| Output current at INH                                       | I <sub>INH</sub>         | -5     | -    | 5                 | mA   | -                                                    | P_5.1.6  |  |
| Temperatures                                                |                          |        |      |                   |      |                                                      |          |  |
| Junction temperature                                        | Tj                       | -40    | -    | 150               | °C   | -                                                    | P_5.1.7  |  |
| Storage temperature                                         | T <sub>s</sub>           | -55    | -    | 150               | °C   | -                                                    | P_5.1.8  |  |
| ESD Resistivity                                             |                          |        |      |                   |      |                                                      |          |  |
| Electrostatic discharge voltage at $V_{\rm S}$ , BUS1, BUS2 | V <sub>ESD_HBM_BUS</sub> | -8     | -    | 8                 | kV   | Human Body Model<br>(100pF via 1.5 kΩ) <sup>2)</sup> | P_5.1.9  |  |
| Electrostatic discharge voltage all other pins              | V <sub>ESD_HBM_ALL</sub> | -2     | -    | 2                 | kV   | Human Body Model<br>(100pF via 1.5 kΩ) <sup>2)</sup> | P_5.1.10 |  |
| Electrostatic discharge voltage corner pins                 | V <sub>ESD_CDM_CP</sub>  | -750   | -    | 750               | V    | Charged Device Model <sup>3)</sup>                   | P_5.1.11 |  |
| Electrostatic discharge voltage all other pins              | V <sub>ESDCDM_OP</sub>   | -500   | -    | 500               | V    | Charged Device Model <sup>3)</sup>                   | P_5.1.12 |  |

1) Not subject to production test, specified by design

2) ESD susceptibility HBM according to ANSI / ESDA / JEDEC JS-001

3) ESD susceptibility, Charged Device Model "CDM" EIA / JESD 22-C101 or ESDA STM5.3.1

#### Notes

- 1. Stresses above the ones listed here may cause permanent damage to the device. Exposure to absolute maximum rating conditions for extended periods may affect device reliability.
- 2. Integrated protection functions are designed to prevent IC destruction under fault conditions described in the data sheet. Fault conditions are considered as "outside" normal operating range. Protection functions are not designed for continuous repetitive operation.



General product characteristics

## 6.2 Functional range

#### Table 4Functional range

| Parameter                                   | Symbol              | Values |      |      | Unit | Note or                             | Number  |
|---------------------------------------------|---------------------|--------|------|------|------|-------------------------------------|---------|
|                                             |                     | Min.   | Тур. | Max. | _    | Test Condition                      |         |
| Supply voltages                             | 1                   |        |      |      |      | 1                                   |         |
| Extended supply voltage range for operation | V <sub>S(ext)</sub> | 18     | -    | 40   | V    | Parameter<br>deviations<br>possible | P_5.2.1 |
| Supply voltage range for normal operation   | V <sub>S(nor)</sub> | 5.5    | -    | 18   | V    | ISO 17987<br>Param. 10              | P_5.2.2 |
| Thermal parameters                          | 1                   |        | ·    |      |      | •                                   |         |
| Junction temperature                        | T <sub>i</sub>      | -40    | -    | 150  | °C   | -                                   | P_5.2.3 |

*Note:* Within the functional range the IC operates as described in the circuit description. The electrical characteristics are specified within the conditions given in the related electrical characteristics table.

### 6.3 Thermal characteristics

*Note:* This thermal data was generated in accordance with JEDEC JESD51 standards. For more information, go to www.jedec.org.

#### Table 5Thermal resistance 1)

| Parameter                      | Symbol            | Values |      | Values |     | Values I |         | Note or Test Condition | Number |
|--------------------------------|-------------------|--------|------|--------|-----|----------|---------|------------------------|--------|
|                                |                   | Min.   | Тур. | Max.   |     |          |         |                        |        |
| Thermal resistance             |                   |        |      |        |     |          |         |                        |        |
| Junction to ambient PG-DSO-14  | R <sub>thJA</sub> | -      | -    | 110    | K/W | 2)       | P_5.3.1 |                        |        |
| Junction to ambient PG-TSON-14 | R <sub>thJA</sub> | -      | -    | 120    | K/W | 3)       | P_5.3.1 |                        |        |

#### Thermal shutdown junction temperature

| Thermal shutdown temperature | T <sub>JSD</sub> | 150 | 175 | 200 | °C | - | P_5.3.2 |
|------------------------------|------------------|-----|-----|-----|----|---|---------|
| Thermal shutdown hysteresis  | $\Delta T$       | -   | 10  | -   | K  | - | P_5.3.3 |

1) Not subject to production test, specified by design

 Specified R<sub>thJA</sub> value is according to Jedec JESD51-2,-7 at natural convection on FR4 2s2p board; The Product (TLE7268) was simulated on a 76.2 x 114.3 x 1.5 mm board with 2 inner copper layers (2 x 70 μm Cu, 2 x 35 μm Cu).

 Specified R<sub>thJA</sub> value is according to Jedec JESD51-2,-7 at natural convection on FR4 2s2p board; The Product (TLE7268) was simulated on a 76.2 x 114.3 x 1.5 mm board with 2 inner copper layers (2 x 70 μm Cu, 2 x 35 μm Cu).



# 7 Electrical characteristics

7.1 Functional device characteristics

# 7.1.1 General timing parameters

### Table 6General Timing Parameters

5.5 V <  $V_{\rm S}$  < 18 V;  $R_{\rm L}$  = 500 Ω; -40 °C <  $T_{\rm J}$  < 150 °C

all voltages with respect to ground; positive current flowing into pin; unless otherwise specified.

| Parameter                                 | Symbol              | Values |      | Values |    | Values         |         |  | Note or | Number |
|-------------------------------------------|---------------------|--------|------|--------|----|----------------|---------|--|---------|--------|
|                                           |                     | Min.   | Тур. | Max.   |    | Test Condition |         |  |         |        |
| Delay time for mode change                | t <sub>MODE_x</sub> | -      | -    | 50     | μs | 1)             | P_7.1.1 |  |         |        |
| TxD time-out                              | t <sub>TxD_x</sub>  | 8      | 18   | 28     | ms |                | P_7.1.2 |  |         |        |
| TxD recessive time to release transmitter | t <sub>to,</sub>    | -      | -    | 10     | μs | 1)             | P_7.1.3 |  |         |        |

1) Delay time specified for a load of  $10 \text{ k}\Omega$ , 20 pF on the INH output

# 7.1.2 Power supply interface

# 7.1.2.1 Current consumption

### Table 7Current consumption

5.5 V <  $V_{\rm S}$  < 18 V;  $R_{\rm L}$  = 500 Ω; -40 °C <  $T_{\rm J}$  < 150 °C

all voltages with respect to ground; positive current flowing into pin; unless otherwise specified.

| Parameter                                                                                                | Symbol                   |      | Values |      |    | Note or                                                                                                  | Number  |
|----------------------------------------------------------------------------------------------------------|--------------------------|------|--------|------|----|----------------------------------------------------------------------------------------------------------|---------|
|                                                                                                          |                          | Min. | Тур.   | Max. |    | Test Condition                                                                                           |         |
| Current consumption at V <sub>s</sub> , Normal<br>Operation mode, recessive state (both<br>transceivers) | I <sub>S,rec</sub>       | 0.1  | 0.8    | 2.0  | mA | INH open, without $R_{L}$ ;<br>$V_{TxD1} = V_{TxD2} = "high"$                                            | P_7.1.4 |
| Current consumption at V <sub>s</sub> , Normal<br>Operation mode, dominant state (both<br>transceivers)  | / <sub>S,dom</sub>       | 0.2  | 2.2    | 4.5  | mA | INH open, without $R_L$ ;<br>$V_{TxD1} = V_{TxD2} = 0 V$                                                 | P_7.1.5 |
| Current consumption at <i>V</i> <sub>s</sub> , Standby mode (both transceivers)                          | I <sub>S,standby</sub>   | 100  | 400    | 900  | μΑ | Standby mode,<br>$V_{\rm S} = V_{\rm BUS1} = V_{\rm BUS2}$                                               | P_7.1.6 |
| Current consumption at V <sub>s</sub> , Sleep mode<br>(both transceivers)                                | I <sub>S,sleep,typ</sub> | 1    | 8      | 15   | μA | Sleep mode,<br>$T_j < 40 \text{ °C}; V_S = 13.5 \text{ V};$<br>$V_S = V_{\text{BUS1}} = V_{\text{BUS2}}$ | P_7.1.7 |



# Table 7Current consumption (cont'd)

5.5 V <  $V_{\rm S}$  < 18 V;  $R_{\rm L}$  = 500 Ω; -40 °C <  $T_{\rm J}$  < 150 °C

all voltages with respect to ground; positive current flowing into pin; unless otherwise specified.

| Parameter                                                                                                  | Symbol                | Value | s    | Unit | Note or | Number                                                                                      |         |
|------------------------------------------------------------------------------------------------------------|-----------------------|-------|------|------|---------|---------------------------------------------------------------------------------------------|---------|
|                                                                                                            |                       | Min.  | Тур. | Max. |         | Test Condition                                                                              |         |
| Current consumption at V <sub>s</sub> , Sleep mode (both transceivers)                                     | I <sub>S,sleep</sub>  | 1     | 12   | 20   | μA      | Sleep mode,<br>$V_{\rm S} = V_{\rm BUS1} = V_{\rm BUS2}$                                    | P_7.1.8 |
| Current consumption at V <sub>s</sub> , Sleep mode<br>(both transceivers), BUS1 and BUS2<br>shorted to GND | I <sub>s,sc_gnd</sub> | 200   | _    | 1600 |         | Sleep mode,<br>$V_{\rm S} = 13.5 \text{ V};$<br>$V_{\rm BUS1} = V_{\rm BUS2} = 0 \text{ V}$ | P_7.1.9 |

# 7.1.2.2 Undervoltage detection

#### Table 8 Undervoltage detection

 $5.5 \text{ V} < V_{\text{S}} < 18 \text{ V}; R_{\text{L}} = 500 \Omega; -40 \text{ °C} < T_{\text{J}} < 150 \text{ °C}$ all voltages with respect to ground; positive current flowing into pin; unless otherwise specified.

| Parameter                                 | Symbol                |      | Values |      | Unit |                             | Number   |
|-------------------------------------------|-----------------------|------|--------|------|------|-----------------------------|----------|
|                                           |                       | Min. | Тур.   | Max. |      | Test Condition              |          |
| Power-on reset level<br>on V <sub>s</sub> | V <sub>S,PON</sub>    | -    | -      | 4.3  | V    | Reset level for mode change | P_7.1.10 |
| Undervoltage<br>detection threshold       | V <sub>S,UV</sub>     | 4.4  | 5.0    | 5.5  | V    |                             | P_7.1.11 |
| Undervoltage<br>detection hysteresis      | V <sub>S,UV,HYS</sub> | -    | 300    | -    | mV   | 1)                          | P_7.1.12 |
| Undervoltageblanking<br>time              | t <sub>blank,uv</sub> | -    | 10     | -    | μs   | 1)                          | P_7.1.13 |

1) Not subject to production test, specified by design



## 7.1.2.3 INH output

#### Table 9 INH output

5.5 V <  $V_{\rm S}$  < 18 V;  $R_{\rm L}$  = 500  $\Omega;$  -40 °C <  $T_{\rm J}$  < 150 °C

all voltages with respect to ground; positive current flowing into pin; unless otherwise specified.

| Parameter            | Symbol               |      | Value | s    | Unit | Note or Test Condition             | Number   |
|----------------------|----------------------|------|-------|------|------|------------------------------------|----------|
|                      |                      | Min. | Тур.  | Max. |      |                                    |          |
| Inhibit output: INH  |                      |      |       |      | - L  |                                    | L.       |
| Inhibit voltage drop | $\Delta V_{\rm INH}$ | -    | -     | 1.0  | V    | I <sub>INH</sub> = -2.0 mA         | P_7.1.14 |
| Leakage current      | I <sub>INH,lk</sub>  | -5.0 | -     | -    | μA   | Sleep mode; V <sub>INH</sub> = 0 V | P_7.1.15 |

# 7.1.3 LIN controller interface

### Table 10LIN controller interface

5.5 V <  $V_{\rm S}$  < 18 V;  $R_{\rm L}$  = 500 Ω; -40 °C <  $T_{\rm J}$  < 150 °C

all voltages with respect to ground; positive current flowing into pin; unless otherwise specified.

| Parameter                        | Symbol                   | Values |      |      | Unit | Note or                                                                             | Number   |  |
|----------------------------------|--------------------------|--------|------|------|------|-------------------------------------------------------------------------------------|----------|--|
|                                  |                          | Min.   | Тур. | Max. |      | Test Condition                                                                      |          |  |
| Receiver outputs: RxD1, RxD2     |                          |        |      |      | -1   |                                                                                     |          |  |
| "High" level leakage current     | I <sub>RD,H,leak_x</sub> | -      | -    | 5    | μA   | $V_{RxD1} = V_{RxD2} = 5 V;$<br>$V_{BUS1} = V_{BUS2} = V_{S}$                       | P_7.1.16 |  |
| "Low" level output current       | I <sub>RD,L_x</sub>      | 2      | -    | -    | mA   | $V_{RxD1} = V_{RxD2} = 0.4 V;$<br>$V_{BUS1} = V_{BUS2} = 0 V$                       | P_7.1.17 |  |
| Transmitter inputs: TxD1, TxD2   |                          |        |      |      |      |                                                                                     |          |  |
| "High" level input voltage range | V <sub>TD,H_x</sub>      | 2      | -    | 6.0  | V    | Recessive state                                                                     | P_7.1.18 |  |
| "Low" level input voltage range  | V <sub>TD,L_x</sub>      | -0.3   | -    | 0.8  | V    | Dominant state                                                                      | P_7.1.19 |  |
| Input hysteresis                 | V <sub>TD,hys_x</sub>    | -      | 200  | -    | mV   | 1)                                                                                  | P_7.1.20 |  |
| Pull-up current                  | I <sub>TD_x</sub>        | -60    | -    | -20  | μA   | V <sub>TxD1</sub> = V <sub>TxD2</sub> = 0 V;<br>Normal Operation or<br>Standby mode | P_7.1.21 |  |
| Enable inputs: EN1, EN2          |                          |        |      |      | -1   |                                                                                     |          |  |
| "High" level input voltage range | V <sub>EN,H_x</sub>      | 2      | -    | 6.0  | V    | Normal Operation mode                                                               | P_7.1.23 |  |
| "Low" level input voltage range  | V <sub>EN,L_x</sub>      | -0.3   | -    | 0.8  | V    | Sleep or Standby<br>mode                                                            | P_7.1.24 |  |
| Input hysteresis                 | V <sub>EN,hys_x</sub>    | -      | 200  | -    | mV   | 1)                                                                                  | P_7.1.25 |  |
| Pull-down resistance             | R <sub>EN_x</sub>        | 15     | 30   | 60   | kΩ   | -                                                                                   | P_7.1.26 |  |

1) Not subject to production test, specified by design



## 7.1.4 Bus transmitter and receiver

### 7.1.4.1 Bus receiver

#### Table 11 Bus receiver

5.5 V <  $V_{\rm S}$  < 18 V;  $R_{\rm L}$  = 500 Ω; -40 °C <  $T_{\rm J}$  < 150 °C

all voltages with respect to ground; positive current flowing into pin; unless otherwise specified.

| Parameter                                                    | Symbol                 |                         | Values                  |                          | Unit | Note or Test Condition            | Number   |  |
|--------------------------------------------------------------|------------------------|-------------------------|-------------------------|--------------------------|------|-----------------------------------|----------|--|
|                                                              |                        | Min.                    | Тур.                    | Max.                     |      |                                   |          |  |
| Receiver threshold<br>voltage, recessive to<br>dominant edge | V <sub>th_dom_x</sub>  | 0.4 × V <sub>s</sub>    | 0.44 × V <sub>S</sub>   | -                        | V    | -                                 | P_7.1.28 |  |
| Receiver dominant state                                      | V <sub>BUSdom_x</sub>  | - 27                    | -                       | 0.4<br>×V <sub>s</sub>   | V    | ISO 17987 (Par. 17)               | P_7.1.29 |  |
| Receiver threshold<br>voltage, dominant to<br>recessive edge | V <sub>th_rec_x</sub>  | -                       | 0.56 × V <sub>s</sub>   | 0.6 × V <sub>s</sub>     | V    | -                                 | P_7.1.30 |  |
| Receiver recessive state                                     | V <sub>BUSrec_x</sub>  | $0.6 \times V_{\rm S}$  | -                       | 40                       | V    | ISO 17987 (Par. 18)               | P_7.1.31 |  |
| Receiver center<br>voltage                                   | V <sub>BUS_CNT_x</sub> | 0.475 × V <sub>S</sub>  | 0.5 × V <sub>s</sub>    | 0.525 × V <sub>s</sub>   | V    | ISO 17987 (Par. 19) <sup>1)</sup> | P_7.1.32 |  |
| Receiver hysteresis                                          | V <sub>HYS_x</sub>     | $0.07 \times V_{\rm S}$ | $0.12 \times V_{\rm S}$ | $0.175 \times V_{\rm S}$ | V    | ISO 17987 (Par. 20) <sup>2)</sup> | P_7.1.33 |  |
| Wake-up threshold voltage                                    | V <sub>BUS,wk_x</sub>  | $0.40 \times V_{\rm S}$ | 0.5 × V <sub>s</sub>    | 0.6 × V <sub>s</sub>     | V    | -                                 | P_7.1.34 |  |
| Dominant time for bus<br>wake-up                             | t <sub>WK,bus_x</sub>  | 30                      | -                       | 150                      | μs   | -                                 | P_7.1.35 |  |

1)  $V_{\text{BUS}_{\text{CNT}}} = (V_{\text{th}_{\text{dom}}} + V_{\text{th}_{\text{rec}}}) / 2;$ 

2)  $V_{\rm HYS} = V_{\rm th_{rec}} - V_{\rm th_{dom}}$ 



# 7.1.4.2 Bus transmitter

#### Table 12Bus transmitter

5.5 V <  $V_{\rm S}$  < 18 V;  $R_{\rm L}$  = 500 Ω; -40 °C <  $T_{\rm J}$  < 150 °C

all voltages with respect to ground; positive current flowing into pin; unless otherwise specified.

| Parameter                                       | Symbol                      | V                    | alues |      | Unit | Note or<br>Test Condition                                                                          | Number   |
|-------------------------------------------------|-----------------------------|----------------------|-------|------|------|----------------------------------------------------------------------------------------------------|----------|
|                                                 |                             | Min.                 | Тур.  | Max. |      |                                                                                                    |          |
| Bus recessive output voltage                    | V <sub>BUS,ro_x</sub>       | 0.8 × V <sub>s</sub> | -     | Vs   | V    | V <sub>TxDx1</sub> = V <sub>TxDx2</sub> = "high";<br>Open load                                     | P_7.1.36 |
| Bus short circuit current                       | I <sub>BUSx_SC_x</sub>      | 40                   | 85    | 125  | mA   | V <sub>BUS1</sub> = V <sub>BUS2</sub> = 18 V;<br>ISO 17987 (Par. 12);                              | P_7.1.37 |
| Leakage current<br>loss of ground               | I <sub>BUS_NO_GND_X</sub>   | -1                   | -0.5  | _    | mA   | V <sub>S</sub> = 0 V;<br>V <sub>BUS1</sub> = V <sub>BUS2</sub> = -12 V;<br>ISO 17987 (Par. 15)     | P_7.1.38 |
| Leakage current<br>loss of battery              | / <sub>BUS_NO_BAT_x</sub>   | -                    | 1     | 5    | μA   | $V_{\rm S} = 0 \text{ V};$<br>$V_{\rm BUS1} = V_{\rm BUS2} = 18 \text{ V}$<br>ISO 17987 (Par. 16)  | P_7.1.39 |
| Leakage current<br>driver off and bus dominant  | I <sub>BUS_PAS_dom_x</sub>  | -1                   | -0.5  | -    | mA   | $V_{\rm S} = 18 \text{ V};$<br>$V_{\rm BUS1} = V_{\rm BUS2} = 0 \text{ V}$<br>ISO 17987 (Par. 13)  | P_7.1.40 |
| Leakage current<br>driver off and bus recessive | I <sub>BUSx_PAS_rec_x</sub> | -                    | 1     | 5    | μA   | $V_{\rm S} = 8 \text{ V},$<br>$V_{\rm BUS1} = V_{\rm BUS2} = 18 \text{ V},$<br>ISO 17987 (Par. 14) | P_7.1.41 |
| Forward voltage serial diode                    | V <sub>SerDiode_x</sub>     | 0.4                  | -     | 1.0  | V    | $I_{\text{SerDiodex}} = 75 \ \mu \text{A}^{1)}$<br>ISO 17987 (Par.21)                              | P_7.1.42 |
| Bus pull-up resistance                          | R <sub>slave_x</sub>        | 20                   | 40    | 60   | kΩ   | Normal Operation<br>mode;<br>ISO 17987 (Par. 26)                                                   | P_7.1.43 |
| Input capacitance                               | C <sub>i,BUS_x</sub>        | -                    | -     | 30   | pF   | 2)                                                                                                 | P_7.1.46 |

1)  $\Delta V_{\text{BUSx}}$  = voltage difference between  $V_{\text{S}}$  and BUSx.  $V_{\text{SerDiodex}} = \Delta V_{\text{BUSx}} - I_{\text{SerDiodex}} * R_{\text{Slave x}}$ 

2) Not subject to production test, specified by design



# 7.1.4.3 Dynamic transceiver parameters

#### Table 13Dynamic transceiver parameters

5.5 V <  $V_{\rm S}$  < 18 V;  $R_{\rm L}$  = 500 Ω; -40 °C <  $T_{\rm J}$  < 150 °C

all voltages with respect to ground; positive current flowing into pin; unless otherwise specified.

| Parameter                                                                                         | Symbol                | Values |      |       | Unit | Note or Test Condition                                                                                                                                                                                                                                                                                                                      | Number   |
|---------------------------------------------------------------------------------------------------|-----------------------|--------|------|-------|------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------|
|                                                                                                   |                       | Min.   | Тур. | Max.  |      |                                                                                                                                                                                                                                                                                                                                             |          |
| Propagation delay<br>BUSx to RxDx<br>("dominant" to "low")                                        | t <sub>rx_pdf_x</sub> | 1      | 3.5  | 6     | μs   | $R_{\text{RxD1}} = R_{\text{RxD2}} = 2.4 \text{ k}\Omega;$<br>$C_{\text{RxD1}} = C_{\text{RxD2}} = 20 \text{ pF};$<br>ISO 17987 (Par. 31)                                                                                                                                                                                                   | P_7.1.47 |
| Propagation delay<br>BUSx to RxDx<br>("recessive" to "high")                                      | t <sub>rx_pdr_x</sub> | 1      | 3.5  | 6     | μs   | $R_{RxD1} = R_{RxD2} = 2.4 \text{ k}\Omega;$<br>$C_{RxD1} = C_{RxD2} = 20 \text{ pF};$<br>ISO 17987 (Par. 31)                                                                                                                                                                                                                               | P_7.1.48 |
| Receiver delay symmetry                                                                           | t <sub>rx_sym_x</sub> | -2     | -    | 2     | μs   | $t_{rx_sym} = t_{rx_pdf} - t_{rx_pdr};$<br>$R_{RxD1} = R_{RxD2} = 2.4 \text{ k}\Omega;$<br>$C_{RxD1} = C_{RxD2} = 20 \text{ pF};$<br>ISO 17987 (Par. 32)                                                                                                                                                                                    | P_7.1.49 |
| Duty cycle D1<br>(for worst case at 20 kBit/s)                                                    | D1                    | 0.396  | _    | _     |      | Duty cycle 1<br><sup>1)</sup> $TH_{\text{Rec}(\text{max})} = 0.744 \times V_{\text{S}};$<br>$TH_{\text{Dom}(\text{max})} = 0.581 \times V_{\text{S}};$<br>$V_{\text{S}} = 7.0 \dots 18 \text{ V};$<br>$t_{\text{bit}} = 50 \mu\text{s};$<br>D1 = $t_{\text{bus}\_\text{rec}(\text{min})} / 2 \times t_{\text{bit}};$<br>ISO 17987 (Par. 27) | P_7.1.50 |
| Duty cycle D1<br>for <i>V</i> <sub>S</sub> supply 5.5 V to 7.0 V<br>(for worst case at 20 kBit/s) | D1                    | 0.396  | -    | _     |      | Duty cycle 1 <sup>1)</sup> $TH_{\text{Rec}(\text{max})}$<br>= 0.760 × $V_{\text{S}}$ ;<br>$TH_{\text{Dom}(\text{max})}$ = 0.593 × $V_{\text{S}}$ ;<br>$V_{\text{S}}$ = 5.5 7.0 V;<br>$t_{\text{bit}}$ = 50 µS;<br>D1 = $t_{\text{bus}_{\text{rec}}(\text{min})} / 2 \times t_{\text{bit}}$ ;                                                | P_7.1.51 |
| Duty cycle D2<br>(for worst case at 20 kBit/s)                                                    | D2                    | _      | -    | 0.581 |      | Duty cycle $2^{1)}TH_{\text{Rec(min)}}$<br>= 0.422 × $V_{\text{S}}$ ;<br>$TH_{\text{Dom(min)}}$ = 0.284 × $V_{\text{S}}$ ;<br>$V_{\text{S}}$ = 7.6 18 V;<br>$t_{\text{bit}}$ = 50 µS;<br>D2 = $t_{\text{bus_rec(max)}}$ / 2 × $t_{\text{bit}}$ ;<br>ISO 17987 (Par. 28)                                                                     | P_7.1.52 |
| Duty cycle D2<br>for V <sub>s</sub> supply 6.1 V to 7.6 V<br>(for worst case at 20 kBit/s)        | D2                    | -      | -    | 0.581 |      | Duty cycle $2^{1}TH_{\text{Rec(min)}}$<br>= 0.410 × V <sub>S</sub> ;<br>$TH_{\text{Dom(min)}}$ = .275 × V <sub>S</sub> ;<br>$V_{\text{S}}$ = 6.1 7.6 V;<br>$t_{\text{bit}}$ = 50 µs;<br>D2 = $t_{\text{bus_rec(max)}}$ / 2 × $t_{\text{bit}}$ ;                                                                                             | P_7.1.53 |



#### Table 13 Dynamic transceiver parameters (cont'd)

5.5 V <  $V_{\rm S}$  < 18 V;  $R_{\rm L}$  = 500 Ω; -40 °C <  $T_{\rm J}$  < 150 °C

all voltages with respect to ground; positive current flowing into pin; unless otherwise specified.

| Parameter                                                                                    | Symbol |       | Value | S     | Unit | Note or Test Condition                                                                                                                                                                                                                                                                                         | Number   |
|----------------------------------------------------------------------------------------------|--------|-------|-------|-------|------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------|
|                                                                                              |        | Min.  | Тур.  | Max.  |      |                                                                                                                                                                                                                                                                                                                |          |
| Duty cycle D3<br>(for worst case at 10.4 kBit/s)                                             | D3     | 0.417 | -     | -     |      | Duty cycle 3<br><sup>1)</sup> $TH_{\text{Rec(max)}} = 0.778 \times V_{\text{S}};$<br>$TH_{\text{Dom(max)}} = 0.616 \times V_{\text{S}};$<br>$V_{\text{S}} = 7.0 \dots 18 \text{ V};$<br>$t_{\text{bit}} = 96 \mu\text{s};$<br>D3 = $t_{\text{bus_rec(min)}} / 2 \times t_{\text{bit}};$<br>ISO 17987 (Par. 29) | P_7.1.54 |
| Duty cycle D3<br>for V <sub>s</sub> supply 5.5 V to 7.0 V<br>(for worst case at 10.4 kBit/s) | D3     | 0.417 | -     | -     |      | Duty cycle 3 <sup>1)</sup> $TH_{\text{Rec(max)}}$<br>= 0.797 × $V_{\text{S}}$ ;<br>$TH_{\text{Dom(max)}}$ = 0.630 × $V_{\text{S}}$ ;<br>$V_{\text{S}}$ = 5.5 7.0 V;<br>$t_{\text{bit}}$ = 96 µS;<br>D3 = $t_{\text{bus_rec(min)}}$ / 2 × $t_{\text{bit}}$ ;                                                    |          |
| Duty cycle D4<br>(for worst case at 10.4 kBit/s)                                             | D4     | -     | -     | 0.590 |      | Duty cycle $4^{1)}TH_{\text{Rec}(\text{min})}$<br>= 0.389 × V <sub>S</sub> ;<br>$TH_{\text{Dom}(\text{min})}$ = 0.251 × V <sub>S</sub> ;<br>$V_{\text{S}}$ = 7.6 18 V;<br>$t_{\text{bit}}$ = 96 µS;<br>D4 = $t_{\text{bus}_{\text{rec}}(\text{max})}$ / 2 × $t_{\text{bit}}$ ;<br>ISO 17987 (Par. 30)          | P_7.1.56 |
| Duty cycle D4<br>for V <sub>s</sub> supply 6.1 V to 7.6 V<br>(for worst case at 10.4 kBit/s) | D4     | -     | -     | 0.590 |      | Duty cycle 4 <sup>1)</sup> $TH_{Rec(min)}$<br>= 0.378 × $V_{S}$ ;<br>$TH_{Dom(min)}$ = 0.242 × $V_{S}$ ;<br>$V_{S}$ = 6.1 7.6 V;<br>$t_{bit}$ = 96 $\mu$ s;<br>D4 = $t_{bus\_rec(max)}$ / 2 × $t_{bit}$ ;                                                                                                      | P_7.1.57 |

1) Bus load concerning LIN Spec 2.2:

Load 1 = 1 nF / 1 k $\Omega$  =  $C_{BUS} / R_{L}$ Load 2 = 6.8 nF / 660  $\Omega$  =  $C_{BUS} / R_{L}$ Load 3 = 10 nF / 500  $\Omega$  =  $C_{BUS} / R_{L}$ 



# 7.2 Diagrams











#### Application information

# 8 Application information

*Note:* The following information is given as a hint for the implementation of the device only and shall not be regarded as a description or warranty of a certain functionality, condition or quality of the device.

#### 8.1 ESD robustness according to IEC61000-4-2

Tests for ESD robustness according to IEC61000-4-2 Gun test (150 pF, 330  $\Omega$ ) have been performed. The results and test conditions are available in a separate test report.

#### Table 14 ESD robustness according to IEC61000-4-2

| Performed test                                                         | Result | Unit | Remarks                      |
|------------------------------------------------------------------------|--------|------|------------------------------|
| Electrostatic discharge voltage at pin V <sub>s</sub> , BUS versus GND | ≥+10   | kV   | <sup>1)</sup> Positive pulse |
| Electrostatic discharge voltage at pin V <sub>s</sub> , BUS versus GND | ≤ -10  | kV   | <sup>1)</sup> Negative pulse |

1) Not subject to production test. ESD susceptibility "ESD GUN" according IEC 61000-4-2, Tested by external test facility (IBEE Zwickau, EMC test report Nr. 04-05-17 and Nr. 14-06-17).

# 8.2 Physical layer compatibility

Since the LIN physical layer is independent from higher LIN layers (for example LIN protocol layer), all nodes with a LIN physical layer according to this revision can be mixed with LIN physical layer nodes according to older revisions (LIN 1.0, LIN 1.1, LIN 1.2, LIN 1.3, LIN 2.0, LIN 2.1 and LIN 2.2) without any restrictions.

### 8.3 TxD fail safe input

The TxD1/TxD2 inputs have internal pull-up structures for avoiding bus disturbance in case the TxDx input is open. In case of an unconnected TxDx input, the TxDx is pulled up to an internal voltage supply (see Figure 1) and the output to the LIN bus on the pin BUSx is always recessive. This ensures that the transceiver does not disturb communication on the LIN bus.

In Sleep mode the pull-up structure on each TxD1/TxD2 input is disabled in order to minimize quiescent current of the TLE7268. The logic at the TxDx input does not react to any signal change on the TxDx input and the transmitter\_x is turned off. In Sleep mode the transceiver\_x can not disturb or block the LIN BUSx.

| Operation mode        | Internal pull-up structure | TxDx input signal | Transmitter_x | BUSx output |  |  |  |
|-----------------------|----------------------------|-------------------|---------------|-------------|--|--|--|
| Normal Operation mode | active                     | "high"            | on            | recessive   |  |  |  |
| Standby mode          | active                     | "high"            | off           | recessive   |  |  |  |
| Sleep mode            | inactive                   | floating          | off           | recessive   |  |  |  |

Table 15TxDx termination (TxDx inputs open)



Application information





Figure 15 Simplified application circuit



### Application information

# 8.5 RxDx pull-up resistor

The receive data outputs RxD1/RxD2 provide open drain behavior for allowing the output level to be adapted to the microcontroller supply voltage. Because of this, 3.3 V microcontroller derivatives without 5 V tolerant ports can be used. In case the microcontroller port pin does not provide integrated pull-up circuits, external pull-up resistors connected to the microcontroller logic supply voltage  $V_{10}$  are required.

**Figure 16** shows typical RxD1/RxD2 pin input current and input voltage characteristics across temperature. The RxDx pull-up resistors can be dimensioned according to the minimum "high"-level input voltage and the maximum "low"-level input voltage of the application's microcontroller port pins' (Rx). Typically pull-up resistors  $R_{RxD1}/R_{RxD2}$  of 2.4 k $\Omega$  are recommended.



Figure 16 RxDx pin input typical current and voltage characteristics

# 8.6 Further application information

- Please contact Infineon for information regarding the FMEA pin
- For further information you may contact www.infineon.com/automotive-transceiver



Package outlines

# 9 Package outlines



infineon

#### **Package outlines**





#### Green Product (RoHS compliant)

To meet the world-wide customer requirements for environmentally friendly products and to be compliant with government regulations the device is available as a green product. Green products are RoHS-Compliant (i.e Pb-free finish on leads and suitable for Pb-free soldering according to IPC/JEDEC J-STD-020).

For further information on alternative packages, please visit our website: http://www.infineon.com/packages.

**Revision history** 



# 10 Revision history

| Revision | Date       | Changes            |
|----------|------------|--------------------|
| 1.0      | 2017-07-25 | Data Sheet created |

#### Trademarks of Infineon Technologies AG

µHVIC<sup>™</sup>, µIPM<sup>™</sup>, µPFC<sup>™</sup>, AU-ConvertIR<sup>™</sup>, AURIX<sup>™</sup>, C166<sup>™</sup>, CanPAK<sup>™</sup>, CIPOS<sup>™</sup>, CIPURSE<sup>™</sup>, CoolDP<sup>™</sup>, CoolGaN<sup>™</sup>, COOLIR<sup>™</sup>, CoolMOS<sup>™</sup>, CoolSET<sup>™</sup>, CoolSiC<sup>™</sup>, DAVE<sup>™</sup>, DI-POL<sup>™</sup>, DirectFET<sup>™</sup>, DrBlade<sup>™</sup>, EasyPIM<sup>™</sup>, EconoBRIDGE<sup>™</sup>, EconoDUAL<sup>™</sup>, EconoPACK<sup>™</sup>, EconoPIM<sup>™</sup>, EiceDRIVER<sup>™</sup>, eupec<sup>™</sup>, FCOS<sup>™</sup>, GaNpowIR<sup>™</sup>, HEXFET<sup>™</sup>, HITFET<sup>™</sup>, HybridPACK<sup>™</sup>, iMOTION<sup>™</sup>, IRAM<sup>™</sup>, ISOFACE<sup>™</sup>, IsoPACK<sup>™</sup>, LEDrivIR<sup>™</sup>, LITIX<sup>™</sup>, MIPAQ<sup>™</sup>, ModSTACK<sup>™</sup>, my-d<sup>™</sup>, NovalithIC<sup>™</sup>, OPTIGA<sup>™</sup>, OptiMOS<sup>™</sup>, ORIGA<sup>™</sup>, PowIRaudio<sup>™</sup>, PowIRStage<sup>™</sup>, PrimePACK<sup>™</sup>, PrimeSTACK<sup>™</sup>, PROFET<sup>™</sup>, PRO-SIL<sup>™</sup>, RASIC<sup>™</sup>, REAL3<sup>™</sup>, SmartLEWIS<sup>™</sup>, SOLID FLASH<sup>™</sup>, SPOC<sup>™</sup>, StrongIRFET<sup>™</sup>, SupIRBuck<sup>™</sup>, TEMPFET<sup>™</sup>, TRENCHSTOP<sup>™</sup>, TriCore<sup>™</sup>, UHVIC<sup>™</sup>, XHP<sup>™</sup>, XMC<sup>™</sup>.

Trademarks updated November 2015

#### **Other Trademarks**

All referenced product or service names and trademarks are the property of their respective owners.

Edition 2017-09-14 Published by Infineon Technologies AG 81726 Munich, Germany

© 2017 Infineon Technologies AG. All Rights Reserved.

Do you have a question about any aspect of this document? Email: erratum@infineon.com

#### IMPORTANT NOTICE

The information given in this document shall in no event be regarded as a guarantee of conditions or characteristics ("Beschaffenheitsgarantie").

With respect to any examples, hints or any typical values stated herein and/or any information regarding the application of the product, Infineon Technologies hereby disclaims any and all warranties and liabilities of any kind, including without limitation warranties of non-infringement of intellectual property rights of any third party.

In addition, any information given in this document is subject to customer's compliance with its obligations stated in this document and any applicable legal requirements, norms and standards concerning customer's products and any use of the product of Infineon Technologies in customer's applications.

The data contained in this document is exclusively intended for technically trained staff. It is the responsibility of customer's technical departments to evaluate the suitability of the product for the intended application and the completeness of the product information given in this document with respect to such application. For further information on technology, delivery terms and conditions and prices, please contact the nearest Infineon Technologies Office (www.infineon.com).

#### WARNINGS

Due to technical requirements products may contain dangerous substances. For information on the types in question please contact your nearest Infineon Technologies office.

Except as otherwise explicitly approved by Infineon Technologies in a written document signed by authorized representatives of Infineon Technologies, Infineon Technologies' products may not be used in any applications where a failure of the product or any consequences of the use thereof can reasonably be expected to result in personal injury.