

# TLE42694

Low Dropout Fixed Voltage Regulator

TLE42694G TLE42694GM TLE42694E

# Data Sheet

Rev. 1.3, 2014-07-03

# Automotive Power



# Low Dropout Fixed Voltage Regulator

# TLE42694



#### Features

- Output Voltage 5 V ±2%
- Ouput Current up to 150 mA
- Very Low Current Consumption
- Early Warning
- Power-on and Undervoltage Reset with Programmable Delay Time
- Reset Low Down to  $V_{Q} = 1 \text{ V}$
- Adjustable Reset Threshold
- Very Low Dropout Voltage
- Output Current Limitation
- Reverse Polarity Protection
- Overtemperature Protection
- Suitable for Use in Automotive Electronics
- Wide Temperature Range from -40 °C up to 150 °C
- Input Voltage Range from -42 V to 45 V
- · Integrated Pull-Up Resistors at Logic Outputs
- Green Product (RoHS compliant)
- AEC Qualified

#### Description

The TLE 42694 is a monolithic integrated low dropout voltage regulator, especially designed for automotive applications. An input voltage up to 45 V is regulated to an output voltage of 5.0 V. The component is able to drive loads up to 150 mA. It is short-circuit proof by the implemented output current limitation and has an integrated overtemperature shutdown. A reset signal is generated for an output voltage  $V_{\rm Q,rt}$  of typically 4.65 V. This threshold can be decreased by an external resistor divider. The power-on reset delay time can be programmed by the external delay capacitor. The additional sense



PG-DSO-8



PG-DSO-14



PG-SSOP-14 exposed pad

| Туре       | Package                | Marking |
|------------|------------------------|---------|
| TLE42694G  | PG-DSO-8               | 42694G  |
| TLE42694GM | PG-DSO-14              | 42694GM |
| TLE42694E  | PG-SSOP-14 exposed pad | 42694E  |



#### Overview

comparator provides an early warning function: Any voltage (e.g. the input voltage) can be monitored, an undervoltage condition is indicated by setting the comparator's output to low. The reset and sense output are internally connected to the output Q via a pull-up resistor. If these integrated resistors are not desired, the TLE42794 can be used instead of the TLE42694.

# **Dimensioning Information on External Components**

The input capacitor  $C_1$  is recommended for compensation of line influences. The output capacitor  $C_Q$  is necessary for the stability of the control loop.

## **Circuit Description**

The control amplifier compares a reference voltage to a voltage that is proportional to the output voltage and drives the base of the series transistor via a buffer. Saturation control as a function of the load current prevents any oversaturation of the power element. The component also has a number of internal circuits for protection against:

- Overload
- Overtemperature
- Reverse polarity



**Block Diagram** 

# 2 Block Diagram







# 3 Pin Configuration

# 3.1 Pin Assignment PG-DSO-8



Figure 2Pin Configuration (top view)

# 3.2 Pin Definitions and Functions PG-DSO-8

#### Table 1Pin Definitions and Functions PG-DSO-8

| Pin | Symbol | Function                                                                                                                                                                    |
|-----|--------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 1   | 1      | Input<br>for compensating line influences, a capacitor to GND close to the IC terminals is<br>recommended                                                                   |
| 2   | SI     | Sense Input<br>connect the voltage to be monitored;<br>connect to Q if the sense comparator is not needed                                                                   |
| 3   | RADJ   | Reset Threshold Adjust<br>connect an external voltage divider to adjust reset threshold;<br>connect to GND for using internal threshold                                     |
| 4   | D      | <b>Reset Delay Timing</b><br>connect a ceramic capacitor to GND for adjusting the reset delay time;<br>leave open if the reset function is not needed                       |
| 5   | GND    | Ground                                                                                                                                                                      |
| 6   | RO     | <b>Reset Output</b><br>open collector output; internally linked to the output via a $20k\Omega$ pull-up resistor;<br>leave open if the reset function is not needed         |
| 7   | SO     | Sense Output<br>open collector output; internally linked to the output via a $20k\Omega$ pull-up resistor;<br>leave open if the sense comparator is not needed              |
| 8   | Q      | <b>Output</b><br>block to GND with a capacitor close to the IC terminals, respecting the values given<br>for its capacitance $C_Q$ and ESR in "Functional Range" on Page 10 |



# 3.3 Pin Assignment PG-DSO-14



# 3.4 Pin Definitions and Functions PG-DSO-14

| Pin        | Symbol | Function                                                                                    |
|------------|--------|---------------------------------------------------------------------------------------------|
| 1          | RADJ   | Reset Threshold Adjust                                                                      |
|            |        | connect an external voltage divider to adjust reset threshold;                              |
|            |        | connect to GND for using internal threshold                                                 |
| 2          | D      | Reset Delay Timing                                                                          |
|            |        | connect a ceramic capacitor to GND for adjusting the reset delay time;                      |
|            |        | leave open if the reset function is not needed                                              |
| 3, 4, 5, 6 | GND    | Ground                                                                                      |
|            |        | all pins must be connected to GND                                                           |
| 7          | RO     | Reset Output                                                                                |
|            |        | open collector output; internally linked to the output via a 20k $\Omega$ pull-up resistor; |
|            |        | leave open if the reset function is not needed                                              |
| 8          | SO     | Sense Output                                                                                |
|            |        | open collector output; internally linked to the output via a $20k\Omega$ pull-up resistor;  |
|            |        | leave open if the sense comparator is not needed                                            |
| 9          | Q      | Output                                                                                      |
|            |        | block to GND with a capacitor close to the IC terminals, respecting the values given        |
|            |        | for its capacitance $C_{\rm Q}$ and ESR in the table "Functional Range" on Page 10          |
| 10, 11, 12 | GND    | Ground                                                                                      |
|            |        | all pins must be connected to GND                                                           |
| 13         | 1      | Input                                                                                       |
|            |        | for compensating line influences, a capacitor to GND close to the IC terminals is           |
|            |        | recommended                                                                                 |
| 14         | SI     | Sense Input                                                                                 |
|            |        | connect the voltage to be monitored;                                                        |
|            |        | connect to Q if the sense comparator is not needed                                          |

## Table 2 Pin Definitions and Functions PG-DSO-14



# 3.5 Pin Assignment PG-SSOP-14 exposed pad



Figure 4 Pin Configuration (top view)

# 3.6 Pin Definitions and Functions PG-SSOP-14 exposed pad

| Pin       | Symbol | Function                                                                                   |
|-----------|--------|--------------------------------------------------------------------------------------------|
| 1         | RADJ   | Reset Threshold Adjust                                                                     |
|           |        | connect an external voltage divider to adjust reset threshold;                             |
|           |        | connect to GND for using internal threshold                                                |
| 2, 5, 6   | n.c.   | not connected                                                                              |
| 3         | D      | Reset Delay Timing                                                                         |
|           |        | connect a ceramic capacitor to GND for adjusting the reset delay time;                     |
|           |        | leave open if the reset function is not needed                                             |
| 4         | GND    | Ground                                                                                     |
|           |        | all pins must be connected to GND                                                          |
| 7         | RO     | Reset Output                                                                               |
|           |        | open collector output; internally linked to the output via a $20k\Omega$ pull-up resistor; |
|           |        | leave open if the reset function is not needed                                             |
| 8         | SO     | Sense Output                                                                               |
|           |        | open collector output; internally linked to the output via a $20k\Omega$ pull-up resistor; |
|           |        | leave open if the sense comparator is not needed                                           |
| 9, 10, 12 | n.c.   | not connected                                                                              |
| 11        | Q      | Output                                                                                     |
|           |        | block to GND with a capacitor close to the IC terminals, respecting the values given       |
|           |        | for its capacitance $C_{\rm Q}$ and ESR in the table "Functional Range" on Page 10         |
| 13        | 1      | Input                                                                                      |
|           |        | for compensating line influences, a capacitor to GND close to the IC terminals is          |
|           |        | recommended                                                                                |

## Table 3 Pin Definitions and Functions PG-SSOP-14 exposed pad



| Pin | Symbol | Function                                           |  |
|-----|--------|----------------------------------------------------|--|
| 14  | SI     | Sense Input                                        |  |
|     |        | connect the voltage to be monitored;               |  |
|     |        | connect to Q if the sense comparator is not needed |  |
| Pad | -      | Exposed Pad                                        |  |
|     |        | connect to heatsink area;                          |  |
|     |        | connect to GND                                     |  |

# Table 3 Pin Definitions and Functions PG-SSOP-14 exposed pad (cont'd)



**General Product Characteristics** 

# 4 General Product Characteristics

# 4.1 Absolute Maximum Ratings

# Table 4Absolute Maximum Ratings1)

-40 °C  $\leq T_j \leq$  150 °C; all voltages with respect to ground, positive current flowing into pin (unless otherwise specified)

| Parameter                                | Symbol                                         |          | Values   | 5        | Unit | Note / Test Condition | Number  |
|------------------------------------------|------------------------------------------------|----------|----------|----------|------|-----------------------|---------|
|                                          |                                                | Min.     | Тур.     | Max.     |      |                       |         |
| Input, Sense Input                       | 4                                              | 1        |          |          |      |                       |         |
| Voltage                                  | $V_{\rm I}, V_{\rm SI}$                        | -40      | -        | 45       | V    | -                     | P_4.1.1 |
| Output, Reset Output, Sense C            | utput, Res                                     | set Dela | у        | <b>!</b> | -    |                       | -!      |
| Voltage                                  | $V_{\rm Q}, V_{\rm RO}, V_{\rm SO}, V_{\rm D}$ | -0.3     | -        | 7        | V    | -                     | P_4.1.2 |
| Reset Threshold                          | 4                                              | 1        |          |          |      |                       |         |
| Voltage                                  | $V_{RADJ}$                                     | -0.3     | -        | 7        | V    | -                     | P_4.1.3 |
| Current                                  | $I_{RADJ}$                                     | -10      | -        | 10       | mA   | -                     | P_4.1.4 |
| Temperature                              |                                                |          |          |          |      |                       |         |
| Junction Temperature                     | $T_{\rm i}$                                    | -40      | -        | 150      | °C   | -                     | P_4.1.5 |
| Storage Temperature                      | T <sub>stg</sub>                               | -50      | -        | 150      | °C   | -                     | P_4.1.6 |
| ESD Susceptibility                       |                                                |          |          |          |      |                       |         |
| Human Body Model (HBM) <sup>2)</sup>     | Voltage                                        | -2       | -        | 2        | kV   | -                     | P_4.1.7 |
| Charged Device Model (CDM) <sup>3)</sup> | Voltage                                        | -1       | _        | 1        | kV   | -                     | P_4.1.8 |
| 1) not subject to production test, sp    | ecified by de                                  | sign     | <b>I</b> |          |      |                       | _1      |

2) ESD HBM Test according to AEC-Q100-002 - JESD22-A114

3) ESD CDM Test according to ESDA ESD-STM5.3.1

Note: Maximum ratings are absolute ratings; exceeding any one of these values may cause irreversible damage to the integrated circuit. Integrated protection functions are designed to prevent IC destruction under fault conditions. Fault conditions are considered as outside normal operating range. Protections functions are not designed for continuous repetitive operation.



#### **General Product Characteristics**

# 4.2 Functional Range

## Table 5Functional Range

| Parameter                                     | Symbol     |      | Values | 5    | Unit | Note / Test Condition | Number  |
|-----------------------------------------------|------------|------|--------|------|------|-----------------------|---------|
|                                               |            | Min. | Тур.   | Max. |      |                       |         |
| Input Voltage                                 | $V_1$      | 5.5  | -      | 45   | V    | -                     | P_4.2.1 |
| Output Capacitor's Requirements for Stability | CQ         | 10   | -      | -    | μF   | _1)                   | P_4.2.2 |
| Output Capacitor's Requirements for Stability | $ESR(C_Q)$ | -    | -      | 3    | Ω    | _2)                   | P_4.2.3 |
| Junction Temperature                          | Tj         | -40  | -      | 150  | °C   | -                     | P_4.2.4 |

1) the minimum output capacitance requirement is applicable for a worst case capacitance tolerance of 30%

2) relevant ESR value at f = 10 kHz

Note: Within the functional range the IC operates as described in the circuit description. The electrical characteristics are specified within the conditions given in the related electrical characteristics table.



#### **General Product Characteristics**

# 4.3 Thermal Resistance

#### Table 6 Thermal Resistance

| Parameter                                 | Symbol               |      | Value | S    | Unit | Note / Test Condition                                                       | Number   |
|-------------------------------------------|----------------------|------|-------|------|------|-----------------------------------------------------------------------------|----------|
|                                           |                      | Min. | Тур.  | Max. |      |                                                                             |          |
| TLE42694G (PG-DSO-8)                      |                      |      |       |      |      |                                                                             |          |
| Junction to Soldering Point <sup>1)</sup> | $R_{\mathrm{thJSP}}$ | -    | 80    | -    | K/W  | measured to pin 5                                                           | P_4.3.1  |
| Junction to Ambient <sup>1)</sup>         | R <sub>thJA</sub>    | -    | 113   | -    | K/W  | FR4 2s2p board <sup>2)</sup>                                                | P_4.3.2  |
| Junction to Ambient <sup>1)</sup>         | R <sub>thJA</sub>    | -    | 170   | -    | K/W  | FR4 1s0p board, footprint only <sup>3)</sup>                                | P_4.3.3  |
| Junction to Ambient <sup>1)</sup>         | R <sub>thJA</sub>    | -    | 142   | -    | K/W  | FR4 1s0p board,<br>300mm2 heatsink area<br>on PCB <sup>3)</sup>             | P_4.3.4  |
| Junction to Ambient <sup>1)</sup>         | R <sub>thJA</sub>    | -    | 136   | -    | K/W  | FR4 1s0p board,<br>600mm2 heatsink area<br>on PCB <sup>3)</sup>             | P_4.3.5  |
| TLE42694GM (PG-DSO-14)                    |                      |      |       |      |      |                                                                             |          |
| Junction to Soldering Point <sup>1)</sup> | $R_{\mathrm{thJSP}}$ | -    | 27    | -    | K/W  | measured to group of pins 3, 4, 5, 10, 11, 12                               | P_4.3.6  |
| Junction to Ambient <sup>1)</sup>         | $R_{\mathrm{thJA}}$  | _    | 63    | -    | K/W  | FR4 2s2p board <sup>2)</sup>                                                | P_4.3.7  |
| Junction to Ambient <sup>1)</sup>         | R <sub>thJA</sub>    | -    | 104   | -    | K/W  | FR4 1s0p board, footprint only <sup>3)</sup>                                | P_4.3.8  |
| Junction to Ambient <sup>1)</sup>         | R <sub>thJA</sub>    | -    | 73    | -    | K/W  | FR4 1s0p board,<br>300mm <sup>2</sup> heatsink area<br>on PCB <sup>3)</sup> | P_4.3.9  |
| Junction to Ambient <sup>1)</sup>         | R <sub>thJA</sub>    | -    | 65    | -    | K/W  | FR4 1s0p board,<br>600mm <sup>2</sup> heatsink area<br>on PCB <sup>3)</sup> | P_4.3.10 |
| TLE42694E (PG-SSOP-14 exp                 | osed pad)            |      |       |      |      |                                                                             |          |
| Junction to Soldering Point <sup>1)</sup> | $R_{\mathrm{thJSP}}$ | -    | 10    | -    | K/W  | measured to pin 5                                                           | P_4.3.11 |
| Junction to Ambient <sup>1)</sup>         | $R_{\mathrm{thJA}}$  | _    | 47    | -    |      | FR4 2s2p board <sup>2)</sup>                                                | P_4.3.12 |
| Junction to Ambient <sup>1)</sup>         | R <sub>thJA</sub>    | -    | 145   | -    | K/W  | FR4 1s0p board,<br>Footprint only <sup>3)</sup>                             | P_4.3.13 |
| Junction to Ambient <sup>1)</sup>         | R <sub>thJA</sub>    | -    | 63    | -    | K/W  | FR4 1s0p board,<br>300mm <sup>2</sup> heatsink area<br>on PCB <sup>3)</sup> | P_4.3.14 |
| Junction to Ambient <sup>1)</sup>         | R <sub>thJA</sub>    | -    | 53    | -    | K/W  | FR4 1s0p board,<br>600mm <sup>2</sup> heatsink area<br>on PCB <sup>3)</sup> | P_4.3.15 |
|                                           | 1                    | 1    | 1     | 1    | 1    |                                                                             | 1        |

1) not subject to production test, specified by design

 Specified R<sub>thJA</sub> value is according to Jedec JESD51-2,-5,-7 at natural convection on FR4 2s2p board; The Product (Chip+Package) was simulated on a 76.2 x 114.3 x 1.5 mm<sup>3</sup> board with 2 inner copper layers (2 x 70µm Cu, 2 x 35µm Cu). Where applicable a thermal via array under the exposed pad contacted the first inner copper layer.

3) Specified  $R_{\text{thJA}}$  value is according to JEDEC JESD 51-3 at natural convection on FR4 1s0p board; The Product (Chip+Package) was simulated on a 76.2 × 114.3 × 1.5 mm<sup>3</sup> board with 1 copper layer (1 x 70µm Cu).



# 5 Block Description and Electrical Characteristics

# 5.1 Voltage Regulator

The output voltage  $V_{\rm Q}$  is controlled by comparing a portion of it to an internal reference and driving a PNP pass transistor accordingly. The control loop stability depends on the output capacitor  $C_{\rm Q}$ , the load current, the chip temperature and the poles/zeros introduced by the integrated circuit. To ensure stable operation, the output capacitor's capacitance and its equivalent series resistor ESR requirements given in the table "Functional Range" on Page 10 have to be maintained. For details see also the typical performance graph "Output Capacitor Series Resistor ESR(C<sub>Q</sub>) versus Output Current I<sub>Q</sub>" on Page 15. As the output capacitor also has to buffer load steps it should be sized according to the application's needs.

An input capacitor  $C_1$  is strongly recommended to compensate line influences. Connect the capacitors close to the component's terminals.

A protection circuitry prevents the IC as well as the application from destruction in case of catastrophic events. These safeguards contain an output current limitation, a reverse polarity protection as well as a thermal shutdown in case of overtemperature.

In order to avoid excessive power dissipation that could never be handled by the pass element and the package, the maximum output current is decreased at input voltages above  $V_1 = 22$  V.

The thermal shutdown circuit prevents the IC from immediate destruction under fault conditions (e.g. output continuously short-circuited) by switching off the power stage. After the chip has cooled down, the regulator restarts. This leads to an oscillatory behaviour of the output voltage until the fault is removed. However, junction temperatures above 150 °C are outside the maximum ratings and therefore significantly reduce the IC's lifetime.

The TLE 42694 allows a negative supply voltage. In this fault condition, small currents are flowing into the IC, increasing its junction temperature. This has to be considered for the thermal design, respecting that the thermal protection circuit is not operating during reverse polarity conditions.



Figure 5 Voltage Regulator



# Table 7 Electrical Characteristics Voltage Regulator

 $V_1$  = 13.5 V, -40 °C ≤  $T_j$  ≤ 150 °C, all voltages with respect to ground, positive current flowing into pin (unless otherwise specified)

| Parameter                                             | Symbol                     | Values |      |      | Unit | Note / Test Condition                                                         | Number  |
|-------------------------------------------------------|----------------------------|--------|------|------|------|-------------------------------------------------------------------------------|---------|
|                                                       |                            | Min.   | Тур. | Max. | -    |                                                                               |         |
| Output Voltage                                        | V <sub>Q</sub>             | 4.9    | 5.0  | 5.1  | V    | 100 $\mu$ A < $I_Q$ < 100 mA<br>6 V < $V_1$ < 18 V                            | P_5.1.1 |
| Output Current Limitation                             | $I_{\rm Q,max}$            | 150    | 200  | 500  | mA   | V <sub>Q</sub> = 4.8V                                                         | P_5.1.2 |
| Load Regulation<br>steady-state                       | $\Delta V_{\rm Q, \ load}$ | -30    | -15  | -    | mV   | $I_{\rm Q} = 5$ mA to 100 mA<br>$V_{\rm I} = 6$ V                             | P_5.1.3 |
| Line Regulation<br>steady-state                       | $\Delta V_{\rm Q,line}$    | -      | 10   | 40   | mV   | $V_1 = 6 \text{ V to } 32 \text{ V}$<br>$I_Q = 5 \text{ mA}$                  | P_5.1.4 |
| Dropout Voltage <sup>1)</sup><br>$V_{dr} = V_1 - V_Q$ | $V_{\sf dr}$               | -      | 250  | 500  | mV   | I <sub>Q</sub> = 100 mA                                                       | P_5.1.5 |
| Overtemperature Shutdown<br>Threshold                 | $T_{\rm j,sd}$             | 151    | -    | 200  | °C   | $T_{\rm j}$ increasing <sup>2)</sup>                                          | P_5.1.6 |
| Overtemperature Shutdown<br>Threshold Hysteresis      | $T_{\rm j,sdh}$            | -      | 15   | -    | °C   | $T_{\rm j}$ decreasing <sup>2)</sup>                                          | P_5.1.7 |
| Power Supply Ripple Rejection                         | PSRR                       | -      | 70   | -    | dB   | $f_{\text{ripple}} = 100 \text{ Hz}$<br>$V_{\text{ripple}} = 0.5 \text{ Vpp}$ | P_5.1.8 |

1) measured when the output voltage  $V_{\rm Q}$  has dropped 100mV from the nominal value obtained at  $V_{\rm I}$  = 13.5V

2) not subject to production test, specified by design



## **Typical Performance Characteristics Voltage Regulator**

Output Voltage  $V_{Q}$  versus Junction Temperature  $T_{j}$ 



Output Current  $I_{Q}$  versus Input Voltage  $V_{I}$ 



Power Supply Ripple Rejection *PSRR* versus ripple frequency  $f_r$ 



Line Regulation  $\Delta V_{Q,line}$  versus Input Voltage Change  $\Delta V_{I}$ 



06\_ESR\_IQ.VSD



#### **Block Description and Electrical Characteristics**



Output Capacitor Series Resistor  $ESR(C_{Q})$  versus Output Current  $I_{Q}$ 



Dropout Voltage  $V_{\rm dr}$  versus Output Current  $I_{\rm Q}$ 



Dropout Voltage  $V_{dr}$  versus Junction Temperature  $T_{i}$ 





# 5.2 Current Consumption

# Table 8 Electrical Characteristics Current Consumption

 $V_1$  = 13.5 V, -40 °C ≤  $T_i$  ≤ 150 °C, positive current flowing into pin (unless otherwise specified)

| Parameter                                | Symbol |      | Value | S    | Unit | Note / Test Condition                                        | Number  |
|------------------------------------------|--------|------|-------|------|------|--------------------------------------------------------------|---------|
|                                          |        | Min. | Тур.  | Max. |      |                                                              |         |
| Current Consumption<br>$I_q = I_1 - I_Q$ | Iq     | -    | 210   | 280  | μA   | $I_{Q} = 100 \ \mu A$<br>$T_{j} = 25 \ ^{\circ}C$            | P_5.2.1 |
| Current Consumption<br>$I_q = I_1 - I_Q$ | Iq     | -    | 240   | 300  | μA   | $I_{\rm Q}$ = 100 µA<br>$T_{\rm j} \le 85 \ ^{\circ}{\rm C}$ | P_5.2.2 |
| Current Consumption<br>$I_q = I_1 - I_Q$ | Iq     | -    | 0.7   | 1    | mA   | <i>I</i> <sub>Q</sub> = 10 mA                                | P_5.2.3 |
| Current Consumption<br>$I_q = I_l - I_Q$ | Iq     | -    | 3.5   | 8    | mA   | <i>I</i> <sub>Q</sub> = 50 mA                                | P_5.2.4 |



## **Typical Performance Characteristics Current Consumption**

Current Consumption  $I_q$  versus Output Current  $I_Q$  ( $I_Q$  low)



Current Consumption  $I_q$  versus Output Current  $I_Q$ 



*I* q [mA]

# Current Consumption $I_q$ versus Input Voltage $V_1$





# 5.3 Reset Function

The reset function provides several features:

#### **Output Undervoltage Reset:**

An output undervoltage condition is indicated by setting the Reset Output RO to "low". This signal might be used to reset a microcontroller during low supply voltage.

#### Power-On Reset Delay Time:

The power-on reset delay time *t*rd allows a microcontoller and oscillator to start up. This delay time is the time frame from exceeding the reset switching threshold  $V_{\text{RT}}$  until the reset is released by switching the reset output "RO" from "low" to "high". The power-on reset delay time  $t_{rd}$  is defined by an external delay capacitor  $C_{\text{D}}$  connected to pin D charged by the delay capacitor charge current  $I_{\text{D,ch}}$  starting from  $V_{\text{D}} = 0$  V.

If the application needs a power-on reset delay time  $t_{rd}$  different from the value given in **Power On Reset Delay Time**, the delay capacitor's value can be derived from the specified values in **Power On Reset Delay Time** and the desired power-on delay time:

$$C_{\rm D} = \frac{t_{\rm rd, \, new}}{t_{\rm rd}} \times 100 \rm nF$$

with

- $C_{\rm D}$ : capacitance of the delay capacitor to be chosen
- *t*<sub>rd.new</sub>: desired power-on reset delay time
- $t_{rd}$ : power-on reset delay time specified in this datasheet

For a precise calculation also take the delay capacitor's tolerance into consideration.

#### **Reset Reaction Time:**

The reset reaction time avoids that short undervoltage spikes trigger an unwanted reset "low" signal. The reset reaction rime  $t_{rr}$  considers the internal reaction time  $t_{rr,int}$  and the discharge time  $t_{rr,d}$  defined by the external delay capacitor  $C_D$  (see typical performance graph for details). Hence, the total reset reaction time becomes:

$$t_{rr} = t_{rd, int} + t_{rr, d}$$

with

- *t*<sub>rr</sub>: reset reaction time
- *t*<sub>rr.int</sub>: internal reset reaction time
- *t*<sub>rr.d</sub>: reset discharge

# Optional Reset Output Pull-Up Resistor $R_{RO,ext}$ :

The Reset Output RO is an open collector output with an integrated pull-up resistor. To improve the EMC behaviour of the component, an external pull-up resistor to the output  $V_Q$  can be added. In Table 9 "Electrical Characteristics Reset Function" on Page 20 a minimum value for the external resistor  $R_{RO,ext}$  is given.

(2)

(1)



# **Reset Adjust Function**

The undervoltage reset switching threshold can be adjusted according to the application's needs by connecting an external voltage divider ( $R_{ADJ1}$ ,  $R_{ADJ2}$ ) at pin  $R_{ADJ}$ . For selecting the default threshold connect pin  $R_{ADJ}$  to GND. When dimensioning the voltage divider, take into consideration that there will be an additional current constantly flowing through the resistors.

With a voltage divider connected, the reset switching threshold  $V_{\text{RT,new}}$  is calculated as follows:

(3)

$$V_{RT, new} = \frac{R_{ADJ, 1} + R_{ADJ, 2}}{R_{ADJ, 2}} \times V_{RADJ, th}$$

with

- $V_{\text{RT,new}}$ : the desired new reset switching threshold
- $R_{ADJ1}$ ,  $R_{ADJ2}$ : resistors of the external voltage divider
- V<sub>RADJ,th</sub>: reset adjust switching threshold given in Table 9 "Electrical Characteristics Reset Function" on Page 20



Figure 6 Block Diagram Reset Function

# TLE42694

## **Block Description and Electrical Characteristics**



Figure 7 Timing Diagram Reset

# Table 9 Electrical Characteristics Reset Function

 $V_1$  = 13.5 V, -40 °C ≤  $T_j$  ≤ 150 °C, all voltages with respect to ground, positive current flowing into pin (unless otherwise specified)

| Parameter                                                 | Symbol          | Values |      |      | Unit | Note /                 | Number  |
|-----------------------------------------------------------|-----------------|--------|------|------|------|------------------------|---------|
|                                                           |                 | Min.   | Тур. | Max. |      | <b>Test Condition</b>  |         |
| Output Undervoltage Reset                                 |                 |        | 1    |      | -    |                        |         |
| Default Output Undervoltage Reset<br>Switching Thresholds | V <sub>RT</sub> | 4.5    | 4.65 | 4.8  | V    | $V_{\rm Q}$ decreasing | P_5.3.1 |
| Output Undervoltage Reset Three                           | shold Adjı      | ustmen | t    |      | -    |                        |         |
| Reset Adjust<br>Switching Threshold                       | $V_{RADJ,th}$   | 1.26   | 1.35 | 1.44 | V    | $3.5 V \le V_Q < 5 V$  | P_5.3.2 |



# Table 9 Electrical Characteristics Reset Function (cont'd)

 $V_1$  = 13.5 V, -40 °C ≤  $T_j$  ≤ 150 °C, all voltages with respect to ground, positive current flowing into pin (unless otherwise specified)

| Parameter                                                  | Symbol                       |      | Value | s    | Unit | Note /                                                                                                                    | Number   |
|------------------------------------------------------------|------------------------------|------|-------|------|------|---------------------------------------------------------------------------------------------------------------------------|----------|
|                                                            |                              | Min. | Тур.  | Max. |      | Test Condition                                                                                                            |          |
| Reset Adjustment Range <sup>1)</sup>                       | $V_{\rm RT,range}$           | 3.50 | -     | 4.65 | V    | -                                                                                                                         | P_5.3.3  |
| Reset Output RO                                            |                              | 4    |       |      |      |                                                                                                                           |          |
| Reset Output Low Voltage                                   | $V_{\rm RO,low}$             | -    | 0.1   | 0.4  | V    | 1 V $\leq V_{Q} \leq V_{RT}$<br>no external $R_{RO,ext}$                                                                  | P_5.3.4  |
| Reset Output Internal Pull-Up Resistor to $V_{\rm Q}$      | R <sub>RO</sub>              | 10   | 20    | 40   | kΩ   | _                                                                                                                         | P_5.3.5  |
| Optional Reset Output External Pull-up Resistor to $V_{Q}$ | R <sub>RO,ext</sub>          | 20   | -     | -    | kΩ   | $1 V \le V_Q \le V_{RT}; V_{RO} \le 0.4 V$                                                                                | P_5.3.6  |
| Reset Delay Timing                                         |                              |      |       |      |      |                                                                                                                           |          |
| Delay Pin Output Voltage                                   | $V_{D}$                      | -    | -     | 5    | V    | -                                                                                                                         | P_5.3.7  |
| Power On Reset Delay Time                                  | trd                          | 17   | 28    | 39   | ms   | C <sub>D</sub> = 100 nF                                                                                                   | P_5.3.8  |
| Upper Delay<br>Switching Threshold                         | V <sub>DU</sub>              | -    | 1.8   | -    | V    | -                                                                                                                         | P_5.3.9  |
| Lower Delay<br>Switching Threshold                         | V <sub>DL</sub>              | -    | 0.45  | -    | V    | -                                                                                                                         | P_5.3.10 |
| Delay Capacitor<br>Charge Current                          | $I_{D,ch}$                   | -    | 6.5   | -    | μA   | V <sub>D</sub> = 1 V                                                                                                      | P_5.3.11 |
| Delay Capacitor<br>Reset Discharge Current                 | $I_{D,dch}$                  | -    | 70    | -    | mA   | V <sub>D</sub> = 1 V                                                                                                      | P_5.3.12 |
| Delay Capacitor<br>Discharge Time                          | t <sub>rr,d</sub>            | -    | 1.9   | 3    | μs   | Calculated Value:<br>$t_{\rm rr,d} = C_{\rm D}^* (V_{\rm DU} - V_{\rm DL})/I_{\rm D,dch}$<br>$C_{\rm D} = 100 \text{ nF}$ | P_5.3.13 |
| Internal Reset Reaction Time                               | t <sub>rr,int</sub>          | _    | 3     | 7    | μs   | $C_{\rm D}$ = 0 nF <sup>2)</sup>                                                                                          | P_5.3.14 |
| Reset Reaction Time                                        | <i>t</i> <sub>rr,total</sub> | -    | 4.9   | 10   | μs   | Calculated Value:<br>$t_{rr,total} = t_{rr,int} + t_{rr,d}$<br>$C_{D} = 100 \text{ nF}$                                   | P_5.3.15 |

1)  $V_{\rm RT}$  is scaled linearly, in case the Reset Switching Threshold is modified

2) parameter not subject to production test; specified by design



# **Typical Performance Characteristics Reset Function**





# 5.4 Early Warning Function

The additional sense comparator provides an early warning function: Any voltage (e.g. the input voltage) can be monitored, an undervoltage condition is indicated by setting the comparator's output to low.



Figure 8 Sense Timing Diagram

# Table 10 Electrical Characteristics Early Warning Function

 $V_1$  = 13.5 V, -40 °C ≤  $T_j$  ≤ 150 °C, all voltages with respect to ground, positive current flowing into pin (unless otherwise specified)

| Parameter                  | Symbol            | Values |      |          | Unit | Note /         | Number  |
|----------------------------|-------------------|--------|------|----------|------|----------------|---------|
|                            |                   | Min.   | Тур. | Max.     |      | Test Condition |         |
| Sense Comparator Input     |                   | L      |      | <b>I</b> |      |                |         |
| Sense Threshold High       | $V_{\rm SI,high}$ | 1.24   | 1.31 | 1.38     | V    | -              | P_5.4.1 |
| Sense Threshold Low        | $V_{\rm SI,low}$  | 1.16   | 1.22 | 1.28     | V    | -              | P_5.4.2 |
| Sense Switching Hysteresis | $V_{\rm SI,hy}$   | 20     | 90   | 160      | mV   | -              | P_5.4.3 |
| Sense Input Current        | I <sub>SI</sub>   | -1     | -0.1 | 1        | μA   | -              | P_5.4.4 |



# Table 10 Electrical Characteristics Early Warning Function (cont'd)

 $V_{\rm I}$  = 13.5 V, -40 °C ≤  $T_{\rm j}$  ≤ 150 °C, all voltages with respect to ground, positive current flowing into pin (unless otherwise specified)

| Parameter                                                      | Symbol              | Values |      |      | Unit | Note /                                                                               | Number  |
|----------------------------------------------------------------|---------------------|--------|------|------|------|--------------------------------------------------------------------------------------|---------|
|                                                                |                     | Min.   | Тур. | Max. |      | Test Condition                                                                       |         |
| Sense Comparator Output                                        |                     |        |      |      |      |                                                                                      | I       |
| Sense Output Low Voltage                                       | $V_{\rm SO,low}$    | -      | 0.1  | 0.4  | V    | $V_{\rm SI} < V_{\rm S1,low}$<br>$V_{\rm I} > 5.5 V$<br>no external $R_{\rm SO,ext}$ | P_5.4.5 |
| Sense Output Internal Pull-Up Resistor to $V_{\rm Q}$          | R <sub>SO,int</sub> | 10     | 20   | 40   | kΩ   | -                                                                                    | P_5.4.7 |
| Optional Sense Output External Pull-up Resistor to $V_{\rm Q}$ | R <sub>SO,ext</sub> | 20     | -    | -    | kΩ   | $V_{\rm I} > 5.5 \text{ V}$ $V_{\rm SO} \leq 0.4 \text{ V}$                          | P_5.4.8 |



# 6 Application Information

Note: The following information is given as a hint for the implementation of the device only and shall not be regarded as a description or warranty of a certain functionality, condition or quality of the device.

# 6.1 Application Diagram



Figure 9 Application Diagram with Selecting Default Reset Thresholds



Figure 10 Application Diagram with Reset Thresholds Adjustment



**Application Information** 

# 6.2 Selection of External Components

# 6.2.1 Input Pin

The typical input circuitry for a linear voltage regulator is shown in the application diagram above.

A ceramic capacitor at the input, in the range of 100 nF to 470 nF, is recommended to filter out the high frequency disturbances imposed by the line e.g. ISO pulses 3a/b. This capacitor must be placed very close to the input pin of the linear voltage regulator on the PCB.

An aluminum electrolytic capacitor in the range of 10  $\mu$ F to 470  $\mu$ F is recommended as an input buffer to smooth out high energy pulses, such as ISO pulse 2a. This capacitor should be placed close to the input pin of the linear voltage regulator on the PCB.

An overvoltage suppressor diode can be used to further suppress any high voltage beyond the maximum rating of the linear voltage regulator and protect the device against any damage due to over-voltage.

The external components at the input are not mandatory for the operation of the voltage regulator, but they are recommended in case of possible external disturbances.

# 6.2.2 Output Pin

An output capacitor is mandatory for the stability of linear voltage regulators.

The requirement to the output capacitor is given in "Functional Range" on Page 10. The graph "Output Capacitor Series Resistor  $ESR(C_Q)$  versus Output Current  $I_Q$ " on Page 15 shows the stable operation range of the device.

TLE42694 is designed to be stable with extremely low ESR capacitors. According to the automotive environment, ceramic capacitors with X5R or X7R dielectrics are recommended.

The output capacitor should be placed as close as possible to the regulator's output and GND pins and on the same side of the PCB as the regulator itself.

In case of rapid transients of input voltage or load current, the capacitance should be dimensioned in accordance and verified in the real application that the output stability requirements are fulfilled.



(4)

(5)

# **Application Information**

# 6.3 Thermal Considerations

Knowing the input voltage, the output voltage and the load profile of the application, the total power dissipation can be calculated:

$$P_{D} = (V_{I} - V_{O}) \times I_{O} + V_{I} \times I_{a}$$

with

- $P_{\rm D}$ : continuous power dissipation
- V<sub>I</sub>: input voltage
- V<sub>Q</sub>: output voltage
- $I_{Q}$ : output current
- $I_{a}$ : quiescent current

The maximum acceptable thermal resistance  $R_{\rm thJA}$  can then be calculated:

 $R_{thJA, max} = \frac{T_{j, max} - T_a}{P_D}$ 

with

- *T*<sub>j,max</sub>: maximum allowed junction temperature
- T<sub>a</sub>: ambient temperature

Based on the above calculation the proper PCB type and the necessary heat sink area can be determined with reference to the specification in "Thermal Resistance" on Page 11.

#### Example

Application conditions:

 $V_1 = 13.5 V$   $V_Q = 5 V$   $I_Q = 50 mA$  $T_a = 105 °C$ 

Calculation of  $R_{\text{thJA,max}}$ :

$$\begin{split} P_{\rm D} &= (V_{\rm I} - V_{\rm Q}) \bullet I_{\rm Q} + V_{\rm I} \bullet I_{\rm q} \\ &= (13.5 {\rm V} - 5 {\rm V}) \bullet 50 \ {\rm mA} + 13.5 \ {\rm V} \bullet 8 \ {\rm mA} \\ &= 0.425 \ {\rm W} + 0.108 \ {\rm W} \\ &= 0.533 \ {\rm W} \\ R_{\rm thJA,max} &= (T_{\rm j,max} - T_{\rm a}) \ / \ P_{\rm D} \\ &= (150 \ {\rm ^{\circ}C} - 105 \ {\rm ^{\circ}C}) \ / \ 0.533 \ {\rm W} \\ &= 84.4 \ {\rm K/W} \end{split}$$

As a result, the PCB design must ensure a thermal resistance  $R_{thJA}$  lower than 84.4 K/W. By considering TLE42694E (PG-SSOP-14 EP package) and according to "Thermal Resistance" on Page 11, at least 300 mm<sup>2</sup> heatsink area is needed on the FR4 1s0p PCB, or the FR4 2s2p board can be used.



#### **Application Information**

# 6.4 Reverse Polarity Protection

TLE42694 is self protected against reverse polarity faults and allows negative supply voltage. External reverse polarity diode is not needed. However, the absolute maximum ratings of the device as specified in "Absolute Maximum Ratings" on Page 9 must be kept.

The reverse voltage causes several small currents to flow into the IC hence increasing its junction temperature. As the thermal shut down circuitry does not work in the reverse polarity condition, designers have to consider this in their thermal design.



**Package Outlines** 

# 7 Package Outlines









# Package Outlines





# TLE42694

#### **Package Outlines**



#### Green Product (RoHS compliant)

To meet the world-wide customer requirements for environmentally friendly products and to be compliant with government regulations the device is available as a green product. Green products are RoHS-Compliant (i.e Pb-free finish on leads and suitable for Pb-free soldering according to IPC/JEDEC J-STD-020).

For further information on alternative packages, please visit our website: http://www.infineon.com/packages.



# 8 Revision History

| Revision | Date       | Changes                                                                                                                                      |  |  |  |
|----------|------------|----------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|
| 1.3      | 2014-07-03 | "Application Information" on Page 26 added                                                                                                   |  |  |  |
|          |            | PG-SSOP-14 EP package outline updated                                                                                                        |  |  |  |
| 1.2      | 2010-11-26 | Updated PG-SSOP-14 Exposed Pad connection                                                                                                    |  |  |  |
| 1.1 2008 | 2008-10-07 | package version TLE42694E in PG-SSOP-14 exposed pad and all related information added                                                        |  |  |  |
|          |            | In <b>"Overview" on Page 2</b> package graphic for PG-SSOP-14 exposed pad and product name "TLE42694E" added                                 |  |  |  |
|          |            | In Chapter 3 "Pin Assignment PG-SSOP-14 exposed pad" on Page 7 and<br>"Pin Definitions and Functions PG-SSOP-14 exposed pad" on Page 7 added |  |  |  |
|          |            | In "Thermal Resistance" on Page 11 values for TLE42694E added                                                                                |  |  |  |
|          |            | In "Package Outlines" on Page 30 outlines for TLE4269E added                                                                                 |  |  |  |
| 1.0      | 2008-08-25 | initial version data sheet                                                                                                                   |  |  |  |

Edition 2014-07-03

Published by Infineon Technologies AG 81726 Munich, Germany © 2014 Infineon Technologies AG All Rights Reserved.

#### Legal Disclaimer

The information given in this document shall in no event be regarded as a guarantee of conditions or characteristics. With respect to any examples or hints given herein, any typical values stated herein and/or any information regarding the application of the device, Infineon Technologies hereby disclaims any and all warranties and liabilities of any kind, including without limitation, warranties of non-infringement of intellectual property rights of any third party.

#### Information

For further information on technology, delivery terms and conditions and prices, please contact the nearest Infineon Technologies Office (www.infineon.com).

#### Warnings

Due to technical requirements, components may contain dangerous substances. For information on the types in question, please contact the nearest Infineon Technologies Office.

Infineon Technologies components may be used in life-support devices or systems only with the express written approval of Infineon Technologies, if a failure of such components can reasonably be expected to cause the failure of that life-support device or system or to affect the safety or effectiveness of that device or system. Life support devices or systems are intended to be implanted in the human body or to support and/or maintain and sustain and/or protect human life. If they fail, it is reasonable to assume that the health of the user or other persons may be endangered.