

Sample &

Buy





SLOS510D - SEPTEMBER 2006 - REVISED AUGUST 2016

# TLC08x-Q1 Wide-Bandwidth High-Output-Drive Single-Supply Operational Amplifiers

Technical

Documents

#### 1 Features

- Wide Bandwidth: 10 MHz
- High-Output Drive
  - I<sub>OH</sub>: 57 mA at V<sub>DD</sub> –1.5 V
  - I<sub>OL</sub>: 55 mA at 0.5 V
- High Slew Rate
  - SR+: 16 V/μs
  - SR-: 19 V/μs
- Wide Supply Range: 4.5 V to 16 V
- Supply Current: 1.9 mA per Channel
- Low Input Noise Voltage: 8.5 nV/Hz
- Input Offset Voltage: 60 µV
- Ultra-Small 8-Pin MSOP-PowerPAD Package for TLC082-Q1

#### Applications 2

- Automotive
- Blind Spot Detection
- **Engine Control Units**
- **Electric Mirrors**
- HVAC
- Steering
- **Collision Warnings**
- **Telematics**
- Clusters
- Audio
- Industrial
- Instrumentations

# 3 Description

Tools &

Software

The TLC08x-Q1 is the first general purpose operational amplifier to highlight TI's BiCMOS technology. The BiMOS family concept is simple: provide an upgrade path for BiFET users who are moving away from dual-supply to single-supply systems and demand higher AC and DC performance. With performance rated from 4.5 V to 16 V across an automotive temperature range (-40°C to 125°C), BiMOS suits a wide range of audio, automotive, industrial, and instrumentation applications.

Support &

Community

2.2

Developed in TI's patented LBC3 BiCMOS process, the BiMOS amplifiers combine a very high input impedance, low-noise CMOS front end with a highdrive bipolar output stage, thus providing the optimum performance features of both. AC performance improvements over the TL08x-Q1 BIFET predecessors include a bandwidth of 10 MHz and voltage noise of 8.5 nV/vHz. These features enable the TLC08x-Q1 devices to be suitable for ADAS (such as short-range radar) and body in automotive. The TLC082-Q1 is also suitable in infotainment and cluster as a pre amp in car audio applications.

DC improvements include an ensured VICR that includes ground, a factor of four reduction in input offset voltage down to 1.5 mV (maximum), and a power-supply rejection improvement of greater than 40 dB to 130 dB. Added to this list of impressive features is the ability to drive ±50-mA loads comfortably from an ultrasmall-footprint MSOP PowerPAD<sup>™</sup> package, which positions the TLC08x-Q1 as the ideal high-performance, general-purpose operational amplifier family.

#### Device Information<sup>(1)</sup>

| PART NUMBER | PACKAGE           | BODY SIZE (NOM)   |  |  |
|-------------|-------------------|-------------------|--|--|
| TLC082-Q1   | MSOP-PowerPAD (8) | 3.00 mm × 3.00 mm |  |  |
| TLC084-Q1   | HTSSOP (20)       | 6.50 mm × 4.40 mm |  |  |

(1) For all available packages, see the orderable addendum at the end of the data sheet.

#### **Operational Amplifier**



2

# Table of Contents

| 1 | Feat | tures 1                                            |
|---|------|----------------------------------------------------|
| 2 | Арр  | lications 1                                        |
| 3 | Des  | cription 1                                         |
| 4 | Rev  | ision History 2                                    |
| 5 | Pin  | Configuration and Functions 3                      |
| 6 | Spe  | cifications 4                                      |
|   | 6.1  | Absolute Maximum Ratings 4                         |
|   | 6.2  | ESD Ratings 4                                      |
|   | 6.3  | Recommended Operating Conditions 4                 |
|   | 6.4  | Thermal Information 4                              |
|   | 6.5  | Electrical Characteristics: V <sub>DD</sub> = 5 V5 |
|   | 6.6  | Electrical Characteristics: $V_{DD} = 12 V$ 6      |
|   | 6.7  | Operating Characteristics: $V_{DD} = 5 V$          |
|   | 6.8  | Operating Characteristics: V <sub>DD</sub> = 12 V7 |
|   | 6.9  | Typical Characteristics 8                          |
| 7 | Para | ameter Measurement Information 15                  |
| 8 | Deta | ailed Description 16                               |
|   | 8.1  | Overview 16                                        |
|   | 8.2  | Functional Block Diagram 16                        |
|   | 8.3  | Feature Description 16                             |
|   |      |                                                    |

|    | 8.4  | Device Functional Modes           | 16 |
|----|------|-----------------------------------|----|
|    | 8.5  | Programming                       | 16 |
| 9  | Арр  | lication and Implementation       | 18 |
|    | 9.1  | Application Information           |    |
|    | 9.2  | Typical Applications              | 18 |
| 10 | Pow  | ver Supply Recommendations        | 23 |
| 11 | Lay  | out                               | 23 |
|    | 11.1 | Layout Guidelines                 | 23 |
|    | 11.2 | Layout Example                    | 26 |
| 12 | Dev  | ice and Documentation Support     | 27 |
|    | 12.1 | Documentation Support             | 27 |
|    | 12.2 | Related Links                     | 27 |
|    | 12.3 |                                   |    |
|    |      | Updates                           | 27 |
|    |      | Community Resources               |    |
|    | 12.5 | Trademarks                        | 27 |
|    | 12.6 |                                   |    |
|    | 12.7 | Glossary                          | 27 |
| 13 |      | hanical, Packaging, and Orderable |    |
|    | Info | rmation                           | 27 |
|    |      |                                   |    |

# 4 Revision History

NOTE: Page numbers for previous revisions may differ from page numbers in the current version.

#### Changes from Revision C (January 2016) to Revision D

| • | Deleted the Maximum Power Dissipation vs Free-Air Temperature graph | 25 |
|---|---------------------------------------------------------------------|----|
| • | Added the Receiving Notification of Documentation Updates section   | 27 |

### Changes from Revision B (May 2011) to Revision C

| • | Added Pin Configuration and Functions section, ESD Ratings table, Feature Description section, Device Functional Modes, Application and Implementation section, Power Supply Recommendations section, Layout section, Device |     |
|---|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----|
|   | and Documentation Support section, and Mechanical, Packaging, and Orderable Information section                                                                                                                              | . 1 |
| • | Deleted Ultralow-Power Shutdown Mode bullet from Features                                                                                                                                                                    | . 1 |
| • | Deleted Typical Pin Indicators image from Pin Configuration and Functions                                                                                                                                                    | . 3 |
| • | Deleted VIH and VIL rows in Recommended Operating Conditions                                                                                                                                                                 | . 4 |
| • | Deleted Shutdown Forward and Reverse Isolation vs Frequency graphs (formerly Figures 38 and 39) from <i>Typical</i> Characteristics                                                                                          | 14  |

#### www.ti.com

# Page

Page



# 5 Pin Configuration and Functions





NC - No internal connection

### Pin Functions

|      | PIN       |           |     |                                 |  |  |
|------|-----------|-----------|-----|---------------------------------|--|--|
| NAME | NO.       |           | I/O | DESCRIPTION                     |  |  |
| NAME | TLC082-Q1 | TLC084-Q1 |     |                                 |  |  |
| 1IN+ | 3         | 3         | I   | Noninverting input, Channel 1   |  |  |
| 1IN- | 2         | 2         | I   | Inverting input, Channel 1      |  |  |
| 10UT | 1         | 1         | 0   | Output, Channel 1               |  |  |
| 2IN+ | 5         | 5         | I   | Noninverting input, Channel 2   |  |  |
| 2IN- | 6         | 6         | I   | Inverting input, Channel 2      |  |  |
| 2OUT | 7         | 7         | 0   | Output, Channel 2               |  |  |
| 3IN+ | —         | 16        | I   | Noninverting input, Channel 3   |  |  |
| 3IN- | —         | 15        | I   | Inverting input, Channel 3      |  |  |
| 3OUT | —         | 14        | 0   | Output, Channel 3               |  |  |
| 4IN+ | —         | 18        | I   | Noninverting input, Channel 4   |  |  |
| 4IN- | —         | 19        | I   | Inverting input, Channel 4      |  |  |
| 40UT | —         | 20        | 0   | Output, Channel 4               |  |  |
| GND  | 4         | 17        | _   | Negative (lowest) power supply  |  |  |
| NC   | —         | 8 to13    | _   | Non-connect                     |  |  |
| VDD  | 8         | 4         | I   | Positive (highest) power supply |  |  |

# 6 Specifications

# 6.1 Absolute Maximum Ratings

over operating free-air temperature range (unless otherwise noted)<sup>(1)</sup>

|                     |                                    | MIN        | MAX           | UNIT |
|---------------------|------------------------------------|------------|---------------|------|
| V <sub>DD</sub>     | Supply voltage <sup>(2)</sup>      | -0.3       | 17            | V    |
| V <sub>ID</sub>     | Differential input voltage         |            | $\pm V_{DD}$  | V    |
|                     | Continuous total power dissipation | See Therma | l Information |      |
| TJ                  | Operating junction temperature     | -40        | 125           | °C   |
| T <sub>A</sub>      | Operating ambient temperature      | -40        | 125           | °C   |
| T <sub>J(max)</sub> | Maximum junction temperature       |            | 150           | °C   |
| T <sub>stg</sub>    | Storage temperature                | -65        | 150           | °C   |

(1) Stresses beyond those listed under Absolute Maximum Ratings may cause permanent damage to the device. These are stress ratings only, and do not imply functional operation of the device at these or any other conditions beyond those indicated under Recommended Operating Conditions. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

(2) All voltage values, except differential voltages, are with respect to GND.

# 6.2 ESD Ratings

|                    |                            |                                                         |                              | VALUE | UNIT |
|--------------------|----------------------------|---------------------------------------------------------|------------------------------|-------|------|
|                    |                            | Human-body model (HBM), per AEC Q100-002 <sup>(1)</sup> |                              | ±2000 |      |
| V <sub>(ESD)</sub> | Electrostatic<br>discharge | Charged-device model (CDM), per AEC Q100-011            | All pins                     | ±500  | V    |
|                    | aloonargo                  | Charged-device model (CDM), per AEC Q100-011            | Corner pins (1, 4, 5, and 8) | ±750  |      |

(1) AEC Q100-002 indicates that HBM stressing shall be in accordance with the ANSI/ESDA/JEDEC JS-001 specification.

# 6.3 Recommended Operating Conditions

|                    |                    |                | MIN | MAX        | UNIT |
|--------------------|--------------------|----------------|-----|------------|------|
| V                  | Supply voltage     | Single supply  | 4.5 | 16         | V    |
| Vnn Supply voltage | Split supply       | ±2.25          | ±8  | v          |      |
| VICR               | Common-mode        | input voltage  | GND | $V_{DD}-2$ | V    |
| TJ                 | Operating junction | on temperature | -40 | 125        | °C   |

# 6.4 Thermal Information

|                       |                                              | TLC082-Q1           | TLC084-Q1    |      |
|-----------------------|----------------------------------------------|---------------------|--------------|------|
|                       | THERMAL METRIC <sup>(1)</sup>                | DGN (MSOP-PowerPAD) | PWP (HTSSOP) | UNIT |
|                       |                                              | 8-PIN               | 20-PIN       |      |
| $R_{\theta JA}$       | Junction-to-ambient thermal resistance       | 58.1                | 40           | °C/W |
| $R_{\theta JC(top)}$  | Junction-to-case (top) thermal resistance    | 55.2                | 46.7         | °C/W |
| $R_{\theta JB}$       | Junction-to-board thermal resistance         | 35.3                | 22.9         | °C/W |
| ΨJT                   | Junction-to-top characterization parameter   | 2.1                 | 1            | °C/W |
| Ψјв                   | Junction-to-board characterization parameter | 35.9                | 26.7         | °C/W |
| R <sub>0JC(bot)</sub> | Junction-to-case (bottom) thermal resistance | 6.9                 | 2.6          | °C/W |

(1) For more information about traditional and new thermal metrics, see the Semiconductor and IC Package Thermal Metrics application report.

# 6.5 Electrical Characteristics: $V_{DD} = 5 V$

|                  | PARAMETER                                          | TEST C                                                     | ONDITIONS                                                                                          | T <sub>J</sub> <sup>(1)</sup> | MIN    | TYP      | MAX  | UNIT       |
|------------------|----------------------------------------------------|------------------------------------------------------------|----------------------------------------------------------------------------------------------------|-------------------------------|--------|----------|------|------------|
| V <sub>IO</sub>  | Input offset voltage                               | V <sub>DD</sub> = 5 V, V                                   | <sub>IC</sub> = 2.5 V,                                                                             | 25°C                          |        | 390      | 1900 | μV         |
| VIO              | input onset voltage                                | $V_0 = 2.5 V, F$                                           | R <sub>S</sub> = 50 Ω                                                                              | Full range                    |        |          | 3300 | μv         |
| <sup>X</sup> VIO | Temperature coefficient of input<br>offset voltage | $V_{DD} = 5 V, V$<br>$V_{O} = 2.5 V, F$                    | <sub>IC</sub> = 2.5 V,<br>R <sub>S</sub> = 50 Ω                                                    |                               |        | 1.2      |      | μV/°C      |
|                  | Input offect ourrent                               | V <sub>DD</sub> = 5 V, V                                   | <sub>IC</sub> = 2.5 V,                                                                             | 25°C                          |        | 1.9      | 50   | <b>n</b> 1 |
| IO               | Input offset current                               | V <sub>O</sub> = 2.5 V, F                                  | $R_{\rm S} = 50 \ \Omega$                                                                          | Full range                    |        |          | 700  | рA         |
|                  | Input biog ourrent                                 | V <sub>DD</sub> = 5 V, V                                   | <sub>IC</sub> = 2.5 V,                                                                             | 25°C                          |        | 3        | 50   | ۳A         |
| IB               | Input bias current                                 | $V_0 = 2.5 V, F$                                           | $R_{\rm S} = 50 \ \Omega$                                                                          | Full range                    |        |          | 700  | рA         |
| ,                | Common mode input veltage                          | R <sub>S</sub> = 50 Ω                                      |                                                                                                    | 25°C                          | 0 to 3 | 0 to 3.5 |      | V          |
| ICR              | Common-mode input voltage                          | $R_{\rm S} = 50.02$                                        |                                                                                                    | Full range                    | 0 to 3 | 0 to 3.5 |      | v          |
|                  |                                                    |                                                            | 1 1                                                                                                | 25°C                          | 4.1    | 4.3      |      |            |
|                  |                                                    |                                                            | $I_{OH} = -1 \text{ mA}$                                                                           | Full range                    | 3.9    |          |      |            |
|                  | High-level output voltage                          |                                                            | L 20 m A                                                                                           | 25°C                          | 3.7    | 4        |      |            |
| ,                |                                                    |                                                            | I <sub>OH</sub> = -20 mA                                                                           | Full range                    | 3.5    |          |      |            |
| ′он              |                                                    | V <sub>IC</sub> = 2.5 V                                    |                                                                                                    | 25°C                          | 3.4    | 3.8      |      | V          |
|                  |                                                    |                                                            | I <sub>OH</sub> = -35 mA                                                                           | Full range                    | 3.2    |          |      |            |
|                  |                                                    |                                                            |                                                                                                    | 25°C                          | 3.2    | 3.6      |      |            |
|                  |                                                    |                                                            | I <sub>OH</sub> = -50 mA                                                                           | Full range                    | 3      |          |      |            |
|                  |                                                    | V <sub>IC</sub> = 2.5 V                                    |                                                                                                    | 25°C                          |        | 0.18     | 0.25 | V          |
|                  |                                                    |                                                            | $I_{OL} = 1 \text{ mA}$ $I_{OL} = 20 \text{ mA}$ $I_{OL} = 35 \text{ mA}$ $I_{OL} = 50 \text{ mA}$ | Full range                    |        |          | 0.35 |            |
|                  | Low-level output voltage                           |                                                            |                                                                                                    | 25°C                          |        | 0.35     | 0.39 |            |
|                  |                                                    |                                                            |                                                                                                    | Full range                    |        |          | 0.45 |            |
| OL               |                                                    |                                                            |                                                                                                    | 25°C                          |        | 0.43     | 0.55 |            |
|                  |                                                    |                                                            |                                                                                                    | Full range                    |        |          | 0.7  |            |
|                  |                                                    |                                                            |                                                                                                    | 25°C                          |        | 0.45     | 0.63 |            |
|                  |                                                    |                                                            |                                                                                                    | Full range                    |        |          | 0.7  |            |
|                  |                                                    | Sourcing                                                   |                                                                                                    |                               |        | 100      |      |            |
| SC               | Short-circuit output current                       | Sinking                                                    |                                                                                                    | 25°C                          |        | 100      |      | mA         |
|                  |                                                    | V <sub>OH</sub> = 1.5 V                                    | from positive rail                                                                                 |                               |        | 57       |      |            |
| C                | Output current                                     | -                                                          | rom negative rail                                                                                  | 25°C                          |        | 55       |      | mA         |
|                  | Large-signal differential voltage                  | -                                                          |                                                                                                    | 25°C                          | 100    | 120      |      |            |
| VD               | amplification                                      | $V_{O(PP)} = 3 V,$                                         | R <sub>L</sub> = 10 kΩ                                                                             | Full range                    | 100    |          |      | dB         |
| j(d)             | Differential input resistance                      |                                                            |                                                                                                    | 25°C                          |        | 1000     |      | GΩ         |
| lic              | Common-mode input capacitance                      | f = 10 kHz                                                 |                                                                                                    | 25°C                          |        | 22.9     |      | pF         |
|                  | Closed-loop output impedance                       | $f = 10 \text{ kHz}, A_V = 10$                             |                                                                                                    | 25°C                          |        | 0.25     |      | Ω          |
|                  |                                                    |                                                            | -                                                                                                  | 25°C                          | 70     | 110      |      |            |
| MRR              | Common-mode rejection ratio                        | $V_{IC} = 0$ to 3 \                                        | /, $R_{\rm S} = 50 \ \Omega$                                                                       | Full range                    | 70     |          |      | dB         |
|                  | Supply voltage rejection ratio                     | $V_{DD} = 4.5 V t$                                         | to 16 V.                                                                                           | 25°C                          | 80     | 100      |      |            |
| SVR              | $(\Delta V_{DD} / \Delta V_{IO})$                  | $V_{DD} = 4.5$ V to 16 V,<br>$V_{IC} = V_{DD}/2$ , No load |                                                                                                    | Full range                    | 80     |          |      | dB         |
|                  |                                                    |                                                            |                                                                                                    | 25°C                          |        | 1.8      | 2.5  |            |
| DD               | Supply current (per channel)                       | $V_{O}$ = 2.5 V, No load                                   |                                                                                                    | Full range                    |        |          | 3.5  | mA         |

(1) Full range is -40°C to 125°C.

# TLC082-Q1, TLC084-Q1

SLOS510D - SEPTEMBER 2006 - REVISED AUGUST 2016

#### www.ti.com

STRUMENTS

EXAS

# 6.6 Electrical Characteristics: $V_{DD} = 12 V$

|                  | PARAMETER                         | TEST O                                   | CONDITIONS                  | T <sub>J</sub> <sup>(1)</sup> | MIN     | TYP       | MAX  | UNIT  |
|------------------|-----------------------------------|------------------------------------------|-----------------------------|-------------------------------|---------|-----------|------|-------|
| \ <i>\</i>       | Innut offect veltere              | V <sub>DD</sub> = 12 V,                  | $V_{IC} = 6 V$ ,            | 25°C                          |         | 390       | 1900 |       |
| V <sub>IO</sub>  | Input offset voltage              | $V_0 = 6 V, R_s$                         |                             | Full range                    |         |           | 3300 | μV    |
|                  | Temperature coefficient of input  | V <sub>DD</sub> = 12 V,                  |                             |                               |         | 1.2       |      | μV/°C |
| ~010             | offset voltage                    | $V_0 = 6 V, R_s$                         |                             | 2520                          |         |           | 50   | μι, ο |
| Ю                | Input offset current              | $V_{DD} = 12 V,$<br>$V_{O} = 6 V, R_{S}$ | $V_{IC} = 6 V,$             | 25°C                          |         | 1.5       | 50   | pА    |
|                  |                                   |                                          | -                           | Full range                    |         |           | 700  |       |
| IB               | Input bias current                | $V_{DD} = 12 V,$<br>$V_{O} = 6 V, R_{S}$ |                             | 25°C                          |         | 3         | 50   | pА    |
|                  |                                   | V0 - 0 V, Ng                             | 5 - 50 12                   | Full range                    | 0 45 40 | 0 to 10 5 | 700  |       |
| / <sub>ICR</sub> | Common-mode input voltage         | $R_S = 50 \ \Omega$                      |                             | 25°C                          |         | 0 to 10.5 |      | V     |
|                  |                                   |                                          |                             | Full range                    |         | 0 to 10.5 |      |       |
|                  |                                   |                                          | I <sub>OH</sub> = -1 mA     | 25°C                          | 11.1    | 11.2      |      |       |
|                  |                                   |                                          |                             | Full range                    | 11      |           |      |       |
|                  |                                   |                                          | I <sub>OH</sub> = -20 mA    | 25°C                          | 10.8    | 11        |      |       |
| / <sub>ОН</sub>  | High-level output voltage         | $V_{IC} = 6 V$                           |                             | Full range                    | 10.7    |           |      | V     |
| 0                |                                   | 10                                       | I <sub>OH</sub> = -35 mA    | 25°C                          | 10.6    | 10.7      |      |       |
|                  |                                   |                                          |                             | Full range                    | 10.3    |           |      |       |
|                  |                                   |                                          | I <sub>ОН</sub> = -50 mA    | 25°C                          | 10.3    | 10.5      |      |       |
|                  |                                   |                                          | - Chi                       | Full range                    | 10.1    |           |      |       |
|                  | Low-level output voltage          |                                          | I <sub>OL</sub> = 1 mA      | 25°C                          |         | 0.17      | 0.25 | - V   |
|                  |                                   |                                          |                             | Full range                    |         |           | 0.35 |       |
|                  |                                   | V <sub>IC</sub> = 6 V                    | I <sub>OL</sub> = 20 mA     | 25°C                          |         | 0.35      | 0.45 |       |
| OL               |                                   |                                          |                             | Full range                    |         |           | 0.55 |       |
| OL               |                                   |                                          |                             | 25°C                          |         | 0.4       | 0.52 |       |
|                  |                                   |                                          | $I_{OL} = 50 \text{ mA}$    | Full range                    |         |           | 0.6  |       |
|                  |                                   |                                          |                             | 25°C                          |         | 0.45      | 0.6  |       |
|                  |                                   |                                          | 10L = 30 HIX                | Full range                    |         |           | 0.7  |       |
|                  | Short-circuit output current      | Sourcing                                 |                             | 25°C                          |         | 150       |      | mA    |
| SC               | Chort circuit output current      | Sinking                                  |                             | 23 0                          |         | 150       |      | ША    |
| _                | Output current                    | V <sub>OH</sub> = 1.5 V                  | from positive rail          | 25°C                          |         | 57        |      | mA    |
| C                | Oulput current                    | $V_{OL} = 0.5 V$                         | from negative rail          | 23 0                          |         | 55        |      | ША    |
|                  | Large-signal differential voltage | V <sub>O(PP)</sub> = 8 V                 | $P_{\rm c} = 10  k_{\rm O}$ | 25°C                          | 110     | 130       |      | dB    |
| VD               | amplification                     | VO(PP) = 0 V                             | $K_{L} = 10 K_{2}$          | Full range                    | 110     |           |      | uВ    |
| j(d)             | Differential input resistance     |                                          |                             | 25°C                          |         | 1000      |      | GΩ    |
| Cic              | Common-mode input capacitance     | f = 10 kHz                               |                             | 25°C                          |         | 21.6      |      | pF    |
| <u>-</u> 0       | Closed-loop output impedance      | f = 10 kHz, A                            | A <sub>V</sub> = 10         | 25°C                          |         | 0.25      |      | Ω     |
| MRR              | Common modo rejection ratio       | $V_{\rm ext} = 0 \pm 0.40$               | ) V, R <sub>S</sub> = 50 Ω  | 25°C                          | 80      | 110       |      | AD    |
|                  | Common-mode rejection ratio       | $v_{\rm IC} = 0.00$ TC                   | $v_{v}, r_{S} = 50.02$      | Full range                    | 80      |           |      | dB    |
|                  | Supply voltage rejection ratio    | V <sub>DD</sub> = 4.5 V                  | to 16 V, $V_{IC} = V_{DD}$  | 25°C                          | 80      | 100       |      | ЧР    |
| SVR              | $(\Delta V_{DD} / \Delta V_{IO})$ | / 2, No load                             |                             | Full range                    | 80      |           |      | dB    |
|                  |                                   |                                          | Nalaad                      | 25°C                          |         | 1.9       | 2.9  | A     |
| DD               | Supply current (per channel)      | V <sub>O</sub> = 7.5 V, I                | 1080                        | Full range                    |         |           | 3.5  | mA    |

(1) Full range is -40°C to 125°C.

# 6.7 Operating Characteristics: $V_{DD} = 5 V$

| $V_{DD} = 5 V$ | (unless | otherwise | noted) |
|----------------|---------|-----------|--------|
|----------------|---------|-----------|--------|

|                | PARAMETER                                  | TEST CONDITIC                                                          | T <sub>J</sub> <sup>(1)</sup>                            | MIN        | TYP | MAX    | UNIT   |        |  |
|----------------|--------------------------------------------|------------------------------------------------------------------------|----------------------------------------------------------|------------|-----|--------|--------|--------|--|
| SR+            | Positive slew rate at unity                |                                                                        | 25°C                                                     | 10         | 16  |        | 1//00  |        |  |
| 38+            | gain                                       | $V_{O(PP)} = 0.8 \text{ V}, \text{ C}_{L} = 50 \text{ pF}$             | $, R_{L} = 10 \text{ km}^{2}$                            | Full range | 9   |        |        | V/µs   |  |
| SR-            | Negative slew rate at unity                | V <sub>O(PP)</sub> = 0.8 V, C <sub>L</sub> = 50 pF                     | $P_{1} = 10 kO$                                          | 25°C       | 11  | 19     |        | V/µs   |  |
| 38-            | gain                                       | $v_{O(PP)} = 0.0 v, C_L = 50 pr$                                       | $, \mathbf{R}_{\mathrm{L}} = 10 \mathrm{K}_{\mathrm{M}}$ | Full range | 8.5 |        |        | v/µs   |  |
| V              | Equivalent input noise                     | f = 100 Hz                                                             |                                                          | 25°C –     |     | 12     |        | nV/√Hz |  |
| V <sub>n</sub> | voltage                                    | f = 1 kHz                                                              |                                                          | 25 C       |     | 8.5    |        |        |  |
| l <sub>n</sub> | Equivalent input noise current             | f = 1 kHz                                                              | 25°C                                                     |            | 0.6 |        | fA/√Hz |        |  |
|                | THD+N Total harmonic distortion plus noise | $V_{O(DD)} = 3 V_{c}$                                                  | $A_V = 1$                                                |            |     | 0.002% |        | _      |  |
| 1 H D + N      |                                            |                                                                        | A <sub>V</sub> = 10                                      | 25°C       |     | 0.012% |        |        |  |
|                |                                            | f = 1 kHz                                                              | A <sub>V</sub> = 100                                     |            |     | 0.085% |        |        |  |
|                | Gain-bandwidth product                     | f = 10 kHz, $R_L$ = 10 k $\Omega$                                      |                                                          | 25°C       |     | 10     |        | MHz    |  |
|                |                                            | $V_{(STEP)PP} = 1 V, A_V = -1,$                                        | 0.1%                                                     |            |     | 0.18   |        | μs     |  |
|                | Cattling time                              | $C_L = 10 \text{ pF}, R_L = 10 \text{ k}\Omega$                        | 0.01%                                                    |            |     | 0.39   |        |        |  |
| t <sub>s</sub> | Settling time                              | $V_{(\text{STEP})\text{PP}} = 1 \text{ V}, \text{ A}_{\text{V}} = -1,$ | 0.1%                                                     | 25°C –     |     | 0.18   |        |        |  |
|                |                                            | $C_L = 47 \text{ pF}, R_L = 10 \text{ k}\Omega$                        | 0.01%                                                    |            |     | 0.39   |        |        |  |
|                | Dhace margin                               | D 1040                                                                 | C <sub>L</sub> = 50 pF                                   | 25%0       |     | 32     |        | 0      |  |
| φm             | Phase margin                               | $R_L = 10 k\Omega$                                                     | $C_L = 0 pF$                                             | 25°C –     |     | 40     |        |        |  |
|                | Osia mania                                 | D 40.00                                                                | C <sub>L</sub> = 50 pF                                   | 0500       |     | 2.2    |        |        |  |
|                | Gain margin                                | $R_L = 10 \text{ k}\Omega$ $C_L = 0 \text{ pF}$                        |                                                          | 25°C       |     | 3.3    |        | dB     |  |

(1) Full range is -40°C to 125°C.

# 6.8 Operating Characteristics: $V_{DD} = 12 V$

# $V_{DD} = 12 V$ (unless otherwise noted)

|                | PARAMETER                                  | TEST CONDITIO                                                          | T <sub>J</sub> <sup>(1)</sup>                          | MIN        | TYP    | MAX    | UNIT   |                    |  |
|----------------|--------------------------------------------|------------------------------------------------------------------------|--------------------------------------------------------|------------|--------|--------|--------|--------------------|--|
| SR+            | Positive slew rate at unity                | V <sub>O(PP)</sub> = 2 V, C <sub>L</sub> = 50 pF, I                    | 25°C                                                   | 10         | 16     |        | V/µs   |                    |  |
| 31.7           | gain                                       | $v_{O(PP)} = 2 v, O_L = 30 pr, T$                                      |                                                        | Full range | 9.5    |        |        | v/µ5               |  |
| SR-            | Negative slew rate at unity                | V <sub>O(PP)</sub> = 2 V, C <sub>L</sub> = 50 pF, I                    | $P_{1} = 10 kO$                                        | 25°C       | 12.5   | 19     |        | V/µs               |  |
| 31-            | gain                                       | $v_{O(PP)} = 2 v, O_L = 30 pr, T$                                      |                                                        | Full range | 10     |        |        | v/µ5               |  |
| V              | Equivalent input noise                     | f = 100 Hz                                                             |                                                        | 25°C       |        | 14     |        | nV/√ <del>Hz</del> |  |
| V <sub>n</sub> | voltage                                    | f = 1 kHz                                                              |                                                        | 25 C       |        | 8.5    |        |                    |  |
| l <sub>n</sub> | Equivalent input noise current             | f = 1 kHz                                                              | 25°C                                                   |            | 0.6    |        | fA/√Hz |                    |  |
|                | THD+N Total harmonic distortion plus noise | V <sub>O(PP)</sub> = 8 V,                                              | $A_V = 1$                                              |            |        | 0.002% |        | _                  |  |
| THD+N          |                                            | $R_L = 10 k\Omega$ and 250 $\Omega$ ,                                  | A <sub>V</sub> = 10                                    | 25°C       |        | 0.005% |        |                    |  |
|                |                                            | f = 1 kHz                                                              | A <sub>V</sub> = 100                                   |            | 0.022% |        |        |                    |  |
|                | Gain-bandwidth product                     | f = 10 kHz, R <sub>L</sub> = 10 kΩ                                     |                                                        | 25°C       |        | 10     |        | MHz                |  |
|                |                                            | $V_{(STEP)PP} = 1 V, A_V = -1,$                                        | 0.1%                                                   |            |        | 0.17   |        | μs                 |  |
|                | Cattling times                             | $C_{L} = 10 \text{ pF}, R_{L} = 10 \text{ k}\Omega$                    | 0.01%                                                  | 0500       |        | 0.22   |        |                    |  |
| t <sub>s</sub> | Settling time                              | $V_{(\text{STEP})\text{PP}} = 1 \text{ V}, \text{ A}_{\text{V}} = -1,$ | 0.1%                                                   | 25°C       |        | 0.17   |        |                    |  |
|                |                                            | $C_L = 47 \text{ pF}, R_L = 10 \text{ k}\Omega$                        | 0.01%                                                  |            |        | 0.29   |        | 1                  |  |
|                | Dhara wani                                 | D 4010                                                                 | C <sub>L</sub> = 50 pF                                 | 0500       |        | 37     |        |                    |  |
| φm             | Phase margin                               | $R_L = 10 k\Omega$                                                     | $C_L = 0 pF$                                           | 25°C       |        | 42     |        | deg                |  |
|                | Onin manufa                                | D 4010                                                                 | C <sub>L</sub> = 50 pF                                 | 25°C       |        | 3.1    |        |                    |  |
|                | Gain margin                                | $R_{L} = 10 \text{ k}\Omega$                                           | $R_{L} = 10 \text{ k}\Omega$<br>$C_{L} = 0 \text{ pF}$ |            |        | 4      |        | dB                 |  |

(1) Full range is  $-40^{\circ}$ C to  $125^{\circ}$ C.

Copyright © 2006–2016, Texas Instruments Incorporated



# 6.9 Typical Characteristics

# Table 1. Table of Graphs

|                    | GRAPH NAME                            | FIGURE NO.                     |                                 |
|--------------------|---------------------------------------|--------------------------------|---------------------------------|
| V <sub>IO</sub>    | Input offset voltage                  | vs Common-mode input voltage   | Figure 1, Figure 2              |
| I <sub>IO</sub>    | Input offset current                  | vs Free-air temperature        | Figure 3                        |
| I <sub>IB</sub>    | Input bias current                    | vs Free-air temperature        | Figure 4                        |
| V <sub>OH</sub>    | High-level output voltage             | vs High-level output current   | Figure 5, Figure 7              |
| V <sub>OL</sub>    | Low-level output voltage              | vs Low-level output current    | Figure 6, Figure 8              |
| ZO                 | Output impedance                      | vs Frequency                   | Figure 9                        |
| I <sub>DD</sub>    | Supply current                        | vs Supply voltage              | Figure 10                       |
| PSRR               | Power supply rejection ratio          | vs Frequency                   | Figure 11                       |
| CMRR               | Common-mode rejection ratio           | vs Frequency                   | Figure 12                       |
| Vn                 | Equivalent input noise voltage        | vs Frequency                   | Figure 13                       |
| V <sub>O(PP)</sub> | Peak-to-peak output voltage           | vs Frequency                   | Figure 14, Figure 15            |
|                    | Crosstalk                             | vs Frequency                   | Figure 16                       |
|                    | Differential voltage gain and Phase   | vs Frequency                   | Figure 17, Figure 18            |
| φ <sub>m</sub>     | Phase margin                          | vs Load capacitance            | Figure 19, Figure 20, Figure 21 |
|                    | Gain margin                           | vs Load capacitance            | Figure 22                       |
|                    | Gain-bandwidth product                | vs Supply voltage              | Figure 23                       |
| 0                  |                                       | vs Supply voltage              | Figure 24                       |
| SR                 | Slew rate                             | vs Free-air temperature        | Figure 25, Figure 26            |
|                    | Total homeonic distortion when weigh  | vs Frequency                   | Figure 27, Figure 28            |
| THD+N              | Total harmonic distortion plus noise  | vs Peak-to-peak output voltage | Figure 29, Figure 30            |
|                    | Large-signal follower pulse response  |                                | Figure 31, Figure 32            |
|                    | Small-signal follower pulse response  |                                | Figure 33                       |
|                    | Large-signal inverting pulse response | e                              | Figure 34, Figure 34            |
|                    | Small-signal inverting pulse response | 3                              | Figure 36                       |

Copyright © 2006–2016, Texas Instruments Incorporated



SLOS510D – SEPTEMBER 2006 – REVISED AUGUST 2016





# TLC082-Q1, TLC084-Q1

SLOS510D - SEPTEMBER 2006 - REVISED AUGUST 2016











# TLC082-Q1, TLC084-Q1

SLOS510D - SEPTEMBER 2006 - REVISED AUGUST 2016





SLOS510D-SEPTEMBER 2006-REVISED AUGUST 2016





# TLC082-Q1, TLC084-Q1

SLOS510D-SEPTEMBER 2006-REVISED AUGUST 2016





# 7 Parameter Measurement Information



Figure 37. Voltage Follower Circuit

TEXAS INSTRUMENTS

# 8 Detailed Description

### 8.1 Overview

The TLC08x-Q1 BiCMOS amplifiers provide an upgrade path for BiFET users who are moving away from dualsupply to single-supply systems and demand higher AC and DC performance. With performance rated from 4.5 V to 16 V across an automotive temperature range ( $-40^{\circ}$ C to  $125^{\circ}$ C), BiMOS suits a wide range of audio, automotive, industrial, and instrumentation applications. BiCMOS amplifiers combine a very high input low-noise CMOS front end drive bipolar output stage, thus providing the optimum performance features of both. AC performance include a bandwidth of 10 MHz and voltage noise of 8.5 nV/ $\sqrt{Hz}$ .

# 8.2 Functional Block Diagram



# 8.3 Feature Description

The TLC08x-Q1 family features 10-MHz bandwidth and voltage noise of 8.5 nV/ $\sqrt{\text{Hz}}$  with performance rated from 4.5 V to 16 V across an automotive temperature range (-40°C to 125°C). BiMOS suits a wide range of audio, automotive, industrial, and instrumentation applications.

# 8.4 Device Functional Modes

The TLC08x-Q1 family of devices is powered on when the supply is connected. The device can operate with single or dual supply, depending on the application. The device is in its full performance once the supply is above the recommended value.

#### 8.5 Programming

#### 8.5.1 Macromodel Information

Derivation of the provided macromodel information was by use of Microsim Parts<sup>TM</sup>, the model generation software used with Microsim PSpice<sup>TM</sup>. The Boyle macromodel <sup>(1)</sup> and subcircuit in Figure 38 are generated using the TLC08x-Q1 typical electrical and operating characteristics at  $T_A = 25^{\circ}$ C. Using this information, output simulations of the following key parameters can be generated to a tolerance of 20% (in most cases):

- Maximum positive output voltage swing
- Maximum negative output voltage swing
- Slew rate
- Quiescent power dissipation
- Input bias current
- Open-loop voltage amplification
- Unity-gain frequency
- Common-mode rejection ratio
- Phase margin
- DC output resistance
- AC output resistance
- Short-circuit output current limit
- (1) G. R. Boyle, B. M. Cohn, D. O. Pederson, and J. E. Solomon, *Macromodeling of Integrated Circuit Operational Amplifiers*, IEEE Journal of Solid-State Circuits, SC-9, 353 (1974).





Figure 38. Boyle Macromodel and Subcircuit

TEXAS INSTRUMENTS

www.ti.com

# 9 Application and Implementation

#### NOTE

Information in the following applications sections is not part of the TI component specification, and TI does not warrant its accuracy or completeness. TI's customers are responsible for determining suitability of components for their purposes. Customers should validate and test their design implementation to confirm system functionality.

# 9.1 Application Information

The TLC08x-Q1 devices features wide supply voltage range, high-output current drive in the order of 60 mA, low input offset voltage, a high unity gain bandwidth 10 MHz and high slew of 16 V/ $\mu$ S. These features make the device suitable in amplifying high-frequency and slew rate signals.

# 9.2 Typical Applications

#### 9.2.1 TLC08x-Q1 Single-Supply Typical Application

Some applications require amplification of low amplitude and relatively high-frequency input signal. The sine wave maximum slew rate is at zero crossing. The amplified signal distorts if the minimum slew rate is not met. Operational amplifier slew rate must be higher than  $2 \times \pi \times F \times V$ , where F is the input signal frequency and V is the output signal amplitude. TLC08x-Q1 Slew rate of 16 V/µS is capable of delivering an output signal of 2-V peak and 1-MHz frequency with no distortion. See Figure 45 for an application curve that shows the results of Figure 39.



Figure 39. TLC08x-Q1 Typical Application

#### 9.2.1.1 Design Requirements

Use the following parameters for this design example:

- Noninverting configuration with gain of 10 or 20 dB
- Single supply minimum: 4.5 V
- Single supply maximum: 16 V
- Output common mode minimum should be higher than output level V<sub>OL</sub>
- Output common mode maximum should be lower than output level V<sub>OH</sub>
- Unity gain bandwidth: 10 MHz
- Output load current lower than 60 mA
- Maximum input signal frequency below 1 MHz for less than -3-dB attenuation at 1 MHz

Copyright © 2006–2016, Texas Instruments Incorporated



# **Typical Applications (continued)**

### 9.2.1.2 Detailed Design Procedure

#### 9.2.1.2.1 Driving a Capacitive Load

When the amplifier is configured in this manner, capacitive loading directly on the output decreases the device phase margin, leading to high-frequency ringing or oscillations. Therefore, for capacitive loads of greater than 10 pF, TI recommends placing a resistor in series ( $R_{NULL}$ ) with the output of the amplifier, as shown in Figure 40. A minimum value of 20  $\Omega$  should work well for most applications.



Figure 40. Driving a Capacitive Load

#### 9.2.1.2.2 Offset Voltage

The output offset voltage,  $(V_{OO})$  is the sum of the input offset voltage  $(V_{IO})$  and both input bias currents  $(I_{IB})$  times the corresponding gains. The schematic and formula in Figure 41 can be used to calculate the output offset voltage.



Figure 41. Output Offset Voltage Model

#### 9.2.1.2.3 High-Speed CMOS Input Amplifiers

The TLC08x-Q1 is a family of high-speed low-noise CMOS input operational amplifiers that has an input capacitance on the order of 20 pF. Any resistor used in the feedback path adds a pole in the transfer function equivalent to the input capacitance multiplied by the combination of source resistance and feedback resistance. For example, a gain of -10, a source resistance of 1 k $\Omega$ , and a feedback resistance of 10 k $\Omega$  add an additional pole at approximately 8 MHz. This is more apparent with CMOS amplifiers than bipolar amplifiers due to their greater input capacitance.

This is of little consequence on slower CMOS amplifiers, as this pole normally occurs at frequencies above their unity-gain bandwidth. However, the TLC08x-Q1 with its 10-MHz bandwidth means that this pole normally occurs at frequencies where there is on the order of 5-dB gain left and the phase shift adds considerably.

The effect of this pole is the strongest with large feedback resistances at small closed-loop gains. As the feedback resistance is increased, the gain peaking increases at a lower frequency and the 180° phase-shift crossover point also moves down in frequency, decreasing the phase margin.

For the TLC08x-Q1, the maximum feedback resistor recommended is 5 k $\Omega$ ; larger resistances can be used but a capacitor in parallel with the feedback resistor is recommended to counter the effects of the input capacitance pole.

Copyright © 2006–2016, Texas Instruments Incorporated

#### TLC082-Q1, TLC084-Q1 SLOS510D – SEPTEMBER 2006 – REVISED AUGUST 2016

# **Typical Applications (continued)**

The TLC08x-Q1 with a 1-V step response has an 80% overshoot with a natural frequency of 3.5 MHz when configured as a unity gain buffer and with a 10-k $\Omega$  feedback resistor. By adding a 10-pF capacitor in parallel with the feedback resistor, the overshoot is reduced to 40% and eliminates the natural frequency, resulting in a much faster settling time (see Figure 42). The 10-pF capacitor was chosen for convenience only.

Load capacitance had little effect on these measurements due to the excellent output drive capability of the TLC08x-Q1.



Figure 42. 1-V Step Response

#### 9.2.1.2.4 General Configurations

When receiving low-level signals, limiting the bandwidth of the incoming signals into the system is often required. The simplest way to accomplish this is to place an RC filter at the noninverting terminal of the amplifier (see Figure 43).



Figure 43. Single-Pole Low-Pass Filter

If even more attenuation is needed, a multiple-pole filter is required. The Sallen-Key filter can be used for this task. For best results, the amplifier should have a bandwidth that is eight to ten times the filter frequency bandwidth. Failure to do this can result in phase shift of the amplifier.



# **Typical Applications (continued)**





#### 9.2.1.3 Application Curve





Figure 45. Single Supply Application at 1-MHz Input Signal



# **Typical Applications (continued)**

# 9.2.2 Dual-Supply Typical Application

The dual-supply application has a gain of 10 and a bandwidth of 1 MHz.



### Figure 46. Dual Supply Typical Application Schematic

#### 9.2.2.1 Design Requirements

Use the following parameters for this design example:

- Noninverting configuration with gain of 10 or 20 dB
- Dual supply minimum: ±2.25 V
- Dual supply maximum: ±8 V
- Output common mode minimum should be higher than output level V<sub>OL</sub>
- Output common mode maximum should be lower than output level V<sub>OH</sub>
- Unity gain bandwidth: 10 MHz
- Maximum input signal frequency is 1 MHz for less than 3-dB attenuation at 1 MHz
- Output load current lower than 60 mA

# 9.2.2.2 Detailed Design Procedure

For this example, see Detailed Design Procedure in TLC08x-Q1 Single-Supply Typical Application.



#### TLC082-Q1, TLC084-Q1 SLOS510D – SEPTEMBER 2006 – REVISED AUGUST 2016

# **Typical Applications (continued)**

# 9.2.2.3 Application Curve



Figure 47. Dual Supply Application at 1-MHz Input Signal

# **10 Power Supply Recommendations**

The TLC08x-Q1 operational amplifier is specified for use on a single supply from 4.5 V to 16 V (or a dual supply from over a temperature range of  $-40^{\circ}$ C to 125°C. The device continues to function below this range, but performance is not specified. Place bypass capacitors close to the power supply pins to reduce noise coupling in from noisy or high-impedance power supplies. For more detailed information on bypass capacitor placement, see *Layout Guidelines*.

# 11 Layout

# 11.1 Layout Guidelines

To achieve the levels of high performance of the TLC08x-Q1, follow proper printed-circuit board (PCB) design techniques. A general set of guidelines is given in the following.

- **Ground planes** TI highly recommends using a ground plane on the board to provide all components with a lowinductive ground connection. However, in the areas of the amplifier inputs and output, the ground plane can be removed to minimize the stray capacitance.
- **Proper power-supply decoupling** Use a 6.8- $\mu$ F tantalum capacitor in parallel with a 0.1- $\mu$ F ceramic capacitor on each supply terminal. It may be possible to share the tantalum among several amplifiers depending on the application, but a 0.1- $\mu$ F ceramic capacitor should always be used on the supply terminal of every amplifier. In addition, the 0.1- $\mu$ F capacitor should be placed as close as possible to the supply terminal. As this distance increases, the inductance in the connecting trace makes the capacitor less effective. The designer should strive for distances of less than 0.1 inches between the device power terminals and the ceramic capacitors.
- **Sockets** Sockets can be used but are not recommended. The additional lead inductance in the socket pins will often lead to stability problems. Surface-mount packages soldered directly to the PCB is the best implementation.

Copyright © 2006–2016, Texas Instruments Incorporated



### Layout Guidelines (continued)

- Short trace runs and compact part placements Optimum high performance is achieved when stray series inductance has been minimized. To realize this, the circuit layout should be made as compact as possible, thereby minimizing the length of all trace runs. Particular attention should be paid to the inverting input of the amplifier. Its length should be kept as short as possible. This helps minimize stray capacitance at the input of the amplifier.
- Surface-mount passive components TI recommends using surface-mount passive components for highperformance amplifier circuits for several reasons. First, because of the extremely low lead inductance of surface-mount components, the problem with stray series inductance is greatly reduced. Second, the small size of surface-mount components naturally leads to a more-compact layout, thereby minimizing both stray inductance and capacitance. If leaded components are used, TI recommends keeping the lead lengths as short as possible.

# 11.1.1 General PowerPAD<sup>™</sup> Design Considerations

The TLC08x-Q1 is available in a thermally-enhanced PowerPAD family of packages. These packages are constructed using a downset leadframe upon which the die is mounted [see Figure 48(a) and Figure 48(b)]. This arrangement results in the lead frame being exposed as a thermal pad on the underside of the package [see Figure 48(c)]. Because this thermal pad has direct thermal contact with the die, excellent thermal performance can be achieved by providing a good thermal path away from the thermal pad.



NOTE A: The thermal pad is electrically isolated from all terminals in the package.

#### Figure 48. Views of Thermally-Enhanced DGN Package

The PowerPAD package allows for both assembly and thermal management in one manufacturing operation. During the surface-mount solder operation (when the leads are being soldered), the thermal pad must be soldered to a copper area underneath the package. Through the use of thermal paths within this copper area, heat can be conducted away from the package into either a ground plane or other heat dissipating device.

#### NOTE

Soldering the thermal pad to the PCB is always required, even with applications that have low power dissipation.

This soldering provides the necessary thermal and mechanical connection between the lead frame die pad and the PCB. Although there are many ways to properly heatsink the PowerPAD package, the following steps list the recommended approach.

The thermal pad must be connected to the most-negative supply voltage (GND pin potential) of the device.

- 1. Prepare the PCB with a top-side etch pattern (see the landing patterns at the end of this data sheet). There should be etch for the leads, as well as etch for the thermal pad.
- 2. Place five holes (dual) or nine holes (quad) in the area of the thermal pad. These holes should be 13 mils in diameter. Keep them small so that solder wicking through the holes is not a problem during reflow.
- 3. Additional vias may be placed anywhere along the thermal plane outside of the thermal pad area. This helps dissipate the heat generated by the TLC08x-Q1 device. These additional vias may be larger than the 13-mil diameter vias directly under the thermal pad. They can be larger because they are not in the thermal-pad area to be soldered, so that wicking is not a problem.
- 4. Connect all holes to the internal plane that is at the same potential as the ground pin of the device.



#### Layout Guidelines (continued)

- 5. When connecting these holes to this internal plane, do not use the typical web or spoke via connection methodology. Web connections have a high-thermal-resistance connection that is useful for slowing the heat transfer during soldering operations. This makes the soldering of vias that have plane connections easier. In this application, however, low thermal resistance is desired for the most efficient heat transfer. Therefore, the holes under the TLC08x-Q1 PowerPAD package should make their connection to the internal ground plane with a complete connection around the entire circumference of the plated-through hole.
- 6. The top-side solder mask should leave the terminals of the package and the thermal-pad area with its five holes (dual) or nine holes (quad) exposed. The bottom-side solder mask should cover the five or nine holes of the thermal-pad area. This prevents solder from being pulled away from the thermal-pad area during the reflow process.
- 7. Apply solder paste to the exposed thermal-pad area and all of the IC terminals.
- 8. With these preparatory steps in place, the TLC08x-Q1 IC is simply placed in position and run through the solder reflow operation as any standard surface-mount component. This results in a part that is properly installed.

For a given  $R_{\theta JA}$ , use Equation 1 to calculate the maximum power dissipation.

$$\mathsf{P}_{\mathsf{D}} = \left(\frac{\mathsf{T}_{\mathsf{MAX}} - \mathsf{T}_{\mathsf{A}}}{\mathsf{R}_{\mathsf{\theta}\mathsf{J}\mathsf{A}}}\right)$$

Where:

 $\begin{array}{ll} \mathsf{P}_{\mathsf{D}} &= \mathsf{Maximum power dissipation of TLC08x IC (watts)} \\ \mathsf{T}_{\mathsf{MAX}} &= \mathsf{Absolute maximum junction temperature (150°C)} \\ \mathsf{T}_{\mathsf{A}} &= \mathsf{Free-ambient air temperature (°C)} \\ \mathsf{R}_{\theta\mathsf{JA}} &= \mathsf{R}_{\theta\mathsf{JC}} + \mathsf{R}_{\theta\mathsf{CA}} \\ &\qquad \mathsf{R}_{\theta\mathsf{JC}} = \mathsf{Thermal coefficient from junction to case} \\ &\qquad \mathsf{R}_{\theta\mathsf{CA}} = \mathsf{Thermal coefficient from case to ambient air (°C/W)} \end{array}$ 

The next consideration is the package constraints. The two sources of heat within an amplifier are quiescent power and output power. The designer should never forget about the quiescent heat generated within the device, especially multi-amplifier devices. Because these devices have linear output stages (class A-B), most of the heat dissipation is at low-output voltages with high-output currents.

The other key factor when dealing with power dissipation is how the devices are mounted on the PCB. The PowerPAD devices are extremely useful for heat dissipation. But, the device should always be soldered to a copper plane to fully use the heat dissipation properties of the thermal pad. The SOIC package, on the other hand, is highly dependent on how it is mounted on the PCB. As more trace and copper area is placed around the device,  $R_{\theta JA}$  decreases and the heat dissipation capability increases. The currents and voltages shown in *Typical Characteristics* are for the total package. For the dual or quad amplifier packages, the sum of the RMS output currents and voltages should be used to choose the proper package.

(1)



# 11.2 Layout Example



(Schematic Representation)



Figure 49. Operational Amplifier Board Layout for Noninverting Configuration



# **12 Device and Documentation Support**

# **12.1** Documentation Support

# 12.1.1 Related Documentation

For related documentation see the following: *TLC081 EMI Immunity Performance* (SBOT011)

12.2 Related Links

The table below lists quick access links. Categories include technical documents, support and community resources, tools and software, and quick access to sample or buy.

| PARTS     | PRODUCT FOLDER | SAMPLE & BUY | TECHNICAL<br>DOCUMENTS | TOOLS &<br>SOFTWARE | SUPPORT & COMMUNITY |
|-----------|----------------|--------------|------------------------|---------------------|---------------------|
| TLC082-Q1 | Click here     | Click here   | Click here             | Click here          | Click here          |
| TLC084-Q1 | Click here     | Click here   | Click here             | Click here          | Click here          |

#### Table 2. Related Links

# 12.3 Receiving Notification of Documentsation Updates

To receive notification of documentation updates — go to the product folder for your device on ti.com. In the upper right-hand corner, click the *Alert me* button to register and receive a weekly digest of product information that has changed (if any). For change details, check the revision history of any revised document.

# 12.4 Community Resources

The following links connect to TI community resources. Linked contents are provided "AS IS" by the respective contributors. They do not constitute TI specifications and do not necessarily reflect TI's views; see TI's Terms of Use.

TI E2E<sup>™</sup> Online Community *TI's Engineer-to-Engineer (E2E) Community.* Created to foster collaboration among engineers. At e2e.ti.com, you can ask questions, share knowledge, explore ideas and help solve problems with fellow engineers.

**Design Support TI's Design Support** Quickly find helpful E2E forums along with design support tools and contact information for technical support.

### 12.5 Trademarks

PowerPAD, E2E are trademarks of Texas Instruments. Parts, PSpice are trademarks of MicroSim Corporation. All other trademarks are the property of their respective owners.

# 12.6 Electrostatic Discharge Caution



These devices have limited built-in ESD protection. The leads should be shorted together or the device placed in conductive foam during storage or handling to prevent electrostatic damage to the MOS gates.

# 12.7 Glossary

SLYZ022 — TI Glossary.

This glossary lists and explains terms, acronyms, and definitions.

# 13 Mechanical, Packaging, and Orderable Information

The following pages include mechanical, packaging, and orderable information. This information is the mostcurrent data available for the designated devices. This data is subject to change without notice and without revision of this document. For browser-based versions of this data sheet, refer to the left-hand navigation pane.

Copyright © 2006–2016, Texas Instruments Incorporated



1-Aug-2016

# PACKAGING INFORMATION

| Orderable Device | Status | Package Type      | Package | Pins | Package | Eco Plan                   | Lead/Ball Finish | MSL Peak Temp       | Op Temp (°C) | Device Marking | Samples |
|------------------|--------|-------------------|---------|------|---------|----------------------------|------------------|---------------------|--------------|----------------|---------|
|                  | (1)    |                   | Drawing |      | Qty     | (2)                        | (6)              | (3)                 |              | (4/5)          |         |
| TLC082QDGNRQ1    | ACTIVE | MSOP-<br>PowerPAD | DGN     | 8    | 2500    | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-3-260C-168 HR | -40 to 125   | QXO            | Samples |
| TLC084QPWPRQ1    | ACTIVE | HTSSOP            | PWP     | 20   | 2000    | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-3-260C-168 HR | -40 to 125   | TLC084Q        | Samples |

<sup>(1)</sup> The marketing status values are defined as follows:

ACTIVE: Product device recommended for new designs.

LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

**PREVIEW:** Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

(2) Eco Plan - The planned eco-friendly classification: Pb-Free (RoHS), Pb-Free (RoHS Exempt), or Green (RoHS & no Sb/Br) - please check http://www.ti.com/productcontent for the latest availability information and additional product content details.

**TBD:** The Pb-Free/Green conversion plan has not been defined.

**Pb-Free (RoHS):** TI's terms "Lead-Free" or "Pb-Free" mean semiconductor products that are compatible with the current RoHS requirements for all 6 substances, including the requirement that lead not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, TI Pb-Free products are suitable for use in specified lead-free processes. **Pb-Free (RoHS Exempt):** This component has a RoHS exemption for either 1) lead-based flip-chip solder bumps used between the die and package, or 2) lead-based die adhesive used between

the die and leadframe. The component is otherwise considered Pb-Free (RoHS compatible) as defined above.

Green (RoHS & no Sb/Br): TI defines "Green" to mean Pb-Free (RoHS compatible), and free of Bromine (Br) and Antimony (Sb) based flame retardants (Br or Sb do not exceed 0.1% by weight in homogeneous material)

<sup>(3)</sup> MSL, Peak Temp. - The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.

<sup>(4)</sup> There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.

<sup>(5)</sup> Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.

(<sup>6)</sup> Lead/Ball Finish - Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead/Ball Finish values may wrap to two lines if the finish value exceeds the maximum column width.

Important Information and Disclaimer: The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.



# PACKAGE OPTION ADDENDUM

1-Aug-2016

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

#### OTHER QUALIFIED VERSIONS OF TLC082-Q1, TLC084-Q1 :

• Catalog: TLC082, TLC084

NOTE: Qualified Version Definitions:

• Catalog - TI's standard catalog product

# PACKAGE MATERIALS INFORMATION

www.ti.com

Texas Instruments

# TAPE AND REEL INFORMATION





# QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



| *All dimensions are nominal |  |
|-----------------------------|--|
|-----------------------------|--|

| Device        |                       | Package<br>Drawing |   | SPQ  | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
|---------------|-----------------------|--------------------|---|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| TLC082QDGNRQ1 | MSOP-<br>Power<br>PAD | DGN                | 8 | 2500 | 330.0                    | 12.4                     | 5.3        | 3.4        | 1.4        | 8.0        | 12.0      | Q1               |

TEXAS INSTRUMENTS

www.ti.com

# PACKAGE MATERIALS INFORMATION

1-Aug-2016



\*All dimensions are nominal

| Device        | Package Type  | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |
|---------------|---------------|-----------------|------|------|-------------|------------|-------------|
| TLC082QDGNRQ1 | MSOP-PowerPAD | DGN             | 8    | 2500 | 358.0       | 335.0      | 35.0        |

PWP (R-PDSO-G20)

PowerPAD<sup>™</sup> PLASTIC SMALL OUTLINE



All linear dimensions are in millimeters. NOTES: Α.

- Β. This drawing is subject to change without notice.
- Body dimensions do not include mold flash or protrusions. Mold flash and protrusion shall not exceed 0.15 per side. C.
- This package is designed to be soldered to a thermal pad on the board. Refer to Technical Brief, PowerPad D.
- Thermally Enhanced Package, Texas Instruments Literature No. SLMA002 for information regarding recommended board layout. This document is available at www.ti.com <a href="http://www.ti.com">http://www.ti.com</a>. E. See the additional figure in the Product Data Sheet for details regarding the exposed thermal pad features and dimensions. E. Falls within JEDEC MO-153

PowerPAD is a trademark of Texas Instruments.



#### PowerPAD<sup>™</sup> SMALL PLASTIC OUTLINE PWP (R-PDSO-G20)

#### THERMAL INFORMATION

This PowerPAD<sup>™</sup> package incorporates an exposed thermal pad that is designed to be attached to a printed circuit board (PCB). The thermal pad must be soldered directly to the PCB. After soldering, the PCB can be used as a heatsink. In addition, through the use of thermal vias, the thermal pad can be attached directly to the appropriate copper plane shown in the electrical schematic for the device, or alternatively, can be attached to a special heatsink structure designed into the PCB. This design optimizes the heat transfer from the integrated circuit (IC).

For additional information on the PowerPAD package and how to take advantage of its heat dissipating abilities, refer to Technical Brief, PowerPAD Thermally Enhanced Package, Texas Instruments Literature No. SLMA002 and Application Brief, PowerPAD Made Easy, Texas Instruments Literature No. SLMA004. Both documents are available at www.ti.com.

The exposed thermal pad dimensions for this package are shown in the following illustration.



NOTE: A. All linear dimensions are in millimeters

A Exposed tie strap features may not be present.

PowerPAD is a trademark of Texas Instruments





NOTES:

Α.

B. This drawing is subject to change without notice.

All linear dimensions are in millimeters.

- C. Customers should place a note on the circuit board fabrication drawing not to alter the center solder mask defined pad.
- D. This package is designed to be soldered to a thermal pad on the board. Refer to Technical Brief, PowerPad Thermally Enhanced Package, Texas Instruments Literature No. SLMA002, SLMA004, and also the Product Data Sheets for specific thermal information, via requirements, and recommended board layout. These documents are available at www.ti.com <http://www.ti.com>. Publication IPC-7351 is recommended for alternate designs.
- E. Laser cutting apertures with trapezoidal walls and also rounding corners will offer better paste release. Customers should contact their board assembly site for stencil design recommendations. Example stencil design based on a 50% volumetric metal load solder paste. Refer to IPC-7525 for other stencil recommendations.
- F. Customers should contact their board fabrication site for solder mask tolerances between and around signal pads.



DGN (S-PDSO-G8)

PowerPAD<sup>™</sup> PLASTIC SMALL OUTLINE



NOTES: A. All linear dimensions are in millimeters.

B. This drawing is subject to change without notice.

- C. Body dimensions do not include mold flash or protrusion.
- D. This package is designed to be soldered to a thermal pad on the board. Refer to Technical Brief, PowerPad Thermally Enhanced Package, Texas Instruments Literature No. SLMA002 for information regarding recommended board layout. This document is available at www.ti.com <a href="http://www.ti.com">http://www.ti.com</a>.
- E. See the additional figure in the Product Data Sheet for details regarding the exposed thermal pad features and dimensions.

F. Falls within JEDEC MO-187 variation AA-T

PowerPAD is a trademark of Texas Instruments.



# DGN (S-PDSO-G8)

# PowerPAD<sup>™</sup> PLASTIC SMALL OUTLINE

# THERMAL INFORMATION

This PowerPAD  $^{M}$  package incorporates an exposed thermal pad that is designed to be attached to a printed circuit board (PCB). The thermal pad must be soldered directly to the PCB. After soldering, the PCB can be used as a heatsink. In addition, through the use of thermal vias, the thermal pad can be attached directly to the appropriate copper plane shown in the electrical schematic for the device, or alternatively, can be attached to a special heatsink structure designed into the PCB. This design optimizes the heat transfer from the integrated circuit (IC).

For additional information on the PowerPAD package and how to take advantage of its heat dissipating abilities, refer to Technical Brief, PowerPAD Thermally Enhanced Package, Texas Instruments Literature No. SLMA002 and Application Brief, PowerPAD Made Easy, Texas Instruments Literature No. SLMA004. Both documents are available at www.ti.com.

The exposed thermal pad dimensions for this package are shown in the following illustration.





4206323-2/1 12/11

NOTE: All linear dimensions are in millimeters

#### PowerPAD is a trademark of Texas Instruments



# DGN (R-PDSO-G8)

# PowerPAD<sup>™</sup> PLASTIC SMALL OUTLINE



NOTES:

- : A. All linear dimensions are in millimeters.
  - B. This drawing is subject to change without notice.
  - C. Customers should place a note on the circuit board fabrication drawing not to alter the center solder mask defined pad.
  - D. This package is designed to be soldered to a thermal pad on the board. Refer to Technical Brief, PowerPad Thermally Enhanced Package, Texas Instruments Literature No. SLMA002, SLMA004, and also the Product Data Sheets for specific thermal information, via requirements, and recommended board layout. These documents are available at www.ti.com <http://www.ti.com>.
  - E. Laser cutting apertures with trapezoidal walls and also rounding corners will offer better paste release. Customers should contact their board assembly site for stencil design recommendations. Example stencil design based on a 50% volumetric metal load solder paste. Refer to IPC-7525 for other stencil recommendations.
- F. Customers should contact their board fabrication site for solder mask tolerances between and around signal pads.

PowerPAD is a trademark of Texas Instruments



#### **IMPORTANT NOTICE**

Texas Instruments Incorporated and its subsidiaries (TI) reserve the right to make corrections, enhancements, improvements and other changes to its semiconductor products and services per JESD46, latest issue, and to discontinue any product or service per JESD48, latest issue. Buyers should obtain the latest relevant information before placing orders and should verify that such information is current and complete. All semiconductor products (also referred to herein as "components") are sold subject to TI's terms and conditions of sale supplied at the time of order acknowledgment.

TI warrants performance of its components to the specifications applicable at the time of sale, in accordance with the warranty in TI's terms and conditions of sale of semiconductor products. Testing and other quality control techniques are used to the extent TI deems necessary to support this warranty. Except where mandated by applicable law, testing of all parameters of each component is not necessarily performed.

TI assumes no liability for applications assistance or the design of Buyers' products. Buyers are responsible for their products and applications using TI components. To minimize the risks associated with Buyers' products and applications, Buyers should provide adequate design and operating safeguards.

TI does not warrant or represent that any license, either express or implied, is granted under any patent right, copyright, mask work right, or other intellectual property right relating to any combination, machine, or process in which TI components or services are used. Information published by TI regarding third-party products or services does not constitute a license to use such products or services or a warranty or endorsement thereof. Use of such information may require a license from a third party under the patents or other intellectual property of the third party, or a license from TI under the patents or other intellectual property of TI.

Reproduction of significant portions of TI information in TI data books or data sheets is permissible only if reproduction is without alteration and is accompanied by all associated warranties, conditions, limitations, and notices. TI is not responsible or liable for such altered documentation. Information of third parties may be subject to additional restrictions.

Resale of TI components or services with statements different from or beyond the parameters stated by TI for that component or service voids all express and any implied warranties for the associated TI component or service and is an unfair and deceptive business practice. TI is not responsible or liable for any such statements.

Buyer acknowledges and agrees that it is solely responsible for compliance with all legal, regulatory and safety-related requirements concerning its products, and any use of TI components in its applications, notwithstanding any applications-related information or support that may be provided by TI. Buyer represents and agrees that it has all the necessary expertise to create and implement safeguards which anticipate dangerous consequences of failures, monitor failures and their consequences, lessen the likelihood of failures that might cause harm and take appropriate remedial actions. Buyer will fully indemnify TI and its representatives against any damages arising out of the use of any TI components in safety-critical applications.

In some cases, TI components may be promoted specifically to facilitate safety-related applications. With such components, TI's goal is to help enable customers to design and create their own end-product solutions that meet applicable functional safety standards and requirements. Nonetheless, such components are subject to these terms.

No TI components are authorized for use in FDA Class III (or similar life-critical medical equipment) unless authorized officers of the parties have executed a special agreement specifically governing such use.

Only those TI components which TI has specifically designated as military grade or "enhanced plastic" are designed and intended for use in military/aerospace applications or environments. Buyer acknowledges and agrees that any military or aerospace use of TI components which have *not* been so designated is solely at the Buyer's risk, and that Buyer is solely responsible for compliance with all legal and regulatory requirements in connection with such use.

TI has specifically designated certain components as meeting ISO/TS16949 requirements, mainly for automotive use. In any case of use of non-designated products, TI will not be responsible for any failure to meet ISO/TS16949.

| Products                     |                          | Applications                  |                                   |
|------------------------------|--------------------------|-------------------------------|-----------------------------------|
| Audio                        | www.ti.com/audio         | Automotive and Transportation | www.ti.com/automotive             |
| Amplifiers                   | amplifier.ti.com         | Communications and Telecom    | www.ti.com/communications         |
| Data Converters              | dataconverter.ti.com     | Computers and Peripherals     | www.ti.com/computers              |
| DLP® Products                | www.dlp.com              | Consumer Electronics          | www.ti.com/consumer-apps          |
| DSP                          | dsp.ti.com               | Energy and Lighting           | www.ti.com/energy                 |
| Clocks and Timers            | www.ti.com/clocks        | Industrial                    | www.ti.com/industrial             |
| Interface                    | interface.ti.com         | Medical                       | www.ti.com/medical                |
| Logic                        | logic.ti.com             | Security                      | www.ti.com/security               |
| Power Mgmt                   | power.ti.com             | Space, Avionics and Defense   | www.ti.com/space-avionics-defense |
| Microcontrollers             | microcontroller.ti.com   | Video and Imaging             | www.ti.com/video                  |
| RFID                         | www.ti-rfid.com          |                               |                                   |
| OMAP Applications Processors | www.ti.com/omap          | TI E2E Community              | e2e.ti.com                        |
| Wireless Connectivity        | www.ti.com/wirelessconne | ctivity                       |                                   |

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2016, Texas Instruments Incorporated