

# TDA7391PD

## 32 W bridge car radio amplifier

## Features

- High power capability:
  - 40 W/3.2 Ω EIAJ
  - 32 W/3.2  $\Omega$  @ V<sub>S</sub> = 14.4 V,
  - f = 1 kHz, d = 10 % - 26 W/4  $\Omega$  @ V<sub>S</sub> = 14.4 V, f = 1 kHz,
  - d = 10 %
- Differential inputs (either single ended or differential input signal are accepted)
- Minimum external component count:
  - No bootstrap capacitors
  - No Boucherot cells
  - Internally fixed gain (30 dB)
  - No SVR capacitor
- Stand-by function (CMOS compatible)
- Programmable turn-on/off delay
- No audible pop during mute and stand-by operations

#### Protections

- Short circuit (to GND, to V<sub>S</sub>, across the load)
- Very inductive loads
- Chip over temperature
- Load dump
- Open GND
- ESD

#### Table 1.Device summary

## Description

The TDA7391PD is a bridge class AB audio power amplifier specially intended for car radio high power applications.

The high power capability together with the possibility to operate either in differential input mode or single ended input mode makes it suitable for boosters and high end car radio equipment. The exclusive fully complementary output stage and the internal fixed gain configuration drop the external component count.

The on board clipping detector allows easy implementation of gain compression systems.

| Order code    | Package    | Packing       |
|---------------|------------|---------------|
| TDA7391PD     | PowerSO-20 | Tube          |
| TDA7391PD13TR | PowerSO-20 | Tape and reel |

# Contents

| 1 Tes |       | Test and application circuit, block diagram |  |  |
|-------|-------|---------------------------------------------|--|--|
| 2     | Pins  | description                                 |  |  |
| 3     | Elect | trical specifications                       |  |  |
|       | 3.1   | Absolute maximum ratings 5                  |  |  |
|       | 3.2   | Thermal data                                |  |  |
|       | 3.3   | Electrical characteristics 5                |  |  |
|       | 3.4   | Electrical characteristics curves 6         |  |  |
| 4     | Pack  | age information                             |  |  |
| 5     | Revi  | sion history                                |  |  |



1

## Test and application circuit, block diagram



### Figure 1. Test and application circuit







57

## 2 Pins description

#### Figure 3. Pins connection (top view)



| Table 2. Pin | s function |
|--------------|------------|
|--------------|------------|

| Pin              | Function        | Description                                                                                                                                                                                                                                                                        |
|------------------|-----------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 14, 15           | INPUTS          | The input stage is a high impedance type also capable of operation in single<br>ended mode with one input capacitively coupled to the signal GND. The<br>impedance seen by the inverting and non inverting input pins must be<br>matched.                                          |
| 5, 16            | +V <sub>S</sub> | Supply voltage.                                                                                                                                                                                                                                                                    |
| 17               | CD              | The TDA7391PD is equipped with a diagnostic circuitry able to detect the clipping in the Output Signal (distortion = 10%).<br>The CD pin (open collector) gives out low level signal during clipping.                                                                              |
| 2, 19            | OUTPUTS         | The output stage is a bridge type able to drive loads as low as 3.2Ω. It consists of two class AB fully complementary PNP/NPN stages fully protected. A rail to rail output voltage swing is achieved without need of bootstrap capacitors. No external compensation is necessary. |
| 1, 10,<br>11, 20 | GND             | Power Ground.                                                                                                                                                                                                                                                                      |
| 12               | S-GND           | Signal ground.                                                                                                                                                                                                                                                                     |
| 4                | STAND-BY        | The device features a ST-BY function which shuts down all the internal bias supplies when the ST-BY pin is low. In ST-BY mode the amplifier sinks a small current (in the range of few $\mu$ A). When the ST-BY pin is high the IC becomes fully operational.                      |
| 8                | SYNC            | A resistor ( $R_2$ ) has to be connect between pin 8 and GND in order to program the current that flows in the $C_3$ capacitor (pin 9). The values of $C_3$ and $R_2$ determine the time required to bias the amplifier.                                                           |
| 9                | MUTE            | The pin will have a capacitor ( $C_3$ ) tied to GND to set the MUTE/STAND-BY time.<br>An automatic Mute during turn on/off is provided to prevent noisy transients.                                                                                                                |

## 3 Electrical specifications

## 3.1 Absolute maximum ratings

### Table 3. Absolute maximum ratings

| Symbol                            | Parameter                                     | Value      | Unit |
|-----------------------------------|-----------------------------------------------|------------|------|
| V <sub>S</sub>                    | DC supply voltage                             | 28         | V    |
| V <sub>OP</sub>                   | Operating supply voltage                      | 18         | V    |
| V <sub>PEAK</sub>                 | Peak supply voltage (t = 50 ms)               | 50         | V    |
|                                   | Output peak current repetitive (f > 10 Hz)    | 4.5        | А    |
| Ι <sub>Ο</sub>                    | Output peak current non repetitive            | 6          | А    |
| P <sub>tot</sub>                  | Power dissipation (T <sub>case</sub> = 85 °C) | 32         | W    |
| T <sub>stg</sub> , T <sub>j</sub> | Storage and junction temperature              | -40 to 150 | °C   |

## 3.2 Thermal data

#### Table 4. Thermal data

| Symbol                 | Parameter                                | Value | Unit |
|------------------------|------------------------------------------|-------|------|
| R <sub>th j-case</sub> | Thermal resistance junction to case Max. | 2     | °C/W |

## 3.3 Electrical characteristics

### Table 5. Electrical characteristics

(V<sub>S</sub> = 14.4 V; R<sub>L</sub> = 4  $\Omega$ , f = 1 kHz, T<sub>amb</sub> = 25 °C, unless otherwise specified)

| Symbol               | Parameter                   | Test condition             | Min. | Тур. | Max. | Unit |
|----------------------|-----------------------------|----------------------------|------|------|------|------|
| V <sub>S</sub>       | Supply voltage range        |                            | 8    |      | 18   | V    |
| ۱ <sub>q</sub>       | Total quiescent current     |                            |      | 60   | 150  | mA   |
| V <sub>OS</sub>      | Output offset voltage       |                            |      |      | 120  | mV   |
| I <sub>SB</sub>      | St-by current               | V <sub>ST-BY</sub> = 1.5 V |      |      | 100  | μA   |
| I <sub>SBin</sub>    | St-by input Bias current    | V <sub>ST-BY</sub> = 5 V   |      |      | 10   | μA   |
| V <sub>SBon</sub>    | St-by on threshold voltage  |                            |      |      | 1.5  | V    |
| V <sub>SBoff</sub>   | St-by off threshold voltage |                            | 3.5  |      |      | V    |
| ATT <sub>ST-BY</sub> | St-by attenuation           |                            |      | 90   |      | dB   |
| I <sub>M in</sub>    | Mute input bias current     | (V <sub>MUTE</sub> = 5 V)  |      |      | 10   | μA   |
| A <sub>M</sub>       | Mute attenuation            |                            |      | 90   |      | dB   |



| Symbol              | Parameter                                         | Test condition                          | Min. | Тур. | Max. | Unit |
|---------------------|---------------------------------------------------|-----------------------------------------|------|------|------|------|
|                     |                                                   | d = 10 %                                | 20   | 26   |      | W    |
| Po                  | Output power                                      | d = 1 %                                 |      | 21   |      | W    |
|                     |                                                   | d = 10 %; $R_L = 3.2 \Omega$            |      | 32   |      | W    |
| P <sub>O EIAJ</sub> | EIAJ output power (*)                             | V <sub>S</sub> = 13.7 V                 |      | 40   |      | W    |
| al                  | Distortion                                        |                                         |      | 0.06 |      | %    |
| d                   | Distortion                                        | P <sub>O</sub> = 0.1 to 15 W            |      | 0.03 |      | %    |
| G <sub>V</sub>      | Voltage gain                                      |                                         | 29.5 | 30   | 30.5 | dB   |
| f <sub>H</sub>      | High frequency rolloff                            | P <sub>O</sub> = 1 W; -3 dB             | 75   |      |      | KHz  |
| Р                   | Input Impedance                                   | Differential                            | 36   | 60   |      | KΩ   |
| R <sub>IN</sub>     |                                                   | Single Ended                            | 30   | 55   |      | KΩ   |
| E <sub>IN</sub>     | Input noise voltage                               | $R_g = 0 \Omega$ ; f = 22 Hz to 22 kHz  |      | 4    |      | mV   |
| CMRR                | Input common mode rejection                       | $f = 1 \text{ kHz}; V_{IN} = 1 V_{rms}$ |      | 65   |      | dB   |
| SVR                 | Supply Voltage Rejection                          | $R_g = 0 \Omega; V_r = 1 Vrms$          |      | 60   |      | dB   |
| CDL                 | Clipping Detection Level                          |                                         |      | 10   |      | %    |
| T <sub>sd</sub>     | Absolute Thermal Shutdown<br>Junction Temperature |                                         |      | 160  |      | °C   |

#### Table 5. Electrical characteristics (continued)

(V<sub>S</sub> = 14.4 V;  $R_L$  = 4  $\Omega$ , f = 1 kHz,  $T_{amb}$  = 25 °C, unless otherwise specified)

## 3.4 Electrical characteristics curves

# Figure 4. Quiescent current vs. supply voltage

Figure 5. EIAJ power vs. supply voltage





Figure 6. Output power vs. supply voltage  $(@R_L = 4\Omega)$ 



Figure 8. Output power vs. supply voltage  $(@R_1 = 3.2\Omega)$ 





Figure 10. Supply voltage rejection vs. frequency

Figure 11. Common mode rejection vs. frequency



#### Figure 7. Distortion vs. frequency (@ $R_L = 4\Omega$ )





# Figure 12. Total power dissipation and effic. vs. output power (@R<sub>L</sub> = 4 $\Omega$ )

### Figure 13. Power bandwidth

## 4 Package information

In order to meet environmental requirements, ST (also) offers these devices in ECOPACK® packages. ECOPACK® packages are lead-free. The category of second Level Interconnect is marked on the package and on the inner box label, in compliance with JEDEC Standard JESD97. The maximum ratings related to soldering conditions are also marked on the inner box label.

ECOPACK is an ST trademark. ECOPACK specifications are available at: www.st.com.



Figure 14. PowerSO-20 mechanical data and package dimensions



# 5 Revision history

| Table 6. | Document revision history |
|----------|---------------------------|
|----------|---------------------------|

| Date        | Revision | Changes                                                                                                                                                                                                |
|-------------|----------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 10-Oct-1998 | 1        | Initial release.                                                                                                                                                                                       |
| 02-Jul-2008 | 2        | Document reformatted.<br>Document status promoted from product preview to datasheet.<br>Added <i>Table 1: Device summary</i> .<br>Added ECOPACK description in <i>Section 4: Package information</i> . |



#### Please Read Carefully:

Information in this document is provided solely in connection with ST products. STMicroelectronics NV and its subsidiaries ("ST") reserve the right to make changes, corrections, modifications or improvements, to this document, and the products and services described herein at any time, without notice.

All ST products are sold pursuant to ST's terms and conditions of sale.

Purchasers are solely responsible for the choice, selection and use of the ST products and services described herein, and ST assumes no liability whatsoever relating to the choice, selection or use of the ST products and services described herein.

No license, express or implied, by estoppel or otherwise, to any intellectual property rights is granted under this document. If any part of this document refers to any third party products or services it shall not be deemed a license grant by ST for the use of such third party products or services, or any intellectual property contained therein or considered as a warranty covering the use in any manner whatsoever of such third party products or services or any intellectual property contained therein.

UNLESS OTHERWISE SET FORTH IN ST'S TERMS AND CONDITIONS OF SALE ST DISCLAIMS ANY EXPRESS OR IMPLIED WARRANTY WITH RESPECT TO THE USE AND/OR SALE OF ST PRODUCTS INCLUDING WITHOUT LIMITATION IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE (AND THEIR EQUIVALENTS UNDER THE LAWS OF ANY JURISDICTION), OR INFRINGEMENT OF ANY PATENT, COPYRIGHT OR OTHER INTELLECTUAL PROPERTY RIGHT.

UNLESS EXPRESSLY APPROVED IN WRITING BY AN AUTHORIZED ST REPRESENTATIVE, ST PRODUCTS ARE NOT RECOMMENDED, AUTHORIZED OR WARRANTED FOR USE IN MILITARY, AIR CRAFT, SPACE, LIFE SAVING, OR LIFE SUSTAINING APPLICATIONS, NOR IN PRODUCTS OR SYSTEMS WHERE FAILURE OR MALFUNCTION MAY RESULT IN PERSONAL INJURY, DEATH, OR SEVERE PROPERTY OR ENVIRONMENTAL DAMAGE. ST PRODUCTS WHICH ARE NOT SPECIFIED AS "AUTOMOTIVE GRADE" MAY ONLY BE USED IN AUTOMOTIVE APPLICATIONS AT USER'S OWN RISK.

Resale of ST products with provisions different from the statements and/or technical features set forth in this document shall immediately void any warranty granted by ST for the ST product or service described herein and shall not create or extend in any manner whatsoever, any liability of ST.

ST and the ST logo are trademarks or registered trademarks of ST in various countries.

Information in this document supersedes and replaces all information previously supplied.

The ST logo is a registered trademark of STMicroelectronics. All other names are the property of their respective owners.

© 2008 STMicroelectronics - All rights reserved

STMicroelectronics group of companies

Australia - Belgium - Brazil - Canada - China - Czech Republic - Finland - France - Germany - Hong Kong - India - Israel - Italy - Japan -Malaysia - Malta - Morocco - Singapore - Spain - Sweden - Switzerland - United Kingdom - United States of America

www.st.com

