

Sample &

Buy



TCAN1051H, TCAN1051HV TCAN1051HG, TCAN1051HGV

SLLSES8B-MARCH 2016-REVISED MAY 2016

# TCAN1051 Fault Protected CAN Transceiver with CAN FD

Technical

Documents

# 1 Features

- Meets the December 17th, 2015 Draft of ISO
   11898-2 Physical Layer Update
- Meets the Released ISO 11898-2:2007 and ISO 11898-2:2003 Physical Layer Standards
- 'Turbo' CAN:
  - All devices support 2 Mbps CAN FD (Flexible Data Rate) and "G" options support 5 Mbps
  - Short and Symmetrical Propagation Delay Times and Fast Loop Times for Enhanced Timing Margin
  - Higher Data Rates in Loaded CAN Networks
- I/O Voltage Range Supports 3.3 V and 5 V MCUs
- Ideal Passive Behavior When Unpowered
  - Bus and Logic Terminals are High Impedance (no load)
  - Power Up/Down With Glitch Free Operation On Bus and RXD Output
- Protection Features
  - HBM ESD Protection: ±16 kV
  - IEC ESD Protection up to ±15 kV
  - Bus Fault Protection: ±70 V
  - Undervoltage Protection on V<sub>CC</sub> and V<sub>IO</sub> (V variants only) Supply Terminals
  - Driver Dominant Time Out (TXD DTO) Data rates down to 10 kbps
  - Thermal Shutdown Protection (TSD)
- Receiver Common Mode Input Voltage: ±30 V
- Typical Loop Delay: 110 ns
- Junction Temperatures from –55°C to 150°C

# 2 Applications

- All devices support highly loaded CAN networks
- Heavy Machinery ISO11783 Applications
- Industrial Automation, Control, Sensors and Drive Systems
- Building, Security and Climate Control Automation
- Telecom Base Station Status and Control
- CAN Bus Standards Such as CANopen, DeviceNet, NMEA2000, ARNIC825, ISO11783, CANaerospace

# 3 Description

Tools &

Software

This CAN transceiver family meets the ISO11898-2 (2016) High Speed CAN (Controller Area Network) physical layer standard. All devices are designed for use in CAN FD networks up to 2 Mbps (megabits per second). Devices with part numbers that include the "G" suffix are designed for data rates up to 5 Mbps, and versions with the "V" have a secondary power supply input for I/O level shifting the input pin thresholds and RXD output level. This family of devices comes with silent mode which is also listen-only commonly referred to as mode. Additionally, all devices include many protection features to enhance device and network robustness.

Support &

Community

20

### **Device Information**

| ORDER NUMBER | PACKAGE  | BODY SIZE         |
|--------------|----------|-------------------|
| TCAN1051Hx   | SOIC (8) | 4.90 mm × 3.91 mm |
|              | VSON (8) | 3.00 mm x 3.00 mm |

# **Functional Block Diagram**



- A. Terminal 5 function is device dependent; NC on devices without the "V" suffix, and  $V_{IO}$  for I/O level shifting for devices with the "V" suffix.
- B. RXD logic output is driven to  $V_{CC}$  on devices without the "V" suffix, and  $V_{IO}$  for devices with the "V" suffix.

# **Table of Contents**

9.3

13.2

13.3

14

| 1 | Fea  | tures 1                            |
|---|------|------------------------------------|
| 2 | Арр  | lications1                         |
| 3 | Des  | cription1                          |
| 4 | Rev  | ision History 2                    |
| 5 | Dev  | ice Comparison Table 3             |
| 6 | Pin  | Configurations and Functions 3     |
| 7 | Spe  | cifications 4                      |
|   | 7.1  | Absolute Maximum Ratings 4         |
|   | 7.2  | ESD Ratings 4                      |
|   | 7.3  | Recommended Operating Conditions 5 |
|   | 7.4  | Thermal Information 5              |
|   | 7.5  | Electrical Characteristics 6       |
|   | 7.6  | Switching Characteristics 9        |
|   | 7.7  | Typical Characteristics 10         |
| 8 | Para | ameter Measurement Information 11  |
| 9 | Deta | ailed Description 14               |
|   | 9.1  | Overview                           |

# 4 Revision History

2

| Changes from Revision A (April 2016) to Revision B                     | Page |
|------------------------------------------------------------------------|------|
| Added the VSON (8) pin package to the Device Information table         | 1    |
| Added the VSON (8) pin package to the Pin Configurations and Functions |      |
| Added the DRB package to the <i>Thermal Information</i> table          |      |
| Changes from Original (March 2016) to Revision A                       | Page |
| Changed the device status From: Product Preview To: Production         | 1    |



9.2 Functional Block Diagram ..... 14

Feature Description...... 15 9.4 Device Functional Modes...... 18 10 Application and Implementation...... 20 10.1 Application Information...... 20 10.2 Typical Applications ...... 20 11 Power Supply Requirements ...... 24 12.1 Layout Guidelines ..... 25 12.2 Layout Example ...... 25 13 Device and Documentation Support ...... 26 13.1 Related Links ...... 26

13.4 Glossary...... 26

Information ...... 26

Mechanical, Packaging, and Orderable

# 5 Device Comparison Table

| DEVICE<br>NUMBER | BUS FAULT PROTECTION | 5-Mbps FLEXIBLE DATA<br>RATE | 3-V LEVEL SHIFTER<br>INTEGRATED | PIN 8 MODE SELECTION |
|------------------|----------------------|------------------------------|---------------------------------|----------------------|
| TCAN1051H        | ±70 V                |                              |                                 |                      |
| TCAN1051HG       | ±70 V                | Х                            |                                 | Silent Mode          |
| TCAN1051HGV      | ±70 V                | Х                            | Х                               | Slient Mode          |
| TCAN1051HV       | ±70 V                |                              | Х                               |                      |

# 6 Pin Configurations and Functions







# D Package for (V), (GV), (HV) and (HGV) Devices 8 PIN (SOIC) Top View





5 Vio

RXD 4

**Pin Functions** 

|                 | PINS      |             | PINS              |                                                                              | TYPE | DESCRIPTION |
|-----------------|-----------|-------------|-------------------|------------------------------------------------------------------------------|------|-------------|
| NAME            | (H), (HG) | (HV), (HGV) | TTPE              | DESCRIPTION                                                                  |      |             |
| TXD             | 1         | 1           | DIGITAL<br>INPUT  | CAN transmit data input (LOW for dominant and HIGH for recessive bus states) |      |             |
| GND             | 2         | 2           | GND               | Ground connection                                                            |      |             |
| VCC             | 3         | 3           | POWER             | Transceiver 5-V supply voltage                                               |      |             |
| RXD             | 4         | 4           | DIGITAL<br>OUTPUT | CAN receive data output (LOW for dominant and HIGH for recessive bus states) |      |             |
| NC              | 5         | —           | _                 | No Connect                                                                   |      |             |
| V <sub>IO</sub> | —         | 5           | POWER             | Transceiver I/O level shifting supply voltage (Devices with "V" suffix only) |      |             |
| CANL            | 6         | 6           | BUS I/O           | Low level CAN bus input/output line                                          |      |             |
| CANH            | 7         | 7           | BUS I/O           | High level CAN bus Input/output line                                         |      |             |
| S               | 8         | 8           | DIGITAL<br>INPUT  | Silent Mode control input (active high)                                      |      |             |

# 7 Specifications

# 7.1 Absolute Maximum Ratings<sup>(1) (2)</sup>

|                             |                                                        |                             | MIN  | MAX                           | UNIT |
|-----------------------------|--------------------------------------------------------|-----------------------------|------|-------------------------------|------|
| V <sub>CC</sub>             | 5-V Bus Supply Voltage Range                           | All Devices                 | -0.3 | 7                             | V    |
| V <sub>IO</sub>             | I/O Level-Shifting Voltage Range                       | Devices with the "V" Suffix | -0.3 | 7                             | V    |
| V <sub>BUS</sub>            | CAN Bus I/O voltage range (CANH, CANL)                 | Devices with the "H" Suffix | -70  | 70                            | V    |
| V <sub>(Logic_Input)</sub>  | Logic input terminal voltage range (TXD, S)            |                             | -0.3 | +7 and $V_I \le V_{IO} + 0.3$ | V    |
| V <sub>(Logic_Output)</sub> | Logic output terminal voltage range (RXD)              | All Devices                 | -0.3 | +7 and $V_I \le V_{IO} + 0.3$ | V    |
| I <sub>O(RXD)</sub>         | RXD (Receiver) output current                          |                             | -8   | 8                             | mA   |
| TJ                          | Operating virtual junction temperature<br>Information) | e range (see Thermal        | -55  | 150                           | °C   |

(1) Stresses beyond those listed under "absolute maximum ratings" may cause permanent damage to the device. These are stress ratings only and functional operation of the device at these or any other conditions beyond those indicated under "recommended operating conditions" is not implied. Exposure to absolute-maximum-rated condition for extended periods may affect device reliability.

All voltage values, except differential I/O bus voltages, are with respect to ground terminal. (2)

# 7.2 ESD Ratings

|                                               | TES                                         | ST CONDITIONS                                           | VALUE  | UNIT |
|-----------------------------------------------|---------------------------------------------|---------------------------------------------------------|--------|------|
| Liuman Bady Madel (LIDM) ESD atrace voltage   | All terminals <sup>(1)</sup>                |                                                         | ±6000  | V    |
| Human Body Model (HBM) ESD stress voltage     | CAN bus terminals (                         | CANH, CANL) to GND <sup>(2)</sup>                       | ±10000 | v    |
| Charged Device Model (CDM) ESD stress voltage | All terminals <sup>(3)</sup>                |                                                         | ±750   | V    |
| Machine Model                                 | All terminals <sup>(4)</sup>                | All terminals <sup>(4)</sup>                            |        | V    |
| Quatern Laural Electro Statia Discharge (ECD) | CAN bus terminals                           | IEC 61000-4-2: Unpowered<br>Contact Discharge           | ±15000 | N    |
| system Level Electro-Static Discharge (ESD)   | (CANH, CANL) to<br>GND                      | IEC 61000-4-2: Powered<br>Contact Discharge             | ±8000  |      |
| System Level Electrical fast transient (EFT)  | CAN bus terminals<br>(CANH, CANL) to<br>GND | IEC 61000-4-2: Powered on Contact Discharge, Criteria A | ±4000  | V    |

(1)

Tested in accordance to JEDEC Standard 22, Test Method A114. Test method based upon JEDEC Standard 22 Test Method A114, CAN bus is stressed with respect to GND. (2)

Tested in accordance to JEDEC Standard 22, Test Method C101. (3)

(4) Tested in accordance to JEDEC Standard 22, Test Method A115.

4



# 7.3 Recommended Operating Conditions

|                      |                                        | MIN | MAX | UNIT |
|----------------------|----------------------------------------|-----|-----|------|
| V <sub>CC</sub>      | 5-V Bus Supply Voltage Range           | 4.5 | 5.5 | V    |
| V <sub>IO</sub>      | I/O Level-Shifting Voltage Range       | 2.8 | 5.5 | v    |
| I <sub>OH(RXD)</sub> | RXD terminal HIGH level output current | -2  |     |      |
| I <sub>OL(RXD)</sub> | RXD terminal LOW level output current  |     | 2   | mA   |

## 7.4 Thermal Information

|                           |                                                             |                                                                                                                                                                                                                                                                                                                                                                                                           | TCA      | N1051      |      |
|---------------------------|-------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------|------------|------|
|                           | THERMAL METRIC <sup>(1)</sup>                               | TEST CONDITIONS                                                                                                                                                                                                                                                                                                                                                                                           | D (SOIC) | DRB (VSON) | UNIT |
|                           |                                                             |                                                                                                                                                                                                                                                                                                                                                                                                           | 8 Pins   | 8 Pins     |      |
| $R_{\thetaJA}$            | Junction-to-air thermal resistance                          | High-K thermal resistance <sup>(2)</sup>                                                                                                                                                                                                                                                                                                                                                                  | 105.8    | 40.2       | °C/W |
| $R_{\theta JB}$           | Junction-to-board thermal resistance <sup>(3)</sup>         |                                                                                                                                                                                                                                                                                                                                                                                                           | 46.8     | 49.7       | °C/W |
| R <sub>θJC(TO</sub><br>P) | Junction-to-case (top) thermal resistance <sup>(4)</sup>    |                                                                                                                                                                                                                                                                                                                                                                                                           | 48.3     | 15.7       | °C/W |
| $\Psi_{JT}$               | Junction-to-top characterization parameter <sup>(5)</sup>   |                                                                                                                                                                                                                                                                                                                                                                                                           | 8.7      | 0.6        | °C/W |
| $\Psi_{JB}$               | Junction-to-board characterization parameter <sup>(6)</sup> |                                                                                                                                                                                                                                                                                                                                                                                                           | 46.2     | 15.9       | °C/W |
|                           |                                                             | $V_{CC} = 5 \text{ V}, V_{IO} = 5 \text{ V}$ (if applicable), $T_J = 27^{\circ}C$ , $R_L = 60 \Omega$ , S at 0 V, Input to TXD at 250 kHz, $C_{L,RXD} = 15 \text{ pF}$ . Typical CAN operating conditions at 500 kbps with 25% transmission (dominant) rate.                                                                                                                                              | 52       | TBD        |      |
| P <sub>D</sub>            | Average power dissipation                                   | $ \begin{array}{l} V_{CC} = 5.5 \text{ V}, V_{IO} = 5.5 \text{ V} \text{ (if applicable), } T_{J} = \\ 150^{\circ}\text{C}, \text{ R}_{L} = 50 \ \Omega, \text{ S at 0 V, Input to TXD at} \\ 500 \text{ kHz},  C_{L_{RXD}} = 15 \text{ pF. Typical high load} \\ \text{CAN operating conditions at 1 Mbps with} \\ 50\% \text{ transmission (dominant) rate and} \\ \text{loaded network.} \end{array} $ | 124      | TBD        | mW   |
| T <sub>TSD</sub>          | Thermal shutdown temperature                                |                                                                                                                                                                                                                                                                                                                                                                                                           | 170      | TBD        | °C   |
| T <sub>TSD_HY</sub><br>s  | Thermal shutdown hysteresis                                 |                                                                                                                                                                                                                                                                                                                                                                                                           | 5        | TBD        | °C   |

For more information about traditional and new thermal metrics, see the IC Package Thermal Metrics application report, SPRA953.
 The junction-to-ambient thermal resistance under natural convection is obtained in a simulation on a JEDEC-standard, High-K board, as specified in JESD51-7, in an environment described in JESD51-2a.

(3) The junction-to-board thermal resistance is obtained by simulating in an environment with a ring cold plate fixture to control the PCB temperature, as described in JESD51-8.

(4) The junction-to-case (top) thermal resistance is obtained by simulating a cold plate test on the package top. No specific JEDEC-standard test exists, but a close description can be found in the ANSI SEMI standard G30-88.

(5) The junction-to-top characterization parameter,  $\Psi_{JT}$ , estimates the junction temperature of a device in a real system and is extracted from the simulation data for obtaining  $\theta_{JA}$ , using a procedure described in JESD51-2a (sections 6 and 7).

(6) The junction-to-board characterization parameter,  $\Psi_{JB}$  estimates the junction temperature of a device in a real system and is extracted from the simulation data for obtaining  $\theta_{JA}$ , using a procedure described in JESD51-2a (sections 6 and 7).

# TCAN1051H, TCAN1051HV TCAN1051HG, TCAN1051HGV

SLLSES8B-MARCH 2016-REVISED MAY 2016

ISTRUMENTS

EXAS

www.ti.com

## 7.5 Electrical Characteristics

Over recommended operating conditions,  $T_A = -55^{\circ}C$  to  $125^{\circ}C$  (unless otherwise noted).

| PARAMETER               |                                                     | TEST CONDITIONS                       | MIN                                                                                                                                    | TYP <sup>(1)</sup>       | MAX | UNIT               |    |
|-------------------------|-----------------------------------------------------|---------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------|--------------------------|-----|--------------------|----|
| SUPPLY CH               | ARACTERISTICS                                       |                                       |                                                                                                                                        |                          |     |                    |    |
|                         |                                                     | Normal mode                           | See Figure 5, TXD = 0 V, $R_L$ = 60 $\Omega$ , $C_L$ = open, $R_{CM}$ = open, S = 0V                                                   |                          | 40  | 70                 |    |
|                         |                                                     | (dominant)                            | See Figure 5, TXD = 0 V, R <sub>L</sub> = 50 $\Omega$ , C <sub>L</sub> = open, R <sub>CM</sub> = open, S = 0V                          |                          | 45  | 80                 |    |
| Icc                     | 5-V Supply current                                  | Normal mode<br>(dominant – bus fault) | See Figure 5, TXD = 0 V, S = 0V, CANH = -<br>12V, $R_L$ = open, $C_L$ = open, $R_{CM}$ = open                                          |                          |     | 180                | mA |
| 00                      |                                                     | Normal mode<br>(recessive)            | See Figure 5, TXD = V <sub>CC</sub> , R <sub>L</sub> = 50 $\Omega$ , C <sub>L</sub> = open, R <sub>CM</sub> = open, S = 0V             |                          | 1.5 | 2.5                |    |
|                         |                                                     | Silent mode                           | See Figure 5, TXD = V <sub>CC</sub> , R <sub>L</sub> = 50 $\Omega$ ,C <sub>L</sub> = open, R <sub>CM</sub> = open, S = V <sub>CC</sub> |                          | 1.5 | 2.5                |    |
| I <sub>IO</sub>         | I/O supply current                                  | Normal and Silent modes               | RXD Floating, TXD = S = 0 or 5.5 V                                                                                                     |                          | 90  | 300                | μA |
| 1117                    | Rising undervoltage de<br>protected mode            | etection on V <sub>CC</sub> for       |                                                                                                                                        |                          | 4.2 | 4.4                | V  |
| UV <sub>VCC</sub>       | Falling undervoltage d protected mode               | etection on $V_{CC}$ for              | All devices                                                                                                                            | 3.8                      | 4.0 | 4.25               | v  |
| V <sub>HYS(UVVCC)</sub> | Hysteresis voltage on UV <sub>VCC</sub>             |                                       |                                                                                                                                        |                          | 200 |                    | mV |
| JV <sub>VIO</sub>       | Undervoltage detection mode                         | n on $V_{IO}$ for protected           | Devices with the "V" Suffix (I/O level-                                                                                                | 1.3                      |     | 2.75               | V  |
| V <sub>HYS(UVVIO)</sub> | Hysteresis voltage on $UV_{VIO}$ for protected mode |                                       | shifting)                                                                                                                              |                          | 80  |                    | mV |
| S TERMINA               | L (MODE SELECT INPUT                                | Г)                                    |                                                                                                                                        |                          |     |                    |    |
| V <sub>IH</sub>         | High-level input voltag                             | 0                                     | Devices with the "V" suffix (I/O level-shifting)                                                                                       | 0.7 x V <sub>IO</sub>    |     |                    |    |
| /IH                     | High-level liput voltag                             | e                                     | Devices without the "V" suffix (5-V only)                                                                                              | 2                        |     |                    | V  |
| V <sub>IL</sub>         | Low-level input voltage                             |                                       | Devices with the "V" suffix (I/O level-shifting)                                                                                       |                          |     | $0.3 \ x \ V_{IO}$ | v  |
| ۷L                      |                                                     | 5                                     | Devices without the "V" suffix (5-V only)                                                                                              |                          |     | 0.8                |    |
| н                       | High-level input leakage                            | ge current                            | S = V <sub>CC</sub> or V <sub>IO</sub> = 5.5 V                                                                                         |                          |     | 30                 |    |
| IL                      | Low-level input leakag                              | e current                             | $S = 0 V, V_{CC} = V_{IO} = 5.5 V$                                                                                                     | -2                       | 0   | 2                  | μA |
| I <sub>lkg(OFF)</sub>   | Unpowered leakage c                                 | urrent                                | $S = 5.5 V, V_{CC} = V_{IO} = 0 V$                                                                                                     | -1                       |     | 1                  |    |
| TXD TERMI               | NAL (CAN TRANSMIT D                                 | ATA INPUT)                            |                                                                                                                                        |                          |     |                    |    |
| VIH                     | High-level input voltag                             | ٩                                     | Devices with the "V" suffix (I/O level-shifting)                                                                                       | $0.7 \mathrm{~x~V_{IO}}$ |     |                    |    |
| чн                      | Thigh level input voltag                            |                                       | Devices without the "V" suffix (5-V only)                                                                                              | 2                        |     |                    | V  |
| 1                       | Low-level input voltage                             |                                       | Devices with the "V" suffix (I/O level-shifting)                                                                                       |                          |     | $0.3 \ x \ V_{IO}$ | v  |
| VIL                     |                                                     |                                       | Devices without the "V" suffix (5-V only)                                                                                              |                          |     | 0.8                |    |
| н                       | High-level input leakage                            | ge current                            | $TXD = V_{CC} = V_{IO} = 5.5 V$                                                                                                        | -2.5                     | 0   | 1                  |    |
| l <sub>iL</sub>         | Low-level input leakag                              | e current                             | $TXD = 0 V, V_{CC} = V_{IO} = 5.5 V$                                                                                                   | -100                     | -25 | -7                 | μA |
| I <sub>lkg(OFF)</sub>   | Unpowered leakage c                                 | urrent                                | $TXD = 5.5 \; V, \; V_{CC} = V_{IO} = 0 \; V$                                                                                          | –1                       | 0   | 1                  |    |
| CI                      | Input capacitance                                   |                                       | V <sub>IN</sub> = 0.4 * sin(4E6 * π * t) + 2.5 V                                                                                       |                          | 5   |                    | pF |

(1) All typical values are at 25°C and supply voltages of V<sub>CC</sub> = 5 V and V<sub>IO</sub> = 5 V, R<sub>L</sub> = 60  $\Omega$ .

6



### **Electrical Characteristics (continued)**

Over recommended operating conditions,  $T_A = -55^{\circ}C$  to  $125^{\circ}C$  (unless otherwise noted).

|                       | PARAMETE                                                    | R                   | TEST CONDITIONS                                                                                                                                                 | MIN                 | <b>TYP</b> <sup>(1)</sup> | MAX                   | UNIT |
|-----------------------|-------------------------------------------------------------|---------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------|---------------------------|-----------------------|------|
| RXD TERMI             | NAL (CAN RECEIVE DA                                         | TA OUTPUT)          |                                                                                                                                                                 |                     |                           |                       |      |
| V                     | High-level output voltage                                   |                     | Devices with the "V" suffix (I/O level-<br>shifting), See Figure 6, $I_0 = -2 \text{ mA}$                                                                       | $0.8 \times V_{IO}$ |                           |                       |      |
| V <sub>OH</sub>       |                                                             |                     | Devices without the "V" suffix (5-V only), See Figure 6, $I_0 = -2 \text{ mA}$                                                                                  | 4                   | 4.6                       |                       | V    |
| M                     |                                                             |                     | Devices with the "V" suffix (I/O level-<br>shifting), See Figure 6, $I_0 = +2 \text{ mA}$                                                                       |                     |                           | 0.2 x V <sub>IO</sub> | v    |
| V <sub>OL</sub>       | Low-level output volta                                      | ye                  | Devices without the "V" suffix (5-V only),<br>See Figure 6, $I_0 = +2 \text{ mA}$                                                                               |                     | 0.2                       | 0.4                   |      |
| I <sub>lkg(OFF)</sub> | Unpowered leakage c                                         | urrent              | $RXD = 5.5 \ V, \ V_{CC} = 0 \ V, \ V_{IO} = 0 \ V$                                                                                                             | -1                  | 0                         | 1                     | μA   |
| DRIVER ELE            | ECTRICAL CHARACTER                                          | ISTICS              |                                                                                                                                                                 |                     |                           |                       |      |
|                       | Bus output voltage                                          | CANH                | See Figure 13 and Figure 5, TXD = 0 V, S =                                                                                                                      | 2.75                |                           | 4.5                   |      |
| V <sub>O(DOM)</sub>   | (dominant                                                   | CANL                | 0 V, 50 $\Omega \le R_L \le 65 \Omega$ , $C_L = open$ , $R_{CM} = open$                                                                                         | 0.5                 |                           | 2.25                  |      |
| V <sub>O(REC)</sub>   | Bus output voltage (recessive)                              | CANH and CANL       | See Figure 13 and Figure 5, TXD = $V_{CC}$ , $V_{IO}$ = $V_{CC}$ , S = $V_{CC}$ or 0 V <sup>(2)</sup> , R <sub>L</sub> = open (no load), R <sub>CM</sub> = open | 2                   | $0.5 \times V_{CC}$       | 3                     |      |
|                       | Differential output<br>voltage (dominant)                   | CANH - CANL         | See Figure 13 and Figure 5, TXD = 0 V, S = 0 V, 45 $\Omega$ $\leq$ R_L $<$ 50 $\Omega,$ C_L = open, R_{CM} = open                                               | 1.4                 |                           | 3                     | V    |
| V <sub>OD(DOM)</sub>  |                                                             |                     | See Figure 13 and Figure 5, TXD = 0 V, S = 0 V, 50 $\Omega \le R_L \le 65 \Omega$ , $C_L$ = open, $R_{CM}$ = open                                               | 1.5                 |                           | 3                     |      |
|                       |                                                             |                     | See Figure 13 and Figure 5, TXD = 0 V, S = 0 V, R <sub>L</sub> = 2240 $\Omega$ , C <sub>L</sub> = open, R <sub>CM</sub> = open                                  | 1.5                 |                           | 5                     |      |
|                       | Differential autout                                         |                     | See Figure 13 and Figure 5, TXD = $V_{CC}$ , S = 0 V, R <sub>L</sub> = 60 $\Omega$ , C <sub>L</sub> = open, R <sub>CM</sub> = open                              | -120                |                           | 12                    |      |
| V <sub>OD(REC)</sub>  | Differential output<br>voltage (recessive)                  | CANH - CANL         | See Figure 13 and Figure 5, TXD = $V_{CC}$ , S = 0 V, R <sub>L</sub> = open (no load), C <sub>L</sub> = open, R <sub>CM</sub> = open                            | -50                 |                           | 50                    | mV   |
| V <sub>SYM</sub>      | Output symmetry (dom $(V_{CC} - V_{O(CANH)} - V_{O(CANH)})$ | ,                   | See Figure 13 and Figure 5, S at 0 V, R <sub>L</sub> = 60 $\Omega$ , C <sub>L</sub> = open, R <sub>CM</sub> = open                                              | -0.4                |                           | 0.4                   | V    |
| laavaa aav            | Short-circuit steady-sta                                    | ate output current, | See Figure 13 and Figure 11, $V_{CANH} = -5 V$ , CANL = open, TXD = 0 V                                                                                         | -100                |                           |                       | mA   |
| IOS(SS_DOM)           | dominant                                                    |                     | See Figure 13 and Figure 11, $V_{CANL} = 40 V$ , CANH = open, TXD = 0 V                                                                                         |                     |                           | 100                   | IIIA |
| $I_{OS(SS\_REC)}$     | Short-circuit steady-sta<br>recessive                       | ate output current, | See Figure 13 and Figure 11, $-27 V \le V_{BUS} \le 32 V$ , Where $V_{BUS} = CANH = CANL$ , TXD = $V_{CC}$ , all modes                                          | -5                  |                           | 5                     | mA   |

(2) For the bus output voltage (recessive) will be the same if the device is in Normal mode with S terminal LOW or if the device is in Silent mode with the S terminal is HIGH.

Submit Documentation Feedback 7

8

TEXAS INSTRUMENTS

www.ti.com

# **Electrical Characteristics (continued)**

Over recommended operating conditions,  $T_A = -55^{\circ}C$  to  $125^{\circ}C$  (unless otherwise noted).

| PARAMETER              |                                                                                           | TEST CONDITIONS                                                                                                     | MIN | TYP <sup>(1)</sup> | MAX  | UNIT |
|------------------------|-------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------|-----|--------------------|------|------|
| RECEIVER               | ELECTRICAL CHARACTERISTICS                                                                |                                                                                                                     |     |                    |      |      |
| V <sub>CM</sub>        | Common mode range, normal mode                                                            | See Figure 6, Table 6 and Table 1, S = 0 or $V_{CC}$ or $V_{IO}$                                                    | -30 |                    | +30  | V    |
| V <sub>IT+</sub>       | Positive-going input threshold voltage, all modes                                         | See Figure 6. Table 6 and Table 1. S. O ar                                                                          |     |                    | 900  |      |
| V <sub>IT-</sub>       | Negative-going input threshold voltage, all modes                                         | See Figure 6, Table 6 and Table 1, S = 0 or $V_{CC}$ or $V_{IO}$ , -20 V $\leq V_{CM} \leq$ +20 V                   | 500 |                    |      |      |
| V <sub>IT+</sub>       | Positive-going input threshold voltage, all modes                                         | Cas Figure C. Table C and Table 4. C. O as                                                                          |     |                    | 1000 | mV   |
| V <sub>IT-</sub>       | Negative-going input threshold voltage, all modes                                         | See Figure 6, Table 6 and Table 1, S = 0 or $V_{CC}$ or $V_{IO}$ , -30 V $\leq V_{CM} \leq$ +30 V                   | 400 |                    |      |      |
| V <sub>HYS</sub>       | Hysteresis voltage (V <sub>IT+</sub> - V <sub>IT-</sub> )                                 | See Figure 6, Table 6 and Table 1, S = 0 or $V_{CC}$ or $V_{IO}$                                                    |     | 120                |      | mV   |
| I <sub>lkg(IOFF)</sub> | Power-off (unpowered) bus input leakage current                                           | $CANH = CANL = 5 V, V_{CC} = V_{IO} = 0 V$                                                                          |     |                    | 4.8  | μA   |
| CI                     | Input capacitance to ground (CANH or CANL)                                                | $\begin{array}{l} TXD = V_{CC},  V_{IO} = V_{CC},  V_{I} = 0.4  *  sin  (4E6  * \\ \pi  *  t) + 2.5  V \end{array}$ |     | 24                 | 30   | pF   |
| C <sub>ID</sub>        | Differential input capacitance                                                            | TXD = V <sub>CC</sub> , V <sub>IO</sub> = V <sub>CC</sub> , V <sub>I</sub> = 0.4 * sin (4E6 * $\pi$ * t)            |     | 12                 | 15   | pF   |
| R <sub>ID</sub>        | Differential input resistance                                                             |                                                                                                                     | 30  |                    | 80   | kΩ   |
| R <sub>IN</sub>        | Input resistance (CANH or CANL)                                                           | $TXD = V_{CC} = V_{IO} = 5  V,  S = 0  V$                                                                           | 15  |                    | 40   | kΩ   |
| R <sub>IN(M)</sub>     | Input resistance matching:<br>[1 - R <sub>IN(CANH)</sub> / R <sub>IN(CANL)</sub> ] × 100% | V <sub>CANH</sub> = V <sub>CANL</sub>                                                                               | -2% |                    | +2%  |      |



# 7.6 Switching Characteristics

|                                                                                          | PARAMETER                                                                            | TEST CONDITIONS                                                                 | MIN TY | P <sup>(1)</sup> | MAX | UNIT |
|------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------|---------------------------------------------------------------------------------|--------|------------------|-----|------|
| DEVICE SWIT                                                                              | CHING CHARACTERISTICS                                                                |                                                                                 |        |                  |     |      |
| t <sub>PROP(LOOP1)</sub>                                                                 | Total loop delay, driver input (TXD) to receiver output (RXD), recessive to dominant | See Figure 8, S = 0 V,<br>R <sub>1</sub> = 60 $\Omega$ ,                        |        | 100              | 160 | ns   |
| t <sub>PROP(LOOP2)</sub>                                                                 | Total loop delay, driver input (TXD) to receiver output (RXD), dominant to recessive | $C_{L} = 100 \text{ pF}, C_{L(RXD)} = 15 \text{ pF}$                            |        | 110              | 175 | 115  |
| t <sub>MODE</sub>                                                                        | Mode change time, from Normal to Silent or<br>from Silent to Normal                  | See Figure 7                                                                    |        | 1                | 10  | μs   |
| DRIVER SWIT                                                                              | CHING CHARACTERISTICS                                                                |                                                                                 |        |                  |     |      |
| t <sub>pHR</sub>                                                                         | Propagation delay time, high TXD to driver recessive (dominant to recessive)         |                                                                                 |        | 75               |     |      |
| t <sub>pLD</sub>                                                                         | Propagation delay time, low TXD to driver dominant (recessive to dominant)           | See Figure 5, S= 0 V,<br>$R_L = 60 \Omega$ ,                                    |        | 55               |     | ns   |
| t <sub>sk(p)</sub>                                                                       | Pulse skew ( t <sub>pHR</sub> - t <sub>pLD</sub>  )                                  | $C_L = 100 \text{ pF}, R_{CM} = \text{open}$                                    |        | 20               |     |      |
| t <sub>R</sub>                                                                           | Differential output signal rise time                                                 |                                                                                 |        | 45               |     |      |
| t <sub>F</sub>                                                                           | Differential output signal fall time                                                 |                                                                                 | 45     |                  |     |      |
| t <sub>TXD_DTO</sub>                                                                     | Dominant timeout                                                                     | See Figure 10, S = 0 V,<br>R <sub>L</sub> = 60 $\Omega$ , C <sub>L</sub> = open | 1.2    |                  | 3.8 | ms   |
| RECEIVER SW                                                                              | VITCHING CHARACTERISTICS                                                             |                                                                                 |        |                  |     |      |
| t <sub>pRH</sub>                                                                         | Propagation delay time, bus recessive input to high output (Dominant to Recessive)   |                                                                                 |        | 65               |     | ns   |
| t <sub>pDL</sub>                                                                         | Propagation delay time, bus dominant input to low output (Recessive to Dominant)     | See Figure 6, S = 0 V,<br>$C_{L(RXD)}$ = 15 pF                                  |        | 50               |     | ns   |
| t <sub>R</sub>                                                                           | RXD Output signal rise time                                                          |                                                                                 |        | 10               |     | ns   |
| t <sub>F</sub>                                                                           | RXD Output signal fall time                                                          |                                                                                 |        | 10               |     | ns   |
| FD Timing Par                                                                            | rameters                                                                             |                                                                                 | ·      |                  |     |      |
|                                                                                          | Bit time on CAN bus output pins with $t_{BIT(TXD)} = 500$ ns, all devices            |                                                                                 | 435    |                  | 530 |      |
| <sup>t</sup> BIT(BUS)                                                                    | Bit time on CAN bus output pins with $t_{BIT(TXD)} =$ 200 ns, G device variants only |                                                                                 | 155    |                  | 210 |      |
|                                                                                          | Bit time on RXD output pins with $t_{BIT(TXD)} = 500$ ns, all devices                | See Figure 9 , S = 0 V,<br>R <sub>L</sub> = 60 Ω, C <sub>L</sub> = 100 pF,      | 400    |                  | 550 |      |
| <sup>I</sup> BIT(RXD)                                                                    | Bit time on RXD output pins with $t_{BIT(TXD)} = 200$ ns, G device variants only     | $C_{L(RXD)} = 15 \text{ pF},$<br>$\Delta t_{REC} = t_{BIT(RXD)} - t_{BIT(BUS)}$ | 120    |                  | 220 | ns   |
| ۸+                                                                                       | Receiver timing symmetry with $t_{BIT(TXD)} = 500$ ns, all devices                   |                                                                                 | -65    |                  | 40  |      |
| sk(p)<br>R<br>F<br>TXD_DTO<br>RECEIVER SW<br>PRH<br>PDL<br>R<br>F<br>F<br>FD Timing Para | Receiver timing symmetry with $t_{BIT(TXD)} = 200$ ns, G device variants only        |                                                                                 | -45    |                  | 15  |      |

Over recommended operating conditions with  $T_A = -55^{\circ}C$  to  $125^{\circ}C$  (unless otherwise noted)

(1) All typical values are at 25°C and supply voltages of V<sub>CC</sub> = 5 V and V<sub>IO</sub> = 5 V, R<sub>L</sub> = 60  $\Omega$ .

#### TCAN1051H, TCAN1051HV TCAN1051HG, TCAN1051HGV SLLSES8B – MARCH 2016 – REVISED MAY 2016

TEXAS INSTRUMENTS

www.ti.com

# 7.7 Typical Characteristics





#### TCAN1051H, TCAN1051HV TCAN1051HG, TCAN1051HGV SLLSES8B – MARCH 2016–REVISED MAY 2016

www.ti.com

# 8 Parameter Measurement Information



Figure 5. Driver Test Circuit and Measurement



Copyright © 2016, Texas Instruments Incorporated

11

Figure 6. Receiver Test Circuit and Measurement

|                   | INPUT             | OUT             | PUT |                 |  |  |
|-------------------|-------------------|-----------------|-----|-----------------|--|--|
| V <sub>CANH</sub> | V <sub>CANL</sub> | V <sub>ID</sub> | RXD |                 |  |  |
| -29.5 V           | -30.5 V           | 1000 mV         | L   |                 |  |  |
| 30.5 V            | 29.5 V            | 1000 mV         | L   | V               |  |  |
| -19.55 V          | -20.45 V          | 900 mV          | L   | V <sub>OL</sub> |  |  |
| 20.45 V           | 19.55 V           | 900 mV          | L   |                 |  |  |
| -19.75 V          | -20.25 V          | 500 mV          | Н   |                 |  |  |
| 20.25 V           | 19.75 V           | 500 mV          | Н   |                 |  |  |
| -29.8 V           | -30.2 V           | 400 mV          | Н   | V <sub>OH</sub> |  |  |
| 30.2 V            | 29.8 V            | 400 mV          | Н   |                 |  |  |
| Open              | Open              | Х               | Н   |                 |  |  |

| Table 1. Receiver Differential | Input Voltage Threshold | Test (See Figure 6)   |
|--------------------------------|-------------------------|-----------------------|
| Table 1. Receiver Dillerential | input voltage infestion | i lest (See rigule o) |





Copyright © 2016, Texas Instruments Incorporated





Copyright © 2016, Texas Instruments Incorporated



Product Folder Links: TCAN1051H TCAN1051HV TCAN1051HG TCAN1051HGV



#### TCAN1051H, TCAN1051HV TCAN1051HG, TCAN1051HGV SLLSES8B – MARCH 2016– REVISED MAY 2016

www.ti.com







Copyright © 2016, Texas Instruments Incorporated

Figure 10. TXD Dominant Timeout Test Circuit and Measurement



Copyright © 2016, Texas Instruments Incorporated





# 9 Detailed Description

### 9.1 Overview

These CAN transceivers meet the ISO11898-2 (2016) High Speed CAN (Controller Area Network) physical layer standard. They are designed for data rates in excess of 1 Mbps for CAN FD and enhanced timing margin / higher data rates in long and highly-loaded networks. These devices provide many protection features to enhance device and CAN robustness.

### 9.2 Functional Block Diagram





### 9.3 Feature Description

### 9.3.1 TXD Dominant Timeout (DTO)

During normal mode (the only mode where the CAN driver is active), the TXD DTO circuit prevents the transceiver from blocking network communication in the event of a hardware or software failure where TXD is held dominant longer than the timeout period  $t_{TXD_DTO}$ . The DTO circuit timer starts on a falling edge on TXD. The DTO circuit disables the CAN bus driver if no rising edge is seen before the timeout period expires. This frees the bus for communication between other nodes on the network. The CAN driver is re-activated when a recessive signal is seen on the TXD terminal, thus clearing the TXD DTO condition. The receiver and RXD terminal still reflect activity on the CAN bus, and the bus terminals are biased to the recessive level during a TXD dominant timeout.





#### NOTE

The minimum dominant TXD time allowed by the TXD DTO circuit limits the minimum possible transmitted data rate of the device. The CAN protocol allows a maximum of eleven successive dominant bits (on TXD) for the worst case, where five successive dominant bits are followed immediately by an error frame. This, along with the  $t_{TXD_DTO}$  minimum, limits the minimum data rate. Calculate the minimum transmitted data rate by: Minimum Data Rate = 11 /  $t_{TXD_DTO}$ .

### 9.3.2 Thermal Shutdown (TSD)

If the junction temperature of the device exceeds the thermal shutdown threshold ( $T_{TSD}$ ), the device turns off the CAN driver circuits thus blocking the TXD-to-bus transmission path. The CAN bus terminals are biased to the recessive level during a thermal shutdown, and the receiver-to-RXD path remains operational. The shutdown condition is cleared when the junction temperature drops at least the thermal shutdown hysteresis temperature ( $T_{TSD}$ ) below the thermal shutdown temperature ( $T_{TSD}$ ) of the device.

### Feature Description (continued)

### 9.3.3 Undervoltage Lockout

The supply terminals have undervoltage detection that places the device in protected mode. This protects the bus during an undervoltage event on either the  $V_{CC}$  or  $V_{IO}$  supply terminals.

#### Table 2. Undervoltage Lockout 5 V Only Devices (Devices without the "V" Suffix)<sup>(1)</sup>

| V <sub>cc</sub>     | DEVICE STATE | BUS OUTPUT     | RXD                        |
|---------------------|--------------|----------------|----------------------------|
| > UV <sub>VCC</sub> | Normal       | Per TXD        | Mirrors Bus <sup>(2)</sup> |
| < UV <sub>VCC</sub> | Protected    | High Impedance | High Impedance             |

(1) See the V<sub>IT</sub> section of the *Electrical Characteristics*.

(2) Mirrors bus state: low if CAN bus is dominant, high if CAN bus is recessive.

#### Table 3. Undervoltage Lockout I/O Level Shifting Devices (Devices with the "V" Suffix)

| V <sub>cc</sub>     | V <sub>IO</sub>     | DEVICE STATE | BUS OUTPUT     | RXD                        |
|---------------------|---------------------|--------------|----------------|----------------------------|
| > UV <sub>VCC</sub> | > UV <sub>VIO</sub> | Normal       | Per TXD        | Mirrors Bus <sup>(1)</sup> |
| < UV <sub>VCC</sub> | > UV <sub>VIO</sub> | Protected    | High Impedance | High (Recessive)           |
| $> UV_{VCC}$        | < UV <sub>VIO</sub> | Protected    | Recessive      | High Impedance             |
| < UV <sub>VCC</sub> | < UV <sub>VIO</sub> | Protected    | High Impedance | High Impedance             |

(1) Mirrors bus state: low if CAN bus is dominant, high if CAN bus is recessive.

#### NOTE

After an undervoltage condition is cleared and the supplies have returned to valid levels, the device typically resumes normal operation within 50 µs.

#### 9.3.4 Unpowered Device

The device is designed to be 'ideal passive' or 'no load' to the CAN bus if it is unpowered. The bus terminals (CANH, CANL) have extremely low leakage currents when the device is unpowered to avoid loading down the bus. This is critical if some nodes of the network are unpowered while the rest of the of network remains in operation. The logic terminals also have extremely low leakage currents when the device is unpowered to avoid loading down other circuits that may remain powered.

#### 9.3.5 Floating Terminals

These devices have internal pull ups on critical terminals to place the device into known states if the terminals float. The TXD terminal is pulled up to  $V_{CC}$  or  $V_{IO}$  to force a recessive input level if the terminal floats. The S terminal is also pulled down to force the device into Normal mode if the terminal floats.

### 9.3.6 CAN Bus Short Circuit Current Limiting

The device has two protection features that limit the short circuit current when a CAN bus line is short-circuit fault condition: driver current limiting (both dominant and recessive states) and TXD dominant state time out to prevent permanent higher short circuit current of the dominant state during a system fault. During CAN communication the bus switches between dominant and recessive states, thus the short circuit current may be viewed either as the instantaneous current during each bus state or as an average current of the two states. For system current (power supply) and power considerations in the termination resistors and common-mode choke ratings, use the average short circuit current. Determine the ratio of dominant and recessive bits by the data in the CAN frame plus the following factors of the protocol and PHY that force either recessive or dominant at certain times:

- Control fields with set bits
- Bit stuffing
- Interframe space
- TXD dominant time out (fault case limiting)

16 Submit Documentation Feedback

Copyright © 2016, Texas Instruments Incorporated



These ensure a minimum recessive amount of time on the bus even if the data field contains a high percentage of dominant bits. The short circuit current of the bus depends on the ratio of recessive to dominant bits and their respective short circuit currents. The average short circuit current may be calculated with the following formula:

 $I_{OS(AVG)} = \%Transmit \times [(\%REC_Bits \times I_{OS(SS)_REC}) + (\%DOM_Bits \times I_{OS(SS)_DOM})] + [\%Receive \times I_{OS(SS)_REC}]$ (1)

Where:

- I<sub>OS(AVG)</sub> is the average short circuit current
- %Transmit is the percentage the node is transmitting CAN messages
- %Receive is the percentage the node is receiving CAN messages
- %REC\_Bits is the percentage of recessive bits in the transmitted CAN messages
- %DOM\_Bits is the percentage of dominant bits in the transmitted CAN messages
- I<sub>OS(SS) REC</sub> is the recessive steady state short circuit current
- I<sub>OS(SS) DOM</sub> is the dominant steady state short circuit current

### NOTE

Consider the short circuit current and possible fault cases of the network when sizing the power ratings of the termination resistance and other network components.

### 9.3.7 Digital Inputs and Outputs

### 9.3.7.1 5-V V<sub>CC</sub> Only Devices (Devices without the "V" Suffix):

The 5-V V<sub>CC</sub> only devices are supplied by a single 5-V rail. The digital inputs have TTL input thresholds and are therefore 5 V and 3.3 V compatible. The RXD outputs on these devices are driven to the V<sub>CC</sub> rail for logic high output. Additionally, the TXD pin is internally pulled up to V<sub>CC</sub>, and the S pin is pulled low to GND. The internal bias of the mode pins may only place the device into a known state if the terminals float, they may not be adequate for system-level biasing during transients or noisy environments.

### NOTE

TXD pull up strength and CAN bit timing require special consideration when these devices are used with CAN controllers with an open-drain TXD output. An adequate external pull up resistor must be used to ensure that the CAN controller output of the micrcontroller maintains adequate bit timing to the TXD input.

### 9.3.7.2 5 V $V_{CC}$ with $V_{IO}$ I/O Level Shifting (Devices with the "V" Suffix):

These devices use a 5 V V<sub>CC</sub> power supply for the CAN driver and high speed receiver blocks. These transceivers have a second power supply for I/O level-shifting (V<sub>IO</sub>). This supply is used to set the CMOS input thresholds of the TXD and S pins and the RXD high level output voltage. Additionally, the TXD pin is internally pulled up to V<sub>IO</sub>, and the S pin is pulled low to GND.

Copyright © 2016, Texas Instruments Incorporated

### 9.4 Device Functional Modes

The device has two main operating modes: Normal mode and Silent mode. Operating mode selection is made via the S input terminal.

| S Terminal | MODE        | DRIVER         | RECEIVER     | RXD Terminal                     |
|------------|-------------|----------------|--------------|----------------------------------|
| LOW        | Normal Mode | Enabled (ON)   | Enabled (ON) | Mirrors Bus State <sup>(1)</sup> |
| HIGH       | Silent Mode | Disabled (OFF) | Enabled (ON) | Mirrors Bus State <sup>(1)</sup> |

| Table 4 | . Operat | ting Mode | es |
|---------|----------|-----------|----|
|         |          |           | -0 |

(1) Mirrors bus state: low if CAN bus is dominant, high if CAN bus is recessive.

#### 9.4.1 CAN Bus States

The CAN bus has two states during powered operation of the device: *dominant* and *recessive*. A dominant bus state is when the bus is driven differentially, corresponding to a logic low on the TXD and RXD terminal. A recessive bus state is when the bus is biased to  $V_{CC}$  / 2 via the high-resistance internal input resistors  $R_{IN}$  of the receiver, corresponding to a logic high on the TXD and RXD terminals.



Figure 13. Bus States (Physical Bit Representation)

### 9.4.2 Normal Mode

Select the *Normal mode* of device operation by setting S terminal low. The CAN driver and receiver are fully operational and CAN communication is bi-directional. The driver translates a digital input on TXD to a differential output on CANH and CANL. The receiver translates the differential signal from CANH and CANL to a digital output on RXD.

### 9.4.3 Silent Mode

Activate *Silent mode* by setting S terminal high. The CAN driver is disabled, preventing communication from the TXD pin to the CAN bus. The high speed receiver remains active so that CAN bus communication continues to be relayed to the RXD output pin.



#### 9.4.4 Driver and Receiver Function Tables

| DEVICE      | INP              | UTS                    | OUTI                | DRIVEN BUS          |           |
|-------------|------------------|------------------------|---------------------|---------------------|-----------|
|             | S <sup>(1)</sup> | TXD <sup>(1)</sup> (2) | CANH <sup>(1)</sup> | CANL <sup>(1)</sup> | STATE     |
| All Devices | All Devices      | L                      | Н                   | L                   | Dominant  |
|             |                  | H or Open              | Z                   | Z                   | Recessive |
|             | Н                | Х                      | Z                   | Z                   | Recessive |

### **Table 5. Driver Function Table**

(1) H = high level, L = low level, X = irrelevant, Z = common mode (recessive) bias to  $V_{CC}$  / 2. See

Figure 13 and for bus state and common mode bias information. Devices have an internal pull up to  $V_{CC}$  or  $V_{IO}$  on TXD terminal. If the TXD terminal is open the (2) terminal will be pulled high and the transmitter will remain in recessive (non-driven) state.

| DEVICE MODE      | CAN DIFFERENTIAL INPUTS<br>V <sub>ID</sub> = V <sub>CANH</sub> - V <sub>CANL</sub> | BUS STATE | RXD<br>TERMINAL <sup>(1)</sup> |
|------------------|------------------------------------------------------------------------------------|-----------|--------------------------------|
| Normal or Silent | $V_{ID} \ge V_{IT+(MAX)}$                                                          | Dominant  | L <sup>(2)</sup>               |
|                  | $V_{IT-(MIN)} < V_{ID} < V_{IT+(MAX)}$                                             | ?         | ? <sup>(2)</sup>               |
|                  | $V_{ID} \le V_{IT-(MIN)}$                                                          | Recessive | H <sup>(2)</sup>               |
|                  | Open (V <sub>ID</sub> ≈ 0 V)                                                       | Open      | н                              |

(1) H = high level, L = low level, ? = indeterminate.

(2) See Receiver Electrical Characteristics section for input thresholds.



# **10** Application and Implementation

#### NOTE

Information in the following applications sections is not part of the TI component specification, and TI does not warrant its accuracy or completeness. TI's customers are responsible for determining suitability of components for their purposes. Customers should validate and test their design implementation to confirm system functionality.

### **10.1** Application Information

These CAN transceivers are typically used in applications with a host microprocessor or FPGA that includes the data link layer portion of the CAN protocol. Below are typical application configurations for both 5 V and 3.3 V microprocessor applications. The bus termination is shown for illustrative purposes.

# **10.2 Typical Applications**



Figure 14. Typical CAN Bus Application

### 10.2.1 Design Requirements

### 10.2.1.1 Bus Loading, Length and Number of Nodes

The ISO 11898-2 Standard specifies a maximum bus length of 40 m and maximum stub length of 0.3 m. However, with careful design, users can have longer cables, longer stub lengths, and many more nodes to a bus. A large number of nodes requires transceivers with high input impedance such as the TCAN1051 family of transceivers.

Many CAN organizations and standards have scaled the use of CAN for applications outside the original ISO 11898-2. They have made system-level trade-offs for data rate, cable length, and parasitic loading of the bus. Examples of some of these specifications are ARINC825, CANopen, DeviceNet and NMEA2000.

The TCAN1051 family is specified to meet the 1.5 V requirement with a  $50\Omega$  load, incorporating the worst case including parallel transceivers. The differential input resistance of the TCAN1051 family is a minimum of 30 k $\Omega$ . If 100 TCAN1051 family transceivers are in parallel on a bus, this is equivalent to a  $300\Omega$  differential load worst case. That transceiver load of  $300 \Omega$  in parallel with the  $60\Omega$  gives an equivalent loading of  $50 \Omega$ . Therefore, the TCAN1051 family theoretically supports up to 100 transceivers on a single bus segment. However, for CAN network design margin must be given for signal loss across the system and cabling, parasitic loadings, network imbalances, ground offsets and signal integrity thus a practical maximum number of nodes is typically much lower. Bus length may also be extended beyond the original ISO 11898 standard of 40 m by careful system design and datarate tradeoffs. For example CANopen network design guidelines allow the network to be up to 1 km with changes in the termination resistance, cabling, less than 64 nodes and significantly lowered data rate.

20 Submit Documentation Feedback



## **Typical Applications (continued)**

This flexibility in CAN network design is one of the key strengths of the various extensions and additional standards that have been built on the original ISO 11898-2 CAN standard. In using this flexibility comes the responsibility of good network design and balancing these tradeoffs.

### 10.2.2 Detailed Design Procedures

### 10.2.2.1 CAN Termination

The ISO 11898 standard specifies the interconnect to be a twisted pair cable (shielded or unshielded) with 120- $\Omega$  characteristic impedance (Z<sub>0</sub>). Resistors equal to the characteristic impedance of the line should be used to terminate both ends of the cable to prevent signal reflections. Unterminated drop lines (stubs) connecting nodes to the bus should be kept as short as possible to minimize signal reflections. The termination may be on the cable or in a node, but if nodes may be removed from the bus, the termination must be carefully placed so that two terminations always exist on the network.

Termination may be a single  $120-\Omega$  resistor at the end of the bus, either on the cable or in a terminating node. If filtering and stabilization of the common mode voltage of the bus is desired, then split termination may be used. (See Figure 15). Split termination improves the electromagnetic emissions behavior of the network by eliminating fluctuations in the bus common-mode voltages at the start and end of message transmissions.



Copyright © 2016, Texas Instruments Incorporated

21

Figure 15. CAN Bus Termination Concepts

The TCAN1051 family of transceivers have variants for both 5-V only applications and applications where level shifting is needed for a 3.3-V micrcontroller.



# **Typical Applications (continued)**



Figure 16. Typical CAN Bus Application Using 5 V CAN Controller



Figure 17. Typical CAN Bus Application Using 3.3 V CAN Controller



# **Typical Applications (continued)**

# 10.2.3 Application Curves







# **11 Power Supply Requirements**

These devices are designed to operate from a V<sub>CC</sub> input supply voltage range between 4.5 V and 5.5 V. Some devices have an output level shifting supply input, V<sub>IO</sub>, designed for a range between 3.0 V and 5.5 V. Both supply inputs must be well regulated. A bulk capacitance, typically 4.7  $\mu$ F, should be placed near the CAN transceiver's main V<sub>CC</sub> supply output, and in addition a bypass capacitor, typically 0.1  $\mu$ F, should be placed as close to the device's V<sub>CC</sub> and V<sub>IO</sub> supply terminals. This helps to reduce supply voltaeg ripple present on the outputs of the switched-mode power supplies and also helps to compensate for the resistance and inductance of the PCB power planes and traces.

# 12 Layout

Robust and reliable bus node design often requires the use of external transient protection device in order to protect against EFT and surge transients that may occur in industrial enviroments. Because ESD and transients have a wide frequency bandwidth from approximately 3 MHz to 3 GHz, high-frequency layout techniques must be applied during PCB design. The TCAN1051 family comes with high on-chip IEC ESD protection, but if higher levels of system level immunity are desired external TVS diodes can be used. TVS diodes and bus filtering capacitors should be placed as close to the on-board connectors as possible to prevent noisy transient events from propagating further into the PCB and system.



### 12.1 Layout Guidelines

- Place the protection and filtering circuitry as close to the bus connector, J1, to prevent transients, ESD and noise from propagating onto the board. In this layout example a transient voltage suppression (TVS) device, D1, has been used for added protection. The production solution can be either bi-directional TVS diode or varistor with ratings matching the application requirements. This example also shows optional bus filter capacitors C4 and C5. Additionally (not shown) a series common mode choke (CMC) can be placed on the CANH and CANL lines between the transceiver U1 and connector J1.
- Design the bus protection components in the direction of the signal path. Do not force the transient current to divert from the signal path to reach the protection device.
- Use supply (V<sub>CC</sub>) and ground planes to provide low inductance.

#### NOTE

High-frequency currents follows the path of least impedance and not the path of least resistance.

- Use at least two vias for supply (V<sub>CC</sub>) and ground connections of bypass capacitors and protection devices to minimize trace and via inductance.
- Bypass and bulk capacitors should be placed as close as possible to the supply terminals of transceiver, examples are C1, C2 on the V<sub>CC</sub> supply and C6 and C7 on the V<sub>IO</sub> supply.
- Bus termination: this layout example shows split termination. This is where the termination is split into two
  resistors, R6 and R7, with the center or split tap of the termination connected to ground via capacitor C3. Split
  termination provides common mode filtering for the bus. When bus termination is placed on the board instead
  of directly on the bus, additional care must be taken to ensure the termination on power ratings needed
  for the termination resistor(s).
- To limit current of digital lines, serial resistors may be used. Examples are R2, R3, and R4. These are not required.
- Terminal 1: R1 is shown optionally for the TXD input of the device. If an open drain host processor is used, this is mandatory to ensure the bit timing into the device is met.
- Terminal 5: For "V" variants of the TCAN1051 family, bypass capacitors should be placed as close to the pin
  as possible (example C6 and C7). For device options without V<sub>IO</sub> I/O level shifting, this pin is not internally
  connected and can be left floating or tied to any existing net, for example a split pin connection.
- Terminal 8: is shown assuming the mode terminal, S, will be used. If the device will only be used in normal mode, R4 is not needed and R5 could be used for the pull down resistor to GND.

### 12.2 Layout Example



# **13 Device and Documentation Support**

### 13.1 Related Links

The table below lists quick access links. Categories include technical documents, support and community resources, tools and software, and quick access to sample or buy.

| PARTS       | PRODUCT FOLDER | SAMPLE & BUY | TECHNICAL<br>DOCUMENTS | TOOLS &<br>SOFTWARE | SUPPORT & COMMUNITY |
|-------------|----------------|--------------|------------------------|---------------------|---------------------|
| TCAN1051H   | Click here     | Click here   | Click here             | Click here          | Click here          |
| TCAN1051HV  | Click here     | Click here   | Click here             | Click here          | Click here          |
| TCAN1051HG  | Click here     | Click here   | Click here             | Click here          | Click here          |
| TCAN1051HGV | Click here     | Click here   | Click here             | Click here          | Click here          |

### Table 7. Related Links

# 13.2 Trademarks

All trademarks are the property of their respective owners.

### **13.3 Electrostatic Discharge Caution**



These devices have limited built-in ESD protection. The leads should be shorted together or the device placed in conductive foam during storage or handling to prevent electrostatic damage to the MOS gates.

### 13.4 Glossary

SLYZ022 — TI Glossary.

This glossary lists and explains terms, acronyms, and definitions.

# 14 Mechanical, Packaging, and Orderable Information

The following pages include mechanical packaging and orderable information. This information is the most current data available for the designated devices. This data is subject to change without notice and revision of this document. For browser-based versions of this data sheet, refer to the left-hand navigation.



D0008B

www.ti.com

# PACKAGE OUTLINE



### SOIC - 1.75 mm max height

SOIC



NOTES:

- 1. Linear dimensions are in inches [millimeters]. Dimensions in parenthesis are for reference only. Controlling dimensions are in inches. Dimensioning and tolerancing per ASME Y14.5M.
- 2. This drawing is subject to change without notice.
- 3. This dimension does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not
- exceed .006 [0.15], per side.
- 4. This dimension does not include interlead flash.
- 5. Reference JEDEC registration MS-012, variation AA.

#### TCAN1051H, TCAN1051HV TCAN1051HG, TCAN1051HGV SLLSES8B-MARCH 2016-REVISED MAY 2016

**Texas** INSTRUMENTS

www.ti.com

# **EXAMPLE BOARD LAYOUT**

# D0008B

# SOIC - 1.75 mm max height

SOIC



NOTES: (continued)

6. Publication IPC-7351 may have alternate designs.7. Solder mask tolerances between and around signal pads can vary based on board fabrication site.

www.ti.com

Copyright © 2016, Texas Instruments Incorporated



D0008B

#### www.ti.com

# **EXAMPLE STENCIL DESIGN**

### SOIC - 1.75 mm max height

SOIC



NOTES: (continued)

8. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.

Submit Documentation Feedback

<sup>9.</sup> Board assembly site may have different recommendations for stencil design.

#### TCAN1051H, TCAN1051HV TCAN1051HG, TCAN1051HGV SLLSES8B-MARCH 2016-REVISED MAY 2016

**DRB0008F** 

Texas **NSTRUMENTS** 

www.ti.com

# PACKAGE OUTLINE

# VSON - 1 mm max height

PLASTIC SMALL OUTLINE - NO LEAD



NOTES:

All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M.
 This drawing is subject to change without notice.
 The package thermal pad must be soldered to the printed circuit board for thermal and mechanical performance.



**DRB0008F** 

www.ti.com

# **EXAMPLE BOARD LAYOUT**

# VSON - 1 mm max height

PLASTIC SMALL OUTLINE - NO LEAD



NOTES: (continued)

- This package is designed to be soldered to a thermal pad on the board. For more information, see Texas Instruments literature number SLUA271 (www.ti.com/lit/slua271).
   Vias are optional depending on application, refer to device data sheet. If some or all are implemented, recommended via locations are shown.

#### TCAN1051H, TCAN1051HV TCAN1051HG, TCAN1051HGV SLLSES8B – MARCH 2016 – REVISED MAY 2016



www.ti.com

# **EXAMPLE STENCIL DESIGN**

# **DRB0008F**

# VSON - 1 mm max height

PLASTIC SMALL OUTLINE - NO LEAD



NOTES: (continued)

6. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.



6-May-2016

# PACKAGING INFORMATION

| Orderable Device | Status<br>(1) | Package Type | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan<br>(2)            | Lead/Ball Finish<br>(6) | MSL Peak Temp      | Op Temp (°C) | Device Marking<br>(4/5) | Samples |
|------------------|---------------|--------------|--------------------|------|----------------|----------------------------|-------------------------|--------------------|--------------|-------------------------|---------|
| TCAN1051HD       | ACTIVE        | SOIC         | D                  | 8    | 75             | Green (RoHS<br>& no Sb/Br) | CU NIPDAU               | Level-1-260C-UNLIM | -55 to 125   | 1051                    | Samples |
| TCAN1051HDR      | ACTIVE        | SOIC         | D                  | 8    | 2500           | Green (RoHS<br>& no Sb/Br) | CU NIPDAU               | Level-1-260C-UNLIM | -55 to 125   | 1051                    | Samples |
| TCAN1051HGD      | ACTIVE        | SOIC         | D                  | 8    | 75             | Green (RoHS<br>& no Sb/Br) | CU NIPDAU               | Level-1-260C-UNLIM | -55 to 125   | 1051                    | Samples |
| TCAN1051HGDR     | ACTIVE        | SOIC         | D                  | 8    | 2500           | Green (RoHS<br>& no Sb/Br) | CU NIPDAU               | Level-1-260C-UNLIM | -55 to 125   | 1051                    | Samples |
| TCAN1051HGVD     | ACTIVE        | SOIC         | D                  | 8    | 75             | Green (RoHS<br>& no Sb/Br) | CU NIPDAU               | Level-1-260C-UNLIM | -55 to 125   | 1051V                   | Samples |
| TCAN1051HGVDR    | ACTIVE        | SOIC         | D                  | 8    | 2500           | Green (RoHS<br>& no Sb/Br) | CU NIPDAU               | Level-1-260C-UNLIM | -55 to 125   | 1051V                   | Samples |
| TCAN1051HVD      | ACTIVE        | SOIC         | D                  | 8    | 75             | Green (RoHS<br>& no Sb/Br) | CU NIPDAU               | Level-1-260C-UNLIM | -55 to 125   | 1051V                   | Samples |
| TCAN1051HVDR     | ACTIVE        | SOIC         | D                  | 8    | 2500           | Green (RoHS<br>& no Sb/Br) | CU NIPDAU               | Level-1-260C-UNLIM | -55 to 125   | 1051V                   | Samples |

<sup>(1)</sup> The marketing status values are defined as follows:

ACTIVE: Product device recommended for new designs.

LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

PREVIEW: Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

<sup>(2)</sup> Eco Plan - The planned eco-friendly classification: Pb-Free (RoHS), Pb-Free (RoHS Exempt), or Green (RoHS & no Sb/Br) - please check http://www.ti.com/productcontent for the latest availability information and additional product content details.

**TBD:** The Pb-Free/Green conversion plan has not been defined.

**Pb-Free (RoHS):** TI's terms "Lead-Free" or "Pb-Free" mean semiconductor products that are compatible with the current RoHS requirements for all 6 substances, including the requirement that lead not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, TI Pb-Free products are suitable for use in specified lead-free processes.

**Pb-Free (RoHS Exempt):** This component has a RoHS exemption for either 1) lead-based flip-chip solder bumps used between the die and package, or 2) lead-based die adhesive used between the die and leadframe. The component is otherwise considered Pb-Free (RoHS compatible) as defined above.

Green (RoHS & no Sb/Br): TI defines "Green" to mean Pb-Free (RoHS compatible), and free of Bromine (Br) and Antimony (Sb) based flame retardants (Br or Sb do not exceed 0.1% by weight in homogeneous material)

<sup>(3)</sup> MSL, Peak Temp. - The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.



# PACKAGE OPTION ADDENDUM

6-May-2016

<sup>(4)</sup> There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.

<sup>(5)</sup> Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.

<sup>(6)</sup> Lead/Ball Finish - Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead/Ball Finish values may wrap to two lines if the finish value exceeds the maximum column width.

Important Information and Disclaimer: The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

#### OTHER QUALIFIED VERSIONS OF TCAN1051H, TCAN1051HG, TCAN1051HGV, TCAN1051HV :

• Automotive: TCAN1051H-Q1, TCAN1051HG-Q1, TCAN1051HGV-Q1, TCAN1051HV-Q1

NOTE: Qualified Version Definitions:

• Automotive - Q100 devices qualified for high-reliability automotive applications targeting zero defects

#### **IMPORTANT NOTICE**

Texas Instruments Incorporated and its subsidiaries (TI) reserve the right to make corrections, enhancements, improvements and other changes to its semiconductor products and services per JESD46, latest issue, and to discontinue any product or service per JESD48, latest issue. Buyers should obtain the latest relevant information before placing orders and should verify that such information is current and complete. All semiconductor products (also referred to herein as "components") are sold subject to TI's terms and conditions of sale supplied at the time of order acknowledgment.

TI warrants performance of its components to the specifications applicable at the time of sale, in accordance with the warranty in TI's terms and conditions of sale of semiconductor products. Testing and other quality control techniques are used to the extent TI deems necessary to support this warranty. Except where mandated by applicable law, testing of all parameters of each component is not necessarily performed.

TI assumes no liability for applications assistance or the design of Buyers' products. Buyers are responsible for their products and applications using TI components. To minimize the risks associated with Buyers' products and applications, Buyers should provide adequate design and operating safeguards.

TI does not warrant or represent that any license, either express or implied, is granted under any patent right, copyright, mask work right, or other intellectual property right relating to any combination, machine, or process in which TI components or services are used. Information published by TI regarding third-party products or services does not constitute a license to use such products or services or a warranty or endorsement thereof. Use of such information may require a license from a third party under the patents or other intellectual property of the third party, or a license from TI under the patents or other intellectual property of TI.

Reproduction of significant portions of TI information in TI data books or data sheets is permissible only if reproduction is without alteration and is accompanied by all associated warranties, conditions, limitations, and notices. TI is not responsible or liable for such altered documentation. Information of third parties may be subject to additional restrictions.

Resale of TI components or services with statements different from or beyond the parameters stated by TI for that component or service voids all express and any implied warranties for the associated TI component or service and is an unfair and deceptive business practice. TI is not responsible or liable for any such statements.

Buyer acknowledges and agrees that it is solely responsible for compliance with all legal, regulatory and safety-related requirements concerning its products, and any use of TI components in its applications, notwithstanding any applications-related information or support that may be provided by TI. Buyer represents and agrees that it has all the necessary expertise to create and implement safeguards which anticipate dangerous consequences of failures, monitor failures and their consequences, lessen the likelihood of failures that might cause harm and take appropriate remedial actions. Buyer will fully indemnify TI and its representatives against any damages arising out of the use of any TI components in safety-critical applications.

In some cases, TI components may be promoted specifically to facilitate safety-related applications. With such components, TI's goal is to help enable customers to design and create their own end-product solutions that meet applicable functional safety standards and requirements. Nonetheless, such components are subject to these terms.

No TI components are authorized for use in FDA Class III (or similar life-critical medical equipment) unless authorized officers of the parties have executed a special agreement specifically governing such use.

Only those TI components which TI has specifically designated as military grade or "enhanced plastic" are designed and intended for use in military/aerospace applications or environments. Buyer acknowledges and agrees that any military or aerospace use of TI components which have *not* been so designated is solely at the Buyer's risk, and that Buyer is solely responsible for compliance with all legal and regulatory requirements in connection with such use.

TI has specifically designated certain components as meeting ISO/TS16949 requirements, mainly for automotive use. In any case of use of non-designated products, TI will not be responsible for any failure to meet ISO/TS16949.

| Products                     |                                 | Applications                  |                                   |
|------------------------------|---------------------------------|-------------------------------|-----------------------------------|
| Audio                        | www.ti.com/audio                | Automotive and Transportation | www.ti.com/automotive             |
| Amplifiers                   | amplifier.ti.com                | Communications and Telecom    | www.ti.com/communications         |
| Data Converters              | dataconverter.ti.com            | Computers and Peripherals     | www.ti.com/computers              |
| DLP® Products                | www.dlp.com                     | Consumer Electronics          | www.ti.com/consumer-apps          |
| DSP                          | dsp.ti.com                      | Energy and Lighting           | www.ti.com/energy                 |
| Clocks and Timers            | www.ti.com/clocks               | Industrial                    | www.ti.com/industrial             |
| Interface                    | interface.ti.com                | Medical                       | www.ti.com/medical                |
| Logic                        | logic.ti.com                    | Security                      | www.ti.com/security               |
| Power Mgmt                   | power.ti.com                    | Space, Avionics and Defense   | www.ti.com/space-avionics-defense |
| Microcontrollers             | microcontroller.ti.com          | Video and Imaging             | www.ti.com/video                  |
| RFID                         | www.ti-rfid.com                 |                               |                                   |
| OMAP Applications Processors | www.ti.com/omap                 | TI E2E Community              | e2e.ti.com                        |
| Wireless Connectivity        | www.ti.com/wirelessconnectivity |                               |                                   |

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2016, Texas Instruments Incorporated