# **STV9118** # LOW-COST I<sup>2</sup>C CONTROLLED DEFLECTION PROCESSOR FOR MULTISYNC MONITOR **DATASHEET** #### **FEATURES** #### General - ADVANCED I<sup>2</sup>C BUS CONTROLLED DEFLECTION PROCESSOR DEDICATED FOR HIGH-END CRT MONITORS - SINGLE SUPPLY VOLTAGE 12V - VERY LOW JITTER - DC/DC CONVERTER CONTROLLER - ADVANCED EW DRIVE - ADVANCED ASYMMETRY CORRECTIONS - AUTOMATIC MULTISTANDARD SYNCHRONIZATION - VERTICAL DYNAMIC CORRECTION WAVEFORM OUTPUT - X-RAY PROTECTION AND SOFT-START & STOP ON HORIZONTAL AND DC/DC DRIVE OUTPUTS - I<sup>2</sup>C BUS STATUS REGISTER #### **Horizontal section** - 100 kHz maximum frequency - Corrections of geometric asymmetry: Pin cushion asymmetry, Parallelogram - Tracking of asymmetry corrections with vertical size and position - Fully integrated internal horizontal moiré cancellation and moiré cancellation output #### **Vertical section** - 200 Hz maximum frequency - Vertical ramp for DC-coupled output stage with adjustments of: C-correction, S-correction for super-flat CRT, Vertical size, Vertical position - Vertical moiré cancellation through vertical ramp waveform - Compensation of vertical breathing with EHT variation #### **EW** section - Symmetrical geometry corrections: Pin cushion, Keystone, Top/Bottom corners separately - Horizontal size adjustment - Tracking of EW waveform with Vertical size and position and adaptation to frequency - Compensation of horizontal breathing through EW waveform #### Dynamic correction section - Output with vertical dynamic correction waveform for dynamic corrections like focus, brightness uniformity, ... - Fixed on screen by means of tracking system #### DC/DC controller section - N-MOS transistor drive - External sawtooth configuration - Bus-controlled output voltage - Synchronization on hor. frequency with phase selection #### **DESCRIPTION** The STV9118 is a monolithic integrated circuit assembled in a 32-pin shrink dual-in-line plastic package. This IC controls all the functions related to horizontal and vertical deflection in multimode or multi-frequency computer display monitors. The internal sync processor, combined with the powerful geometry correction block, makes the STV9118 suitable for very high performance monitors, using few external components. Combined with other ST components dedicated for CRT monitors (microcontroller, video preamplifier, video amplifier, OSD controller) the STV9118 allows fully I<sup>2</sup>C bus-controlled computer display monitors to be built with a reduced number of external components. SHRINK 32 (Plastic Package) ORDER CODE: STV9118 November 2003 1/46 # Table of Contents — | 1 - | - GLOSSARY | . 4 | |-----|--------------------------------------------------|----------| | 2 | - PIN CONFIGURATION | . 5 | | 3 - | BLOCK DIAGRAM | . 6 | | 4 | - PIN FUNCTION REFERENCE | . 7 | | 5 - | - QUICK REFERENCE DATA | . 8 | | 6 | - ABSOLUTE MAXIMUM RATINGS | . 9 | | 7 | - ELECTRICAL PARAMETERS AND OPERATING CONDITIONS | 10 | | | 7.1 - THERMAL DATA | 10 | | | 7.2 - SUPPLY AND REFERENCE VOLTAGES | 10 | | | 7.3 - SYNCHRONIZATION INPUTS | 10 | | | 7.4 - HORIZONTAL SECTION | 11 | | | 7.5 - VERTICAL SECTION | 12 | | | 7.6 - EW DRIVE SECTION | 14 | | | 7.7 - DYNAMIC CORRECTION OUTPUT SECTION | 15 | | | 7.8 - DC/DC CONTROLLER SECTION | 16 | | | 7.9 - MISCELLANEOUS | 17 | | 8 - | - TYPICAL OUTPUT WAVEFORMS | 18 | | 9 . | - I <sup>2</sup> C BUS CONTROL REGISTER MAP | 21 | | 10 | - OPERATING DESCRIPTION | 25 | | | 10.1 -SUPPLY AND CONTROL | 25 | | | 10.1.1 -Power supply and voltage references | 25<br>25 | | | 10.2 -SYNC. PROCESSOR | 25 | | | 10.2.1 -Synchronization signals | | | | 10.2.3 -MCU controlled sync. selection mode | 26 | | | 10.2.4 -Automatic sync. selection mode | | | | 10.3 -HORIZONTAL SECTION | | | | 10.3.2 -PLL1 | 26 | | | 10.3.3 -Voltage controlled oscillator | | | | 10.3.5 -Dynamic PLL2 phase control | | | | · · · · · · · · · · · · · · · · · · · | | | | 10.3.6 -Output Section | | | | 10.3.6 -Output Section | 29 | | | 10.4 -VERTICAL SECTION | | |----|-------------------------------------------------------------------------------------------------------------------------------------------------------|----------------| | | 10.4.1 -General | 30<br>31 | | | 10.5 -EW DRIVE SECTION | 32 | | | 10.6 -DYNAMIC CORRECTION OUTPUT SECTION | 34 | | | 10.8 -MISCELLANEOUS 10.8.1 -Safety functions 10.8.2 -Soft start and soft stop functions 10.8.3 -X-ray protection 10.8.4 -Composite output HLckVBk | 36<br>36<br>36 | | 11 | - INTERNAL SCHEMATICS | 40 | | 12 | - PACKAGE MECHANICAL DATA | 44 | # 1 - GLOSSARY AC Alternate Current **ACK ACK**nowledge bit of I<sup>2</sup>C-bus transfer AGC Automatic Gain Control COMP COMParator CRT Cathode Ray Tube DC Direct Current EHT Extra High Voltage EW East-West H/W HardWare HOT Horizontal Output Transistor I<sup>2</sup>C Inter-Integrated Circuit IIC Inter-Integrated Circuit MCU Micro-Controller Unit NAND Negated AND (logic operation) NPN Negative-Positive-Negative OSC OSCillator PLL Phase-Locked Loop PNP Positive-Negative-Positive REF REFerence RS, R-S Reset-Set S/W SoftWare TTL Transistor Transistor Logic VCO Voltage-Controlled Oscillator # 2 - PIN CONFIGURATION **577** # 4 - PIN FUNCTION REFERENCE | Pin | Name | Function | |-----|---------|---------------------------------------------------------------------------------------| | 1 | H/HVSyn | TTL compatible Horizontal / Horizontal and Vertical Sync. input | | 2 | VSyn | TTL compatible Vertical Sync. input | | 3 | HLckVBk | Horizontal PLL1 Lock detection and Vertical early Blanking composite output | | 4 | HOscF | High Horizontal Oscillator sawtooth threshold level Filter input | | 5 | HPLL2C | Horizontal PLL2 loop Capacitive filter input | | 6 | CO | Horizontal Oscillator Capacitor input | | 7 | HGND | Horizontal section GrouND | | 8 | RO | Horizontal Oscillator Resistor input | | 9 | HPLL1F | Horizontal PLL1 loop Filter input | | 10 | HPosF | Horizontal Position Filter and soft-start time constant capacitor input | | 11 | HMoiré | Horizontal Moiré output | | 12 | HFly | Horizontal Flyback input | | 13 | RefOut | Reference voltage Output | | 14 | BComp | B+ DC/DC error amplifier (Comparator) output | | 15 | BRegIn | Regulation feedback Input of the B+ DC/DC converter controller | | 16 | BISense | B+ DC/DC converter current (I) Sense input | | 17 | HEHTIn | Input for compensation of Horizontal amplitude versus EHT variation | | 18 | VEHTIn | Input for compensation of Vertical amplitude versus EHT variation | | 19 | VOscF | Vertical Oscillator sawtooth low threshold Filter (capacitor to be connected to VGND) | | 20 | VAGCCap | Input for storage Capacitor for Automatic Gain Control loop in Vertical oscillator | | 21 | VGND | Vertical section GrouND | | 22 | VCap | Vertical sawtooth generator Capacitor | | 23 | VOut | Vertical deflection drive Output for a DC-coupled output stage | | 24 | EWOut | E/W Output | | 25 | XRay | X-Ray protection input | | 26 | HOut | Horizontal drive Output | | 27 | GND | Main GrouND | | 28 | BOut | B+ DC/DC converter controller Output | | 29 | Vcc | Supply voltage | | 30 | SCL | I <sup>2</sup> C bus <b>S</b> erial <b>CL</b> ock Input | | 31 | SDA | I <sup>2</sup> C bus <b>S</b> erial <b>DA</b> ta input/output | | 32 | VDyCor | Vertical Dynamic Correction output | # **5 - QUICK REFERENCE DATA** | SDIP 32 12 65 Mid-range I <sup>2</sup> C bus/400 Yes Yes No | V<br>mA<br>kHz | |-----------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 12<br>65<br>Mid-range<br>I <sup>2</sup> C bus/400<br>Yes<br>Yes | mA | | 65<br>Mid-range<br>I <sup>2</sup> C bus/400<br>Yes<br>Yes | mA | | Mid-range I <sup>2</sup> C bus/400 Yes Yes | | | I <sup>2</sup> C bus/400<br>Yes<br>Yes | kHz | | Yes<br>Yes | kHz | | Yes | | | = = | i . | | No | | | | | | | | | 15 to 100 | kHz | | 4.28 | | | Yes/Yes/Yes | | | 30 to 65 | % | | ±10 | % | | Yes/Yes | | | Yes/Yes | | | Yes | | | Yes | | | No/No/No | | | Yes | | | Yes/Yes | | | | | | 35 to 200 | Hz | | 50 to 180 | Hz | | Yes/Yes/Yes | | | Yes/Yes/Yes | | | Yes/Yes | | | Yes | | | Yes | | | | | | Yes | | | Yes | | | Yes/Yes/No | | | Yes | | | Yes/Yes | | | | | | 1 00 | | | Yes | | | | | | | | | | + | | 1 | | | Yes/Yes/ext) | | | | + | | | + | | | <del> </del> | | | 1 | | | 4.28 Yes/Yes/Yes 30 to 65 ±10 Yes/Yes Yes/Yes Yes Yes Yes No/No/No Yes Yes/Yes 35 to 200 50 to 180 Yes/Yes/Yes Yes/Yes Yes/Yes Yes/Yes Yes/Yes Yes/Yes Yes Yes Yes Yes Yes Yes Yes Yes Yes | # **6 - ABSOLUTE MAXIMUM RATINGS** All voltages are given with respect to ground. Currents flowing from the device (sourced) are signed negative. Currents flowing to the device are signed positive. The value ranges must be absolutely respected, any excess thereof may cause permanent damage to the device. | Symbol | Parameter | | Value | | | |--------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------|------------------------------------------------------------------------------------------|-------------|--| | Syllibol | Farameter | Min | Max | Unit | | | V <sub>CC</sub> | Supply voltage (pin Vcc) | -0.4 | 13.5 | V | | | V <sub>(pin)</sub> | Pins HEHTIn, VEHTIn, XRay, HOut, BOut<br>Pins H/HVSyn, VSyn, SCL, SDA<br>Pins HLckVBk, CO, RO, HPLL1F, HPosF, HMoiré, BRegIn, BI-<br>Sense, VAGCCap, VCap, VDyCor, HOscF, VOscF<br>Pin HPLL2C<br>Pin HFly | -0.4<br>-0.4<br>-0.4<br>-0.4 | V <sub>CC</sub><br>5.5<br>V <sub>RefO</sub><br>V <sub>RefO</sub> /2<br>V <sub>RefO</sub> | V<br>V<br>V | | | I <sub>(pin)</sub> | Pin HMoiré<br>Pins other than HMoiré | -200<br>-200 | 100<br>200 | mA<br>mA | | | V <sub>ESD</sub> | ESD susceptibility (human body model: discharge of 100pF through 1.5kΩ) | -2000 | 2000 | V | | | T <sub>stg</sub> | Storage temperature | -40 | 150 | °C | | | Тј | Junction temperature | | 150 | °C | | # 7 - ELECTRICAL PARAMETERS AND OPERATING CONDITIONS The medium (middle) value of an I<sup>2</sup>C Bus control or adjustment register composed of bits D0, D1,...,Dn is the one having Dn at "1" and all other bits at "0". The minimum value is the one with all bits at 0, maximum value is the one with all at "1". Currents flowing from the device (sourced) are signed negative. Currents flowing to the device are signed positive. T<sub>H</sub> is the period of horizontal deflection. #### 7.1 - THERMAL DATA | Symbol | Symbol Parameter | | Linit | | | |----------------------|--------------------------------------|------|-------|------|------| | Symbol | | Min. | Тур. | Max. | Unit | | T <sub>amb</sub> | Operating ambient temperature | 0 | | 70 | °C | | R <sub>th(j-a)</sub> | Junction-ambience thermal resistance | | 65 | | °C/W | # 7.2 - SUPPLY AND REFERENCE VOLTAGES $T_{amb} = 25$ °C | Symbol | Symbol Parameter Test Condi | Test Conditions | Value | | | Units | |-------------------|----------------------------------------|-------------------------------------------------|-------|------|------|-------| | J J III J I | | | Min. | Тур. | Max. | Omio | | V <sub>CC</sub> | Supply voltage at Vcc pin | | 10.8 | 12 | 13.2 | V | | I <sub>CC</sub> | Supply current to Vcc pin | V <sub>CC</sub> = 12V | | 65 | | mA | | $V_{RefO}$ | Reference output voltage at RefOut pin | V <sub>CC</sub> = 12V, I <sub>RefO</sub> = -2mA | 7.65 | 7.9 | 8.2 | V | | I <sub>RefO</sub> | Current sourced by RefOut output | | -5 | | 0 | mA | #### 7.3 - SYNCHRONIZATION INPUTS $Vcc = 12V, T_{amb} = 25$ °C | Symbol | Parameter | Test Conditions | Value | | | Units | |----------------------------------------|----------------------------------------------------------------------------|----------------------------------------|-------|------|------|-------| | Cymbol | T drameter | root conditions | Min. | Тур. | Max. | Omis | | V <sub>LoH/HVSyn</sub> | LOW level voltage on H/HVSyn | | 0 | | 0.8 | V | | V <sub>HiH/HVSyn</sub> | HIGH level voltage on H/HVSyn | | 2.2 | | 5 | V | | $V_{LoVSyn}$ | LOW level voltage on VSyn | | 0 | | 0.8 | V | | V <sub>HiVSyn</sub> | HIGH level voltage on VSyn | | 2.2 | | 5 | V | | R <sub>PdSyn</sub> | Internal pull-down on H/HVSyn, VSyn | | 100 | 175 | 250 | kΩ | | t <sub>PulseHSyn</sub> | H sync. pulse duration on H/HVSyn pin | | 0.5 | | | μs | | t <sub>PulseHSyn</sub> /T <sub>H</sub> | Proportion of H sync pulse to H period | Pin H/HVSyn | | | 0.2 | | | t <sub>PulseVSyn</sub> | V sync. pulse duration | Pins H/HVSyn, VSyn | 0.5 | | 750 | μs | | t <sub>PulseVSyn</sub> /T <sub>V</sub> | Proportion of V sync pulse to V period | Pins H/HVSyn, VSyn | | | 0.15 | | | t <sub>extrV</sub> /T <sub>H</sub> | Proportion of sync pulse length to H period for extraction as V sync pulse | Pin H/HVSyn,<br>cap. on pin CO = 820pF | 0.21 | 0.3 | | | | t <sub>HPolDet</sub> | Polarity detection time (after change) | Pin H/HVSyn | 0.75 | | | ms | # 7.4 - HORIZONTAL SECTION $Vcc = 12V, T_{amb} = 25$ °C | Symbol | Parameter | Test Conditions | Value | | Value | | | Units | |-------------------------------------------------------------------|-------------------------------------------------------------------------------------|-------------------------------------------------------------------------|-------|-------------------|-------|-------------|--|-------| | | r didiliotoi | Tool Conditions | Min. | Тур. | Max. | Omico | | | | PLL1 | | | | | | | | | | I <sub>RO</sub> | Current load on RO pin | | | | 1.5 | mA | | | | C <sub>CO</sub> | Capacitance on CO pin | | 390 | | | pF | | | | f <sub>HO</sub> | Frequency of hor. oscillator | | | | 100 | kHz | | | | f <sub>HO(0)</sub> | Free-running frequency of hor. oscill. (1) | $R_{RO}$ =5.23k $\Omega$ , $C_{CO}$ =820pF | 27 | 28.5 | 29.9 | kHz | | | | f <sub>HOCapt</sub> | Hor. PLL1 capture frequency (4) | $f_{HO(0)} = 28.5 \text{kHz}$ | 29 | | 122 | kHz | | | | $\frac{\Delta f_{\text{HO}(0)}}{f_{\text{HO}(0)} \cdot \Delta T}$ | Temperature drift of free-running freq. (3) | | | -150 | | ppm/°C | | | | $\Delta f_{HO}/\Delta V_{HO}$ | Average horizontal oscillator sensitivity | $f_{HO(0)} = 28.5 \text{kHz}$ | | 19.6 | | kHz/V | | | | $V_{HO}$ | H. oscill. control voltage on pin HPLL1F | V <sub>RefO</sub> =8V | 1.4 | | 6.0 | V | | | | V <sub>HOThrfr</sub> | Threshold on H. oscill. control voltage on HPLL1F pin for tracking of EW with freq. | V <sub>RefO</sub> =8V | | 5.0 | | V | | | | V <sub>HPosF</sub> | Control voltage on HPosF pin | HPOS (Sad01):<br>11111111xb<br>1000000xb<br>0000000xb | | 2.8<br>3.4<br>4.0 | | V<br>V<br>V | | | | $V_{HOThrLo}$ | Bottom of hor. oscillator sawtooth <sup>(6)</sup> | | | 1.6 | | V | | | | $V_{HOThrHi}$ | Top of hor. oscillator sawtooth <sup>(6)</sup> | | | 6.4 | | V | | | | PLL2 | | | | | • | • | | | | R <sub>In(HFly)</sub> | Input impedance on HFly input | V <sub>(HFly)</sub> >V <sub>ThrHFly</sub> (2) | 300 | 500 | 700 | Ω | | | | I <sub>InHFly</sub> | Current into HFly input | At top of H flyback pulse | | | 5 | mA | | | | $V_{ThrHFly}$ | Voltage threshold on HFly input | | 0.6 | 0.7 | | V | | | | V <sub>S(0)</sub> | H flyback lock middle point <sup>(6)</sup> | No PLL2 phase modulation | | 4.0 | | V | | | | V <sub>BotHPLL2C</sub> | Low clamping voltage on HPLL2C pin <sup>(5)</sup> | | | 1.6 | | V | | | | V <sub>TopHPLL2C</sub> | High clamping voltage on HPLL2C pin <sup>(5)</sup> | | | 4.0 | | V | | | | t <sub>ph</sub> (min)/T <sub>H</sub> | Min. advance of H-drive OFF before middle of H flyback <sup>(7)</sup> | Null asym. correction | | 0 | | % | | | | t <sub>ph</sub> (max)/T <sub>H</sub> | Max. advance of H-drive OFF before middle of H flyback <sup>(8)</sup> | Null asym. correction | | 44 | | % | | | | H-drive outpu | t on pin HOut | | | | • | • | | | | I <sub>HOut</sub> | Current into HOut output | Output driven LOW | | | 30 | mA | | | | t <sub>Hoff</sub> /T <sub>H</sub> | Duty cycle of H-drive signal | HDUTY (Sad00):<br>x11111111b<br>x0000000b<br>Soft-start/Soft-stop value | | 27<br>65<br>85 | | %<br>%<br>% | | | | Picture geome | etry corrections through PLL1 & PLL2 | | | | | | | | | t <sub>Hph</sub> /T <sub>H</sub> | H-flyback (center) static phase vs. sync signal (via PLL1), see Figure 7 | HPOS (Sad01):<br>11111111xb<br>0000000xb | | +11<br>-11 | | %<br>% | | | | | 1 | | | <u> </u> | l | 1 | | | | Symbol | Parameter Test Condition | Parameter Test Conditions Value | | | Units | | |-------------------------------------|-----------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------|------|-----------------------|-------|-------------| | Cymbol | i didiretei | rest conditions | Min. | Тур. | Max. | Omits | | t <sub>PCAC</sub> /T <sub>H</sub> | Contribution of pin cushion asymmetry correction to phase of H-drive vs. static phase (via PLL2), measured in corners | PCAC (Sad11h) full span (9) VPOS at medium VSIZE at minimum VSIZE at medium VSIZE at maximum | | ±1.0<br>±1.8<br>±2.8 | | %<br>%<br>% | | t <sub>ParalC</sub> ∕T <sub>H</sub> | Contribution of parallelogram correction to phase of H-drive vs. static phase (via PLL2), measured in corners | PARAL (Sad12h) full span (9) VPOS at medium VSIZE at minimum VSIZE at medium VSIZE at maximum VPOS at max. or min. VSIZE at minimum | | ±1.75<br>±2.2<br>±2.8 | | %<br>%<br>% | - Note 1: Frequency at no sync signal condition. For correct operation, the frequency of the sync signal applied must always be higher than the free-running frequency. The application must consider the spread of values of real electrical components in $R_{RO}$ and $C_{CO}$ positions so as to always meet this condition. The formula to calculate the free-running frequency is $f_{HO(0)}$ =0.12125/( $R_{RO}$ $C_{CO}$ ) - Note 2: Base of NPN transistor with emitter to ground is internally connected on pin HFly through a series resistance of about $500\Omega$ and a resistance to ground of about $20k\Omega$ . - Note 3: Evaluated and figured out during the device qualification phase. Informative. Not tested on every single unit. - Note 4: This capture range can be enlarged by external circuitry. - Note 5: The voltage on HPLL2C pin corresponds to immediate phase of leading edge of H-drive signal on HOut pin with respect to internal horizontal oscillator sawtooth. It must be between the two clamping levels given. Voltage equal to one of the clamping values indicates a marginal operation of PLL2 or non-locked state. - Note 6: Internal threshold. See Figure 10. - Note 7: The t<sub>ph</sub>(min)/T<sub>H</sub> parameter is fixed by the application. For correct operation of asymmetry corrections through dynamic phase modulation, this minimum must be increased by maximum of the total dynamic phase required in the direction leading to bending of corners to the left. Marginal situation is indicated by reach of V<sub>TopHPLL2C</sub> high clamping level by waveform on pin HPLL2C. Also refer to Note 5 and Figure 10. - Note 8: The t<sub>ph</sub>(max)/T<sub>H</sub> parameter is fixed by the application. For correct operation of asymmetry corrections through dynamic phase modulation, this maximum must be reduced by maximum of the total dynamic phase required in the direction leading to bending of corners to the right. Marginal situation is indicated by reach of V<sub>BotHPLL2C</sub> low clamping level by waveform on pin HPLL2C. Also refer to Note 5 and Figure 10. - Note 9: All other dynamic phase corrections of picture asymmetry set to their neutral (medium) positions. #### 7.5 - VERTICAL SECTION $$V_{CC} = 12V$$ , $T_{amb} = 25$ °C | Symbol | Parameter T | Test Conditions | Value | | | Units | | |---------------------------------------------------------------------|-----------------------------------------------------|----------------------------------------------------|-------|----------|------|-------|--| | -, | | | Min. | Тур. | Max. | Omio | | | AGC-controlled vertical oscillator sawtooth; V <sub>RefO</sub> = 8V | | | | | | | | | R <sub>L(VAGCCap)</sub> | Ext. load resistance on VAGCCap pin <sup>(10)</sup> | $\Delta V_{amp}/V_{amp}(R=\infty) \le 1\%$ | 65 | | | MΩ | | | V <sub>VOB</sub> | Sawtooth bottom voltage on VCap pin <sup>(11)</sup> | No load on VOscF pin <sup>(11)</sup> | | 2 | | V | | | V <sub>VOT</sub> | Sawtooth top voltage on VCap pin | AGC loop stabilized<br>V sync present<br>No V sync | | 5<br>4.9 | | V | | | Symbol | ol Parameter Test Conditions | | Value | | | Units | |----------------------------------------------------------|------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------|-------|---------------------|------------|-------------| | Cymbol | i arameter | rest conditions | Min. | Тур. | Max. | Offics | | t <sub>VODis</sub> | Sawtooth Discharge time | C <sub>VCap</sub> =150nF | | 80 | | μs | | f <sub>VO(0)</sub> | Free-running frequency | C <sub>VCap</sub> =150nF | | 100 | | Hz | | f <sub>VOCapt</sub> | AGC loop capture frequency | C <sub>VCap</sub> =150nF | 50 | | 185 | Hz | | $\frac{\Delta V_{\text{VOdev}}}{V_{\text{VOamp}}(16)}$ | Sawtooth non-linearity <sup>(12)</sup> | AGC loop stabilized, <sup>(12)</sup> | | 0.5 | | % | | $\frac{\Delta V_{VOS-cor}}{V_{VOamp}}$ | S-correction range | AGC loop stabilized, $^{(13)}$<br>$t_{VR}=1/4 T_{VR}^{(15)}$<br>$t_{VR}=3/4 T_{VR}$ | | -5<br>+5 | | %<br>% | | $\frac{\Delta V_{VOC-cor}}{V_{VOamp}}$ | C-correction range | AGC loop stabilized, (14)<br>t <sub>VR</sub> =1/2 T <sub>VR</sub> (15)<br><i>CCOR</i> (Sad0A):<br>x0000000b<br>x1000000b<br>x1111111b | | -3<br>0<br>+3 | | %<br>%<br>% | | $\frac{\Delta V_{VOamp}}{V_{VOamp} \cdot \Delta f_{VO}}$ | Frequency drift of sawtooth amplitude <sup>(17)</sup> (18) | AGC loop stabilized $f_{VOCapt}^{(min) \le f_{VO} \le f_{VOCapt}^{(max)}}$ | | 200 | | ppm/<br>Hz | | Vertical output drive | signal (on pin VOut); V <sub>RefO</sub> = 8V | | | | | | | $V_{mid(VOut)}$ | Middle point on VOut sawtooth | VPOS (Sad08):<br>x0000000b<br>x1000000b<br>x1111111b | 3.65 | 3.2<br>3.5<br>3.8 | 3.3 | V<br>V<br>V | | $V_{amp}$ | Amplitude of VOut sawtooth (peak-to-peak voltage) | VSIZE (Sad07):<br>x0000000b<br>x1000000b<br>x1111111b | 3.5 | 2.25<br>3.0<br>3.75 | 2.5 | V<br>V<br>V | | V <sub>offVOut</sub> | Level on VOut pin at V-drive "off" | I <sup>2</sup> Cbit VOutEn at 0 | | 3.8 | | V | | I <sub>VOut</sub> | Current delivered by VOut output | | -5 | | 5 | mA | | $V_{VEHT}$ | Control input voltage range on VEHTIn pin | | 1 | | $V_{RefO}$ | V | | $\frac{\Delta V_{amp}}{V_{amp} \cdot \Delta V_{VEHT}}$ | Breathing compensation | V <sub>VEHT</sub> >VRefO<br>V <sub>VEHT</sub> (min)≤V <sub>VEHT</sub> ≤V <sub>RefO</sub> | | 0<br>2.5 | | %/V<br>%/V | - Note 10: Value of acceptable cumulated parasitic load resistance due to humidity, AGC storage capacitor leakage, etc., for less than 1% of V<sub>amp</sub> change. - Note 11: The threshold for V<sub>VOB</sub> is generated internally and routed to VOscF pin. Any DC current on this pin will influence the value of V<sub>VOB</sub>. - Note 12: Maximum of deviation from an ideally linear sawtooth ramp at null SCOR (Sad09 at x0000000b) and null CCOR (Sad0A at x1000000b). The same rate applies to V-drive signal on VOut pin. - Note 13: Maximum SCOR (Sad09 at x11111111b), null CCOR (Sad0A at x1000000b). - Note 14: Null SCOR (Sad09 at x0000000b). - Note 15: " $t_{VR}$ " is time from the beginning of vertical ramp of V-drive signal on VOut pin. " $t_{VR}$ " is duration of this ramp, see chapter TYPICAL OUTPUT WAVEFORMS and Figure 13. - Note 16: $V_{VOamp} = V_{VOT} V_{VOB}$ - Note 17: The same rate applies to V-drive signal on VOut pin. - Note 18: Informative, not tested on each unit. # 7.6 - EW DRIVE SECTION $V_{CC} = 12V$ , $T_{amb} = 25$ °C | Symbol | Parameter | Test Conditions | | Units | | | | |------------------------------------------------------|------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------|--------------------------------|------------|-------------|--| | • | 1 arameter | rest conditions | Min. | Тур. | Max. | | | | $V_{\sf EW}$ | Output voltage on EWOut pin | | 1.8 | | 6.5 | V | | | I <sub>EWOut</sub> | Current sourced by EWOut output | | -1.5 | | TBD | mA | | | $V_{HEHT}$ | Control voltage range on HEH-<br>TIn pin | | 1 | | $V_{RefO}$ | V | | | V <sub>EW-DC</sub> | DC component of the EW-drive signal on EWOut pin | (19)(22)(23)(30)<br>t <sub>VR</sub> =1/2 T <sub>VR</sub> <sup>(15)</sup><br><i>HSIZE</i> (Sad10h):<br>0000000xb<br>1000000xb<br>1111111xb | | 2<br>3.25<br>4.5 | | V<br>V | | | $\frac{\Delta V_{EW-DC}}{\Delta V_{HEHT}}$ | Breathing compensation on VEW-DC | $ \begin{array}{l} \text{(19)(20)(21)(22)} \\ t_{VR} = 1/2 \; T_{VR} \text{($^{15}$)} \\ V_{HEHT} > V_{RefO} \\ V_{HEHT} \text{(min)} \leq V_{HEHT} \leq V_{RefO} \end{array} $ | | 0<br>-0.125 | | V/V<br>V/V | | | $\frac{\Delta V_{EW-DC}}{V_{EW-DC} \cdot \Delta T}$ | Temperature drift of DC component of the EW-drive signal on EWOut pin | t <sub>VR</sub> =1/2 T <sub>VR</sub> <sup>(15)</sup><br>Notes <sup>(18)</sup> (19)(21)(23)(30) | | 100 | | ppm/°C | | | V <sub>EW-PCC</sub> | Pin cushion correction component of the EW-drive signal on EWOut pin | (19)(20)(21)(23)(24)(25)(26)(30) VSIZE at maximum PCC (Sad0C): x0000000b x1000000b x1111111b Tracking with VSIZE: PCC at x1000000b VSIZE (Sad07): x0000000b x1000000b | | 0<br>0.7<br>1.5<br>0.25<br>0.5 | | V<br>V<br>V | | | $\frac{V_{EW-PCC}[t_{vr}=0]}{EW-PCC}[t_{vr}=T_{VR}]$ | Tracking of PCC component of the EW-drive signal with vertical position adjustment | (19)(20)(21)(24)(27)(29)(30) PCC at x11111111b VPOS (Sad08): x0000000b x11111111b | | 0.52<br>1.92 | | | | | V <sub>EW-Key</sub> | Keystone correction component of the EW-drive signal on EWOut pin | (20)(21)(22)(23)(24)(27)(28)(30)<br>KEYST (Sad0D):<br>x0000000b<br>x1111111b | | 0.4<br>-0.4 | | V<br>V | | | V <sub>EW-TCor</sub> | Top corner correction component of the EW-drive signal on EWOut pin | (19)(21)(22)(23)(24)(25)(27)(30)<br>TCC (Sad0E):<br>x0000000b<br>x1000000b<br>x1111111b<br>(19)(20)(22)(23)(24)(26)(27)(30) | | -1.25<br>0<br>+1.25 | | V<br>V<br>V | | | V <sub>EW-BCor</sub> | Bottom corner correction component of the EW-drive signal on EWOut pin | BCC (Sad0F):<br>x0000000b<br>x1000000b<br>x1111111b | | -1.25<br>0<br>+1.25 | | V<br>V<br>V | | | Symbol | Parameter | Test Conditions | | Units | | | |---------------------------------------------------------------------------------|-----------------------------------------------------------------------|------------------------------------------------------------------------------------------|------|-----------|------|------------| | Cymbol | r drameter | rest conditions | Min. | Тур. | Max. | Oto | | $\frac{\Delta V_{EW}}{V_{EW}[f_{max}] \cdot \Delta V_{HO}}$ | Tracking of EW-drive signal with horizontal frequency <sup>(32)</sup> | V <sub>HO</sub> >VHOThrfr<br>V <sub>HO</sub> (min)≤V <sub>HO</sub> ≤V <sub>HOThrfr</sub> | | 0<br>20 | | %/V<br>%/V | | $\frac{\Delta V_{\text{EW-AC}}}{V_{\text{EW-AC}} \cdot \Delta V_{\text{HEHT}}}$ | Breathing compensation on V <sub>EW-AC</sub> <sup>(31)</sup> | (25)(26)<br>V <sub>HEHT</sub> >VRefO<br>V <sub>HEHT</sub> (min)≤V <sub>HEHT</sub> ≤VRefO | | 0<br>1.75 | | %/V<br>%/V | Note 19: KEYST at medium (neutral) value. Note 20: TCC at medium (neutral) value. Note 21: BCC at medium (neutral) value. Note 22: PCC at minimum value. Note 23: VPOS at medium (neutral) value. Note 24: HSIZE at minimum value. Note 25: Defined as difference of (voltage at $t_{VR}$ =0) minus (voltage at $t_{VR}$ =1/2 $T_{VR}$ ). Note 26: Defined as difference of (voltage at $t_{VR}=T_{VR}$ ) minus (voltage at $t_{VR}=1/2$ $T_{VR}$ ). Note 27: VSIZE at maximum value. Note 28: Difference (voltage at $t_{VR}$ =0) minus (voltage at $t_{VR}$ = $T_{VR}$ ). Note 29: Ratio "A/B" of parabola component voltage at t<sub>VR</sub>=0 versus parabola component voltage at t<sub>VR</sub>=T<sub>VR</sub>. Note 30: V<sub>HEHT</sub>><sub>VRefO</sub>, V<sub>VEHT</sub>><sub>VRefO</sub> Note 31: V<sub>EW-AC</sub> is sum of all components other than V<sub>EW-DC</sub> (contribution of PCC, keystone correction and corner corrections). Note 32: More precisely tracking with voltage on HPLL1F pin which itself depends on frequency at a rate given by external components on PLL1 pins. V<sub>EW</sub>[fmax] is the value at condition V<sub>HO</sub>>V<sub>HOThrfr</sub>. #### 7.7 - DYNAMIC CORRECTION OUTPUT SECTION $V_{CC} = 12V$ , $T_{amb} = 25$ °C | Symbol | Parameter | Test Conditions | Value | | | Units | | | | |------------------------------------------------------|---------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------|-------|-----------------------------|------|-------------|--|--|--| | Cymbol | r drameter | Tool Conditions | Min. | Тур. | Max. | | | | | | Vertical Dynamic Correction output VDyCor | | | | | | | | | | | l <sub>VDyCor</sub> | Current delivered by VDyCor output | | -1.5 | | TBD | mA | | | | | V <sub>VD-DC</sub> | DC component of the drive signal on VDyCor output | $R_{L(VDyCor)}=10k\Omega$ | | 4 | | V | | | | | IV <sub>VD-V</sub> I | Amplitude of V-parabola on VDy-Cor output <sup>(34)</sup> | VSIZE at medium VDC-AMP (Sad15h): x0000000b x1000000b x1111111b VDC-AMP at maximum VSIZE (Sad07): x0000000b x1111111b | | 0<br>0.5<br>1<br>0.6<br>1.6 | | V<br>V<br>V | | | | | $\frac{V_{VD-V}[t_{vr}=0]}{V_{VD-V}[t_{vr}=T_{VR}]}$ | Tracking of V-parabola on VDyCor output with vertical position (33) | VDC-AMP at maximum<br>VPOS (Sad08):<br>x0000000b<br>x1111111b | | 0.52<br>1.92 | | | | | | Note 33: Ratio "A/B" of vertical parabola component voltage at $t_{VR}$ =0 versus vertical parabola component voltage at $t_{VR}$ = $T_{VR}$ . Note 34: Unsigned value. Polarity selection by VDyCorPol I<sup>2</sup>C Bus bit. Refer to section I<sup>2</sup>C Bus control register map. #### 7.8 - DC/DC CONTROLLER SECTION $V_{CC} = 12V$ , $T_{amb} = 25$ °C | Symbol | Parameter | Test Conditions | | | Units | | |----------------------------------------|-----------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------|------|-------------------|------------------|--------------------| | Gymbol | 1 drameter | rest conditions | Min. | Тур. | Max. | | | R <sub>B+FB</sub> | Ext. resistance applied between BComp output and BRegln input | | 5 | | | kΩ | | A <sub>OLG</sub> | Open loop gain of error amplifier on BRegIn input | Low frequency <sup>(18)</sup> | | 100 | | dB | | f <sub>UGBW</sub> | Unity gain bandwidth of error amplifier on BRegIn input | (18) | | 6 | | MHz | | I <sub>RI</sub> | Bias current delivered by regulation input BRegIn | | | -0.2 | | μА | | I <sub>BComp</sub> | Output current capability of BComp output. | HBOutEn = "Enable"<br>HBOutEn = "Disable" (35) | -0.5 | 0.5 | 2.0 | mA<br>mA | | A <sub>BISense</sub> | Voltage gain on BISense input | | | 3 | | | | V <sub>ThrBlsCurr</sub> | Threshold voltage on BISense input corresponding to current limitation | | TBD | 2.1 | | V | | I <sub>BISense</sub> | Input current sourced by BISense input | | | -1 | | μΑ | | t <sub>BOn</sub> | Conduction time of the power transistor | (38) | | | T <sub>H</sub> · | · t <sub>inh</sub> | | I <sub>BOut</sub> | Output current capability of BOut output | | 0 | | 10 | mA | | V <sub>BOSat</sub> | Saturation voltage of the internal output transistor on BOut | I <sub>BOut</sub> =10mA | | 0.25 | | V | | V <sub>BReg</sub> | Regulation reference for BRegIn voltage <sup>(36)</sup> | V <sub>RefO</sub> =8V<br><i>BREF</i> (Sad03):<br>x0000000b<br>x1000000b<br>x1111111b | | 3.8<br>4.9<br>6.0 | | V<br>V<br>V | | t <sub>BTrigDel</sub> / T <sub>H</sub> | Delay of BOut "Off-to-On" edge after middle of flyback pulse, as part of T <sub>H</sub> | BOutPh = "0" | | 16 | | % | Note 35: A current sink is provided by the BComp output while BOut is disabled: Note 36: Internal reference related to V<sub>RefO</sub>. The same values to be found on pin BRegIn, while regulation loop is stabilized. Note 37: Only applies to configuration specified in "Test conditions" column, i.e. synchronization of BOut "Off-to-On" edge with horizontal flyback signal. Refer to chapter "DC/DC controller" for more details. Note 38: t<sub>inh</sub> is about 300ns regardless of the H frequency ## 7.9 - MISCELLANEOUS $V_{CC} = 12V$ , $T_{amb} = 25$ °C | Symbol | Parameter | Test Conditions | | | Units | | | |---------------------------------------|------------------------------------------------------------------------------------------|---------------------------------------------------------------------|--------|------|-----------------|------|----------| | Cymbol | T drameter | rest condition | 7113 | Min. | Тур. | Max. | | | Vertical blankin | g and horizontal lock indication compo | osite output HLck | VBk | | | | | | I <sub>SinkLckBk</sub> | Sink current to HLckVBk pin | (39) | | | TBD | | μΑ | | | | V.blank | H.lock | | | | | | | | No | Yes | | 0.1 | | V | | $V_{OLckBk}$ | Output voltage on HLckVBk output | Yes | Yes | | 1.1 | | V | | | | No | No | | 5 | | V | | | | Yes | No | | 6 | | V | | Horizontal moir | é canceller | | | | | | | | $\frac{\Delta T_{H(H-moire)}}{T_{H}}$ | Modulation of T <sub>H</sub> by H-moiré function | HMoiMode=0 (inte<br>HMOIRE (Sad02):<br>x0000000b<br>x1111111b | , | | 0<br>0.04 | | %<br>% | | V <sub>HMoiré</sub> | H-moiré pulse amplitude on HMoiré pin | HMoiMode=1 (external) Rext=10kΩ HMOIRE (Sad02): x0000000b x1111111b | | | | | V | | Vertical moiré c | anceller | | | | | | | | V <sub>V-moiré</sub> | Amplitude of modulation of V-drive signal on VOut pin by vertical moiré. | VMOIRE (Sad0Bh<br>x0000000b<br>x1111111b | n): | | 0 3 | | mV<br>mV | | Protection func | tions | | | J. | | | | | $V_{ThrXRay}$ | Input threshold on XRay input <sup>(40)</sup> | | | 7.65 | 7.9 | 8.2 | V | | t <sub>XRayDelay</sub> | Delay time between XRay detection event and protection action | | | | 2T <sub>H</sub> | | | | V <sub>CCEn</sub> | V <sub>CC</sub> value for start of operation at V <sub>CC</sub> ramp-up <sup>(41)</sup> | | | | 8.5 | | V | | V <sub>CCDis</sub> | V <sub>CC</sub> value for stop of operation at V <sub>CC</sub> ramp-down <sup>(41)</sup> | | | | 6.5 | | V | | Control voltage | s on HPosF pin for Soft start/stop ope | ration <sup>(18)(42)</sup> | | - | | | | | V <sub>HOn</sub> | Threshold for start/stop of H-drive signal | | | | 1 | | V | | V <sub>BOn</sub> | Threshold for start/stop of B-drive signal | | | 1.7 | | V | | | V <sub>HBNorm f</sub> | Threshold for full operational duty cycle of H-drive and B-drive signals | | | | 2.4 | | | | V <sub>HPos</sub> | Voltage on HPosF pin as function of adjustment of HPOS register | Normal operation<br>HPOS (Sad01)<br>0000000xb<br>1111111xb | | | 4.0<br>2.8 | | V | Note 39: Current sunk by the pin if the external voltage is higher than one the circuit tries to force. Note 41: In the regions of V<sub>CC</sub> where the device's operation is disabled, the H-drive, V-drive and B+-drive signals on HOut, VOut and BOut pins, resp., are inhibited, the I<sup>2</sup>C Bus does not accept any data and the XRayAlarm flag is reset. Also see Figure 15 Note 42: See Figure 10 Note 40: The threshold is equal to actual $V_{\mbox{RefO}}$ . # 8 - TYPICAL OUTPUT WAVEFORMS Note (43) | Function | Sad | Pin | Byte | Waveform | Effect on Screen | | | | | | | | | | |----------------------|-------------------------|------|--------------------|-------------------------------------------------------------------------------------------------------------------|------------------|--|--|--|--|--|--|----------|-----------------------------|--| | Vertical Size | 07 | VOut | x0000000 | Vamp(min) Vmid(VOut) | | | | | | | | | | | | vertical Size | 7-Critical Gize 07 Voul | | x1111111 | V <sub>amp(max)</sub> | | | | | | | | | | | | | | | x0000000 | V <sub>mid(VOut)</sub> -3.5V | | | | | | | | | | | | Vertical<br>Position | 08 | VOut | x1000000 | V <sub>mid(VOut)</sub> 3.5V | | | | | | | | | | | | | | | | | | | | | | | | x1111111 | V <sub>mid(VOut)</sub> 3.5V | | | | | | x0000000:<br>Null | V <sub>VOamp</sub> | | | | | | | | | | | | S-correction | 09 | VOut | x1111111:<br>Max. | V <sub>VOS-cor</sub><br>V <sub>VOamp</sub><br>0 ½T <sub>VR</sub> ¾T <sub>VR</sub> T <sub>VR</sub> t <sub>VR</sub> | | | | | | | | | | | | | | | x0000000 | V <sub>VOamp</sub> V <sub>VOC-cor</sub> 0 ½T <sub>VR</sub> T <sub>VR</sub> t <sub>VR</sub> | | | | | | | | | | | | C-correction | 0A | VOut | x1000000 :<br>Null | V <sub>VOamp</sub> | | | | | | | | | | | | | | | x1111111 | V <sub>VOamp</sub> V <sub>VOC-cor</sub> V <sub>VOR</sub> T <sub>VR</sub> t <sub>VR</sub> | | | | | | | | | | | | Function | Sad | Pin | Byte | Waveform | Effect on Screen | |-----------------|------------|----------|-------------------|------------------------------------------------------------------------------------------------------------------------------------------------|------------------| | Vertical moiré | oiré as vo | | x0000000:<br>Null | $\begin{array}{c ccccccccccccccccccccccccccccccccccc$ | | | amplitude | 0B | 0B VOut | x1111111:<br>Max. | V <sub>amp</sub> (n-1)T <sub>V</sub> NT <sub>V</sub> (n+1)T <sub>V</sub> t | | | | | EMO::t | 0000000x | V <sub>EW-DC(min)</sub> ↓ ↓ ↓ ↓ ↓ ↓ ↓ ↓ ↓ ↓ ↓ ↓ ↓ ↓ ↓ ↓ ↓ ↓ ↓ | | | Horizontal size | 10h | EWOut | 11111111x | V <sub>EW-DC(max)</sub> D <sub>V2</sub> T <sub>VR</sub> T <sub>VR</sub> t <sub>VR</sub> | | | Keystone | | FWOut | x0000000 | V <sub>EW-key</sub> V <sub>EW-DC</sub> | | | correction | | ob Ewout | x1111111 | V <sub>EW-key</sub> V <sub>EW-DC</sub> | | | Pin cushion | 00 | EVVOut | x0000000 | $\begin{array}{c c} & & & \\ \hline & V_{EW\text{-PCC(min)}} \\ \hline & & & \\ \hline & 0 & \%T_{VR} & T_{VR} & t_{VR} \\ \hline \end{array}$ | | | correction | 00 | C EWOut | x1111111 | VEW-PCC(max) 0 ½T <sub>VR</sub> T <sub>VR</sub> | | | Top corner | 0F | EWOut | x1111111 | VEW-TCor(max) 0 ½T <sub>VR</sub> T <sub>VR</sub> t <sub>VR</sub> | | | correction | <b>V</b> - | 2 | x0000000 | V <sub>EW-TCor(min)</sub> 0 ½T <sub>VR</sub> T <sub>VR</sub> t <sub>VR</sub> | | | Bottom corner | 05 | 0F EWOut | x1111111 | V <sub>EW-TBot(max)</sub> 0 ½T <sub>VR</sub> T <sub>VR</sub> | | | correction | •• | | x0000000 | V <sub>EW-TBot(min)</sub> | | | Function | Sad | Pin | Byte | Waveform | Effect on Screen | | | |------------------------------------------------|--------------------------------------------------------------------|------------|------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------|---------------------------------------------------------------------------|--| | Parallelogram | Parallelogram correction 12h E E E E E E E E E E E E E E E E E E E | | 12h E | 12h E | x0000000 | t <sub>ParalC(min)</sub> static phase 1/2T <sub>VR</sub> T <sub>VR</sub> | | | correction | | Inter | x1111111 | tParaIC(max), static phase | | | | | Pin cushion | Pin cushion asymmetry correction | ıal | x0000000 | tPCAC(max) static H-phase 0 ½TVR TVR tVR | | | | | | | Interr | x1111111 | tPCAC(max) static H-phase 0 1/2 T <sub>VR</sub> T <sub>VR</sub> | | | | | | | | 01111111 | $\begin{array}{c c} V_{\text{VD-V(max)}} & \text{VDyCorPol=0} \\ \hline \\ \hline \\ \hline \\ 0 & {}^{1\!\!/_{\!\!2}} T_{\text{VR}} & T_{\text{VR}} \\ \hline \end{array} \Rightarrow \begin{array}{c} V_{\text{VD-DC}} \\ \hline \\ \hline \\ \end{array}$ | | | | | Vertical<br>dynamic<br>correction<br>amplitude | dynamic correction 15h VDyCor | 15h VDyCor | x0000000 | $\begin{array}{c c} & & & \\ \hline \\ \hline$ | Application dependent | | | | | | 11111111 | VDyCorPol=1 VVD-DC VVD-DC VVD-DC | | | | | Note 43: For any H and V correction component of the waveforms on EWOut and VOut pins and for internal waveform for corrections of H asymmetry, displayed in the table, weight of the other relevant components is nullified (minimum for parabola, S-correction, medium for keystone, all corner corrections, C-correction, parallelogram, parabola asymmetry correction, written in corresponding registers). # 9 - I<sup>2</sup>C BUS CONTROL REGISTER MAP The device slave address is 8C in write mode and 8D in read mode. **Bold** weight denotes default value at Power-On-Reset. I<sup>2</sup>C Bus data in the adjustment register is buffered and internally applied with discharge of the vertical oscillator <sup>(44)</sup>. In order to ensure compatibility with future devices, all "Reserved" bits should be set to 0. | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 | |-------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------|----------------|-----------------------------|-----------------------------|-----------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | E MODE (SLAV | E ADDRESS | = 8C) | | | | | | | HDutySyncV | | | HDUTY | (Horizontal | duty cycle) | | | | 1: Synchro. <b>0</b> : Asynchro. | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | | | HPOS | (Horizontal | position) | | Reserved | | 1 | 0 | 0 | 0 | 0 | 0 | 0 | Reserved | | HMoiré | | | HMOIRE | (Horizontal | moiré amplitu | de) | | | 1: Separated<br><b>0</b> : Combined | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | B+SyncV | | | BREF | (B+reference | ce) | | | | <b>0</b> : Asynchro. | 1 | 0 | 0 | 0 | 0 | 0 | 0 | | Reserved | | | | Reserved | | | | | Reserved | | Reserved | | | | | | | Reserved | | | | Reserved | | | | | BOutPh | | VSIZE (Vertical size) | | | | | | | <b>0</b> : H-flyback<br>1: H-drive | 1 | 0 | 0 | 0 | 0 | 0 | 0 | | EWTrHFr | | | VPOS | (Vertical po | sition) | | | | 0: No tracking | 1 | 0 | 0 | 0 | 0 | 0 | 0 | | Reserved | | | SCOR | (S-correction | on) | | | | reserved | 1 | 0 | 0 | 0 | 0 | 0 | 0 | | Reserved | | | CCOR | (C-correction | on) | | | | 110001100 | 1 | 0 | 0 | 0 | 0 | 0 | 0 | | Reserved | | | VMOIRE | (Vertical mo | oiré amplitude | ) | | | 110001100 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | Reserved | | | PCC | (Pin cushio | n correction) | | | | 110001100 | 1 | 0 | 0 | 0 | 0 | 0 | 0 | | Reserved | | | KEYST | (Keystone | correction) | | | | reserved | 1 | 0 | 0 | 0 | 0 | 0 | 0 | | Reserved | | | TCC | (Top corne | r correction) | | | | reserved | 1 | 0 | 0 | 0 | 0 | 0 | 0 | | Reserved | | | ВСС | (Bottom co | rner correction | ) | | | 110001100 | 1 | 0 | 0 | 0 | 0 | 0 | 0 | | | | | HSIZE | (Horizontal | size) | | Reserved | | 1 | 0 | 0 | 0 | 0 | 0 | 0 | 110001100 | | Reserved | | | PCAC | (Pin cushio | n asymmetry | correction) | | | 11 Reserved | 1 | 0 | 0 | 0 | 0 | 0 | 0 | | | HDutySyncV 1: Synchro. 1: Synchro. 1: Separated 0: Combined B+SyncV 0: Asynchro. Reserved Reserved BOutPh 0: H-flyback 1: H-drive EWTrHFr 0: No tracking Reserved | E MODE (SLAVE ADDRESS HDutySyncV 1: Synchro. 0 | Temporal State | E MODE (SLAVE ADDRESS = 8C) | E MODE (SLAVE ADDRESS = 8C) | E MODE (SLAVE ADDRESS = 8C) | E MODE (SLAVE ADDRESS = 8C) HDutySyncV 1: Synchro. 0 0 0 0 0 0 0 0 0 0 Asynchro. 1 0 0 0 0 0 0 0 0 0 HMOIRE (Horizontal position) 1 0 0 0 0 0 0 0 0 0 HMOIRE (Horizontal moiré amplitude) 1: Separated 0: Combined 0: O 0 0 0 0 0 0 0 B+SyncV 0: Asynchro. 1 0 0 0 0 0 0 0 0 Reserved | | Sad | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 | | | |-------------|-----------------------------------------------------------|--------------------------------------|---------------------------------------|---------------------------------------|-------------------------------|-------------------------------|------------------------------|-----------------------|--|--| | 12 Reserved | | | PARAL (Parallelogram correction) | | | | | | | | | 12 | Reserved | 1 | 0 | 0 | 0 | 0 | 0 | 0 | | | | 13 | Reserved | | | | | | | | | | | 14 | | Reserved | | | | | | | | | | 15 | VDyCorPol VDC-AMP (Vertical dynamic correction amplitude) | | | | | | | | | | | 13 | <b>0</b> : "∪" | 1 | 0 | 0 | 0 | 0 | 0 | 0 | | | | | XRayReset | VSyncAuto | VSyncSel | SDetReset | HMoiMode | PLL1Pump | PLL1InhEn | HLockEn | | | | 16 | 0: No effect<br>1: Reset | <b>1</b> : On | 0:Comp<br>1:Sep | 0: No effect<br>1: Reset | 0: Internal<br>1: External | 1: Fast<br><b>0</b> : Slow | <b>1</b> : On | <b>1</b> : On | | | | 17 | TV<br><b>0</b> : Off <sup>(46)</sup> | TH<br><b>0</b> : Off <sup>(46)</sup> | TVM<br><b>0</b> : Off <sup>(46)</sup> | THM<br><b>0</b> : Off <sup>(46)</sup> | BOHEdge<br><b>0</b> : Falling | HBOutEn<br><b>0</b> : Disable | VOutEn<br><b>0</b> : Disable | BlankMode<br>1: Perm. | | | | REAL | O MODE (SLAVE | ADDRESS = | : 8D) | | | | | | | | | VV | | | | Dolority | dataction | | Cuna dataatia | n | | | | XX | HLock | VLock | XRayAlarm | Polarity of | detection | | Sync detectioi | า | |------|---------------|--------------|----------------|-------------|-------------|---------------------|---------------------|---------------------| | (45) | 0: Locked | 0: Locked | 1: On | HVPol | VPol | VExtrDet | HVDet | VDet | | | 1: Not locked | 1: Not lock. | <b>0</b> : Off | 1: Negative | 1: Negative | <b>0</b> : Not det. | <b>0</b> : Not det. | <b>0</b> : Not det. | Note 44: With exception of *HDUTY* and *BREF* adjustments data that can take effect instantaneously if switches HDutySyncV and B+SyncV are at 0 respectively. Note 45: In Read Mode, the device always outputs data of the status register, regardless of sub address previously selected. Note 46: The TV, TH, TVM and THM bits are for testing purposes and must be kept at 0 by application. # <u>Description of I<sup>2</sup>C Bus switches and flags</u> #### Write-to bits ## Sad00/D7 - HDutySyncV **Sync**hronization of internal application of **H**orizontal **Duty** cycle data, buffered in I<sup>2</sup>C Bus latch, with internal discharge of **V**ertical oscillator - 0: Asynchronous mode, new data applied with ACK bit of I<sup>2</sup>C Bus transfer on this sub address - 1: Synchronous mode #### Sad02/D7 - HMoiré Horizontal Moiré characteristics - 0: Adapted to an architecture with EHT generated in deflection section - 1: Adapted to an architecture with separated deflection and EHT sections #### Sad03/D7 - B+SyncV Same as HDutySyncV, applicable for **B+** reference data #### Sad07/D7 - BOutPh Phase of start of B+ drive signal on BOut pin 0: Just after horizontal flyback pulse 1: With one of edges of line drive signal on HOut pin, selected by BOHEdge bit #### Sad08/D7 - EWTrHFr Tracking of all corrections contained in waveform on pin EWOut with Horizontal Frequency - 0: Not active - 1: Active #### Sad15/D7 - VDyCorPol **Pol**arity of **V**ertical **Dy**namic **Cor**rection waveform (parabola) - 0: Concave (minimum in the middle of the parabola) - 1: Convex (maximum in the middle of the parabola) #### Sad16/D0 - HLockEn Enable of output of **H**orizontal PLL1 **Lock**/unlock status signal on pin HLckVBk - 0: Disabled, vertical blanking only on the pin HLckVBk - 1: Enabled #### Sad16/D1 - PLL1InhEn **Enable** of **Inhibition** of horizontal **PLL1** during extracted vertical synchronization pulse - 0: Disabled, PLL1 is never inhibited - 1: Fnabled #### Sad16/D2 - PLL1Pump Horizontal PLL1 charge Pump current - 0: Slow PLL1, low current - 1: Fast PLL1, high current #### Sad16/D3 - HMoiMode Horizontal **Moi**ré **Mode**. In position "Internal", the H-moiré signal affects timing of H-drive signal on HOut pin. In position "External", the H-moiré signal is output on HMoiré pin and has no effect on H-drive. In both cases, the amplitude of H-moiré signal is adjusted through I<sup>2</sup>C Bus register HMOIRE. - 0: Internal - 1: External #### Sad16/D4 - SDetReset **Reset** to 0 of **S**ynchronization **Det**ection flags VDet, HVDet and VExtrDet of status register effected with ACK bit of I<sup>2</sup>C Bus data transfer into register containing the SDetReset bit. Also see description of the flags. - 0: No effect - 1: Reset with automatic return of the bit to 0 #### Sad16/D5 - VSyncSel Vertical **Sync**hronization input **Sel**ection between the one extracted from composite HV signal on pin H/HVSyn and the one on pin VSyn. No effect if VSyncAuto bit is at 1. - 0: V. sync extracted from composite signal on H/HVSvn pin selected - 1: V. sync applied on VSyn pin selected #### Sad16/D6 - VSvncAuto Vertical **Sync**hronization input selection **Auto**-matic mode. If enabled, the device automatically selects between the vertical sync extracted from composite HV signal on pin H/HVSyn and the one on pin VSyn, based on detection mechanism. If both are present, the one coming first is kept. - 0: Disabled, selection done according to bit VSyncSel - 1: Enabled, the bit VSyncSel has no effect #### Sad16/D7 - XRayReset **Reset** to 0 of **XRay** flag of status register effected with ACK bit of I<sup>2</sup>C Bus data transfer into register containing the XRayReset bit. Also see description of the flag. - 0: No effect - 1: Reset with automatic return of the bit to 0 #### Sad17/D0 - BlankMode #### Blanking operation Mode - Blanking pulse starting with detection of vertical synchronization pulse and ending with end of vertical oscillator discharge (start of vertical sawtooth ramp on the VOut pin) - Permanent blanking high blanking level in composite signal on pin HLckVBk is permanent #### Sad17/D1 - VOutEn #### Vertical Output Enable - 0: Disabled, VoftVOut on VOut pin (see 7.5 Vertical section) - 1: Enabled, vertical ramp with vertical position offset on VOut pin #### Sad17/D2 - HBOutEn #### Horizontal and B+ Output Enable - 0: Disabled, levels corresponding to "power transistor off" on HOut and BOut pins (high for HOut, low for BOut). - 1: Enabled, horizontal deflection drive signal on HOut pin providing that it is not inhibited by another internal event (activated XRay protection). B+ drive signal on BOut pin. Programming the bit to 1 after prior value of 0, will initiate soft start mechanism of horizontal drive and of B+ DC/DC convertor if this is in external sawtooth configuration. #### Sad17/D3 - BOHEdge Selection of **Edge** of **H**orizontal drive signal to phase **B**+ drive **O**utput signal on **BOut** pin. Only applies if the bit BOutPh is set to 1, otherwise BOHEdge has no effect. - 0: Falling edge - 1: Rising edge #### **Sad17/D4,D5,D6,D7** - THM, TVM, TH, TV Test bits. They must be kept at 0 level by application S/W. #### **Read-out flags** # SadXX/D0 - VDet(47) Flag indicating Detection of V synchronization pulses on VSyn pin. 0: Not detected 1: Detected #### SadXX/D1 - HVDet (47) Flag indicating **Det**ection of **H** or H**V** synchronization pulses applied on H/HVSyn pin. Once the sync pulses are detected, the flag is set and latched. Disappearance of the sync signal will not lead to reset of the flag. 0: Not detected 1: Detected. # SadXX/D2 - VExtrDet (47) Flag indicating **Det**ection of **Extr**acted **V**ertical synchronization signal from composite H+V signal applied on H/HVSyn pin 0: Not detected 1: Detected #### SadXX/D3 - VPol Flag indicating **Pol**arity of **V** synchronization pulses applied on VSyn pin with respect to mean level of the sync signal 0: Positive 1: Negative #### SadXX/D4 - HVPol Flag indicating **Pol**arity of **H** or **HV** synchronization pulses applied on H/HVSyn pin with respect to mean level of the sync signal 0: Positive 1: Negative #### SadXX/D5 - XRayAlarm **Alarm** indicating that an event of excessive voltage has passed on XRay pin. Can only be reset to 0 through I<sup>2</sup>C Bus bit XRayReset or by poweron reset 0: No excess since last reset of the bit 1: At least one event of excess appeared since the last reset of the bit, HOut inhibited #### SadXX/D6 - VLock Status of "**Lock**ing" or stabilization of **V**ertical oscillator amplitude to an internal reference by AGC regulation loop. 0: Locked (amplitude stabilized) 1: Not locked (amplitude non-stabilized) ## SadXX/D7 - HLock Status of Locking of Horizontal PLL1 0: Locked 1: Not locked Note 47: This flag, by its value of 1, indicates an event of detection of at least one synchronization pulse since its last reset (by means of the SDetReset I<sup>2</sup>C Bus bit). This is to be taken into account by application S/W in a way that enough time (at least the period between 2 synchronization pulses of analyzed signal) must be provided between reset of the flag through SDetReset bit and validation of information provided in the flag after readout of status register. #### 10 - OPERATING DESCRIPTION #### 10.1 - SUPPLY AND CONTROL 10.1.1 - Power supply and voltage references The device is designed for a typical value of power supply voltage of 12 V. In order to avoid erratic operation of the circuit at power supply ramp-up or ramp-down, the value of V<sub>CC</sub> is monitored. See Figure 1 and electrical specifications. At switch-on, the device enters a "normal operation" as the supply voltage exceeds V<sub>CCEn</sub> and stays there until it decreases bellow V<sub>CCDis</sub>. The two thresholds provide, by their difference, a hysteresis to bridge potential noise. Outside the "normal operation", the signals on HOut, BOut and VOut outputs are inhibited and the I<sup>2</sup>C bus interface is inactive (high impedance on SDA, SCL pins, no ACK), all I<sup>2</sup>C bus control registers being reset to their default values (see chapter I<sup>2</sup>C BUS CONTROL REGISTER MAP on page 21). Figure 1. Supply voltage monitoring Internal thresholds in all parts of the circuit are derived from a common internal reference supply V<sub>RefO</sub> that is lead out to RefOut pin for external fil- #### 10.2 - SYNC. PROCESSOR #### 10.2.1 - Synchronization signals The device has two inputs for TTL-level synchronization signals, both with hysteresis to avoid erratic detection and with a pull-down resistor. On H/HVSyn input, pure horizontal or composite horizontal/vertical signal is accepted. On VSyn input, only pure vertical sync. signal is accepted. Both positive and negative polarities may be applied on either input, see Figure 2. Polarity detector and programmable inverter are provided on each of the two inputs. The signal applied on H/HVSyn pin, after polarity treatment, is directly lead to horizontal part and to an extractor of vertical sync. pulses, working on principle of integration, see Figure 3. tering against ground as well as for external use with load currents limited to $I_{RefO}$ . The filtering is necessary to minimize interference in output signals, causing adverse effects like e.g. jitter. #### 10.1.2 - I<sup>2</sup>C Bus Control The I<sup>2</sup>C bus is a 2 line bi-directional serial communication bus introduced by Philips. For its general description, refer to corresponding Philips I<sup>2</sup>C bus specification. This device is an I<sup>2</sup>C bus slave, compatible with fast (400kHz) I<sup>2</sup>C bus protocol, with write mode slave address of 8C (read mode slave address 8D). Integrators are employed at the SCL (Serial Clock) input and at the input buffer of the SDA (Serial Data) input/output to filter off the spikes of up to 50ns. The device supports multiple data byte messages (with automatic incrementation of the I<sup>2</sup>C bus subaddress) as well as repeated Start Condition for I<sup>2</sup>C bus subaddress change inside the I<sup>2</sup>C bus messages. All I<sup>2</sup>C bus registers with specified I<sup>2</sup>C bus subaddress are of WRITE ONLY type, whereas the status register providing a feedback information to the master I<sup>2</sup>C bus device has no attributed I<sup>2</sup>C bus subaddress and is of READ ONLY type. The master I<sup>2</sup>C bus device reads this register sending directly, after the Start Condition, the READ device I<sup>2</sup>C bus slave address (8D) followed by the register read-out, NAK (No Acknowledge) signal and the Stop Condition. For the I<sup>2</sup>C bus control register map, refer to chapter I<sup>2</sup>C BUS CONTROL REGISTER MAP on page 21. The vertical sync. signal applied to the vertical deflection processor is selected between the signal extracted from the composite signal on H/HVSyn input and the one applied on VSyn input. The selector is controlled by VSyncSel I<sup>2</sup>C bus bit. Besides the polarity detection, the device is capable of detecting the presence of sync. signals on each of the inputs and at the output of vertical sync. extractor. The information from all detectors is provided in the I<sup>2</sup>C bus status register (5 flags: VDet, HVDet, VExtrDet, VPol, HVPol). The device is equipped with an automatic mode (switched on or off by VSyncAuto I<sup>2</sup>C bus bit) that also uses the detection information. Figure 2. Horizontal sync signal #### 10.2.2 - Sync. presence detection flags The sync. signal presence detection flags in the status register (VDet, HVDet, VExtrDet) do not show in real time the presence or absence of the corresponding sync. signal. They are latched to 1 as soon as a single sync. pulse is detected. In or- der to reset them to 0 (all at once), a 1 must be written into SDetReset I<sup>2</sup>C bus bit, the reset action taking effect with ACK bit of the I<sup>2</sup>C bus transfer to the register containing the SDetReset bit. The detection circuits are then ready to capture another event (pulse). See Note 47. Figure 3. Extraction of V-sync signal from H/V-sync signal 10.2.3 - MCU controlled sync. selection mode I<sup>2</sup>C bus bit VSyncAuto is set to 0. The MCU reads the polarity and signal presence detection flags, after setting the SDetReset bit to 1 and an appropriate delay, to obtain a true information of the signals applied, reads and evaluates this information and controls the vertical signal selector accordingly. The MCU has no access to polarity inverters, they are controlled automatically. See also chapter I<sup>2</sup>C BUS CONTROL REGISTER MAP on page 21. #### 10.2.4 - Automatic sync. selection mode I<sup>2</sup>C bus bit VSyncAuto is set to 1. In this mode, the device itself controls the I<sup>2</sup>C bus bits switching the polarity inverters (HVPol, VPol) and the vertical sync. signal selector (VSyncSel), using the information provided by detection circuitry. If both extracted and pure vertical sync. signals are present, the one already selected is maintained. No intervention of the MCU is necessary. #### 10.3 - HORIZONTAL SECTION #### 10.3.1 - General The horizontal section consists of two PLLs with various adjustments and corrections, working on horizontal deflection frequency, then phase shifting and output driving circuitry providing H-drive signal on HOut pin. Input signal to the horizontal section is output of the polarity inverter on H/HVSyn input. The device ensures automatically that this polarity be always positive. #### 10.3.2 - PLL1 The PLL1 block diagram is in Figure 5. It consists of a voltage-controlled oscillator (VCO), a shaper with adjustable threshold, a charge pump with inhibition circuit, a frequency and phase comparator and timing circuitry. The goal of the PLL1 is to make the VCO ramp signal match in frequency the sync. signal and to lock this ramp in phase to the sync. signal, with a possibility to adjust a permanent phase offset. On the screen, this offset re- sults in the change of horizontal position of the picture. The loop, by tuning the VCO accordingly, gets and maintains in coincidence the rising edge of input sync. signal with signal REF1, which is derived from the VCO ramp by a comparator with threshold adjustable through *HPOS* I<sup>2</sup>C bus control. The coincidence is identified and flagged by lock detection circuit on pin HLckVBk as well as by HLock I<sup>2</sup>C bus flag. The charge pump provides positive and negative currents charging the external loop filter on HPosF pin. The loop is independent of the trailing edge of sync. signal and only locks to its leading edge. By design, the PLL1 does not suffer from any dead band even while locked. The speed of the PLL1 depends on the current value provided by the charge pump. While not locked, the current is very low, to slow down the changes of VCO frequency and thus protect the external power components at sync. signal change. In locked state, the currents are much higher, two different values being selectable via PLL1Pump I2C bus bit to provide a mean to control the PLL1 speed by S/W. Lower values make the PLL1 slower, but more stable. Higher values make it faster and less stable. In general, the PLL1 speed should be higher for high deflection frequencies. The response speed and stability (jitter level) depends on the choice of external components making up the loop filter. A "CRC" filter is generally used (see Figure 4 on page 27). Figure 4. H-PLL1 filter configuration The PLL1 is internally inhibited during extracted vertical sync. pulse (if any) to avoid taking into account missing or wrong pulses on the phase comparator. Inhibition is obtained by forcing the charge pump output to high impedance state. The inhibition mechanism can be disabled through PLL1Pump I<sup>2</sup>C bus bit. The Figure 7, in its upper part, shows the position of the VCO ramp signal in relation to input sync. pulse for three different positions of adjustment of horizontal position control *HPOS*. Figure 5. Horizontal PLL1 block diagram Figure 6. Horizontal oscillator (VCO) schematic diagram #### 10.3.3 - Voltage controlled oscillator The VCO makes part of both PLL1 and PLL2 loops, being an "output" to PLL1 and "input" to PLL2. It delivers a linear sawtooth. Figure 6 explains its principle of operation. The linears are obtained by charging and discharging an external capacitor on pin CO, with currents proportional to the current forced through an external resistor on pin RO, which itself depends on the input tuning voltage V<sub>HO</sub> (filtered charge pump output). The rising and falling linears are limited by V<sub>HOThrLo</sub> and V<sub>HOThrHi</sub> thresholds filtered through HOscF pin. At no signal condition, the $V_{HO}$ tuning voltage is clamped to its minimum (see chapter ELECTRICAL PARAMETERS AND OPERATING CONDITIONS, part horizontal section), which corresponds to the free-running VCO frequency $f_{HO(0)}$ . Refer to Note 1 for the formula to calculate this frequency using external components values. The ratio between the frequency corresponding to maximum $V_{HO}$ and the one corresponding to minimum $V_{HO}$ (free-running frequency) is about 4.5. This range can easily be increased in the application. The PLL1 can only lock to input frequencies falling inside these two limits. #### 10.3.4 - PLL2 The goal of the PLL2 is, by means of phasing the signal driving the power deflection transistor, to lock the middle of the horizontal flyback to a certain threshold of the VCO sawtooth. This internal threshold is affected by geometry phase corrections, like e.g., parallelogram. The PLL2 is much faster than PLL1 to be able to follow the dynamism of this phase modulation. The PLL2 control current (see Figure 7) is significantly increased during discharge of vertical oscillator (during vertical retrace period) to be able to make up for the difference of dynamic phase at the bottom and at the top of the picture. The PLL2 control current is integrated on the external filter on pin HPLL2C to obtain smoothed voltage, used, in comparison with VCO ramp, as a threshold for H-drive rising edge generation. As both leading and trailing edges of the H-drive signal in the Figure 7 must fall inside the rising part of the VCO ramp, an optimum middle position of the threshold has been found to provide enough margin for horizontal output transistor storage time as well as for the trailing edge of H-drive signal with maximum duty cycle. Yet, the constraints thereof must be taken into account while considering the application frequency range and H-flyback duration. The Figure 7 also shows regions for rising and falling edges of the H-drive signal on HOut pin. As it is forced high during the H-flyback pulse and low during the VCO discharge period, no edge during these two events takes effect. The flyback input configuration is in Figure 8. #### 10.3.5 - Dynamic PLL2 phase control The dynamic phase control of PLL2 is used to compensate for picture asymmetry versus vertical axis across the middle of the picture. It is done by modulating the phase of the horizontal deflection with respect to the incoming video (synchronization). Inside the device, the threshold $V_{S(0)}$ is compared with the VCO ramp, the PLL2 locking the middle of H-flyback to the moment of their match. The dynamic phase is obtained by modulation of the threshold by correction waveforms. Refer to Figure 12 and to chapter TYPICAL OUTPUT WAVEFORMS. The correction waveforms have no effect in vertical middle of the screen (for middle vertical position). As they are summed, their effect on the phase tends to reach maximum span at top and bottom of the picture. As all the components of the resulting correction waveform (linear for parallelogram correction and parabola of 2nd order for Pin cushion asymmetry correction) are generated from the output vertical deflection drive waveform, they both track with real vertical amplitude and position (including breathing compensation), thus being fixed on the screen. Refer to I<sup>2</sup>C BUS CONTROL REGISTER MAP on page 21 for details on I<sup>2</sup>C bus controls. Figure 7. Horizontal timing diagram Figure 8. HFly input configuration 10.3.6 - Output Section The H-drive signal is inhibited (high level) during flyback pulse, and also when V<sub>CC</sub> is too low, when X-ray protection is activated (XRayAlarm I<sup>2</sup>C bus flag set to 1) and when I<sup>2</sup>C bus bit HBOutEn is set to 0 (default position). The duty cycle of the H-drive signal is controlled via I<sup>2</sup>C bus register *HDUTY*. This is overruled during soft-start and soft-stop procedures (see sub chapter Soft-start and soft-stop on H-drive on page 29 and Figure 10). The PLL2 is followed by a rapid phase shifting which accepts the signal from H-moiré canceller (see sub chapter Horizontal moiré cancellation on page 29) The output stage consists of a NPN bipolar transistor, the collector of which is routed to HOut pin (see Figure 9). Figure 9. HOut configuration Non-conductive state of HOT (Horizontal Output Transistor) must correspond to non-conductive state of the device output transistor. #### 10.3.7 - Soft-start and soft-stop on H-drive The soft-start and soft-stop procedure is carried out at each switch-on or switch-off of the H-drive signal, either via HBOutEn I<sup>2</sup>C bus bit or after reset of XRayAlarm I<sup>2</sup>C bus flag, to protect external power components. By its second function, the external capacitor on pin HPosF is used to time out this procedure, during which the duty cycle of H-drive signal starts at its maximum ("tHoff/TH for soft start/stop" in electrical specifications) and slowly decreases to the value determined by the control I<sup>2</sup>C bus register HDUTY (vice versa at soft-stop). This is controlled by voltage on pin HPosF. See Figure 10 and sub chapter Safety functions on page 36. #### 10.3.8 - Horizontal moiré cancellation The horizontal moiré canceller is intended to blur a potential beat between the horizontal video pixel period and the CRT pixel width, which causes visible moiré patterns in the picture. On pin HMoiré, in position "External" of I<sup>2</sup>C bus bit HMoiMode, it generates a square line-synchronized waveform with amplitude adjustable through HMOIRE I<sup>2</sup>C bus control. In position "Internal" of I<sup>2</sup>C bus bit HMoiMode, it introduces a microscopic indent on horizontal scan lines by injecting little controlled phase shifts to output circuitry of the horizontal section. Their amplitude is adjustable through HMOIRE I<sup>2</sup>C bus control. Only one H-moiré, internal or external, is generated at a time. The behaviour of horizontal moiré is to be optimised for different deflection design configurations using HMoiré I<sup>2</sup>C bus bit. This bit is to be kept at 0 for common architecture (B+ and EHT common regulation) and at 1 for separated architecture (B+ and EHT each regulated separately). #### 10.4 - VERTICAL SECTION # 10.4.1 - General The goal of the vertical section is to drive vertical deflection output stage. It delivers a sawtooth waveform with an amplitude independent of deflection frequency, on which vertical geometry corrections of C- and S-type are superimposed (see chapter TYPICAL OUTPUT WAVEFORMS). Block diagram is in Figure 11. The sawtooth is obtained by charging an external capacitor on pin VCap with controlled current and by discharging it via transistor Q1. This is controlled by the CONTROLLER. The charging starts when the voltage across the capacitor drops below V<sub>VOB</sub> threshold. The discharging starts either when it exceeds V<sub>VOT</sub> threshold or a short time after arrival of synchronization pulse. This time is necessary for the AGC loop to sample the voltage at the top of the sawtooth. The V<sub>VOB</sub> reference is routed out onto VOscF pin in order to allow for further filtration. The charging current influences amplitude and shape of the sawtooth. Just before the discharge, the voltage across the capacitor on pin VCap is sampled and stored on a storage capacitor connected on pin VAGCCap. During the following vertical period, this voltage is compared to internal reference REF (V<sub>VOT</sub>), the result thereof controlling the gain of the transconductance amplifier providing the charging current. Speed of this AGC loop depends on the storage capacitance on pin VAGCCap. The VLock I<sup>2</sup>C bus flag is set to 1 when the loop is stabilized, i.e. when the voltage on pin VAGCCap matches V<sub>VOT</sub> value. On the screen, this corresponds to stabilized vertical size of picture. After a change of frequency on the sync. input, the stabilization time depends on the frequency difference and on the capacitor value. The lower its value, the shorter the stabilization time, but on the other hand, the lower the loop stability. A practical compromise is a capacitance of 470nF. The leakage current of this capacitor results in difference in amplitude between low and high frequencies. The higher its parallel resistance R<sub>L(VAGCCap)</sub>, the lower this difference. When the synchronization pulse is not present, the charging current is fixed. As a consequence, the free-running frequency $f_{VO(0)}$ only depends on the value of the capacitor on pin VCap. It can be roughly calculated using the following formula $$f_{VO(0)} = \frac{150nF}{C_{(VCap)}} \cdot 100Hz$$ The frequency range in which the AGC loop can regulate the amplitude also depends on this capacitor. The C- and S-corrections of shape serve to compensate for the vertical deflection system non-linearity. They are controlled via *CCOR* and *SCOR* I<sup>2</sup>C bus controls. Shape-corrected sawtooth with regulated amplitude is lead to amplitude control stage. The discharge exponential is replaced by V<sub>VOB</sub> level, which, under control of the CONTROLLER, creates a rapid falling edge and a flat part before beginning of new ramp. Mean value of the waveform output on pin VOut is adjusted by means of VPOS I<sup>2</sup>C bus control, its amplitude through VSIZE I<sup>2</sup>C bus control. Vertical moiré is superimposed. The biasing voltage for external DC-coupled vertical power amplifier is to be derived from $V_{RefO}$ voltage provided on pin RefOut, using a resistor divider, this to ensure the same temperature drift of mean (DC) levels on both differential inputs and to compensate for spread of $V_{RefO}$ value (and so mean output value) between particular devices. #### 10.4.2 - Vertical moiré To blur the interaction of deflection lines with CRT mask grid pitch that can generate moiré pattern, the picture position is to be alternated at half-frame frequency. For this purpose, a square waveform at half-frame frequency is superimposed on the output waveform's DC value. Its amplitude is adjustable through *VMOIRE* I<sup>2</sup>C bus control,. Figure 11. Vertical section block diagram #### 10.5 - EW DRIVE SECTION The goal of the EW drive section is to provide, on pin EWOut, a waveform which, used by an external DC-coupled power stage, serves to compensate for those geometry errors of the picture that are symmetric versus vertical axis across the middle of the picture. The waveform consists of an adjustable DC value, corresponding to horizontal size, a parabola of 2nd order for "pin cushion" correction, a linear for "keystone" correction and independent half-parabolas of 4th order for top and bottom corner corrections. All of them are adjustable via I<sup>2</sup>C bus, see I<sup>2</sup>C BUS CONTROL REGISTER MAP on page 21 chapter. Refer to Figure 12, Figure 13 and to chapter TYP-ICAL OUTPUT WAVEFORMS. The correction waveforms have no effect in the vertical middle of the screen (if the *VPOS* control is adjusted to its medium value). As they are summed, the resulting waveform tends to reach its maximum span at top and bottom of the picture. The voltage at the EWOut is top and bottom limited (see parameter V<sub>EW</sub>). According to Figure 13, especially the bottom limitation seems to be critical for maximum horizontal size (minimum DC). Actually it is not critical since the parabola component must always be applied. As all the components of the resulting correction waveform are generated from the output vertical deflection drive waveform, they all track with real vertical amplitude and position (including breathing compensation), thus being fixed vertically on the screen. They are also affected by C- and S-corrections. The sum of components other than DC is affected by value in HSIZE I2C bus control in reversed sense. Refer to electrical specifications for value. The DC value, adjusted via HSIZE control, is also affected by voltage on HE-HTIn input, thus providing a horizontal breathing compensation (see electrical specifications for value). The resulting waveform is conditionally multiplied with voltage on HPLL1F, which depends on frequency. Refer to electrical specifications for value and more precision. This tracking with frequency provides a rough compensation of variation of picture geometry with frequency and allows to fix the adjustment ranges of I<sup>2</sup>C bus controls throughout the operating range of horizontal frequencies. It can be switched off by EWTrHFr I<sup>2</sup>C bus bit (off by default). The EW waveform signal is buffered by an NPN emitter follower, the emitter of which is routed to EWOut output, with an internal resistor to ground. Figure 12. Geometric corrections' schematic diagram Figure 13. EWOut output waveforms #### 10.6 - DYNAMIC CORRECTION OUTPUT SECTION 10.6.1 - Vertical dynamic correction output VDyCor A parabola at vertical deflection frequency is available on pin VDyCor. Its amplitude is adjustable via VDC-AMP I<sup>2</sup>C bus control and polarity controlled via VDyCorPol I<sup>2</sup>C bus bit. It tracks with real vertical amplitude and position (including breathing compensation). It is also affected by C- and S-corrections. The signal is buffered by an NPN emitter follower, the emitter of which is routed to VDyCor output, with an internal resistor to ground The use of the correction waveform is up to the application (e.g. dynamic focus). #### 10.7 - DC/DC CONTROLLER SECTION The section is designed to control a switch-mode DC/DC converter. A switch-mode DC/DC convertor generates a DC voltage from a DC voltage of different value (higher or lower) with little power losses. The DC/DC controller is synchronized to horizontal deflection frequency to minimize potential interference into the picture. Its operation is similar to that of standard UC3842. The schematic diagram of the DC/DC controller is in Figure 14. The BOut output controls an external switching circuit (a MOS transistor) delivering pulses synchronized on horizontal deflection frequency, the phase of which depends on I<sup>2</sup>C bus configuration, see the table at the end of this chapter. Their duration depends on feedback provided to the circuit, generally a copy of DC/DC converter output voltage and a copy of current passing through the DC/DC converter circuitry (e.g. current through external power component). A NPN transistor open-collector is routed out to the BOut pin. During the operation, a sawtooth is to be found on pin BISense, generated externally by the application. According to BOutPh I<sup>2</sup>C bus bit, the R-S flipflop is set either at H-drive signal edge (rising or falling, depending on BOHEdge I<sup>2</sup>C bus bit), or a certain delay (tetrigoel/TH) after middle of H-flyback. The output is set On at the end of a short pulse generated by the monostable trigger. Timing of reset of the R-S flip-flop affects duty cycle of the output square signal and so the energy transferred from DC/DC converter input to its output. A reset edge is provided by comparator C2 if the voltage on pin BISense exceeds the internal threshold V<sub>ThrBIsCurr</sub>. This represents current limitation if a voltage proportional to the current through the power component or deflection stage is available on pin BISense. This threshold is affected by the voltage on pin HPosF, which rises at soft start and descends at soft stop. This ensures self-contained soft control of duty cycle of the output signal on pin BOut. Refer to Figure 10. Another condition for the reset of the R-S flip-flop, OR-ed with the one described before, is that the voltage on pin BISense exceeds the voltage $V_{C1}$ , which depends on the voltage applied on input BISense of the error amplifier O1. The two voltages are compared, and the reset signal generated by the comparator C1. The error amplifier amplifies (with a factor defined by external components) the difference between the input voltage proportional to DC/DC convertor output voltage and internal reference $V_{BReg}$ . The internal reference and so the output voltage is $I^2C$ bus adjustable by means of BREF $I^2C$ bus control. DC/DC controller Off-to-On edge timing | BOutPh | BOHEdge | Timing of Off-to-On transition | |----------------|----------------|------------------------------------------------| | (Sad07/<br>D7) | (Sad17/<br>D3) | on BOut output | | 0 | don't care | Middle of H-flyback plus t <sub>BTrigDel</sub> | | 1 | 0 | Falling edge of H-drive signal | | 1 | 1 | Rising edge of H-drive signal | Figure 14. DC/DC converter controller block diagram #### 10.8 - MISCELLANEOUS #### 10.8.1 - Safety functions The safety functions comprise supply voltage monitoring with appropriate actions, soft start and soft stop features on H-drive and B-drive signals on HOut and BOut outputs and X-ray protection. For supply voltage supervision, refer to paragraph Power supply and voltage references on page 25 and Figure 1. A schematic diagram putting together all safety functions and composite PLL1 lock and V-blanking indication is in Figure 15. #### 10.8.2 - Soft start and soft stop functions For soft start and soft stop features for H-drive and B-drive signal, refer to paragraph Soft-start and soft-stop on H-drive on page 29 and sub chapter-DC/DC CONTROLLER SECTION on page 34, respectively. See also the Figure 10. Regardless why the H-drive or B-drive signal are switched on or off (I<sup>2</sup>C bus command, power up or down, X-ray protection), the signals always phase-in and phase-out in the way drawn in the figure, the first to phase-in and last to phase-out being the H-drive signal, which is to better protect the power stages at abrupt changes like switch-on and off. The timing of phase-in and phase-out only depends on the capacitance connected to HPosF pin which is virtually unlimited for this function. Yet it has a dual function (see paragraph PLL1 on page 26), so a compromise thereof is to be found. #### 10.8.3 - X-ray protection The X-ray protection is activated if the voltage level on XRay input exceeds V<sub>ThrXRay</sub> threshold. As a consequence, the H-drive and B-drive signals on HOut and BOut outputs are inhibited (switched off) after a 2-horizontal deflection line delay provided to avoid erratic excessive X-ray condition detection at short parasitic spikes. The XRayAlarm I<sup>2</sup>C bus flag is set to 1 to inform the MCU. This protection is latched; it may be reset either by V<sub>CC</sub> drop or by I<sup>2</sup>C bus bit XRayReset (see chapter I<sup>2</sup>C BUS CONTROL REGISTER MAP on page 21). HBOutEn HPosF (timing) 10 I<sup>2</sup>C $V_{\mbox{\footnotesize CC}}$ supervision V<sub>CCEn</sub> SOFT START $V_{\text{CCDis}}$ & STOP 29 R XRayReset Q -I<sup>2</sup>C I<sup>2</sup>C XRayAlarm S Out XRay :2 25 B-drive inhibit H-drive inhibit H-VCO $V_{ThrXRay}$ discharge H-drive inhibition HFly control (overrule) 12 $V_{\text{ThrHFly}}$ V-drive inhibition VOutEn $\longrightarrow$ I<sup>2</sup>C B-drive inhibition BlankMode I<sup>2</sup>C HlockEn HLckVbkL1=No blank/blank level Σ I<sup>2</sup>C H-lock detector L2=H-lock/unlock level HLock V-sawtooth discharge Q -I<sup>2</sup>C RΊ SJ I<sup>2</sup>C > I<sup>2</sup>C bit/flag 3 Pin → Int. signal Figure 15. Safety functions - block diagram #### 10.8.4 - Composite output HLckVBk The composite output HLckVBk provides, at the same time, information about lock state of PLL1 and early vertical blanking pulse. As both signals have two logical levels, a four level signal is used to define the combination of the two. Schematic diagram putting together all safety functions and composite PLL1 lock and V-blanking indication is in Figure 15, the combinations, their respective levels and the HLckVBk configuration in Figure 16. The early vertical blanking pulse is obtained by a logic combination of vertical synchronization pulse and pulse corresponding to vertical oscillator discharge. The combination corresponds to the drawing in Figure 16. The blanking pulse is started with the leading edge of any of the two signals, whichever comes first. The blanking pulse is ended with the trailing edge of vertical oscillator discharge pulse. The device has no information about the vertical retrace time. Therefore, it does not cover, by the blanking pulse, the whole vertical retrace period. By means of BlankMode I<sup>2</sup>C bus bit, when at 1 (default), the blanking level (one of two according to PLL1 status) is made available on the HLckVBk permanently. The permanent blanking, irrespective of the BlankMode I<sup>2</sup>C bus bit, is also provided if the supply voltage is low (under V<sub>CCEn</sub> or V<sub>CCDis</sub> thresholds), if the X-ray protection is active or if the V-drive signal is disabled by VOutEn I<sup>2</sup>C bus bit. Figure 16. Levels on HLckVBk composite output 2 STV9118 31 General Ground 7 -╂ ┨┠ ┨ ╂ ||-||- Figure 17. Ground layout recommendations # 11 - INTERNAL SCHEMATICS Figure 18. Figure 21. Figure 19. Figure 22. Figure 20. Figure 23. Figure 24. Figure 27. Figure 25. Figure 28. Figure 26. Figure 29. Figure 30. Figure 33. Figure 31. Figure 34. Figure 32. Figure 35. Figure 36. Figure 39. Figure 37. Figure 38. # 12 - PACKAGE MECHANICAL DATA 32 PINS - PLASTIC SHRINK | Dimensions | Millimeters | | | Inches | | | |------------|-------------|-------|-------|--------|-------|-------| | | Min. | Тур. | Max. | Min. | Тур. | Max. | | Α | 3.556 | 3.759 | 5.080 | 0.140 | 0.148 | 0.200 | | A1 | 0.508 | | | 0.020 | | | | A2 | 3.048 | 3.556 | 4.572 | 0.120 | 0.140 | 0.180 | | В | 0.356 | 0.457 | 0.584 | 0.014 | 0.018 | 0.023 | | B1 | 0.762 | 1.016 | 1.397 | 0.030 | 0.040 | 0.055 | | С | .203 | 0.254 | 0.356 | 0.008 | 0.010 | 0.014 | | D | 27.43 | 27.94 | 28.45 | 1.080 | 1.100 | 1.120 | | E | 9.906 | 10.41 | 11.05 | 0.390 | 0.410 | 0.435 | | E1 | 7.620 | 8.890 | 9.398 | 0.300 | 0.350 | 0.370 | | е | | 1.778 | | | 0.070 | | | eA | | 10.16 | | | 0.400 | | | eB | | | 12.70 | | | 0.500 | | L | 2.540 | 3.048 | 3.810 | 0.100 | 0.120 | 0.150 | # **Revision follow-up** ## **DATASHEET** August 2003 Version 1.0 Document created from version 1.1 of TDA9118. Information furnished is believed to be accurate and reliable. However, STMicroelectronics assumes no responsibility for the consequences of use of such information nor for any infringement of patents or other rights of third parties which may result from its use. No license is granted by implication or otherwise under any patent or patent rights of STMicroelectronics. Specifications mentioned in this publication are subject to change without notice. This publication supersedes and replaces all information previously supplied. STMicroelectronics products are not authorized for use as critical components in life support devices or systems without the express written approval of STMicroelectronics. The ST logo is a registered trademark of STMicroelectronics ©2003 STMicroelectronics - All Rights Reserved. Purchase of I<sup>2</sup>C Components by STMicroelectronics conveys a license under the Philips I<sup>2</sup>C Patent. Rights to use these components in an I<sup>2</sup>C system is granted provided that the system conforms to the I<sup>2</sup>C Standard Specification as defined by Philips. STMicroelectronics Group of Companies Australia - Brazil - Canada - China - Finland - France - Germany - Hong Kong - India - Israel - Italy - Japan - Malaysia - Malta - Morocco - Singapore - Spain - Sweden - Switzerland - United Kingdom - United States. http://www.st.com **57**