# STGIPQ3H60T-HL, STGIPQ3H60T-HZ SLLIMM™ nano - 2<sup>nd</sup> series IPM, 3 A, 600 V, 3-phase IGBT inverter bridge Datasheet - production data #### **Features** - IPM 3 A, 600 V, 3-phase IGBT inverter bridge including 3 control ICs for gate driving and freewheeling diodes - 3.3 V, 5 V, 15 V TTL/CMOS input comparators with hysteresis and pulldown/pull-up resistors - Internal bootstrap diode - Optimized for low electromagnetic interference - Undervoltage lockout - V<sub>CE(SAT)</sub> negative temperature coefficient - Smart shutdown function - Interlocking function - Op-amp for advanced current sensing - Comparator for fault protection against overcurrent - NTC (UL 1434 CA 2 and 4) - Isolation ratings of 1500 Vrms/min. - Up to ±2 kV ESD protection (HBM C = 100 pF, R = 1.5 kΩ) - UL recognition: UL 1557 file E81734 ## **Applications** - 3-phase inverters for motor drives - Dish washers, refrigerator compressors, heating systems, air-conditioning fans, draining and recirculation pumps ### **Description** This second series of SLLIMM (small low-loss intelligent molded module) nano provides a compact, high performance AC motor drive in a simple, rugged design. It is composed of six improved IGBTs with freewheeling diodes and three half-bridge HVICs for gate driving, providing low electromagnetic interference (EMI) characteristics with optimized switching speed. The package is designed to allow a better and more easily screwed-on heatsink and is optimized for thermal performance and compactness in built-in motor applications or other low power applications where assembly space is limited. This IPM includes a completely uncommitted operational amplifier and a comparator that can be used to design a fast and efficient protection circuit. SLLIMM™ is a trademark of STMicroelectronics. Table 1: Device summary | Order code | | Marking | Package | Packing | | |------------|----------------|--------------|------------------|---------|--| | | STGIPQ3H60T-HL | GIPQ3H60T-HL | N2DIP-26L type L | Tubo | | | | STGIPQ3H60T-HZ | GIPQ3H60T-HZ | N2DIP-26L type Z | Tube | | March 2017 DocID027219 Rev 5 1/26 ## Contents | 1 | Internal | I schematic diagram and pin configuration | 3 | |---|----------|-------------------------------------------|----| | 2 | Electric | al ratings | 5 | | | 2.1 | Absolute maximum ratings | 5 | | | 2.2 | Thermal data | 6 | | 3 | Electric | al characteristics | 7 | | | 3.1 | Inverter part | 7 | | | 3.2 | Control part | 9 | | | | 3.2.1 NTC thermistor | 12 | | | 3.3 | Waveform definitions | 14 | | 4 | Smart s | shutdown function | 15 | | 5 | Applica | ntion circuit example | 17 | | | 5.1 | Guidelines | 18 | | 6 | Packag | e information | 20 | | | 6.1 | N2DIP-26L type L package information | 20 | | | 6.2 | N2DIP-26L type Z package information | 22 | | | 6.3 | N2DIP-26L packing information | 24 | | 7 | Revisio | n history | 25 | # 1 Internal schematic diagram and pin configuration GND (1) N W (26) NTC T/ SD / OD (2) W, OUT W (25) GND Vcc W (3) HVG Vboo t W (24) OUT HIN W (4) HIN LVG SD/OD LINW (5) OP+ (6) N V (23) OPOUT (7) GND OP+ V, OUT V (22) OP-OP- (8) vcc Vcc V (9) HIN LVG SD/OD HIN V (10) Vboo t V (21) LIN V (11) N U (20) GND CIN (12) CIN HVG Vcc U (13) U, OUT U (19) OUT vcc HIN U (14) SD/OD P (18) T / SD / OD (15) LIN U (16) Vboo t U (17) Figure 1: Internal schematic diagram Table 2: Pin description | Pin | Symbol | Description | |-----|---------------------|----------------------------------------------------------------------------------------------| | 1 | GND | Ground | | 2 | T/ SD / OD | NTC thermistor terminal / shutdown logic input (active low) / open-drain (comparator output) | | 3 | V <sub>CC</sub> W | Low voltage power supply W phase | | 4 | HIN W | High-side logic input for W phase | | 5 | LIN W | Low-side logic input for W phase | | 6 | OP+ | Op-amp non-inverting input | | 7 | OP <sub>OUT</sub> | Op-amp output | | 8 | OP- | Op-amp inverting input | | 9 | Vcc V | Low voltage power supply V phase | | 10 | HIN V | High-side logic input for V phase | | 11 | LIN V | Low-side logic input for V phase | | 12 | CIN | Comparator input | | 13 | Vcc U | Low voltage power supply for V phase | | 14 | HIN U | High-side logic input for V phase | | 15 | T/ SD / OD | NTC thermistor terminal / shutdown logic input (active low) / open-drain (comparator output) | | 16 | LIN U | Low-side logic input for U phase | | 17 | V <sub>BOOT</sub> U | Bootstrap voltage for U phase | | 18 | Р | Positive DC input | | 19 | $U, OUT_U$ | U phase output | | 20 | Nυ | Negative DC input for U phase | | 21 | V <sub>BOOT</sub> V | Bootstrap voltage for V phase | | 22 | $V$ , $OUT_V$ | V phase output | | 23 | $N_V$ | Negative DC input for V phase | | 24 | V <sub>BOOT</sub> W | Bootstrap voltage for W phase | | 25 | W, OUT <sub>W</sub> | W phase output | | 26 | N <sub>W</sub> | Negative DC input for W phase | # 2 Electrical ratings ## 2.1 Absolute maximum ratings Table 3: Inverter part | Symbol | Parameter | Value | Unit | |-----------------------------------------------------------------------|----------------------------------------------------------------------------|-------|------| | Vces | Collector-emitter voltage each IGBT (V <sub>IN</sub> <sup>(1)</sup> = 0 V) | 600 | V | | Ic | Continuous collector current each IGBT | 3 | Α | | I <sub>CP</sub> <sup>(2)</sup> | Peak collector current each IGBT (less than 1 ms) | 6 | Α | | P <sub>TOT</sub> Total dissipation at T <sub>C</sub> =25 °C each IGBT | | 12 | W | #### Notes: Table 4: Control part | Symbol | Parameter | Min. | Max. | Unit | |----------------------------|--------------------------------------------------------------------------------------------------------|------------------------|-------------------------|------| | Vcc | Low voltage power supply | - 0.3 | 21 | V | | $V_{\text{boot}}$ | Bootstrap voltage | - 0.3 | 620 | V | | Vouт | Output voltage applied among $\text{OUT}_{\text{U}},\text{OUT}_{\text{V}},\text{OUT}_{\text{W}}$ - GND | V <sub>boot</sub> - 21 | V <sub>boot</sub> + 0.3 | V | | V <sub>CIN</sub> | Comparator input voltage | - 0.3 | Vcc + 0.3 | V | | V <sub>op+</sub> | Op-amp non-inverting input | - 0.3 | V <sub>CC</sub> + 0.3 | V | | V <sub>op</sub> - | Op-amp inverting input | - 0.3 | Vcc + 0.3 | V | | Vin | Logic input voltage applied among HINx, LINx and GND | - 0.3 | 15 | V | | $V_{T/\overline{SD}/OD}$ | Open-drain voltage | - 0.3 | 15 | V | | $\Delta V_{\text{OUT/dT}}$ | Allowed output slew rate | | 50 | V/ns | Table 5: Total system | Symbol | Parameter | Value | Unit | |--------|-------------------------------------------------------------------------------------------|------------|------| | Viso | Isolation withstand voltage applied to each pin and heatsink plate (AC voltage, t = 60 s) | 1500 | V | | Tj | Power chip operating junction temperature | -40 to 150 | °C | | Tc | Module case operation temperature | -40 to 125 | °C | $<sup>^{(1)}</sup>$ Applied among HINx, LINx and GND for x = U, V, W. <sup>&</sup>lt;sup>(2)</sup>Pulse width limited by max. junction temperature. ## 2.2 Thermal data Table 6: Thermal data | Symbol | Parameter | Value | Unit | |----------------------|-----------------------------------------------|-------|------| | D | Thermal resistance junction-case single IGBT | 10 | | | $R_{th(j-c)}$ | Thermal resistance junction-case single diode | 15 | °C/W | | R <sub>th(j-a)</sub> | Thermal resistance junction-ambient | 44 | | ## 3 Electrical characteristics T<sub>J</sub> = 25 °C unless otherwise specified. ## 3.1 Inverter part Table 7: Static | Symbol | Parameter | Test conditions | Min. | Тур. | Max. | Unit | |----------|----------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------|------|------|------|------| | Ices | Collector cut-off current $(V_{IN}^{(1)} = 0 \text{ "logic state"})$ | V <sub>CE</sub> = 550 V,<br>V <sub>CC</sub> = V <sub>Boot</sub> = 15 V | - | | 250 | μΑ | | | Collector-emitter saturation voltage | $V_{CC} = V_{boot} = 15 \text{ V},$<br>$V_{IN}^{(1)} = 0 - 5 \text{ V}, I_C = 1 \text{ A}$ | - | 2.15 | 2.6 | ٧ | | VCE(sat) | | $V_{CC} = V_{boot} = 15 \text{ V},$<br>$V_{IN}^{(1)} = 0 \text{ to } 5 \text{ V}, I_C = 1 \text{ A},$<br>$T_J = 125 ^{\circ}\text{C}$ | - | 1.65 | | ٧ | | VF | Diode forward voltage | $V_{IN}^{(1)} = 0$ "logic state", $I_C = 1 \text{ A}$ | - | | 1.8 | V | #### Notes: Table 8: Inductive load switching time and energy | Symbol | Parameter | Test conditions | Min. | Тур. | Max. | Unit | |-------------------------|---------------------------|-----------------------------------------------------------------------------------------------------------------------------------------|------|------|------|------| | t <sub>on</sub> (1) | Turn-on time | | ı | 275 | ı | | | t <sub>c(on)</sub> (1) | Crossover time (on) | | - | 90 | - | | | t <sub>off</sub> (1) | Turn-off time | $V_{DD} = 300 \text{ V},$ | - | 890 | - | ns | | t <sub>c(off)</sub> (1) | Crossover time (off) | $V_{CC} = V_{boot} = 15 \text{ V},$ $V_{IN}^{(2)} = 0 - 5 \text{ V},$ $I_{C} = 1 \text{ A}$ (see Figure 3: "Switching time definition") | - | 125 | - | | | t <sub>rr</sub> | Reverse recovery time | | - | 50 | - | | | Eon | Turn-on switching energy | | - | 18 | - | 1 | | E <sub>off</sub> | Turn-off switching energy | | - | 13 | | μJ | #### Notes: $<sup>^{(1)}</sup> Applied among HIN_x, LIN_x and GND for x = U, V, W.$ $<sup>^{(1)}</sup>$ toN and toFF include the propagation delay time of the internal drive. tc(ON) and tc(OFF) are the switching time of IGBT itself under the internally given gate driving conditions. $<sup>^{(2)}</sup>$ Applied among HIN<sub>x</sub>, LIN<sub>x</sub> and G<sub>ND</sub> for x = U, V, W. Figure 2: Switching time test circuit Figure 3: Switching time definition Figure 3: "Switching time definition" refers to HIN, LIN inputs (active high). ## 3.2 Control part Table 9: Low voltage power supply | Symbol | Parameter | Test conditions | Min. | Тур. | Max. | Unit | |-------------------------|---------------------------------------------|-----------------------------------------------------------------------------------------------------------------|------|------|------|------| | V <sub>CC_hys</sub> | V <sub>CC</sub> UV hysteresis | | 1.2 | 1.5 | 1.8 | V | | V <sub>CCH_th(on)</sub> | V <sub>CCH</sub> UV turn-on threshold | | 11.5 | 12 | 12.5 | V | | VccH_th(off) | V <sub>CCH</sub> UV turn-off threshold | | 10 | 10.5 | 11 | V | | Iqccu | Undervoltage quiescent supply current | $V_{CC} = 10 \text{ V},$ $T/\overline{SD}/OD = 5 \text{ V};$ $LIN = HIN = C_{IN} = 0 \text{ V}$ | | | 150 | μΑ | | Iqcc | Quiescent current | $V_{CC} = 10 \text{ V},$ $T/\overline{\text{SD}} / \text{OD} = 5 \text{ V};$ $LIN = HIN = C_{IN} = 0 \text{ V}$ | | | 1 | mA | | V <sub>REF</sub> | Internal comparator (CIN) reference voltage | | 0.51 | 0.54 | 0.56 | V | Table 10: Bootstrapped voltage | Symbol | Parameter | Test conditions | Min. | Тур. | Max. | Unit | |-------------------------|---------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------|------|------|------|------| | V <sub>BS_hys</sub> | V <sub>BS</sub> UV hysteresis | | 1.2 | 1.5 | 1.8 | V | | V <sub>BS_th(on)</sub> | V <sub>BS</sub> UV turn-on threshold | | 11.1 | 11.5 | 12.1 | V | | V <sub>BS_th(off)</sub> | V <sub>BS</sub> UV turn-off threshold | | 9.8 | 10 | 10.6 | V | | Ідвѕи | Undervoltage V <sub>BS</sub><br>quiescent current | $V_{BS} < 9 \text{ V},$ $T/\overline{SD} /OD = 5 \text{ V};$ $L_{IN} = 0 \text{ V} \text{ and } H_{IN} = 5 \text{ V};$ $C_{IN} = 0 \text{ V}$ | | 70 | 110 | μΑ | | I <sub>QBS</sub> | V <sub>BS</sub> quiescent current | $V_{BS} = 15 \text{ V},$ $T/\overline{SD} /OD = 5 \text{ V};$ $L_{IN} = 0 \text{ V} \text{ and } H_{IN} = 5 \text{ V};$ $C_{IN} = 0 \text{ V}$ | | 150 | 210 | μΑ | | R <sub>DS(on)</sub> | Bootstrap driver on-<br>resistance | LVG ON | | 120 | | Ω | Table 11: Logic inputs | Symbol | Parameter | Test conditions | Min. | Тур. | Max. | Unit | |-------------------|----------------------------------|-----------------------------------------------------------------|------|------|------|------| | Vil | Low logic level voltage | | | | 8.0 | V | | $V_{ih}$ | High logic level voltage | | 2.25 | | | V | | IHINh | HIN logic "1" input bias current | HIN = 15 V | 20 | 40 | 100 | μΑ | | I <sub>HINI</sub> | HIN logic "0" input bias current | HIN = 0 V | | | 1 | μΑ | | I <sub>LINI</sub> | LIN logic "0" input bias current | LIN = 0 V | | | 1 | μΑ | | I <sub>LINh</sub> | LIN logic "1" input bias current | LIN = 15 V | 20 | 40 | 100 | μΑ | | I <sub>SDh</sub> | SD logic "0" input bias current | SD = 15 V | 220 | 295 | 370 | μΑ | | I <sub>SDI</sub> | SD logic "1" input bias current | SD = 0 V | | | 3 | μΑ | | Dt | Dead time | See Figure 8: "Dead time and interlocking waveform definitions" | | 180 | | ns | Table 12: Op-amp characteristics | rubic 12. Op ump characteristics | | | | | | | |----------------------------------|--------------------------------|-----------------------------------------------------------|-----|------|------|------| | Symbol | Parameter | Test conditions | | Тур. | Max. | Unit | | $V_{io}$ | Input offset voltage | $V_{ic} = 0 \text{ V}, V_o = 7.5 \text{ V}$ | | | 6 | mV | | lio | Input offset current | V 0VV 75V | | 4 | 40 | nA | | l <sub>ib</sub> | Input bias current (1) | $V_{ic} = 0 \text{ V}, V_o = 7.5 \text{ V}$ | | 100 | 200 | nA | | $V_{OL}$ | Low level output voltage | $R_L$ = 10 k $\Omega$ to $V_{CC}$ | | 75 | 150 | mV | | Vон | High level output voltage | R <sub>L</sub> = 10 kΩ to GND | 14 | 14.7 | | > | | lo | Output short-circuit current | Source, $V_{id} = + 1 V$ ; $V_o = 0 V$ | 16 | 30 | | mA | | | | Sink, $V_{id} = -1 V$ ; $V_o = V_{CC}$ | 50 | 80 | | mA | | SR | Slew rate | $V_i = 1 - 4 \text{ V}; C_L = 100 \text{ pF};$ unity gain | 2.5 | 3.8 | | V/µs | | GBWP | Gain bandwidth product | V <sub>o</sub> = 7.5 V | 8 | 12 | | MHz | | $A_{\text{vd}}$ | Large signal voltage gain | $R_L = 2 k\Omega$ | 70 | 85 | | dB | | SVR | Supply voltage rejection ratio | vs Vcc | 60 | 75 | | dB | | CMRR | Common mode rejection ratio | | 55 | 70 | _ | dB | #### Notes: $^{(1)}$ The direction of input current is out of the IC. **Table 13: Sense comparator characteristics** | Symbol | Parameter | Test conditions | Min. | Тур. | Max. | Unit | |---------------------|----------------------------------------------------------------------------|---------------------------------------------------------------|------|------|------|------| | lib | Input bias current | V <sub>CIN</sub> = 1 V | - | | 3.1 | μΑ | | V <sub>od</sub> | Open-drain low level output voltage | I <sub>od</sub> = 3 mA | 1 | | 0.5 | V | | RON_OD | Open-drain low level output I <sub>od</sub> = 3 mA | | - | 166 | | Ω | | R <sub>PD_SD</sub> | SD pull-down resistor (1) | | - | 125 | | kΩ | | t <sub>d_comp</sub> | Comparator delay | T/ SD /OD pulled to 5 V through 100 kΩ resistor | - | 90 | 130 | ns | | SR | Slew rate | $C_L = 180 \text{ pF}; R_{pu} = 5 \text{ k}\Omega$ | - | 60 | | V/µs | | t <sub>sd</sub> | Shutdown to high / low-side driver propagation delay | $V_{OUT} = 0$ , $V_{boot} = V_{CC}$ , $V_{IN} = 0$ to 3.3 V | - | 125 | | | | t <sub>isd</sub> | Comparator triggering to high / low-side driver turn-off propagation delay | Measured applying a voltage step from 0 V to 3.3 V to pin CIN | - | 200 | | ns | #### Notes: Table 14: Truth table | | Logic input (V <sub>I</sub> ) | | | Output | | |------------------------------------------|-------------------------------|------------------|------------------|--------|-----| | Conditions | T/ SD /OD | LIN | HIN | LVG | HVG | | Shutdown enable half-bridge tri-state | L | X <sup>(1)</sup> | X <sup>(1)</sup> | L | L | | Interlocking half-bridge tri-state | Н | Н | Н | L | L | | 0 "logic state" half-bridge tri-state | Н | L | L | L | L | | 1 "logic state" low-side direct driving | Н | Н | L | Н | L | | 1 "logic state" high-side direct driving | Н | L | Н | L | Н | #### Notes: (1)X: don't care. $<sup>\</sup>ensuremath{^{(1)}}\mbox{Equivalent}$ values as a result of the resistances of three drivers in parallel. ### 3.2.1 NTC thermistor Figure 4: Internal structure of SD and NTC RPD\_SD: equivalent value as result of resistances of three drivers in parallel. 140 120 100 Equivalent Resistance (kΩ) 80 60 40 20 0 20 100 <del>-4</del>0 <del>-</del>20 0 120 Temperature (°C) Figure 5: Equivalent resistance (NTC//RPD\_SD) 12/26 DocID027219 Rev 5 Figure 6: Equivalent resistance (NTC//RPD\_SD) zoom Figure 7: Voltage of T/SD/OD pin according to NTC temperature ### 3.3 Waveform definitions Figure 8: Dead time and interlocking waveform definitions ### 4 Smart shutdown function The device integrates a comparator for fault sensing purposes. The comparator has an internal voltage reference V<sub>REF</sub> connected to the inverting input, while the non-inverting input on pin (CIN) can be connected to an external shunt resistor for overcurrent protection. When the comparator triggers, the device is set to the shutdown state and both of its outputs are set to the low level, causing the half-bridge to enter a tri-state. In common overcurrent protection architectures, the comparator output is usually connected to the shutdown input through an RC network so to provide a monostable circuit, which implements a protection time following to a fault condition. Our smart shutdown architecture immediately turns off the output gate driver in case of overcurrent through a preferential path for the fault signal, which directly switches off the outputs. The time delay between the fault and output shutdown no longer depends on the RC values of the external network connected to the shutdown pin. At the same time, the DMOS connected to the open-drain output (pin $T/\overline{SD}$ /OD) is turned on by the internal logic, which holds it on until the shutdown voltage is well below the minimum value of logic input threshold (Vil). Besides, the smart shutdown function allows the real disable time to be increased while the constant time of the external RC network remains as it is. An NTC thermistor for temperature monitoring is internally connected in parallel to the $\overline{SD}$ pin. To avoid undesired shutdown, keep the voltage $V_{T/\overline{SD}/OD}$ higher than the high level logic threshold by setting the pull-up resistor $R_{\overline{SD}}$ to 1 k $\Omega$ or 2.2 k $\Omega$ for 3.3 V or 5 V MCU power supplies, respectively. CP+ HIN/LIN **PROTECTION** HVG/LVG SD/OD $au_2$ open-drain gate (internal) disable time Fast shutdown: the driver outputs are set to the SD state as soon as the comparator triggers even if the SD signal hasn't reached the lowest input threshold An approximation of the disable time is given by: SHUTDOWN CIRCUIT $\tau_1 = \left(R_{ON\_OD} / / R_{SD} / / R_{PD\_SD} / / R_{NTC}\right) \cdot C_{SD} \cong R_{ON\_OD} \cdot C_{SD}$ SMART SD $\tau_2 = \left(R_{SD}//R_{PD\_SD}//R_{NTC}\right) \cdot C_{SD}$ $\frac{R_{ON\_OD}//R_{PD\_SD}//R_{NTC}}{\left(R_{ON\_OD}//R_{PD\_SD}//R_{NTC}\right) + R_{SD}} \cdot V_{BIAS} \cong \frac{R_{ON\_OD}}{R_{ON\_OD} + R_{SD}} \cdot V_{BIAS}$ $V_{off} = \frac{R_{PD\_SD} / / R_{NTC}}{R_{PD\_SD} / / R_{NTC} + R_{SD}} \cdot V_{BIAS}$ GIPG080920140931FSR Figure 9: Smart shutdown timing waveforms in case of overcurrent event # 5 Application circuit example 3 ž Dž GAD250720161156FSR Figure 10: Application circuit example Application designers are free to use a different scheme according to the specifications of the device. #### 5.1 Guidelines - Input signals HIN, LIN are active high logic. A 375 k $\Omega$ (typ.) pull-down resistor is built-in for each input. To avoid input signal oscillations, the wiring of each input should be as short as possible and the use of RC filters (R<sub>1</sub>, C<sub>1</sub>) on each input signal is suggested. The filters should be with a time constant of about 100 ns and placed as close as possible to the IPM input pins. - The use of a bypass capacitor C<sub>VCC</sub> (aluminum or tantalum) can reduce the transient circuit demand on the power supply. Also, to reduce high frequency switching noise distributed on the power lines, a decoupling capacitor C<sub>2</sub> (100 to 220 nF, with low ESR and low ESL) should be placed as close as possible to Vcc pin and in parallel whit the bypass capacitor. - The use of RC filter (R<sub>SF</sub>, C<sub>SF</sub>) is recommended to avoid protection circuit malfunction . The time constant (R<sub>SF</sub> x C<sub>SF</sub>) should be set to 1 $\mu$ s and the filter must be placed as close as possible to the C<sub>IN</sub> pin. - The SD is an input/output pin (open-drain type if it is used as output). A built-in thermistor NTC is internally connected between the SD pin and GND. The voltage V<sub>SD</sub>-GND decreases as the temperature increases, due to the pull-up resistor R<sub>SD</sub>. In order to keep the voltage always higher than the high level logic threshold, the pull-up resistor is suggested to be set to 1 kΩ or 2.2 kΩ for 3.3 V or 5 V MCU power supply, respectively. The C<sub>SD</sub> capacitor of the filter on SD should be fixed no higher than 3.3 nF in order to assure the SD activation time τ1 ≤ 500 ns. Moreover, the filter should be placed as close as possible to the SD pin. - The decoupling capacitor C<sub>3</sub> (from 100 to 220 nF, ceramic with low ESR and low ESL), in parallel with each C<sub>boot</sub>, filters high frequency disturbance. Both C<sub>boot</sub> and C<sub>3</sub> (if present) should be placed as close as possible to the U, V, W and V<sub>boot</sub> pins. Bootstrap negative electrodes should be connected to U, V, W terminals directly and separated from the main output wires. - To avoid the overvoltage on Vcc pin, a Zener diode ( $D_{z1}$ ) can be used. Similarly on the $V_{boot}$ pin, a Zener diode ( $D_{z2}$ ) can be placed in parallel with each $C_{boot}$ . - The use of the decoupling capacitor C<sub>4</sub> (100 to 220 nF, with low ESR and low ESL) in parallel with the electrolytic capacitor C<sub>vdc</sub> avoids surge destruction. Both capacitors C<sub>4</sub> and C<sub>vdc</sub> should be placed as close as possible to the IPM (C<sub>4</sub> has priority over C<sub>vdc</sub>). - By integrating an application-specific type HVIC inside the module, direct coupling to the MCU terminals without an optocoupler is possible. - Low inductance shunt resistors have to be used for phase leg current sensing. - In order to avoid malfunctions, the wiring on N pins, the shunt resistor and P<sub>WR\_GND</sub> should be as short as possible. - The connection of SGN\_GND to PWR\_GND on one point only (close to the shunt resistor terminal) can reduce the impact of power ground fluctuation. These guidelines ensure the specifications of the device for application designs. For further details, please refer to the relevant application note. 18/26 DocID027219 Rev 5 Table 15: Recommended operating conditions | Symbol | Parameter | Parameter Test conditions | | Тур. | Max. | Unit | |-------------------|------------------------------------|----------------------------------------------------------------------|------|------|------|------| | $V_{PN}$ | Supply voltage | upply voltage Applied among P-Nu, Nv, Nw | | 300 | 500 | V | | Vcc | Control supply voltage | Applied to Vcc-GND | 13.5 | 15 | 18 | V | | V <sub>BS</sub> | High-side bias voltage | Applied to V <sub>BOOTx</sub> -OUT for x = U, V, W | 13 | | 18 | V | | t <sub>dead</sub> | Blanking time to prevent arm-short | For each input signal | 1.5 | | | μs | | f <sub>PWM</sub> | PWM input signal | -40 °C < T <sub>c</sub> < 100 °C<br>-40 °C < T <sub>j</sub> < 125 °C | | | 25 | kHz | | Tc | Case operation temperature | | | | 100 | °C | ## 6 Package information In order to meet environmental requirements, ST offers these devices in different grades of ECOPACK® packages, depending on their level of environmental compliance. ECOPACK® specifications, grade definitions and product status are available at: **www.st.com**. ECOPACK® is an ST trademark. ## 6.1 N2DIP-26L type L package information Figure 11: N2DIP-26L type L package outline Table 16: N2DIP-26L type L mechanical data | Table 16: NZDIF-26L type L mechanical data | | | | | | |--------------------------------------------|-------|-------|-------|--|--| | Dim. | mm | | | | | | Dilli. | Min. | Тур. | Max. | | | | A | 4.80 | 5.10 | 5.40 | | | | A1 | 0.80 | 1.00 | 1.20 | | | | A2 | 4.00 | 4.10 | 4.20 | | | | A3 | 1.70 | 1.80 | 1.90 | | | | A4 | 1.70 | 1.80 | 1.90 | | | | A5 | 8.10 | 8.40 | 8.70 | | | | A6 | 1.75 | | | | | | b | 0.53 | | 0.72 | | | | b2 | 0.83 | | 1.02 | | | | С | 0.46 | | 0.59 | | | | D | 32.05 | 32.15 | 32.25 | | | | D1 | 2.10 | | | | | | D2 | 1.85 | | | | | | D3 | 30.65 | 30.75 | 30.85 | | | | Е | 12.35 | 12.45 | 12.55 | | | | е | 1.70 | 1.80 | 1.90 | | | | e1 | 2.40 | 2.50 | 2.60 | | | | eB1 | 14.25 | 14.55 | 14.85 | | | | L | 0.85 | 1.05 | 1.25 | | | | Dia | 3.10 | 3.20 | 3.30 | | | # 6.2 N2DIP-26L type Z package information Figure 12: N2DIP-26L type Z package outline Table 17: N2DIP-26L type Z mechanical data | rable 17: N2DII -20E type 2 mechanical data | | | | | | |---------------------------------------------|-------|-------|-------|--|--| | Dim. | | mm | | | | | Dilli. | Min. | Тур. | Max. | | | | Α | 4.80 | 5.10 | 5.40 | | | | A1 | 0.80 | 1.00 | 1.20 | | | | A2 | 4.00 | 4.10 | 4.20 | | | | A3 | 1.70 | 1.80 | 1.90 | | | | A4 | 1.70 | 1.80 | 1.90 | | | | A5 | 8.10 | 8.40 | 8.70 | | | | A6 | 1.75 | | | | | | b | 0.53 | | 0.72 | | | | b2 | 0.83 | | 1.02 | | | | С | 0.46 | | 0.59 | | | | D | 32.05 | 32.15 | 32.25 | | | | D1 | 2.10 | | | | | | D2 | 1.85 | | | | | | D3 | 30.65 | 30.75 | 30.85 | | | | E | 12.35 | 12.45 | 12.55 | | | | е | 1.70 | 1.80 | 1.90 | | | | e1 | 2.40 | 2.50 | 2.60 | | | | eB1 | 16.10 | 16.40 | 16.70 | | | | eB2 | 21.18 | 21.48 | 21.78 | | | | L | 0.85 | 1.05 | 1.25 | | | | Dia | 3.10 | 3.20 | 3.30 | | | # 6.3 N2DIP-26L packing information Figure 13: N2DIP-26L tube (dimensions are in mm) # 7 Revision history Table 18: Document revision history | Date Revision | | Changes | | | |---------------|---|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--| | 25-Nov-2014 | 1 | Initial release. | | | | 27-May-2015 | 2 | Text and formatting changes throughout document On cover page: - updated Features - added N2DIP-26L type Z silhouette - renamed N2DIP-26L type L silhouette and package name (was N2DIP-26L) - renamed N2DIP-26L type Z package name (was N2DIP-26L) In Section 2: Absolute maximum ratings: - updated Table 3: Inverter parts In Section 2.1: Thermal data: - updated Table 6: Thermal data In Section 3: Electrical characteristics: - updated Table 7: Inverter parts | | | | 06-Jul-2015 3 | | Updated Table 8: Low voltage power supply, Table 9: Bootstrapped voltage, Table 10: Logic inputs and Table 12: Sense comparator characteristics. Minor text changes. | | | | 31-Jul-2015 4 | | Document status promoted from preliminary to production data. | | | | 21-Mar-2017 5 | | Modified Figure 2: "Switching time test circuit" and Figure 4: "Internal structure of SD and NTC". Minor text changes. | | | #### **IMPORTANT NOTICE - PLEASE READ CAREFULLY** STMicroelectronics NV and its subsidiaries ("ST") reserve the right to make changes, corrections, enhancements, modifications, and improvements to ST products and/or to this document at any time without notice. Purchasers should obtain the latest relevant information on ST products before placing orders. ST products are sold pursuant to ST's terms and conditions of sale in place at the time of order acknowledgement. Purchasers are solely responsible for the choice, selection, and use of ST products and ST assumes no liability for application assistance or the design of Purchasers' products. No license, express or implied, to any intellectual property right is granted by ST herein. Resale of ST products with provisions different from the information set forth herein shall void any warranty granted by ST for such product. ST and the ST logo are trademarks of ST. All other product or service names are the property of their respective owners. Information in this document supersedes and replaces information previously supplied in any prior versions of this document. © 2017 STMicroelectronics - All rights reserved