SN74LVC1G74 SCES794E - OCTOBER 2009 - REVISED JANUARY 2015 ## SN74LVC1G74 Single Positive-Edge-Triggered D-Type Flip-Flop with Clear and Preset #### **Features** - Available in the Texas Instruments NanoFree™ Package - Supports 5-V V<sub>CC</sub> Operation - Inputs Accept Voltages to 5.5 V - Supports Down Translation to V<sub>CC</sub> - Max $t_{pd}$ of 5.9 ns at 3.3 V - Low Power Consumption, 10-µA Max I<sub>CC</sub> - ±24-mA Output Drive at 3.3 V - Typical V<sub>OLP</sub> (Output Ground Bounce) $< 0.8 \text{ V at V}_{CC} = 3.3 \text{ V}, T_A = 25^{\circ}\text{C}$ - Typical V<sub>OHV</sub> (Output V<sub>OH</sub> Undershoot) $> 2 \text{ V at V}_{CC} = 3.3 \text{ V}, T_A = 25^{\circ}\text{C}$ - Ioff Supports Live Insertion, Partial-Power-Down Mode, and Back-Drive Protection - Latch-Up Performance Exceeds 100 mA Per JESD 78, Class II - ESD Protection Exceeds JESD 22 - 2000-V Human-Body Model - 200-V Machine Model - 1000-V Charged-Device Model ## **Applications** - Servers - LED Displays - Network switch - Telecom Infrastructure - Motor Drivers - I/O Expanders ## Simplified Schematic ## 3 Description This single positive-edge-triggered D-type flip-flop is designed for 1.65-V to 5.5-V V<sub>CC</sub> operation. NanoFree™ package technology is a major breakthrough in IC packaging concepts, using the die as the package. A low level at the preset (PRE) or clear (CLR) input sets or resets the outputs, regardless of the levels of the other inputs. When PRE and CLR are inactive (high), data at the data (D) input meeting the setup time requirements is transferred to the outputs on the positive-going edge of the clock pulse. Clock triggering occurs at a voltage level and is not related directly to the rise time of the clock pulse. Following the hold-time interval, data at the D input can be changed without affecting the levels at the outputs. This device is fully specified for partial-power-down applications using Ioff. The Ioff circuitry disables the outputs, preventing damaging current backflow through the device when it is powered down. ## Device Information<sup>(1)</sup> | PART NUMBER | PACKAGE | BODY SIZE | | | |-----------------|-----------|-------------------|--|--| | | SM8 (8) | 2.95 mm × 2.80 mm | | | | CNIZAL VICA CZA | US8 (8) | 2.30 mm × 2.00 mm | | | | SN74LVC1G74 | X2SON (8) | 1.40 mm × 1.00 mm | | | | | UQFN (8) | 1.50 mm × 1.50 mm | | | (1) For all available packages, see the orderable addendum at the end of the data sheet. ## **Table of Contents** | 1 | Features 1 | 9 | Detailed Description | 9 | |---|--------------------------------------|----|--------------------------------------------------|----| | 2 | Applications 1 | | 9.1 Overview | 9 | | 3 | Description 1 | | 9.2 Functional Block Diagram | 9 | | 4 | Simplified Schematic1 | | 9.3 Feature Description | 9 | | 5 | Revision History2 | | 9.4 Device Functional Modes | 9 | | 6 | Pin Configuration and Functions | 10 | Application and Implementation | 10 | | 7 | Specifications4 | | 10.1 Application Information | | | • | 7.1 Absolute Maximum Ratings | | 10.2 Typical Power Button Circuit | 10 | | | 7.1 Absolute Maximum Ratings | 11 | Power Supply Recommendations | 11 | | | 7.3 Recommended Operating Conditions | 12 | Layout | 12 | | | 7.4 Thermal Information | | 12.1 Layout Guidelines | 12 | | | 7.5 Electrical Characteristics | | 12.2 Layout Example | 12 | | | 7.6 Timing Requirements | 13 | Device and Documentation Support | 12 | | | 7.7 Switching Characteristics | | 13.1 Trademarks | 12 | | | 7.8 Operating Characteristics | | 13.2 Electrostatic Discharge Caution | 12 | | | 7.9 Typical Characteristics | | 13.3 Glossary | | | 8 | Parameter Measurement Information 8 | 14 | Mechanical, Packaging, and Orderable Information | 12 | | | | | | | ## 5 Revision History | Changes fr | om Revision D | (January | 2013 | to F | Revision E | |------------|---------------|----------|------|------|------------| | | | | | | | **Page** | • | Added Applications, Device Information table, Pin Functions table, ESD Ratings table, Thermal Information table, | | |---|------------------------------------------------------------------------------------------------------------------|-----| | | Typical Characteristics, Feature Description section, Device Functional Modes, Application and Implementation | | | | section, Power Supply Recommendations section, Layout section, Device and Documentation Support section, and | | | | Mechanical, Packaging, and Orderable Information section | . 1 | | • | Deleted Ordering Information table. | . 1 | | • | Updated Features | 1 | ### Changes from Original (October 2009) to Revision A Page | • | Changed I <sub>off</sub> description in <i>Features</i> | |---|---------------------------------------------------------| | • | Changed Timing Requirements table. | | | Changed Switching Requirements table | Submit Documentation Feedback ## 6 Pin Configuration and Functions See mechanical drawings for dimensions. See mechanical drawings for dimensions #### **Pin Functions** | | PIN | TYPE | DESCRIPTION | |-----------------|-----|------|----------------------------------------------| | NAME | NO. | ITPE | DESCRIPTION | | CLK | 1 | I | Clock input | | CLR | 6 | I | Clear input - Pull low to set Q output low | | D | 2 | 1 | Input | | GND | 4 | _ | Ground | | Q | 5 | 0 | Output | | Q | 3 | 0 | Inverted output | | PRE | 7 | I | Preset input - Pull low to set Q output high | | V <sub>CC</sub> | 8 | _ | Supply | ## 7 Specifications ### 7.1 Absolute Maximum Ratings over operating free-air temperature range (unless otherwise noted)<sup>(1)</sup> | | | | MIN | MAX | UNIT | |------------------|--------------------------------------------------------------------|--------------------|-----------------------|-------------|------| | $V_{CC}$ | Supply voltage range | -0.5 | 6.5 | V | | | VI | Input voltage range <sup>(2)</sup> | | -0.5 | 6.5 | V | | Vo | Voltage range applied to any output in the high-impedance or p | -0.5 | 6.5 | V | | | Vo | Voltage range applied to any output in the high or low state (2)(3 | -0.5 | V <sub>CC</sub> + 0.5 | V | | | I <sub>IK</sub> | Input clamp current | V <sub>I</sub> < 0 | | <b>-</b> 50 | mA | | I <sub>OK</sub> | Output clamp current | V <sub>O</sub> < 0 | | -50 | mA | | Io | Continuous output current | | | ±50 | mA | | | Continuous current through V <sub>CC</sub> or GND | | ±100 | mA | | | T <sub>stg</sub> | Storage temperature range | | -65 | 150 | °C | <sup>(1)</sup> Stresses beyond those listed under Absolute Maximum Ratings may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under Recommended Operating Conditions is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability. #### 7.2 ESD Ratings | | PARAMETER | DEFINITION | VALUE | UNIT | |--------------------|-------------------------|-------------------------------------------------------------------------------|-------|------| | | | Human body model (HBM), per ANSI/ESDA/JEDEC JS-001, all pins (1) | 2000 | | | V <sub>(ESD)</sub> | Electrostatic discharge | Charged device model (CDM), per JEDEC specification JESD22-C101, all pins (2) | 1000 | V | Product Folder Links: SN74LVC1G74 1) JEDEC document JEP155 states that 500-V HBM allows safe manufacturing with a standard ESD control process. (2) JEDEC document JEP157 states that 250-V CDM allows safe manufacturing with a standard ESD control process. Submit Documentation Feedback <sup>(2)</sup> The input negative-voltage and output voltage ratings may be exceeded if the input and output clamp-current ratings are observed. <sup>(3)</sup> The value of V<sub>CC</sub> is provided in the *Recommended Operating Conditions* table. ## 7.3 Recommended Operating Conditions over operating free-air temperature range (unless otherwise noted)(1) | | | | MIN | MAX | UNIT | |--------------------------------|------------------------------------|------------------------------------------------------------------------------|------------------------|------------------------|------| | ., | Complements | Operating | 1.65 | 5.5 | V | | V <sub>CC</sub> Supply voltage | | Data retention only | 1.5 | | V | | | | V <sub>CC</sub> = 1.65 V to 1.95 V | 0.65 × V <sub>CC</sub> | | | | V <sub>IH</sub> | LP ob Jacob Competence No. 10 | V <sub>CC</sub> = 2.3 V to 2.7 V | 1.7 | | ., | | VIH | High-level input voltage | V <sub>CC</sub> = 3 V to 3.6 V | 2 | | V | | | | V <sub>CC</sub> = 4.5 V to 5.5 V | 0.7 × V <sub>CC</sub> | | | | | | V <sub>CC</sub> = 1.65 V to 1.95 V | | 0.35 × V <sub>CC</sub> | | | ., | Lave beautification to the ma | V <sub>CC</sub> = 2.3 V to 2.7 V | | 0.7 | ., | | $V_{IL}$ | Low-level input voltage | V <sub>CC</sub> = 3 V to 3.6 V | | 0.8 | V | | | | | 0.3 × V <sub>CC</sub> | | | | VI | Input voltage | | 0 | 5.5 | V | | Vo | Output voltage | | 0 | V <sub>CC</sub> | V | | | | V <sub>CC</sub> = 1.65 V | | -4 | | | I <sub>OH</sub> | | V <sub>CC</sub> = 2.3 V | | -8 | | | | High-level output current | V 2.V | | -16 | mA | | | | V <sub>CC</sub> = 3 V | | -24 | | | | | V <sub>CC</sub> = 4.5 V | | -32 | | | | | V <sub>CC</sub> = 1.65 V | | 4 | | | | | V <sub>CC</sub> = 2.3 V | | 8 | | | $I_{OL}$ | Low-level output current | | | 16 | mA | | | | V <sub>CC</sub> = 3 V | | 24 | | | | | V <sub>CC</sub> = 4.5 V | | 32 | | | | | $V_{CC} = 1.8 \text{ V} \pm 0.15 \text{ V}, 2.5 \text{ V} \pm 0.2 \text{ V}$ | | 20 | | | Δt/Δν | Input transition rise or fall rate | $V_{CC} = 3.3 \text{ V} \pm 0.3 \text{ V}$ | | 10 | ns/V | | | | $V_{CC} = 5 V \pm 0.5 V$ | | 5 | | | | | RSE Package | 40 | 0.5 | | | т | Operating free air temperature | DQE Package | -40 | 85 | ۰. | | $T_A$ | Operating free-air temperature | DCT Package | | 405 | °C | | | | DCU Package | -40 | 125 | | <sup>(1)</sup> All unused inputs of the device must be held at V<sub>CC</sub> or GND to ensure proper device operation. Refer to the TI application report, Implications of Slow or Floating CMOS Inputs, literature number SCBA004. ## 7.4 Thermal Information | | | SN74LVC1G74 | | | | | | | |-------------------------------|----------------------------------------|-------------|--------|--------|--------|------|--|--| | THERMAL METRIC <sup>(1)</sup> | | DCT | DCU | RSE | DQE | UNIT | | | | | | 8 PINS | 8 PINS | 8 PINS | 8 PINS | | | | | $R_{\theta JA}$ | Junction-to-ambient thermal resistance | 220 | 227 | 243 | 261 | °C/W | | | <sup>(1)</sup> For more information about traditional and new thermal metrics, see the IC Package Thermal Metrics application report, SPRA953. ### 7.5 Electrical Characteristics over recommended operating free-air temperature range (unless otherwise noted) | P | PARAMETER | TEST CONDITIONS | V <sub>CC</sub> | MIN TYP(1) | MAX | UNIT | | | |------------------------|------------------------|----------------------------------------------------------------|-----------------|-----------------------|------|----------|--|--| | | | $I_{OH} = -100 \mu A$ | 1.65 V to 5.5 V | V <sub>CC</sub> - 0.1 | | | | | | | | $I_{OH} = -4 \text{ mA}$ | 1.65 V | 1.2 | | | | | | \/ | | $I_{OH} = -8 \text{ mA}$ | 2.3 V | 1.9 | | V | | | | V <sub>OH</sub> | | $I_{OH} = -16 \text{ mA}$ | 3 V | 2.4 | | V | | | | | | $I_{OH} = -24 \text{ mA}$ | 3 V | 2.3 | | | | | | | | $I_{OH} = -32 \text{ mA}$ | 4.5 V | 3.8 | | | | | | | | $I_{OL} = 100 \mu A$ | 1.65 V to 5.5 V | | 0.1 | | | | | | | I <sub>OL</sub> = 4 mA | 1.65 V | | 0.45 | ; | | | | | | I <sub>OL</sub> = 8 mA | 2.3 V | | 0.3 | V | | | | V <sub>OL</sub> | | I <sub>OL</sub> = 16 mA | 3 V | 0.4 | | <b>v</b> | | | | | | I <sub>OL</sub> = 24 mA | 3 V | | 0.55 | | | | | | | I <sub>OL</sub> = 32 mA | 4.5 V | | 0.55 | | | | | I <sub>I</sub> | Data or control inputs | V <sub>I</sub> = 5.5 V or GND | 0 to 5.5 V | | ±5 | μΑ | | | | I <sub>off</sub> | | $V_I$ or $V_O = 5.5 \text{ V}$ | 0 | | ±10 | μΑ | | | | I <sub>CC</sub> | | $V_1 = 5.5 \text{ V or GND}, \qquad I_0 = 0$ | 1.65 V to 5.5 V | | 10 | μΑ | | | | $\Delta I_{\text{CC}}$ | • | One input at $V_{CC}$ – 0.6 V, Other inputs at $V_{CC}$ or GND | 3 V to 5.5 V | | 500 | μΑ | | | | Ci | | $V_I = V_{CC}$ or GND | 3.3 V | 5 | | рF | | | <sup>(1)</sup> All typical values are at $V_{CC}$ = 3.3 V, $T_A$ = 25°C. ## 7.6 Timing Requirements over recommended operating free-air temperature range (unless otherwise noted) (see Figure 3) | | FROM<br>(INPUT) (OI | | -40°C to 85°C | | | | | | | | -40°C to 125°C | | | | | | |--------------------|--------------------------|----------|----------------|-------------------|-------|-------------------|-------|-------------------|-------|-------------------|----------------|-------------------|-------|-------------------|-----|------| | PARAMETER | | - | TO<br>(OUTPUT) | V <sub>CC</sub> = | 1.8 V | V <sub>CC</sub> = | 2.5 V | V <sub>CC</sub> = | 3.3 V | V <sub>CC</sub> = | = 5 V | V <sub>CC</sub> = | 3.3 V | V <sub>CC</sub> = | 5 V | UNIT | | | | (001101) | MIN | MAX | MIN | MAX | MIN | MAX | MIN | MAX | MIN | MAX | MIN | MAX | | | | f <sub>clock</sub> | | | 80 | | 175 | | 175 | | 200 | | 175 | | 200 | MHz | | | | | CLK PRE or CLR low | | 6.2 | | 2.7 | | 2.7 | | 2 | | 2.7 | | 2 | | 20 | | | ı <sub>w</sub> | | | 6.2 | | 2.7 | | 2.7 | | 2 | | 2.7 | | 2 | | ns | | | | Data PRE or CLR inactive | | 2.9 | | 1.7 | | 1.3 | | 1.1 | | 1.3 | | 1.1 | | | | | t <sub>su</sub> | | | 1.9 | | 1.4 | | 1.2 | | 1 | | 1.2 | | 1.2 | | ns | | | t <sub>h</sub> | | | 0 | | 0.3 | | 1.2 | | 0.5 | | 1.2 | | 0.5 | | ns | | ## 7.7 Switching Characteristics over recommended operating free-air temperature range (unless otherwise noted) (see Figure 3) | | | | | | | –40°C t | o 85°C | | | | - | -40°C to | 125°C | | | |------------------|-----------------|----------------|-------------------|-------|-------------------|---------|-------------------|-------|-------------------|-------|-------------------|----------|-------------------|-----------------------|-----------| | PARAMETER | FROM<br>(INPUT) | TO<br>(OUTPUT) | V <sub>CC</sub> = | 1.8 V | V <sub>CC</sub> = | 2.5 V | V <sub>CC</sub> = | 3.3 V | V <sub>CC</sub> = | = 5 V | V <sub>CC</sub> = | 3.3 V | V <sub>CC</sub> = | V <sub>CC</sub> = 5 V | | | | ( 01) | (55.1.5.) | MIN | MAX | MIN | MAX | MIN | MAX | MIN | MAX | MIN | MAX | MIN MAX | | | | f <sub>max</sub> | | | 80 | | 175 | | 175 | | 200 | | 175 | | 200 | | MHz | | | CLK | Q | 4.8 | 13.4 | 2.2 | 7.1 | 2.2 | 5.9 | 1.4 | 4.1 | 2.2 | 7.9 | 1.4 | 6.1 | | | t <sub>pd</sub> | CLK | Q | 6 | 14.4 | 3 | 7.7 | 2.6 | 6.2 | 1.6 | 4.4 | 2.6 | 8.2 | 1.6 | 6.4 | ns | | | PRE or CLR low | Q or Q | 4.4 | 12.9 | 2.3 | 7 | 1.7 | 5.9 | 1.6 | 4.1 | 1.7 | 7.9 | 1.6 | 6.1 | MHz<br>ns | ## 7.8 Operating Characteristics $T_A = 25$ °C | PARAMETER | | TEST CONDITIONS | V <sub>CC</sub> = 1.8 V | $V_{CC} = 2.5 \text{ V}$ | V <sub>CC</sub> = 3.3 V | $V_{CC} = 5 V$ | UNIT | |-----------|-------------------------------|-----------------|-------------------------|--------------------------|-------------------------|----------------|------| | | | TEST CONDITIONS | TYP | TYP | TYP | TYP | UNII | | $C_{pd}$ | Power dissipation capacitance | f = 10 MHz | 35 | 35 | 37 | 40 | pF | ## 7.9 Typical Characteristics Figure 2. Propagation Delay (High to Low Transition) vs Load Capacitance ### 8 Parameter Measurement Information | TEST | S1 | |------------------------------------|--------------------------| | t <sub>PLH</sub> /t <sub>PHL</sub> | Open | | t <sub>PLZ</sub> /t <sub>PZL</sub> | <b>V</b> <sub>LOAD</sub> | | t <sub>PHZ</sub> /t <sub>PZH</sub> | GND | | ,, | INPUTS | | | V | | - | ., | |-------------------------------------|-----------------|---------|--------------------|--------------------------|-------------------------------|--------------|----------------| | V <sub>cc</sub> | V, | t,/t, | V <sub>M</sub> | <b>V</b> <sub>LOAD</sub> | C <sub>L</sub> R <sub>L</sub> | | V <sub>Δ</sub> | | 1.8 V ± 0.15 V | V <sub>cc</sub> | ≤2 ns | V <sub>cc</sub> /2 | 2 × V <sub>cc</sub> | 30 pF | <b>1 k</b> Ω | 0.15 V | | $2.5~\textrm{V}~\pm~0.2~\textrm{V}$ | V <sub>cc</sub> | ≤2 ns | V <sub>cc</sub> /2 | 2 × V <sub>cc</sub> | 30 pF | 500 Ω | 0.15 V | | $3.3~V~\pm~0.3~V$ | 3 V | ≤2.5 ns | 1.5 V | 6 V | 50 pF | 500 Ω | 0.3 V | | 5 V ± 0.5 V | V <sub>cc</sub> | ≤2.5 ns | V <sub>cc</sub> /2 | 2 × V <sub>cc</sub> | 50 pF | 500 Ω | 0.3 V | NOTES: A. C<sub>L</sub> includes probe and jig capacitance. - B. Waveform 1 is for an output with internal conditions such that the output is low, except when disabled by the output control. Waveform 2 is for an output with internal conditions such that the output is high, except when disabled by the output control. - C. All input pulses are supplied by generators having the following characteristics: PRR $\leq$ 10 MHz, $Z_{\circ}$ = 50 $\Omega$ . - D. The outputs are measured one at a time, with one transition per measurement. - E. $t_{\mbox{\tiny PLZ}}$ and $t_{\mbox{\tiny PHZ}}$ are the same as $t_{\mbox{\tiny dis}}.$ - F. $t_{PZL}$ and $t_{PZH}$ are the same as $t_{en}$ . - G. $t_{PLH}$ and $t_{PHL}$ are the same as $t_{pd}$ . - H. All parameters and waveforms are not applicable to all devices. Figure 3. Load Circuit and Voltage Waveforms Submit Documentation Feedback Copyright © 2009–2015, Texas Instruments Incorporated ## 9 Detailed Description #### 9.1 Overview This device is fully specified for partial-power-down applications using $I_{\text{off}}$ . The $I_{\text{off}}$ circuitry disables the outputs, preventing damaging current backflow through the device when it is powered down. ### 9.2 Functional Block Diagram ### 9.3 Feature Description - Allow down voltage translation - 5 V to 3.3 V - 5.0 V to 1.8 V - 3.3 V to 1.8 V - · Inputs accept voltage levels up to 5.5 V - I<sub>off</sub> Feature - Can prevent backflow current that can damage device when powered down #### 9.4 Device Functional Modes **Table 1. Function Table** | | INPUTS | OUTPU | JTS | | | |-----|--------|----------|-----|------------------|------------------| | PRE | CLR | CLK | D | Q | Q | | L | Н | Χ | X | Н | L | | Н | L | Χ | X | L | Н | | L | L | X | X | H <sup>(1)</sup> | H <sup>(1)</sup> | | Н | Н | <b>↑</b> | Н | Н | L | | Н | Н | <b>↑</b> | L | L | Н | | Н | Н | L | X | $Q_0$ | $\overline{Q}_0$ | (1) This configuration is nonstable; that is, it does not persist when PRE or CLR returns to its inactive (high) level. ## 10 Application and Implementation #### NOTE Information in the following applications sections is not part of the TI component specification, and TI does not warrant its accuracy or completeness. TI's customers are responsible for determining suitability of components for their purposes. Customers should validate and test their design implementation to confirm system functionality. ## 10.1 Application Information A low level at the preset (PRE) or clear (CLR) input sets or resets the outputs, regardless of the levels of the other inputs. When PRE and CLR are inactive (high), data at the data (D) input meeting the setup time requirements is transferred to the outputs on the positive-going edge of the clock pulse. Clock triggering occurs at a voltage level and is not related directly to the rise time of the clock pulse. Following the hold-time interval, data at the D input can be changed without affecting the levels at the outputs. The resistor and capacitor at the CLR pin are optional. If they are not used, the CLR pin should be connected directly to $V_{CC}$ to be inactive. ### 10.2 Typical Power Button Circuit Figure 4. Device Power Button Circuit #### 10.2.1 Design Requirements This device uses CMOS technology and has balanced output drive. Care should be taken to avoid bus contention because it can drive currents that would exceed maximum limits. Outputs can be combined to produce higher drive but the high drive will also create faster edges into light loads so routing and load conditions should be considered to prevent ringing. #### 10.2.2 Detailed Design Procedure - 1. Recommended Input Conditions: - For rise time and fall time specifications, see (Δt/ΔV) in Recommended Operating Conditions table. - For specified high and low levels, see (V<sub>IH</sub> and V<sub>IL</sub>) in Recommended Operating Conditions table. - Inputs are overvoltage tolerant allowing them to go as high as 5.5 V at any valid V<sub>CC</sub>. - 2. Recommend Output Conditions: Submit Documentation Feedback - Load currents should not exceed 50 mA per output and 100 mA total for the part. - Series resistors on the output may be used if the user desires to slow the output edge signal or limit the ## **Typical Power Button Circuit (continued)** output current. #### 10.2.3 Application Curves ## 11 Power Supply Recommendations The power supply can be any voltage between the minimum and maximum supply voltage rating located in the Recommended Operating Conditions table. Each $V_{CC}$ terminal should have a good bypass capacitor to prevent power disturbance. For devices with a single supply, a 0.1- $\mu$ F capacitor is recommended and if there are multiple $V_{CC}$ terminals then .01- $\mu$ F or .022- $\mu$ F capacitors are recommended for each power terminal. It is acceptable to parallel multiple bypass caps to reject different frequencies of noise. The 0.1- $\mu$ F and 1- $\mu$ F capacitors are commonly used in parallel. The bypass capacitor should be installed as close to the power terminal as possible for best results. ## 12 Layout ### 12.1 Layout Guidelines When using multiple bit logic devices, inputs should not float. In many cases, functions or parts of functions of digital logic devices are unused. Some examples are when only two inputs of a triple-input AND gate are used, or when only 3 of the 4-buffer gates are used. Such input pins should not be left unconnected because the undefined voltages at the outside connections result in undefined operational states. Specified in Figure 7 are rules that must be observed under all circumstances. All unused inputs of digital logic devices must be connected to a high or low bias to prevent them from floating. The logic level that should be applied to any particular unused input depends on the function of the device. Generally they will be tied to GND or $V_{CC}$ , whichever makes more sense or is more convenient. It is acceptable to float outputs unless the part is a transceiver. If the transceiver has an output enable pin, it will disable the outputs section of the part when asserted. This will not disable the input section of the I/Os so they also cannot float when disabled. #### 12.2 Layout Example Figure 7. Layout Diagram ## 13 Device and Documentation Support #### 13.1 Trademarks NanoFree is a trademark of Texas Instruments. All other trademarks are the property of their respective owners. #### 13.2 Electrostatic Discharge Caution These devices have limited built-in ESD protection. The leads should be shorted together or the device placed in conductive foam during storage or handling to prevent electrostatic damage to the MOS gates. #### 13.3 Glossary SLYZ022 — TI Glossary. This glossary lists and explains terms, acronyms and definitions. ## 14 Mechanical, Packaging, and Orderable Information The following pages include mechanical packaging and orderable information. This information is the most current data available for the designated devices. This data is subject to change without notice and revision of this document. For browser based versions of this data sheet, refer to the left hand navigation. ## PACKAGE MATERIALS INFORMATION www.ti.com 19-Aug-2015 ## TAPE AND REEL INFORMATION | A0 | Dimension designed to accommodate the component width | |----|-----------------------------------------------------------| | | Dimension designed to accommodate the component length | | K0 | Dimension designed to accommodate the component thickness | | W | Overall width of the carrier tape | | P1 | Pitch between successive cavity centers | ## QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE #### \*All dimensions are nominal | Device | Package<br>Type | Package<br>Drawing | | SPQ | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant | |-------------------|-----------------|--------------------|---|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------| | SN74LVC1G74DCTR | SM8 | DCT | 8 | 3000 | 180.0 | 13.0 | 3.35 | 4.5 | 1.55 | 4.0 | 12.0 | Q3 | | SN74LVC1G74DCUR | VSSOP | DCU | 8 | 3000 | 178.0 | 9.5 | 2.25 | 3.35 | 1.05 | 4.0 | 8.0 | Q3 | | SN74LVC1G74DCUR | VSSOP | DCU | 8 | 3000 | 180.0 | 8.4 | 2.25 | 3.35 | 1.05 | 4.0 | 8.0 | Q3 | | SN74LVC1G74DCURG4 | VSSOP | DCU | 8 | 3000 | 180.0 | 8.4 | 2.25 | 3.35 | 1.05 | 4.0 | 8.0 | Q3 | | SN74LVC1G74DCUT | VSSOP | DCU | 8 | 250 | 178.0 | 9.5 | 2.25 | 3.35 | 1.05 | 4.0 | 8.0 | Q3 | | SN74LVC1G74DCUT | VSSOP | DCU | 8 | 250 | 180.0 | 8.4 | 2.25 | 3.35 | 1.05 | 4.0 | 8.0 | Q3 | | SN74LVC1G74DQER | X2SON | DQE | 8 | 5000 | 180.0 | 9.5 | 1.15 | 1.6 | 0.5 | 4.0 | 8.0 | Q1 | | SN74LVC1G74RSE2 | UQFN | RSE | 8 | 5000 | 180.0 | 9.5 | 1.7 | 1.7 | 0.75 | 4.0 | 8.0 | Q3 | | SN74LVC1G74RSER | UQFN | RSE | 8 | 5000 | 180.0 | 9.5 | 1.7 | 1.7 | 0.75 | 4.0 | 8.0 | Q2 | www.ti.com 19-Aug-2015 \*All dimensions are nominal | Device | Package Type | Package Drawing | Pins | SPQ | Length (mm) | Width (mm) | Height (mm) | |-------------------|--------------|-----------------|------|------|-------------|------------|-------------| | SN74LVC1G74DCTR | SM8 | DCT | 8 | 3000 | 182.0 | 182.0 | 20.0 | | SN74LVC1G74DCUR | VSSOP | DCU | 8 | 3000 | 202.0 | 201.0 | 28.0 | | SN74LVC1G74DCUR | VSSOP | DCU | 8 | 3000 | 202.0 | 201.0 | 28.0 | | SN74LVC1G74DCURG4 | VSSOP | DCU | 8 | 3000 | 202.0 | 201.0 | 28.0 | | SN74LVC1G74DCUT | VSSOP | DCU | 8 | 250 | 202.0 | 201.0 | 28.0 | | SN74LVC1G74DCUT | VSSOP | DCU | 8 | 250 | 202.0 | 201.0 | 28.0 | | SN74LVC1G74DQER | X2SON | DQE | 8 | 5000 | 184.0 | 184.0 | 19.0 | | SN74LVC1G74RSE2 | UQFN | RSE | 8 | 5000 | 184.0 | 184.0 | 19.0 | | SN74LVC1G74RSER | UQFN | RSE | 8 | 5000 | 184.0 | 184.0 | 19.0 | ## DCT (R-PDSO-G8) #### PLASTIC SMALL-OUTLINE PACKAGE NOTES: A. All linear dimensions are in millimeters. - B. This drawing is subject to change without notice. - C. Body dimensions do not include mold flash or protrusion - D. Falls within JEDEC MO-187 variation DA. ## DCT (R-PDSO-G8) ## PLASTIC SMALL OUTLINE NOTES: A. All linear dimensions are in millimeters. - B. This drawing is subject to change without notice. - C. Publication IPC-7351 is recommended for alternate designs. - D. Laser cutting apertures with trapezoidal walls and also rounding corners will offer better paste release. Customers should contact their board assembly site for stencil design recommendations. Refer to IPC-7525. - E. Customers should contact their board fabrication site for solder mask tolerances between and around signal pads. # DCU (R-PDSO-G8) # PLASTIC SMALL-OUTLINE PACKAGE (DIE DOWN) NOTES: - : A. All linear dimensions are in millimeters. - B. This drawing is subject to change without notice. - C. Body dimensions do not include mold flash or protrusion. Mold flash and protrusion shall not exceed 0.15 per side. - D. Falls within JEDEC MO-187 variation CA. DCU (S-PDSO-G8) PLASTIC SMALL OUTLINE PACKAGE (DIE DOWN) NOTES: A. All linear dimensions are in millimeters. - B. This drawing is subject to change without notice. - C. Publication IPC-7351 is recommended for alternate designs. - D. Laser cutting apertures with trapezoidal walls and also rounding corners will offer better paste release. Customers should contact their board assembly site for stencil design recommendations. Refer to IPC-7525 for other stencil recommendations. - E. Customers should contact their board fabrication site for solder mask tolerances between and around signal pads. PLASTIC QUAD FLATPACK - NO LEAD ## NOTES: - 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M. - 2. This drawing is subject to change without notice. PLASTIC QUAD FLATPACK - NO LEAD NOTES: (continued) 3. For more information, see Texas Instruments literature number SLUA271 (www.ti.com/lit/slua271). PLASTIC QUAD FLATPACK - NO LEAD NOTES: (continued) 5. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations. NOTES: All linear dimensions are in millimeters. Dimensioning and tolerancing per ASME Y14.5M-1994. - B. This drawing is subject to change without notice. C. SON (Small Outline No-Lead) package configuration. D. This package complies to JEDEC MO-287 variation X2EAF. ## DQE (R-PX2SON-N8) ## PLASTIC SMALL OUTLINE NO-LEAD NOTES: - A. All linear dimensions are in millimeters. - B. This drawing is subject to change without notice. - C. Publication IPC-7351 is recommended for alternate designs. - D. Customers should contact their board fabrication site for minimum solder mask web tolerances between signal pads. If 2 mil solder mask is outside PCB vendor capability, it is advised to omit solder mask. - E. Maximum stencil thickness 0,1016 mm (4 mils). All linear dimensions are in millimeters. - F. Laser cutting apertures with trapezoidal walls and also rounding corners will offer better paste release. Customers should contact their board assembly site for stencil design recommendations. Refer to IPC 7525 for stencil design considerations. - G. Over—printing land for acceptable area ratio is not viable due to land width and bridging potential. Customer may further reduce side aperture dimensions if stencil manufacturing process allows for sufficient release at smaller opening. - H. Suggest stencils cut with lasers such as Fiber Laser that produce the greatest positional accuracy. - I. Component placement force should be minimized to prevent excessive paste block deformation. #### IMPORTANT NOTICE Texas Instruments Incorporated and its subsidiaries (TI) reserve the right to make corrections, enhancements, improvements and other changes to its semiconductor products and services per JESD46, latest issue, and to discontinue any product or service per JESD48, latest issue. Buyers should obtain the latest relevant information before placing orders and should verify that such information is current and complete. All semiconductor products (also referred to herein as "components") are sold subject to TI's terms and conditions of sale supplied at the time of order acknowledgment. TI warrants performance of its components to the specifications applicable at the time of sale, in accordance with the warranty in TI's terms and conditions of sale of semiconductor products. Testing and other quality control techniques are used to the extent TI deems necessary to support this warranty. Except where mandated by applicable law, testing of all parameters of each component is not necessarily performed. TI assumes no liability for applications assistance or the design of Buyers' products. Buyers are responsible for their products and applications using TI components. To minimize the risks associated with Buyers' products and applications, Buyers should provide adequate design and operating safeguards. TI does not warrant or represent that any license, either express or implied, is granted under any patent right, copyright, mask work right, or other intellectual property right relating to any combination, machine, or process in which TI components or services are used. Information published by TI regarding third-party products or services does not constitute a license to use such products or services or a warranty or endorsement thereof. Use of such information may require a license from a third party under the patents or other intellectual property of the third party, or a license from TI under the patents or other intellectual property of TI. Reproduction of significant portions of TI information in TI data books or data sheets is permissible only if reproduction is without alteration and is accompanied by all associated warranties, conditions, limitations, and notices. TI is not responsible or liable for such altered documentation. Information of third parties may be subject to additional restrictions. Resale of TI components or services with statements different from or beyond the parameters stated by TI for that component or service voids all express and any implied warranties for the associated TI component or service and is an unfair and deceptive business practice. TI is not responsible or liable for any such statements. Buyer acknowledges and agrees that it is solely responsible for compliance with all legal, regulatory and safety-related requirements concerning its products, and any use of TI components in its applications, notwithstanding any applications-related information or support that may be provided by TI. Buyer represents and agrees that it has all the necessary expertise to create and implement safeguards which anticipate dangerous consequences of failures, monitor failures and their consequences, lessen the likelihood of failures that might cause harm and take appropriate remedial actions. Buyer will fully indemnify TI and its representatives against any damages arising out of the use of any TI components in safety-critical applications. In some cases, TI components may be promoted specifically to facilitate safety-related applications. With such components, TI's goal is to help enable customers to design and create their own end-product solutions that meet applicable functional safety standards and requirements. Nonetheless, such components are subject to these terms. No TI components are authorized for use in FDA Class III (or similar life-critical medical equipment) unless authorized officers of the parties have executed a special agreement specifically governing such use. Only those TI components which TI has specifically designated as military grade or "enhanced plastic" are designed and intended for use in military/aerospace applications or environments. Buyer acknowledges and agrees that any military or aerospace use of TI components which have *not* been so designated is solely at the Buyer's risk, and that Buyer is solely responsible for compliance with all legal and regulatory requirements in connection with such use. TI has specifically designated certain components as meeting ISO/TS16949 requirements, mainly for automotive use. In any case of use of non-designated products, TI will not be responsible for any failure to meet ISO/TS16949. #### Products Applications Audio www.ti.com/audio Automotive and Transportation www.ti.com/automotive **Amplifiers** amplifier.ti.com Communications and Telecom www.ti.com/communications **Data Converters** dataconverter.ti.com Computers and Peripherals www.ti.com/computers **DLP® Products** www.dlp.com Consumer Electronics www.ti.com/consumer-apps DSP dsp.ti.com **Energy and Lighting** www.ti.com/energy Clocks and Timers www.ti.com/clocks Industrial www.ti.com/industrial Interface interface.ti.com Medical www.ti.com/medical Logic Security www.ti.com/security logic.ti.com Power Mgmt power.ti.com Space, Avionics and Defense www.ti.com/space-avionics-defense Microcontrollers microcontroller.ti.com Video and Imaging www.ti.com/video RFID www.ti-rfid.com OMAP Applications Processors www.ti.com/omap TI E2E Community e2e.ti.com Wireless Connectivity <u>www.ti.com/wirelessconnectivity</u>