SN74LVC125A SCAS290Q -JANUARY 1993-REVISED JANUARY 2015 # SN74LVC125A Quadruple Bus Buffer Gate With 3-State Outputs #### **Features** - 3-State Outputs - Separate OE for all 4 buffers - Operates From 1.65 V to 3.6 V - Specified From -40°C to 85°C and -40°C to 125°C - Inputs Accept Voltages to 5.5 V - Max $t_{pd}$ of 4.8 ns at 3.3 V - Typical V<sub>OLP</sub> (Output Ground Bounce) $< 0.8 \text{ V at V}_{CC} = 3.3 \text{ V}, T_A = 25^{\circ}\text{C}$ - Typical V<sub>OHV</sub> (Output V<sub>OH</sub> Undershoot) $> 2 \text{ V at V}_{CC} = 3.3 \text{ V}, T_A = 25^{\circ}\text{C}$ - Latch-Up Performance Exceeds 250 mA Per JESD 17 - ESD Protection Exceeds JESD 22 - 2000-V Human-Body Model - 200-V Machine Model - 1000-V Charged-Device Model ### Applications - Cable Modem Termination Systems - IP Phones: Wired and Wireless - **Optical Modules** - Optical Networking: - EPON or Video Over Fiber - Point-to-Point Microwave Backhaul - Power: Telecom DC/DC Modules: - Analog or Digital - Private Branch Exchanges (PBX) - **TETRA Base Stations** - **Telecom Base Band Units** - Telecom Shelters: - Filter Unit s - Power Distribution Units (PDU) - Power Monitoring Units (PMU) - Wireless Battery Monitoring - Remote Electrical Tilt Units (RET) - Remote Radio Units (RRU) - Tower Mounted Amplifiers (TMA) - Vector Signal Analyzers and Generators - Video Conferencing: IP-Based HD - WiMAX and Wireless Infrastructure Equipment - Wireless Communications Testers - xDSL Modems and DSLAM ### 3 Description This quadruple bus buffer gate is designed for 1.65-V to 3.6-V $V_{CC}$ operation. The SN74LVC125A device features independent line drivers with 3-state outputs. Each output is disabled when the associated output-enable $(\overline{OE})$ input is high. To ensure the high-impedance state during power up or power down, $\overline{OE}$ should be tied to $V_{CC}$ through a pullup resistor; the minimum value of the resistor is determined by the current-sinking capability of the driver. Inputs can be driven from either 3.3-V or 5-V devices. This feature allows the use of this device as a translator in a mixed 3.3-V/5-V system environment. #### Device Information<sup>(1)</sup> | PART NUMBER | PACKAGE (PIN) | BODY SIZE | | | |-------------|---------------|--------------------|--|--| | | SOIC (14) | 8.65 mm × 3.91 mm | | | | | SSOP (14) | 6.20 mm × 5.30 mm | | | | SN74LVC125A | SOP (14) | 10.30 mm × 5.30 mm | | | | | TSSOP (14) | 5.00 mm × 4.40 mm | | | | | VQFN (14) | 3.50 mm × 3.50 mm | | | (1) For all available packages, see the orderable addendum at the end of the data sheet. # Simplified Schematic ### **Table of Contents** | 1 | Features 1 | | 9.1 Overview | 9 | |---|--------------------------------------|----|--------------------------------------|----| | 2 | Applications 1 | | 9.2 Functional Block Diagram | 9 | | 3 | Description 1 | | 9.3 Feature Description | 9 | | 4 | Simplified Schematic 1 | | 9.4 Device Functional Modes | 9 | | 5 | Revision History | 10 | Application and Implementation | 10 | | 6 | Pin Configuration and Functions | | 10.1 Application Information | 10 | | 7 | _ | | 10.2 Typical Application | 10 | | 1 | Specifications | 11 | Power Supply Recommendations | 11 | | | 7.1 Absolute Maximum Ratings | | Layout | | | | 7.2 ESD Ratings | | 12.1 Layout Guidelines | | | | 7.3 Recommended Operating Conditions | | 12.2 Layout Example | | | | 7.4 Thermal Information | 13 | Device and Documentation Support | | | | 7.5 Electrical Characteristics 6 | | 13.1 Trademarks | | | | 7.6 Switching Characteristics 6 | | 13.2 Electrostatic Discharge Caution | | | | 7.7 Operating Characteristics | | 13.3 Glossary | | | _ | 7.8 Typical Characteristics | 14 | Mechanical, Packaging, and Orderable | | | 8 | Parameter Measurement Information 8 | 17 | Information | 13 | | 9 | Detailed Description9 | | | | | | | | | | # **5 Revision History** ### Changes from Revision P (October 2010) to Revision Q **Page** Added Applications, Device Information table, Pin Functions table, ESD Ratings table, Thermal Information table, Typical Characteristics, Feature Description section, Device Functional Modes, Application and Implementation section, Power Supply Recommendations section, Layout section, Device and Documentation Support section, and Deleted Ordering Information table. # 6 Pin Configuration and Functions **Pin Functions** 3₹ GND | Р | riN | | | |-----------------|--------------------------|------|---------------| | NAME | D, DB, NS, PW<br>and RGY | TYPE | DESCRIPTION | | 1A | 2 | 1 | Input | | 1 <del>OE</del> | 1 | 1 | Output enable | | 1Y | 3 | 0 | Output | | 2A | 5 | I | Input | | 2 <del>OE</del> | 4 | I | Output enable | | 2Y | 6 | 0 | Output | | 3A | 9 | I | Input | | 3 <del>OE</del> | 10 | I | Output enable | | 3Y | 8 | 0 | Output | | 4A | 12 | I | Input | | 4 <del>OE</del> | 13 | I | Output enable | | 4Y | 11 | 0 | Output | | GND | 7 | _ | Ground | | V <sub>cc</sub> | 14 | _ | Power pin | Copyright © 1993–2015, Texas Instruments Incorporated ### **Specifications** ### 7.1 Absolute Maximum Ratings over operating free-air temperature range (unless otherwise noted)(1) | | | | MIN | MAX | UNIT | |------------------|---------------------------------------------------|-------------------------------------------|------|-----------------------|------| | $V_{CC}$ | Supply voltage range | | -0.5 | 6.5 | V | | VI | Input voltage range <sup>(2)</sup> | | -0.5 | 6.5 | V | | Vo | Output voltage range (2)(3) | | -0.5 | V <sub>CC</sub> + 0.5 | V | | I <sub>IK</sub> | Input clamp current | V <sub>I</sub> < 0 | | -50 | mA | | I <sub>OK</sub> | Output clamp current | V <sub>O</sub> < 0 | | -50 | mA | | Io | Continuous output current | | | ±50 | mA | | | Continuous current through V <sub>CC</sub> or GND | | | ±100 | mA | | P <sub>tot</sub> | Power dissipation | $T_A = -40$ °C to 125°C <sup>(4)(5)</sup> | | 500 | mW | | T <sub>stg</sub> | Storage temperature range | | -65 | 150 | °C | <sup>(1)</sup> Stresses beyond those listed under Absolute Maximum Ratings may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under Recommended Operating Conditions is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability. - The input and output negative-voltage ratings may be exceeded if the input and output current ratings are observed. - The value of $V_{CC}$ is provided in the *Recommended Operating Conditions* table. For the D package: above 70°C, the value of $P_{tot}$ derates linearly with 8 mW/K. For the DB, NS, and PW packages: above 60°C, the value of $P_{tot}$ derates linearly with 5.5 mW/K. ### 7.2 ESD Ratings | | PARAMETER | DEFINITION | VALUE | UNIT | |--------------------|----------------------------|-------------------------------------------------------------------------------|-------|------| | | Floatroatatio | Human body model (HBM), per ANSI/ESDA/JEDEC JS-001, all pins (1) | 2000 | | | V <sub>(ESD)</sub> | Electrostatic<br>discharge | Charged device model (CDM), per JEDEC specification JESD22-C101, all pins (2) | 1000 | V | JEDEC document JEP155 states that 500-V HBM allows safe manufacturing with a standard ESD control process. JEDEC document JEP157 states that 250-V CDM allows safe manufacturing with a standard ESD control process. Submit Documentation Feedback # 7.3 Recommended Operating Conditions over operating free-air temperature range (unless otherwise noted)(1) | | | | $T_A = 2$ | 25°C | -40°C to 8 | 35°C | -40°C to 1 | 25°C | | | |-----------------|--------------------------|--------------------------------------------|------------------------|------------------------|------------------------|-----------------------|------------------------|----------------------|------|--| | | | | MIN | MAX | MIN | MAX | MIN | MAX | UNIT | | | \/ | Supply voltage | Operating | 1.65 | 3.6 | 1.65 | 3.6 | 1.65 | 3.6 | V | | | V <sub>CC</sub> | | Data retention only | 1.5 | | 1.5 | | 1.5 | | V | | | | | V <sub>CC</sub> = 1.65 V to 1.95 V | 0.65 × V <sub>CC</sub> | | 0.65 × V <sub>CC</sub> | | 0.65 × V <sub>CC</sub> | | | | | $V_{IH}$ | High-level input voltage | $V_{CC} = 2.3 \text{ V to } 2.7 \text{ V}$ | 1.7 | | 1.7 | | 1.7 | | V | | | | input voltago | $V_{CC} = 2.7 \text{ V to } 3.6 \text{ V}$ | 2 | | 2 | | 2 | | | | | | | V <sub>CC</sub> = 1.65 V to 1.95 V | | 0.35 × V <sub>CC</sub> | 0. | .35 × V <sub>CC</sub> | 0.3 | 35 × V <sub>CC</sub> | | | | $V_{IL}$ | Low-level input voltage | V <sub>CC</sub> = 2.3 V to 2.7 V | | 0.7 | | 0.7 | | 0.7 | V | | | | | V <sub>CC</sub> = 2.7 V to 3.6 V | | 0.8 | | 0.8 | | 8.0 | | | | VI | Input voltage | | 0 | 5.5 | 0 | 5.5 | 0 | 5.5 | V | | | Vo | Output voltage | | 0 | V <sub>CC</sub> | 0 | V <sub>CC</sub> | 0 | V <sub>CC</sub> | V | | | | | V <sub>CC</sub> = 1.65 V | | -4 | | -4 | | -4 | | | | | High-level | V <sub>CC</sub> = 2.3 V | | -8 | | -8 | | -8 | A | | | I <sub>OH</sub> | output current | V <sub>CC</sub> = 2.7 V | | -12 | | -12 | | -12 | mA | | | | | V <sub>CC</sub> = 3 V | | -24 | | -24 | | -24 | | | | | | V <sub>CC</sub> = 1.65 V | | 4 | | 4 | | 4 | | | | | Low-level | V <sub>CC</sub> = 2.3 V | | 8 | | 8 | | 8 | 3 | | | l <sub>OL</sub> | output current | V <sub>CC</sub> = 2.7 V | | 12 | | 12 | | 12 | mA | | | | | V <sub>CC</sub> = 3 V | | 24 | | 24 | | 24 | | | | Δt/Δν | Input transition ris | e or fall rate | | 8 | | 8 | | 8 | ns/V | | <sup>(1)</sup> All unused inputs of the device must be held at V<sub>CC</sub> or GND to ensure proper device operation. Refer to the TI application report, *Implications of Slow or Floating CMOS Inputs*, literature number SCBA004. #### 7.4 Thermal Information | | THERMAL METRIC <sup>(1)</sup> | D <sup>(2)</sup> | DB <sup>(2)</sup> | NS <sup>(2)</sup> | PW <sup>(2)</sup> | RGY <sup>(3)</sup> | UNIT | |-----------------|----------------------------------------|------------------|-------------------|-------------------|-------------------|--------------------|------| | | THERMAL METRIC | | | 14 P | INS | | UNII | | $R_{\theta JA}$ | Junction-to-ambient thermal resistance | 86 | 96 | 76 | 113 | 47 | °C/W | <sup>1)</sup> For more information about traditional and new thermal metrics, see the IC Package Thermal Metrics application report, SPRA953. Submit Documentation Feedback <sup>(2)</sup> The package thermal impedance is calculated in accordance with JESD 51-7. <sup>(3)</sup> The package thermal impedance is calculated in accordance with JESD 51-5. ### 7.5 Electrical Characteristics over recommended operating free-air temperature range (unless otherwise noted) | DADAMETED | TEST CONDITIONS | V | T <sub>A</sub> = | = 25°C | | -40°C to 8 | 35°C | -40°C to 12 | 25°C | LINIT | |------------------|---------------------------------------------------------------------------------|--------------------|-----------------------|--------|------|-----------------------|------|-----------------------|------|-------| | PARAMETER | TEST CONDITIONS | V <sub>CC</sub> | MIN | TYP | MAX | MIN | MAX | MIN | MAX | UNIT | | | I <sub>OH</sub> = -100 μA | 1.65 V to<br>3.6 V | V <sub>CC</sub> - 0.2 | | | V <sub>CC</sub> - 0.2 | | V <sub>CC</sub> - 0.3 | | | | | $I_{OH} = -4 \text{ mA}$ | 1.65 V | 1.29 | | | 1.2 | | 1.05 | | | | $V_{OH}$ | $I_{OH} = -8 \text{ mA}$ | 2.3 V | 1.9 | | | 1.7 | | 1.55 | | V | | | 1 10 mΛ | 2.7 V | 2.2 | | | 2.2 | | 2.05 | | | | | I <sub>OH</sub> = -12 mA | 3 V | 2.4 | | | 2.4 | | 2.25 | | | | | $I_{OH} = -24 \text{ mA}$ | 3 V | 2.3 | | | 2.2 | | 2 | | | | | I <sub>OL</sub> = 100 μA | 1.65 V to<br>3.6 V | | | 0.1 | | 0.2 | | 0.3 | | | | I <sub>OL</sub> = 4 mA | 1.65 V | | | 0.24 | | 0.45 | | 0.6 | | | $V_{OL}$ | $I_{OL} = 8 \text{ mA}$ | 2.3 V | | | 0.3 | | 0.7 | | 0.75 | V | | | I <sub>OL</sub> = 12 mA | 2.7 V | | | 0.4 | | 0.4 | | 0.6 | | | | I <sub>OL</sub> = 24 mA | 3 V | | | 0.55 | | 0.55 | | 8.0 | | | l <sub>l</sub> | V <sub>I</sub> = 5.5 V or GND | 3.6 V | | | ±1 | | ±5 | | ±20 | μΑ | | I <sub>OZ</sub> | $V_O = V_{CC}$ or GND | 3.6 V | | | ±1 | | ±10 | | ±20 | μΑ | | I <sub>cc</sub> | $V_I = V_{CC}$ or GND, $I_O = 0$ | 3.6 V | | | 1 | | 10 | | 40 | μΑ | | ΔI <sub>CC</sub> | One input at V <sub>CC</sub> – 0.6 V,<br>Other inputs at V <sub>CC</sub> or GND | 2.7 V to<br>3.6 V | | | 500 | | 500 | | 5000 | μΑ | | $C_{i}$ | $V_I = V_{CC}$ or GND | 3.3 V | | 5 | | | | | | pF | # 7.6 Switching Characteristics over recommended operating free-air temperature range (unless otherwise noted) (see Figure 3) | DADAMETED | FROM | то | V | T | λ = 25°C | ; | -40°C t | o 85°C | -40°C to 125°C | | LINIT | | | | |--------------------|---------|----------|-----------------------------------|-----|----------|----------------|---------|--------|----------------|------|-------|---|------|--| | PARAMETER | (INPUT) | (OUTPUT) | V <sub>cc</sub> | MIN | TYP | MAX | MIN | MAX | MIN | MAX | UNIT | | | | | | | | 1.8 V ± 0.15 V | 1 | 4.5 | 11.8 | 1 | 12.3 | 1 | 13.8 | | | | | | | ^ | Υ | 2.5 V ± 0.2 V | 1 | 2.7 | 5.8 | 1 | 6.3 | 1 | 8.4 | | | | | | t <sub>pd</sub> | Α | Ť | 2.7 V | 1 | 3 | 5.3 | 1 | 5.5 | 1 | 7 | ns | | | | | | | | $3.3 \text{ V} \pm 0.3 \text{ V}$ | 1 | 2.5 | 4.6 | 1 | 4.8 | 1 | 6 | | | | | | | ŌĒ | | | | | 1.8 V ± 0.15 V | 1 | 4.3 | 13.8 | 1 | 14.3 | 1 | 15.8 | | | | | Y | 2.5 V ± 0.2 V | 1 | 2.7 | 6.9 | 1 | 7.4 | 1 | 9.5 | ns | | | | | t <sub>en</sub> | | Ť | 2.7 V | 1 | 3.3 | 6.4 | 1 | 6.6 | 1 | 8.5 | | | | | | | | | $3.3 \text{ V} \pm 0.3 \text{ V}$ | 1 | 2.4 | 5.2 | 1 | 5.4 | 1 | 7 | | | | | | | | | 1.8 V ± 0.15 V | 1 | 4.3 | 10.6 | 1 | 11.1 | 1 | 12.6 | | | | | | 4 | ŌĒ | Υ | $2.5 \text{ V} \pm 0.2 \text{ V}$ | 1 | 2.2 | 5.1 | 1 | 5.6 | 1 | 7.7 | ns | | | | | ${ m t}_{ m dis}$ | OE | OE Y | 2.7 V | 1 | 2.5 | 4.8 | 1 | 5 | 1 | 6.5 | | | | | | | | | 3.3 V ± 0.3 V | 1 | 2.4 | 4.4 | 1 | 4.6 | 1 | 6 | | | | | | t <sub>sk(o)</sub> | | | $3.3 \text{ V} \pm 0.3 \text{ V}$ | | | | | 1 | | 1.5 | ns | | | | # 7.7 Operating Characteristics $T_A = 25^{\circ}C$ | | PARAMETER | TEST<br>CONDITIONS | V <sub>CC</sub> | TYP | UNIT | |----------|----------------------------------------|--------------------|-----------------|------|------| | | Power dissipation capacitance per gate | | 1.8 V | 7.4 | pF | | $C_{pd}$ | | f = 10 MHz | 2.5 V | 11.3 | | | | | | 3.3 V | 15 | | ## 7.8 Typical Characteristics ### 8 Parameter Measurement Information | TEST | S1 | |------------------------------------|------------| | t <sub>PLH</sub> /t <sub>PHL</sub> | Open | | t <sub>PLZ</sub> /t <sub>PZL</sub> | $V_{LOAD}$ | | t <sub>PHZ</sub> /t <sub>PZH</sub> | GND | | ., | INF | PUTS | ., | ., | | - | ., | |-----------------|-----------------|--------------------------------|--------------------|---------------------|-------|----------------|-------------------------| | V <sub>CC</sub> | VI | t <sub>r</sub> /t <sub>f</sub> | V <sub>M</sub> | V <sub>LOAD</sub> | CL | R <sub>L</sub> | $oldsymbol{V}_{\Delta}$ | | 1.8 V ± 0.15 V | V <sub>CC</sub> | ≤2 ns | V <sub>CC</sub> /2 | 2 × V <sub>CC</sub> | 30 pF | <b>1 k</b> Ω | 0.15 V | | 2.5 V ± 0.2 V | V <sub>CC</sub> | ≤2 ns | V <sub>CC</sub> /2 | 2 × V <sub>CC</sub> | 30 pF | <b>500</b> Ω | 0.15 V | | 2.7 V | 2.7 V | ≤2.5 ns | 1.5 V | 6 V | 50 pF | <b>500</b> Ω | 0.3 V | | 3.3 V ± 0.3 V | 2.7 V | ≤2.5 ns | 1.5 V | 6 V | 50 pF | <b>500</b> Ω | 0.3 V | NOTES: A. C<sub>L</sub> includes probe and jig capacitance. - B. Waveform 1 is for an output with internal conditions such that the output is low, except when disabled by the output control. Waveform 2 is for an output with internal conditions such that the output is high, except when disabled by the output control. - C. All input pulses are supplied by generators having the following characteristics: PRR≤ 10 MHz, Z<sub>O</sub> = 50 Ω. - D. The outputs are measured one at a time, with one transition per measurement. - E. $t_{PLZ}$ and $t_{PHZ}$ are the same as $t_{dis}$ . - F. $t_{PZL}$ and $t_{PZH}$ are the same as $t_{en}$ . - G. $t_{PLH}$ and $t_{PHL}$ are the same as $t_{pd}$ . - H. All parameters and waveforms are not applicable to all devices. Figure 3. Load Circuit and Voltage Waveforms Submit Documentation Feedback Copyright © 1993–2015, Texas Instruments Incorporated ### 9 Detailed Description #### 9.1 Overview The SN74LVC125A device is a quadruple bus buffer gate featuring independent line drivers with 3-state outputs. Each output is disabled when the associated output-enable ( $\overline{OE}$ ) input is high. When $\overline{OE}$ is low, the respective gate passes the data from the A input to its Y output. To ensure the high-impedance state during power up or power down, $\overline{OE}$ should be tied to $\overline{V_{CC}}$ through a pull-up resistor; the minimum value of the resistor is determined by the current-sourcing capability of the driver. ### 9.2 Functional Block Diagram ### 9.3 Feature Description - · Wide operating voltage range - Operates from 1.65 V to 5.5 V - Allows down voltage translation - Inputs accept voltages to 5.5 V #### 9.4 Device Functional Modes **Table 1. Function Table** | INP | UTS | OUTPUT | |-----|-----|--------| | ŌĒ | Α | Υ | | L | Н | Н | | L | L | L | | Н | X | Z | ### 10 Application and Implementation #### NOTE Information in the following applications sections is not part of the TI component specification, and TI does not warrant its accuracy or completeness. TI's customers are responsible for determining suitability of components for their purposes. Customers should validate and test their design implementation to confirm system functionality. ### 10.1 Application Information SN74LVC125A is a high drive CMOS device that can be used for a multitude of bus interface type applications where output drive or PCB trace length is a concern. The inputs can accept voltages to 5.5 V at any valid $V_{CC}$ making it ideal for down translation. ### 10.2 Typical Application Figure 4. Typical Application Schematic #### 10.2.1 Design Requirements This device uses CMOS technology and has balanced output drive. Care should be taken to avoid bus contention because it can drive currents that would exceed maximum limits. The high drive will also create fast edges into light loads so routing and load conditions should be considered to prevent ringing. #### 10.2.2 Detailed Design Procedure - 1. Recommended Input Conditions: - For rise time and fall time specifications, see $(\Delta t/\Delta V)$ in the Recommended Operating Conditions table. - For specified high and low levels, see (V<sub>IH</sub> and V<sub>IL</sub>) in the *Recommended Operating Conditions* table. - Inputs are overvoltage tolerant allowing them to go as high as (V<sub>I</sub> max) in the Recommended Operating Conditions table at any valid V<sub>CC</sub>. ### 2. Recommend Output Conditions: Load currents should not exceed (I<sub>O</sub> max) per output and should not exceed (Continuous current through V<sub>CC</sub> or GND) total current for the part. These limits are located in the *Absolute Maximum Ratings* table. ### **Typical Application (continued)** - Outputs should not be pulled above V<sub>CC</sub>. - Series resistors on the output may be used if the user desires to slow the output edge signal or limit the output current. #### 10.2.3 Application Curves Figure 5. Output Drive Current (I<sub>OL</sub>) vs LOW-level Output Voltage (V<sub>OL</sub>) Figure 6. Output Drive Current (I<sub>OH</sub>) vs HIGH-level Output Voltage (V<sub>OH</sub>) ## 11 Power Supply Recommendations The power supply can be any voltage between the MIN and MAX supply voltage rating located in the Recommended Operating Conditions table. Each $V_{CC}$ terminal should have a good bypass capacitor to prevent power disturbance. For devices with a single supply, a 0.1 $\mu$ F capacitor is recommended. If there are multiple $V_{CC}$ terminals then 0.01 $\mu$ F or 0.022 $\mu$ F capacitors are recommended for each power terminal. It is ok to parallel multiple bypass capacitors to reject different frequencies of noise. Multiple bypass capacitors may be paralleled to reject different frequencies of noise. The bypass capacitor should be installed as close to the power terminal as possible for the best results. ### 12 Layout ## 12.1 Layout Guidelines When using multiple bit logic devices, inputs should not float. In many cases, functions or parts of functions of digital logic devices are unused. Some examples are when only two inputs of a triple-input AND gate are used, or when only 3 of the 4-buffer gates are used. Such input pins should not be left unconnected because the undefined voltages at the outside connections result in undefined operational states. Specified in Figure 7 are rules that must be observed under all circumstances. All unused inputs of digital logic devices must be connected to a high or low bias to prevent them from floating. The logic level that should be applied to any particular unused input depends on the function of the device. Generally they will be tied to GND or V<sub>CC</sub>, whichever makes more sense or is more convenient. # 12.2 Layout Example Figure 7. Layout Diagram # 13 Device and Documentation Support ### 13.1 Trademarks All trademarks are the property of their respective owners. ### 13.2 Electrostatic Discharge Caution These devices have limited built-in ESD protection. The leads should be shorted together or the device placed in conductive foam during storage or handling to prevent electrostatic damage to the MOS gates. ### 13.3 Glossary SLYZ022 — TI Glossary. This glossary lists and explains terms, acronyms and definitions. ### 14 Mechanical, Packaging, and Orderable Information The following pages include mechanical packaging and orderable information. This information is the most current data available for the designated devices. This data is subject to change without notice and revision of this document. For browser based versions of this data sheet, refer to the left hand navigation. 10-Jun-2014 ### **PACKAGING INFORMATION** | Orderable Device | Status | Package Type | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan | Lead/Ball Finish | MSL Peak Temp | Op Temp (°C) | Device Marking (4/5) | Sample | |------------------|----------|--------------|--------------------|------|----------------|----------------------------|-------------------|--------------------|--------------|----------------------|--------| | SN74LVC125AD | ACTIVE | SOIC | D | 14 | 50 | Green (RoHS<br>& no Sb/Br) | CU NIPDAU | Level-1-260C-UNLIM | -40 to 125 | LVC125A | Sample | | SN74LVC125ADBLE | OBSOLETE | SSOP | DB | 14 | | TBD | Call TI | Call TI | -40 to 125 | | | | SN74LVC125ADBR | ACTIVE | SSOP | DB | 14 | 2000 | Green (RoHS<br>& no Sb/Br) | CU NIPDAU | Level-1-260C-UNLIM | -40 to 125 | LC125A | Sample | | SN74LVC125ADBRG4 | ACTIVE | SSOP | DB | 14 | 2000 | Green (RoHS<br>& no Sb/Br) | CU NIPDAU | Level-1-260C-UNLIM | -40 to 125 | LC125A | Sample | | SN74LVC125ADE4 | ACTIVE | SOIC | D | 14 | 50 | Green (RoHS<br>& no Sb/Br) | CU NIPDAU | Level-1-260C-UNLIM | -40 to 125 | LVC125A | Sample | | SN74LVC125ADG4 | ACTIVE | SOIC | D | 14 | 50 | Green (RoHS<br>& no Sb/Br) | CU NIPDAU | Level-1-260C-UNLIM | -40 to 125 | LVC125A | Sample | | SN74LVC125ADR | ACTIVE | SOIC | D | 14 | 2500 | Green (RoHS<br>& no Sb/Br) | CU NIPDAU CU SN | Level-1-260C-UNLIM | -40 to 125 | LVC125A | Sample | | SN74LVC125ADRE4 | ACTIVE | SOIC | D | 14 | 2500 | Green (RoHS<br>& no Sb/Br) | CU NIPDAU | Level-1-260C-UNLIM | -40 to 125 | LVC125A | Sample | | SN74LVC125ADRG3 | ACTIVE | SOIC | D | 14 | 2500 | Green (RoHS<br>& no Sb/Br) | CU SN | Level-1-260C-UNLIM | -40 to 125 | LVC125A | Sample | | SN74LVC125ADRG4 | ACTIVE | SOIC | D | 14 | 2500 | Green (RoHS<br>& no Sb/Br) | CU NIPDAU | Level-1-260C-UNLIM | -40 to 125 | LVC125A | Sample | | SN74LVC125ADT | ACTIVE | SOIC | D | 14 | 250 | Green (RoHS<br>& no Sb/Br) | CU NIPDAU | Level-1-260C-UNLIM | -40 to 125 | LVC125A | Sample | | SN74LVC125ADTG4 | ACTIVE | SOIC | D | 14 | 250 | Green (RoHS<br>& no Sb/Br) | CU NIPDAU | Level-1-260C-UNLIM | -40 to 125 | LVC125A | Sample | | SN74LVC125ANSR | ACTIVE | SO | NS | 14 | 2000 | Green (RoHS<br>& no Sb/Br) | CU NIPDAU | Level-1-260C-UNLIM | -40 to 125 | LVC125A | Sample | | SN74LVC125ANSRE4 | ACTIVE | SO | NS | 14 | 2000 | Green (RoHS<br>& no Sb/Br) | CU NIPDAU | Level-1-260C-UNLIM | -40 to 125 | LVC125A | Sample | | SN74LVC125APW | ACTIVE | TSSOP | PW | 14 | 90 | Green (RoHS<br>& no Sb/Br) | CU NIPDAU | Level-1-260C-UNLIM | -40 to 125 | LC125A | Sample | | SN74LVC125APWE4 | ACTIVE | TSSOP | PW | 14 | 90 | Green (RoHS<br>& no Sb/Br) | CU NIPDAU | Level-1-260C-UNLIM | -40 to 125 | LC125A | Sample | | SN74LVC125APWG4 | ACTIVE | TSSOP | PW | 14 | 90 | Green (RoHS<br>& no Sb/Br) | CU NIPDAU | Level-1-260C-UNLIM | -40 to 125 | LC125A | Sample | | SN74LVC125APWLE | OBSOLETE | TSSOP | PW | 14 | | TBD | Call TI | Call TI | -40 to 125 | | | www.ti.com ## PACKAGE OPTION ADDENDUM 10-Jun-2014 | Orderable Device | Status | Package Type | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan | Lead/Ball Finish | MSL Peak Temp | Op Temp (°C) | Device Marking (4/5) | Samples | |-------------------|--------|--------------|--------------------|------|----------------|----------------------------|-------------------|---------------------------|--------------|----------------------|---------| | SN74LVC125APWR | ACTIVE | TSSOP | PW | 14 | 2000 | Green (RoHS<br>& no Sb/Br) | CU NIPDAU CU SN | (3)<br>Level-1-260C-UNLIM | -40 to 125 | LC125A | Samples | | SN74LVC125APWRE4 | ACTIVE | TSSOP | PW | 14 | 2000 | Green (RoHS<br>& no Sb/Br) | CU NIPDAU | Level-1-260C-UNLIM | -40 to 125 | LC125A | Samples | | SN74LVC125APWRG3 | ACTIVE | TSSOP | PW | 14 | 2000 | Green (RoHS<br>& no Sb/Br) | CU SN | Level-1-260C-UNLIM | | LC125A | Samples | | SN74LVC125APWRG4 | ACTIVE | TSSOP | PW | 14 | 2000 | Green (RoHS<br>& no Sb/Br) | CU NIPDAU | Level-1-260C-UNLIM | -40 to 125 | LC125A | Samples | | SN74LVC125APWT | ACTIVE | TSSOP | PW | 14 | 250 | Green (RoHS<br>& no Sb/Br) | CU NIPDAU | Level-1-260C-UNLIM | -40 to 125 | LC125A | Samples | | SN74LVC125APWTE4 | ACTIVE | TSSOP | PW | 14 | 250 | Green (RoHS<br>& no Sb/Br) | CU NIPDAU | Level-1-260C-UNLIM | -40 to 125 | LC125A | Samples | | SN74LVC125APWTG4 | ACTIVE | TSSOP | PW | 14 | 250 | Green (RoHS<br>& no Sb/Br) | CU NIPDAU | Level-1-260C-UNLIM | -40 to 125 | LC125A | Samples | | SN74LVC125ARGYR | ACTIVE | VQFN | RGY | 14 | 3000 | Green (RoHS<br>& no Sb/Br) | CU NIPDAU | Level-2-260C-1 YEAR | -40 to 125 | LC125A | Samples | | SN74LVC125ARGYRG4 | ACTIVE | VQFN | RGY | 14 | 3000 | Green (RoHS<br>& no Sb/Br) | CU NIPDAU | Level-2-260C-1 YEAR | -40 to 125 | LC125A | Samples | <sup>(1)</sup> The marketing status values are defined as follows: **ACTIVE:** Product device recommended for new designs. LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect. NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design. PREVIEW: Device has been announced but is not in production. Samples may or may not be available. **OBSOLETE:** TI has discontinued the production of the device. **TBD:** The Pb-Free/Green conversion plan has not been defined. **Pb-Free** (RoHS): TI's terms "Lead-Free" or "Pb-Free" mean semiconductor products that are compatible with the current RoHS requirements for all 6 substances, including the requirement that lead not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, TI Pb-Free products are suitable for use in specified lead-free processes. **Pb-Free** (RoHS Exempt): This component has a RoHS exemption for either 1) lead-based flip-chip solder bumps used between the die and package, or 2) lead-based die adhesive used between the die and leadframe. The component is otherwise considered Pb-Free (RoHS compatible) as defined above. Green (RoHS & no Sb/Br): TI defines "Green" to mean Pb-Free (RoHS compatible), and free of Bromine (Br) and Antimony (Sb) based flame retardants (Br or Sb do not exceed 0.1% by weight in homogeneous material) <sup>(2)</sup> Eco Plan - The planned eco-friendly classification: Pb-Free (RoHS), Pb-Free (RoHS Exempt), or Green (RoHS & no Sb/Br) - please check http://www.ti.com/productcontent for the latest availability information and additional product content details. <sup>(3)</sup> MSL. Peak Temp. - The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature. # **PACKAGE OPTION ADDENDUM** 10-Jun-2014 - (4) There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device. - (5) Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device. - (6) Lead/Ball Finish Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead/Ball Finish values may wrap to two lines if the finish value exceeds the maximum column width. **Important Information and Disclaimer:** The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release. In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis. #### OTHER QUALIFIED VERSIONS OF SN74LVC125A: Automotive: SN74LVC125A-Q1 Enhanced Product: SN74LVC125A-EP NOTE: Qualified Version Definitions: - Automotive Q100 devices qualified for high-reliability automotive applications targeting zero defects - Enhanced Product Supports Defense, Aerospace and Medical Applications # PACKAGE MATERIALS INFORMATION www.ti.com 29-Feb-2016 ## TAPE AND REEL INFORMATION | | Dimension designed to accommodate the component width | |----|-----------------------------------------------------------| | | Dimension designed to accommodate the component length | | K0 | Dimension designed to accommodate the component thickness | | W | Overall width of the carrier tape | | P1 | Pitch between successive cavity centers | ### QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE \*All dimensions are nominal | Device | Package<br>Type | Package<br>Drawing | Pins | SPQ | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant | |------------------|-----------------|--------------------|------|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------| | SN74LVC125ADBR | SSOP | DB | 14 | 2000 | 330.0 | 16.4 | 8.2 | 6.6 | 2.5 | 12.0 | 16.0 | Q1 | | SN74LVC125ADR | SOIC | D | 14 | 2500 | 330.0 | 16.4 | 6.5 | 9.0 | 2.1 | 8.0 | 16.0 | Q1 | | SN74LVC125ADR | SOIC | D | 14 | 2500 | 330.0 | 16.4 | 6.5 | 9.0 | 2.1 | 8.0 | 16.0 | Q1 | | SN74LVC125ADR | SOIC | D | 14 | 2500 | 330.0 | 16.8 | 6.5 | 9.5 | 2.3 | 8.0 | 16.0 | Q1 | | SN74LVC125ADRG3 | SOIC | D | 14 | 2500 | 330.0 | 16.8 | 6.5 | 9.5 | 2.3 | 8.0 | 16.0 | Q1 | | SN74LVC125ADRG4 | SOIC | D | 14 | 2500 | 330.0 | 16.4 | 6.5 | 9.0 | 2.1 | 8.0 | 16.0 | Q1 | | SN74LVC125ADRG4 | SOIC | D | 14 | 2500 | 330.0 | 16.4 | 6.5 | 9.0 | 2.1 | 8.0 | 16.0 | Q1 | | SN74LVC125ADT | SOIC | D | 14 | 250 | 330.0 | 16.4 | 6.5 | 9.0 | 2.1 | 8.0 | 16.0 | Q1 | | SN74LVC125ANSR | SO | NS | 14 | 2000 | 330.0 | 16.4 | 8.2 | 10.5 | 2.5 | 12.0 | 16.0 | Q1 | | SN74LVC125APWR | TSSOP | PW | 14 | 2000 | 330.0 | 12.4 | 6.9 | 5.6 | 1.6 | 8.0 | 12.0 | Q1 | | SN74LVC125APWR | TSSOP | PW | 14 | 2000 | 330.0 | 12.4 | 6.9 | 5.6 | 1.6 | 8.0 | 12.0 | Q1 | | SN74LVC125APWRG3 | TSSOP | PW | 14 | 2000 | 330.0 | 12.4 | 6.9 | 5.6 | 1.6 | 8.0 | 12.0 | Q1 | | SN74LVC125APWRG4 | TSSOP | PW | 14 | 2000 | 330.0 | 12.4 | 6.9 | 5.6 | 1.6 | 8.0 | 12.0 | Q1 | | SN74LVC125APWT | TSSOP | PW | 14 | 250 | 330.0 | 12.4 | 6.9 | 5.6 | 1.6 | 8.0 | 12.0 | Q1 | | SN74LVC125ARGYR | VQFN | RGY | 14 | 3000 | 330.0 | 12.4 | 3.75 | 3.75 | 1.15 | 8.0 | 12.0 | Q1 | **PACKAGE MATERIALS INFORMATION** www.ti.com 29-Feb-2016 \*All dimensions are nominal | Device | Package Type | Package Drawing | Pins | SPQ | Length (mm) | Width (mm) | Height (mm) | |------------------|--------------|-----------------|------|------|-------------|------------|-------------| | SN74LVC125ADBR | SSOP | DB | 14 | 2000 | 367.0 | 367.0 | 38.0 | | SN74LVC125ADR | SOIC | D | 14 | 2500 | 367.0 | 367.0 | 38.0 | | SN74LVC125ADR | SOIC | D | 14 | 2500 | 333.2 | 345.9 | 28.6 | | SN74LVC125ADR | SOIC | D | 14 | 2500 | 364.0 | 364.0 | 27.0 | | SN74LVC125ADRG3 | SOIC | D | 14 | 2500 | 364.0 | 364.0 | 27.0 | | SN74LVC125ADRG4 | SOIC | D | 14 | 2500 | 367.0 | 367.0 | 38.0 | | SN74LVC125ADRG4 | SOIC | D | 14 | 2500 | 333.2 | 345.9 | 28.6 | | SN74LVC125ADT | SOIC | D | 14 | 250 | 367.0 | 367.0 | 38.0 | | SN74LVC125ANSR | SO | NS | 14 | 2000 | 367.0 | 367.0 | 38.0 | | SN74LVC125APWR | TSSOP | PW | 14 | 2000 | 364.0 | 364.0 | 27.0 | | SN74LVC125APWR | TSSOP | PW | 14 | 2000 | 367.0 | 367.0 | 35.0 | | SN74LVC125APWRG3 | TSSOP | PW | 14 | 2000 | 364.0 | 364.0 | 27.0 | | SN74LVC125APWRG4 | TSSOP | PW | 14 | 2000 | 367.0 | 367.0 | 35.0 | | SN74LVC125APWT | TSSOP | PW | 14 | 250 | 367.0 | 367.0 | 35.0 | | SN74LVC125ARGYR | VQFN | RGY | 14 | 3000 | 367.0 | 367.0 | 35.0 | # D (R-PDSO-G14) ## PLASTIC SMALL OUTLINE - A. All linear dimensions are in inches (millimeters). - B. This drawing is subject to change without notice. - Body length does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed 0.006 (0,15) each side. - Body width does not include interlead flash. Interlead flash shall not exceed 0.017 (0,43) each side. - E. Reference JEDEC MS-012 variation AB. # D (R-PDSO-G14) # PLASTIC SMALL OUTLINE - A. All linear dimensions are in millimeters. - B. This drawing is subject to change without notice. - C. Publication IPC-7351 is recommended for alternate designs. - D. Laser cutting apertures with trapezoidal walls and also rounding corners will offer better paste release. Customers should contact their board assembly site for stencil design recommendations. Refer to IPC-7525 for other stencil recommendations. - E. Customers should contact their board fabrication site for solder mask tolerances between and around signal pads. PW (R-PDSO-G14) ## PLASTIC SMALL OUTLINE - A. All linear dimensions are in millimeters. Dimensioning and tolerancing per ASME Y14.5M—1994. - B. This drawing is subject to change without notice. - Body length does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed 0,15 each side. - Body width does not include interlead flash. Interlead flash shall not exceed 0,25 each side. - E. Falls within JEDEC MO-153 # PW (R-PDSO-G14) # PLASTIC SMALL OUTLINE - A. All linear dimensions are in millimeters. - B. This drawing is subject to change without notice. - C. Publication IPC-7351 is recommended for alternate designs. - D. Laser cutting apertures with trapezoidal walls and also rounding corners will offer better paste release. Customers should contact their board assembly site for stencil design recommendations. Refer to IPC-7525 for other stencil recommendations. - E. Customers should contact their board fabrication site for solder mask tolerances between and around signal pads. NOTES: A. All linear dimensions are in millimeters. Dimensioning and tolerancing per ASME Y14.5M-1994. - B. This drawing is subject to change without notice. - C. QFN (Quad Flatpack No-Lead) package configuration. - D. The package thermal pad must be soldered to the board for thermal and mechanical performance. - E. See the additional figure in the Product Data Sheet for details regarding the exposed thermal pad features and dimensions. - Pin 1 identifiers are located on both top and bottom of the package and within the zone indicated. The Pin 1 identifiers are either a molded, marked, or metal feature. - G. Package complies to JEDEC MO-241 variation BA. # RGY (S-PVQFN-N14) ### PLASTIC QUAD FLATPACK NO-LEAD #### THERMAL INFORMATION This package incorporates an exposed thermal pad that is designed to be attached directly to an external heatsink. The thermal pad must be soldered directly to the printed circuit board (PCB). After soldering, the PCB can be used as a heatsink. In addition, through the use of thermal vias, the thermal pad can be attached directly to the appropriate copper plane shown in the electrical schematic for the device, or alternatively, can be attached to a special heatsink structure designed into the PCB. This design optimizes the heat transfer from the integrated circuit (IC). For information on the Quad Flatpack No—Lead (QFN) package and its advantages, refer to Application Report, QFN/SON PCB Attachment, Texas Instruments Literature No. SLUA271. This document is available at www.ti.com. The exposed thermal pad dimensions for this package are shown in the following illustration. Bottom View Exposed Thermal Pad Dimensions 4206353-2/P 03/14 NOTE: All linear dimensions are in millimeters # RGY (S-PVQFN-N14) # PLASTIC QUAD FLATPACK NO-LEAD - A. All linear dimensions are in millimeters. - B. This drawing is subject to change without notice. - C. Publication IPC-7351 is recommended for alternate designs. - D. This package is designed to be soldered to a thermal pad on the board. Refer to Application Note, Quad Flat—Pack QFN/SON PCB Attachment, Texas Instruments Literature No. SLUA271, and also the Product Data Sheets for specific thermal information, via requirements, and recommended board layout. These documents are available at www.ti.com <a href="https://www.ti.com">http://www.ti.com</a>. - E. Laser cutting apertures with trapezoidal walls and also rounding corners will offer better paste release. Customers should contact their board assembly site for stencil design recommendations. Refer to IPC 7525 for stencil design considerations. - F. Customers should contact their board fabrication site for minimum solder mask web tolerances between signal pads. ## **MECHANICAL DATA** # NS (R-PDSO-G\*\*) # 14-PINS SHOWN ### PLASTIC SMALL-OUTLINE PACKAGE - A. All linear dimensions are in millimeters. - B. This drawing is subject to change without notice. - C. Body dimensions do not include mold flash or protrusion, not to exceed 0,15. ## DB (R-PDSO-G\*\*) ## PLASTIC SMALL-OUTLINE ### **28 PINS SHOWN** NOTES: A. All linear dimensions are in millimeters. B. This drawing is subject to change without notice. C. Body dimensions do not include mold flash or protrusion not to exceed 0,15. D. Falls within JEDEC MO-150 #### IMPORTANT NOTICE Texas Instruments Incorporated and its subsidiaries (TI) reserve the right to make corrections, enhancements, improvements and other changes to its semiconductor products and services per JESD46, latest issue, and to discontinue any product or service per JESD48, latest issue. Buyers should obtain the latest relevant information before placing orders and should verify that such information is current and complete. All semiconductor products (also referred to herein as "components") are sold subject to TI's terms and conditions of sale supplied at the time of order acknowledgment. TI warrants performance of its components to the specifications applicable at the time of sale, in accordance with the warranty in TI's terms and conditions of sale of semiconductor products. Testing and other quality control techniques are used to the extent TI deems necessary to support this warranty. Except where mandated by applicable law, testing of all parameters of each component is not necessarily performed. TI assumes no liability for applications assistance or the design of Buyers' products. Buyers are responsible for their products and applications using TI components. To minimize the risks associated with Buyers' products and applications, Buyers should provide adequate design and operating safeguards. TI does not warrant or represent that any license, either express or implied, is granted under any patent right, copyright, mask work right, or other intellectual property right relating to any combination, machine, or process in which TI components or services are used. Information published by TI regarding third-party products or services does not constitute a license to use such products or services or a warranty or endorsement thereof. Use of such information may require a license from a third party under the patents or other intellectual property of the third party, or a license from TI under the patents or other intellectual property of TI. Reproduction of significant portions of TI information in TI data books or data sheets is permissible only if reproduction is without alteration and is accompanied by all associated warranties, conditions, limitations, and notices. TI is not responsible or liable for such altered documentation. Information of third parties may be subject to additional restrictions. Resale of TI components or services with statements different from or beyond the parameters stated by TI for that component or service voids all express and any implied warranties for the associated TI component or service and is an unfair and deceptive business practice. TI is not responsible or liable for any such statements. Buyer acknowledges and agrees that it is solely responsible for compliance with all legal, regulatory and safety-related requirements concerning its products, and any use of TI components in its applications, notwithstanding any applications-related information or support that may be provided by TI. Buyer represents and agrees that it has all the necessary expertise to create and implement safeguards which anticipate dangerous consequences of failures, monitor failures and their consequences, lessen the likelihood of failures that might cause harm and take appropriate remedial actions. Buyer will fully indemnify TI and its representatives against any damages arising out of the use of any TI components in safety-critical applications. In some cases, TI components may be promoted specifically to facilitate safety-related applications. With such components, TI's goal is to help enable customers to design and create their own end-product solutions that meet applicable functional safety standards and requirements. Nonetheless, such components are subject to these terms. No TI components are authorized for use in FDA Class III (or similar life-critical medical equipment) unless authorized officers of the parties have executed a special agreement specifically governing such use. Only those TI components which TI has specifically designated as military grade or "enhanced plastic" are designed and intended for use in military/aerospace applications or environments. Buyer acknowledges and agrees that any military or aerospace use of TI components which have *not* been so designated is solely at the Buyer's risk, and that Buyer is solely responsible for compliance with all legal and regulatory requirements in connection with such use. TI has specifically designated certain components as meeting ISO/TS16949 requirements, mainly for automotive use. In any case of use of non-designated products, TI will not be responsible for any failure to meet ISO/TS16949. #### Products Applications Audio www.ti.com/audio Automotive and Transportation www.ti.com/automotive **Amplifiers** amplifier.ti.com Communications and Telecom www.ti.com/communications **Data Converters** dataconverter.ti.com Computers and Peripherals www.ti.com/computers **DLP® Products** www.dlp.com Consumer Electronics www.ti.com/consumer-apps DSP dsp.ti.com **Energy and Lighting** www.ti.com/energy Clocks and Timers www.ti.com/clocks Industrial www.ti.com/industrial Interface interface.ti.com Medical www.ti.com/medical Logic Security www.ti.com/security logic.ti.com Power Mgmt power.ti.com Space, Avionics and Defense www.ti.com/space-avionics-defense Microcontrollers microcontroller.ti.com Video and Imaging www.ti.com/video RFID www.ti-rfid.com OMAP Applications Processors www.ti.com/omap TI E2E Community e2e.ti.com Wireless Connectivity www.ti.com/wirelessconnectivity