SCLS704A - JULY 2006 - REVISED SEPTEMBER 2007

- Controlled Baseline
  - One Assembly Site
  - One Test Site
  - One Fabrication Site
- Extended Temperature Performance of -55°C to 125°C
- Enhanced Diminishing Manufacturing Sources (DMS) Support
- Enhanced Product-Change Notification
- Qualification Pedigree<sup>†</sup>
- Can Be Used as Two 16 Bit Counters or a Single 32 Bit Counter
- 2-V to 5.5-V V<sub>CC</sub> Operation
- Max t<sub>pd</sub> of 25 ns at 5 V (RCLK to Y)
- Typical V<sub>OLP</sub> (Output Ground Bounce)
  <0.7 V at V<sub>CC</sub> = 5 V, T<sub>A</sub> = 25°C
- Typical V<sub>OHV</sub> (Output V<sub>OH</sub> Undershoot) >4.4 V at V<sub>CC</sub> = 5 V, T<sub>A</sub> = 25°C
- I<sub>off</sub> Supports Partial-Power-Down Mode Operation
- Latch-Up Performance Exceeds 250 mA Per JESD 17

- ESD Protection Exceeds JESD 22
  - 2000-V Human-Body Model (A114-A)
  - 200-V Machine Model (A115-A)
  - 1000-V Charged-Device Model (C101)

† Component qualification in accordance with JEDEC and industry standards to ensure reliable operation over an extended temperature range. This includes, but is not limited to, Highly Accelerated Stress Test (HAST) or biased 85/85, temperature cycle, autoclave or unbiased HAST, electromigration, bond intermetallic life, and mold compound life. Such qualification testing should not be viewed as justifying use of this component beyond specified performance and environmental limits.



### description/ordering information

The SN74LV8154 is a dual 16 bit binary counter with 3-state output registers, designed for 2-V to 5.5-V  $V_{CC}$  operation.

This 16 bit counter (A or B) feeds a 16 bit storage register and each storage register is further divided into an upper byte and lower byte. The GAL, GAU, GBL, and GBU inputs are used to select the byte that needs to be output at Y0–Y7. CLKA is the clock for A counter and CLKB is the clock for B counter. RCLK is the clock for the A and B storage registers. All three clock signals are positive-edge triggered.

A 32 bit counter can be realized by connecting CLKA and CLKB together and by connecting RCOA to CLKBEN.

To ensure the high-impedance state during power up or power down,  $\overline{GAL}$ ,  $\overline{GAU}$ ,  $\overline{GBL}$ , and  $\overline{GBU}$  should be tied to  $V_{CC}$  through a pullup resistor; the minimum value of the resistor is determined by the current-sinking capability of the driver.

This device is fully specified for partial-power-down applications using I<sub>off</sub>. The I<sub>off</sub> circuitry disables the outputs, preventing damaging current backflow through the device when it is powered down.

#### ORDERING INFORMATION<sup>†</sup>

| TA             | PACK       | \GE <sup>‡</sup> | ORDERABLE<br>PART NUMBER | TOP-SIDE<br>MARKING |
|----------------|------------|------------------|--------------------------|---------------------|
| –55°C to 125°C | TSSOP - PW | Tape and reel    | SN74LV8154MPWREP         | LV8154ME            |

<sup>†</sup> For the most current package and ordering information, see the Package Option Addendum at the end of this document, or see the TI website at www.ti.com.

<sup>&</sup>lt;sup>‡</sup> Package drawings, standard packing quantities, thermal data, symbolization, and PCB design guidelines are available at www.ti.com/packaging.



Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet.



## FUNCTION TABLE (each buffer)

|     | INP | UTS |     | OUTPUT                   |
|-----|-----|-----|-----|--------------------------|
| GAL | GAU | GBL | GBU | Yn                       |
| L   | Н   | Н   | Н   | Lower byte in A register |
| Н   | L   | Н   | Н   | Upper byte in A register |
| Н   | Н   | L   | Н   | Lower byte in B register |
| Н   | Н   | Н   | L   | Upper byte in B register |
| Н   | Н   | Н   | Н   | Z                        |

Combinations of GAL, GAU, GBL, and GBU, other than those shown above, are prohibited. If more than one input is L at the same time, the output data (Y0–Y7) may be invalid.

## timing diagram





#### SCLS704A - JULY 2006 - REVISED SEPTEMBER 2007

### block diagram



### absolute maximum ratings over operating free-air temperature range (unless otherwise noted)†

| Supply voltage range, V <sub>CC</sub>                        | $\dots$ -0.5 V to 7 V                      |
|--------------------------------------------------------------|--------------------------------------------|
| Input voltage range, V <sub>I</sub> (see Note 1)             | $-0.5$ V to 7 V                            |
| Voltage range applied to any output in the high-impedance    |                                            |
| or power-off state, V <sub>O</sub> (see Note 1)              | –0.5 V to 7 V                              |
| Output voltage range, V <sub>O</sub> (see Note 1 and Note 2) | $-0.5 \text{ V to V}_{CC} + 0.5 \text{ V}$ |
| Input clamp current, I <sub>IK</sub> (V <sub>I</sub> < 0 V)  | –20 mA                                     |
| Output clamp current, I <sub>OK</sub> (V <sub>O</sub> < 0 V) | –50 mA                                     |
| Continuous output current, $I_O$ ( $V_O = 0$ V to $V_{CC}$ ) |                                            |
| Continuous current through V <sub>CC</sub> or GND            | ±70 mA                                     |
| Package thermal impedance, θ <sub>JA</sub> (see Note 3):     | 83°C/W                                     |
| Storage temperature range, T <sub>stg</sub>                  | 65°C to 150°C                              |

<sup>†</sup> Stresses beyond those listed under "absolute maximum ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under "recommended operating conditions" is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

NOTES: 1. The input and output voltage ratings may be exceeded if the input and output current ratings are observed.

- 2. This value is limited to 5.5 V maximum.
- 3. The package thermal impedance is calculated in accordance with JESD 51-7.



## SN74LV8154-EP DUAL 16 BIT BINARY COUNTER WITH 3-STATE OUTPUT REGISTERS

SCLS704A - JULY 2006 - REVISED SEPTEMBER 2007

### recommended operating conditions (see Note 4)

|                 |                                    |                   | VCC            | MIN                  | MAX                  | UNIT |  |
|-----------------|------------------------------------|-------------------|----------------|----------------------|----------------------|------|--|
| VCC             | Supply voltage                     |                   |                | 2                    | 5.5                  | V    |  |
|                 |                                    |                   | 2 V            | 1.5                  |                      |      |  |
| $V_{IH}$        | High-level input voltage           |                   | 3 V to 3.6 V   | V <sub>CC</sub> ×0.7 |                      | V    |  |
|                 |                                    |                   | 4.5 V to 5.5 V | V <sub>CC</sub> ×0.7 |                      |      |  |
|                 |                                    |                   | 2 V            |                      | 0.5                  |      |  |
| ۷ <sub>IL</sub> | Low-level input voltage            |                   | 3 V to 3.6 V   |                      | V <sub>CC</sub> ×0.3 | V    |  |
|                 |                                    |                   | 4.5 V to 5.5 V |                      | V <sub>CC</sub> ×0.3 |      |  |
| ٧ <sub>I</sub>  | Input voltage                      |                   |                | 0                    | 5.5                  | V    |  |
| .,              | 0                                  | High or low state |                | 0                    | Vcc                  | .,   |  |
| VO              | Output voltage                     | 3-state           |                | 0                    | 5.5                  | V    |  |
|                 |                                    |                   | 2 V            |                      | -50                  | μΑ   |  |
|                 | High-level output current          | Yn outputs        | 3 V to 3.6 V   |                      | -6                   |      |  |
|                 |                                    |                   | 4.5 V to 5.5 V |                      | -12                  | mA   |  |
| ЮН              |                                    |                   | 2 V            |                      | -50                  | μΑ   |  |
|                 |                                    | RCOA              | 3 V to 3.6 V   |                      | -6                   |      |  |
|                 |                                    |                   | 4.5 V to 5.5 V |                      | -12                  | mA   |  |
|                 |                                    |                   | 2 V            |                      | 50                   | μΑ   |  |
|                 |                                    | Yn outputs        | 3 V to 3.6 V   |                      | 6                    |      |  |
|                 | Level bear level and and assessed  |                   | 4.5 V to 5.5 V |                      | 12                   | mA   |  |
| lOL             | Low-level output current           |                   | 2 V            |                      | 50                   | μΑ   |  |
|                 |                                    | RCOA              | 3 V to 3.6 V   |                      | 6                    |      |  |
|                 |                                    |                   | 4.5 V to 5.5 V |                      | 12                   | mA   |  |
|                 |                                    | •                 | 3 V to 3.6 V   |                      | 100                  | 0.1  |  |
| Δt/Δν           | Input transition rise or fall rate |                   | 4.5 V to 5.5 V |                      | 20                   | ns/V |  |
| TA              | Operating free-air temperature     |                   |                | -55                  | 125                  | °C   |  |

NOTE 4: All unused inputs of the device must be held at V<sub>CC</sub> or GND to ensure proper device operation. See the TI application report, *Implications* of Slow or Floating CMOS Inputs, literature number SCBA004.



# electrical characteristics over recommended operating free-air temperature range (unless otherwise noted)

| PARAMETER        |      | TEST CONDITIONS                  | VCC          | MIN  | TYP | MAX  | UNIT |
|------------------|------|----------------------------------|--------------|------|-----|------|------|
|                  |      | $I_{OH} = -50 \mu\text{A}$       | 2 V          | 1.9  |     |      |      |
|                  | Yn   | $I_{OH} = -6 \text{ mA}$         | 3 V          | 2.48 |     |      |      |
| .,               |      | $I_{OH} = -12 \text{ mA}$        | 4.5 V        | 3.8  |     |      | V    |
| VOH              |      | $I_{OH} = -50 \mu\text{A}$       | 2 V          | 1.9  |     |      | V    |
|                  | RCOA | $I_{OH} = -6 \text{ mA}$         | 3 V          | 2.48 |     |      |      |
|                  |      | $I_{OH} = -12 \text{ mA}$        | 4.5 V        | 3.8  |     |      |      |
|                  |      | $I_{OL} = 50 \mu A$              | 2 V          |      |     | 0.1  |      |
|                  | Yn   | $I_{OL} = 6 \text{ mA}$          | L = 6 mA 3 V |      |     | 0.44 |      |
|                  |      | $I_{OL} = 12 \text{ mA}$         | 4.5 V        |      |     | 0.55 | .,   |
| VOL              | RCOA | $I_{OL} = 50 \mu A$              | 2 V          |      |     | 0.1  | V    |
|                  |      | $I_{OL} = 6 \text{ mA}$          | 3 V          | 0.44 |     | 0.44 |      |
|                  |      | $I_{OL} = 12 \text{ mA}$         | 4.5 V        |      |     | 0.55 |      |
| lį               |      | $V_I = 5.5 \text{ V or GND}$     | 0 V to 5.5 V |      |     | ±1   | μΑ   |
| loz              |      | $V_O = V_{CC}$ or GND            | 5.5 V        |      |     | ±5   | μΑ   |
| Icc              |      | $V_I = V_{CC}$ or GND, $I_O = 0$ | 5.5 V        |      |     | 20   | μΑ   |
| l <sub>off</sub> |      | $V_I$ or $V_O = 0 V$ to 5.5 V    | 0 V          |      |     | 5    | μΑ   |
| Ci               |      | $V_I = V_{CC}$ or GND            | 5 V 3        |      |     | pF   |      |
| Co               |      | $V_O = V_{CC}$ or GND            | 5 V          |      | 5   | ·    | pF   |

# timing requirements over recommended operating free-air temperature range, $V_{CC}$ = 3.3 V $\pm$ 0.3 V (unless otherwise noted) (see Figure 1)

|                            |                |                                                                 | MIN | MAX | UNIT |
|----------------------------|----------------|-----------------------------------------------------------------|-----|-----|------|
|                            | Dulas duration | CLKA, CLKB, and RCLK high or low                                | 10  |     |      |
| t <sub>W</sub>             | Pulse duration | CCLR low                                                        | 22  |     | ns   |
|                            |                | CLKBEN low before CLKB↑                                         | 13  |     |      |
|                            |                | CCLR high (inactive) before CLKA↑ or CLKB↑                      | 13  |     |      |
| t <sub>SU</sub> Setup time |                | CLKA↑ or CLKB↑ before RCLK↑                                     |     |     | ns   |
|                            |                | RCLK <sup>↑</sup> before GAL, GAU, GBL, or GBU low              | 13  |     |      |
|                            |                | GAL, GAU, GBL, or GBU high (inactive) before RCLK↑              | 13  |     |      |
| 4.                         | Hald the a     | CLKBEN low after CLKB↑                                          | 0   |     |      |
| th                         | Hold time      | CLKA or CLKB after RCLK                                         | 0   |     | ns   |
| t <sub>z</sub> †           | Z-period       | GAL, GAU, GBL, and GBU all high before one of them switches low | 200 |     | ns   |

 $<sup>\</sup>dagger t_Z$  condition:  $C_L = 50$  pF,  $R_L = 1$  k $\Omega$ 



## SN74LV8154-EP DUAL 16 BIT BINARY COUNTER WITH 3-STATE OUTPUT REGISTERS

SCLS704A - JULY 2006 - REVISED SEPTEMBER 2007

## timing requirements over recommended operating free-air temperature range, $V_{CC}$ = 5 V $\pm$ 0.5 V (unless otherwise noted) (see Figure 1)

|                  |                |                                                                 | MIN | MAX | UNIT |
|------------------|----------------|-----------------------------------------------------------------|-----|-----|------|
|                  | Dulas dematics | CLKA, CLKB, and RCLK high or low                                | 10  |     |      |
| t <sub>W</sub>   | Pulse duration | CCLR low                                                        | 20  |     | ns   |
|                  |                | CLKBEN low before CLKB↑                                         | 10  |     |      |
|                  |                | CCLR high (inactive) before CLKA↑ or CLKB↑                      | 10  |     |      |
| t <sub>su</sub>  | Setup time     | CLKA↑ or CLKB↑ before RCLK↑                                     | 10  |     | ns   |
|                  |                | RCLK↑ before GAL, GAU, GBL, or GBU low                          | 10  |     |      |
|                  |                | GAL, GAU, GBL, or GBU high (inactive) before RCLK↑              | 10  |     |      |
|                  | Hold time      | CLKBEN low after CLKB↑                                          | 0   |     | 20   |
| th               | noid time      | CLKA or CLKB after RCLK                                         | 0   |     | ns   |
| t <sub>Z</sub> † | Z period       | GAL, GAU, GBL, and GBU all high before one of them switches low | 200 | ·   | ns   |

 $<sup>\</sup>dagger$ t<sub>Z</sub> condition: C<sub>L</sub> = 50 pF, R<sub>L</sub> = 1 k $\Omega$ 

# switching characteristics over recommended operating free-air temperature range, $V_{CC}$ = 3.3 V $\pm$ 0.3 V (unless otherwise noted) (see Figure 1)

| PARAMETER        | FROM               | то       | LOAD                   | T <sub>A</sub> = 25°C | MIN    | MAX   | UNIT |
|------------------|--------------------|----------|------------------------|-----------------------|--------|-------|------|
| FARAMETER        | (INPUT)            | (OUTPUT) | CAPACITANCE            | TYP                   | IVIIIV | IVIAA | UNIT |
| fMAX             |                    |          | $C_L = 50 pF$          |                       | 25     |       | MHz  |
|                  | RCLK               | Υ        |                        | 25                    | 1      | 42    |      |
| <sup>t</sup> pd  | CLKA               | RCOA     |                        | 28                    | 1      | 46    | ns   |
| t <sub>PLH</sub> | CCLR               | RCOA     | C <sub>L</sub> = 50 pF | 20                    | 1      | 35    | ns   |
| t <sub>en</sub>  | GAL, GAU, GBL, GBU | Υ        |                        | 30                    | 1      | 50    | ns   |
| <sup>t</sup> dis | GAL, GAU, GBL, GBU | Υ        |                        | 14                    | 1      | 24    | ns   |

# switching characteristics over recommended operating free-air temperature range, $V_{CC}$ = 5 V $\pm$ 0.5 V (unless otherwise noted) (see Figure 1)

| PARAMETER        | FROM               | TO       | LOAD                   | T <sub>A</sub> = 25°C | MIN | MAX | UNIT      |
|------------------|--------------------|----------|------------------------|-----------------------|-----|-----|-----------|
|                  | (INPUT)            | (OUTPUT) | CAPACITANCE            | TYP                   |     |     | · · · · · |
| fMAX             |                    |          | $C_L = 50 pF$          |                       | 25  |     | MHz       |
|                  | RCLK               | Υ        |                        | 16                    | 1   | 27  |           |
| <sup>t</sup> pd  | CLKA               | RCOA     |                        | 17                    | 1   | 28  | ns        |
| <sup>t</sup> PLH | CCLR               | RCOA     | C <sub>L</sub> = 50 pF | 13                    | 1   | 21  | ns        |
| t <sub>en</sub>  | GAL, GAU, GBL, GBU | Υ        |                        | 18                    | 1   | 30  | ns        |
| <sup>t</sup> dis | GAL, GAU, GBL, GBU | Υ        |                        | 9                     | 1   | 16  | ns        |

## noise characteristics, $V_{CC}$ = 5 V, $C_L$ = 50 pF

|                    | DADAMETED                                     | T <sub>A</sub> = 25°C | UNIT |  |  |  |  |
|--------------------|-----------------------------------------------|-----------------------|------|--|--|--|--|
|                    | PARAMETER                                     |                       |      |  |  |  |  |
| V <sub>OL(P)</sub> | Quiet output, maximum dynamic V <sub>OL</sub> | 0.7                   | V    |  |  |  |  |
| V <sub>OL(V)</sub> | Quiet output, minimum dynamic VOL             | -0.75                 | V    |  |  |  |  |
| V <sub>OH(V)</sub> | Quiet output, minimum dynamic VOH             | 4.4                   | V    |  |  |  |  |

## operating characteristics, $V_{CC}$ = 5 V, $T_A$ = 25 $^{\circ}C$

|                 | PARAMETER                     |                           | S              | TYP          | UNIT |    |
|-----------------|-------------------------------|---------------------------|----------------|--------------|------|----|
| C <sub>pd</sub> | Power dissipation capacitance | C <sub>L</sub> = No load, | CCLK = 10 MHz, | RCLK = 1 MHz | 56   | pF |

#### PARAMETER MEASUREMENT INFORMATION



NOTES: A. C<sub>L</sub> includes probe and jig capacitance.

- B. Waveform 1 is for an output with internal conditions such that the output is low, except when disabled by the output control. Waveform 2 is for an output with internal conditions such that the output is high, except when disabled by the output control.
- C. All input pulses are supplied by generators having the following characteristics: PRR  $\leq$  1 MHz,  $Z_O = 50 \Omega$ ,  $t_f \leq 3$  ns.  $t_f \leq 3$  ns.
- D. The outputs are measured one at a time, with one input transition per measurement.
- E. tpLz and tpHz are the same as tdis.
- F. tpzL and tpzH are the same as ten.
- G. tpHL and tpLH are the same as tpd.
- H. All parameters and waveforms are not applicable to all devices.

Figure 1. Load Circuits and Voltage Waveforms



13-Oct-2011

#### **PACKAGING INFORMATION**

| Orderable Device | Status <sup>(1)</sup> | Package Type | Package<br>Drawing | Pins | Package Qty | Eco Plan <sup>(2)</sup>    | Lead/<br>Ball Finish | MSL Peak Temp <sup>(3)</sup> | Samples<br>(Requires Login) |
|------------------|-----------------------|--------------|--------------------|------|-------------|----------------------------|----------------------|------------------------------|-----------------------------|
| SN74LV8154MPWREP | ACTIVE                | TSSOP        | PW                 | 20   | 2000        | Green (RoHS<br>& no Sb/Br) | CU NIPDAU            | Level-1-260C-UNLIM           |                             |
| V62/06662-01XE   | ACTIVE                | TSSOP        | PW                 | 20   | 2000        | Green (RoHS<br>& no Sb/Br) | CU NIPDAU            | Level-1-260C-UNLIM           |                             |

(1) The marketing status values are defined as follows:

ACTIVE: Product device recommended for new designs.

LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

PREVIEW: Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

(2) Eco Plan - The planned eco-friendly classification: Pb-Free (RoHS), Pb-Free (RoHS Exempt), or Green (RoHS & no Sb/Br) - please check http://www.ti.com/productcontent for the latest availability information and additional product content details.

**TBD:** The Pb-Free/Green conversion plan has not been defined.

**Pb-Free** (RoHS): TI's terms "Lead-Free" or "Pb-Free" mean semiconductor products that are compatible with the current RoHS requirements for all 6 substances, including the requirement that lead not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, TI Pb-Free products are suitable for use in specified lead-free processes.

**Pb-Free (RoHS Exempt):** This component has a RoHS exemption for either 1) lead-based flip-chip solder bumps used between the die and package, or 2) lead-based die adhesive used between the die and leadframe. The component is otherwise considered Pb-Free (RoHS compatible) as defined above.

Green (RoHS & no Sb/Br): TI defines "Green" to mean Pb-Free (RoHS compatible), and free of Bromine (Br) and Antimony (Sb) based flame retardants (Br or Sb do not exceed 0.1% by weight in homogeneous material)

(3) MSL, Peak Temp. -- The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.

**Important Information and Disclaimer:** The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

#### OTHER QUALIFIED VERSIONS OF SN74LV8154-EP:

Catalog: SN74LV8154

NOTE: Qualified Version Definitions:





13-Oct-2011

Catalog - TI's standard catalog product

## PACKAGE MATERIALS INFORMATION

14-Jul-2012 www.ti.com

### TAPE AND REEL INFORMATION

#### **REEL DIMENSIONS**





#### **TAPE DIMENSIONS**



| A0 | Dimension designed to accommodate the component width     |
|----|-----------------------------------------------------------|
| В0 | Dimension designed to accommodate the component length    |
| K0 | Dimension designed to accommodate the component thickness |
| W  | Overall width of the carrier tape                         |
| P1 | Pitch between successive cavity centers                   |

#### TAPE AND REEL INFORMATION

#### \*All dimensions are nominal

| Device           | _     | Package<br>Drawing |    | SPQ  | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
|------------------|-------|--------------------|----|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| SN74LV8154MPWREP | TSSOP | PW                 | 20 | 2000 | 330.0                    | 16.4                     | 6.95       | 7.1        | 1.6        | 8.0        | 16.0      | Q1               |

## **PACKAGE MATERIALS INFORMATION**

www.ti.com 14-Jul-2012



#### \*All dimensions are nominal

| Device           | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |
|------------------|--------------|-----------------|------|------|-------------|------------|-------------|
| SN74LV8154MPWREP | TSSOP        | PW              | 20   | 2000 | 367.0       | 367.0      | 38.0        |

PW (R-PDSO-G20)

## PLASTIC SMALL OUTLINE



NOTES:

- A. All linear dimensions are in millimeters. Dimensioning and tolerancing per ASME Y14.5M—1994.
- B. This drawing is subject to change without notice.
- Body length does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed 0,15 each side.
- Body width does not include interlead flash. Interlead flash shall not exceed 0,25 each side.
- E. Falls within JEDEC MO-153



## PW (R-PDSO-G20)

## PLASTIC SMALL OUTLINE



NOTES:

- A. All linear dimensions are in millimeters.
- B. This drawing is subject to change without notice.
- C. Publication IPC-7351 is recommended for alternate design.
- D. Laser cutting apertures with trapezoidal walls and also rounding corners will offer better paste release. Customers should contact their board assembly site for stencil design recommendations. Refer to IPC-7525 for other stencil recommendations.
- E. Customers should contact their board fabrication site for solder mask tolerances between and around signal pads.



#### IMPORTANT NOTICE

Texas Instruments Incorporated and its subsidiaries (TI) reserve the right to make corrections, enhancements, improvements and other changes to its semiconductor products and services per JESD46C and to discontinue any product or service per JESD48B. Buyers should obtain the latest relevant information before placing orders and should verify that such information is current and complete. All semiconductor products (also referred to herein as "components") are sold subject to TI's terms and conditions of sale supplied at the time of order acknowledgment.

TI warrants performance of its components to the specifications applicable at the time of sale, in accordance with the warranty in TI's terms and conditions of sale of semiconductor products. Testing and other quality control techniques are used to the extent TI deems necessary to support this warranty. Except where mandated by applicable law, testing of all parameters of each component is not necessarily performed.

TI assumes no liability for applications assistance or the design of Buyers' products. Buyers are responsible for their products and applications using TI components. To minimize the risks associated with Buyers' products and applications, Buyers should provide adequate design and operating safeguards.

TI does not warrant or represent that any license, either express or implied, is granted under any patent right, copyright, mask work right, or other intellectual property right relating to any combination, machine, or process in which TI components or services are used. Information published by TI regarding third-party products or services does not constitute a license to use such products or services or a warranty or endorsement thereof. Use of such information may require a license from a third party under the patents or other intellectual property of the third party, or a license from TI under the patents or other intellectual property of TI.

Reproduction of significant portions of TI information in TI data books or data sheets is permissible only if reproduction is without alteration and is accompanied by all associated warranties, conditions, limitations, and notices. TI is not responsible or liable for such altered documentation. Information of third parties may be subject to additional restrictions.

Resale of TI components or services with statements different from or beyond the parameters stated by TI for that component or service voids all express and any implied warranties for the associated TI component or service and is an unfair and deceptive business practice. TI is not responsible or liable for any such statements.

Buyer acknowledges and agrees that it is solely responsible for compliance with all legal, regulatory and safety-related requirements concerning its products, and any use of TI components in its applications, notwithstanding any applications-related information or support that may be provided by TI. Buyer represents and agrees that it has all the necessary expertise to create and implement safeguards which anticipate dangerous consequences of failures, monitor failures and their consequences, lessen the likelihood of failures that might cause harm and take appropriate remedial actions. Buyer will fully indemnify TI and its representatives against any damages arising out of the use of any TI components in safety-critical applications.

In some cases, TI components may be promoted specifically to facilitate safety-related applications. With such components, TI's goal is to help enable customers to design and create their own end-product solutions that meet applicable functional safety standards and requirements. Nonetheless, such components are subject to these terms.

No TI components are authorized for use in FDA Class III (or similar life-critical medical equipment) unless authorized officers of the parties have executed a special agreement specifically governing such use.

Only those TI components which TI has specifically designated as military grade or "enhanced plastic" are designed and intended for use in military/aerospace applications or environments. Buyer acknowledges and agrees that any military or aerospace use of TI components which have *not* been so designated is solely at the Buyer's risk, and that Buyer is solely responsible for compliance with all legal and regulatory requirements in connection with such use.

TI has specifically designated certain components which meet ISO/TS16949 requirements, mainly for automotive use. Components which have not been so designated are neither designed nor intended for automotive use; and TI will not be responsible for any failure of such components to meet such requirements.

| roducts |              | Applications |
|---------|--------------|--------------|
|         | ti aaaa/adia | A            |

Pr

Audio Automotive and Transportation www.ti.com/automotive www.ti.com/audio www.ti.com/communications **Amplifiers** amplifier.ti.com Communications and Telecom **Data Converters** dataconverter.ti.com Computers and Peripherals www.ti.com/computers **DLP® Products** Consumer Electronics www.ti.com/consumer-apps www.dlp.com DSP dsp.ti.com **Energy and Lighting** www.ti.com/energy Clocks and Timers www.ti.com/clocks Industrial www.ti.com/industrial Interface interface.ti.com Medical www.ti.com/medical Logic logic.ti.com Security www.ti.com/security

Power Mgmt power.ti.com Space, Avionics and Defense www.ti.com/space-avionics-defense

Microcontrollers microcontroller.ti.com Video and Imaging www.ti.com/video

OMAP Mobile Processors www.ti.com/omap TI E2E Community e2e.ti.com

Wireless Connectivity <u>www.ti.com/wirelessconnectivity</u>

www.ti-rfid.com