'46A, '47A, 'LS47 feature - Open-Collector Outputs Drive Indicators Directly - Lamp-Test Provision - Leading/Trailing Zero Suppression '48, 'LS48 feature - Internal Pull-Ups Eliminate Need for External Resistors - Lamp-Test Provision - Leading/Trailing Zero Suppression 'LS49 feature - Open-Collector Outputs - Blanking Input SN5446A, SN5447A, SN54LS47, SN5448, SN54LS48 . . . J PACKAGE SN7446A, SN7447A, SN7448 . . . N PACKAGE SN74LS47, SN74LS48 . . . D OR N PACKAGE (TOP VIEW) SN54LS49 . . . J OR W PACKAGE SN74LS49 . . . D OR N PACKAGE (TOP VIEW) SN54LS47, SN54LS48 . . . FK PACKAGE (TOP VIEW) SN54LS49 . . . FK PACKAGE (TOP VIEW) NC - No internal connection #### All Circuit Types Feature Lamp Intensity Modulation Capability | | | DRIVER O | UTPUTS | | TYPICAL | | |----------|--------|----------------|---------|---------|-------------|----------| | TYPE | ACTIVE | OUTPUT | SINK | MAX | POWER | PACKAGES | | | LEVEL | CONFIGURATION | CURRENT | VOLTAGE | DISSIPATION | | | SN5446A | low | open-collector | 40 mA | 30 V | 320 mW | J, W | | SN5447A | low | open-collector | 40 mA | 15 V | 320 mW | J, W | | SN5448 | high | 2-kΩ pull-up | 6.4 mA | 5.5 V | 265 mW | J,W | | SN54LS47 | low | open-collector | 12 mA | 15 V | 35 mW | J, W | | SN54LS48 | high | 2-kΩ pull-up | 2 mA | 5.5 V | 125 mW | J, W | | SN54LS49 | high | open-collector | 4 mA | 5.5 V | 40 mW | J, W | | SN7446A | low | open-collector | 40 mA | 30 V | 320 mW | J, N | | SN7447A | low | open-collector | 40 mA | 15 V | 320 mW | J, N | | SN7448 | high | 2-kΩ pull-up | 6.4 mA | 5.5 V | 265 mW | J, N | | SN74LS47 | low | open-collector | 24 mA | 15 V | 35 mW | J, N | | SN74LS48 | high | 2-kΩ pull-up | 6 mA | 5.5 V | 125 mW | J, N | | SN74LS49 | high | open-collector | 8 mA | 5.5 V | 40 mW | J, N | #### logic symbols† <sup>&</sup>lt;sup>†</sup>These symbols are in accordance with ANSI/IEEE Std 91-1984 and IEC Publication 617-12. Pin numbers shown are for D, J, N, and W packages. #### description The '46A, '47A, and 'LS47 feature active-low outputs designed for driving common-anode LEDs or incandescent indicators directly. The '48, 'LS48, and 'LS49 feature active-high outputs for driving lamp buffers or common-cathode LEDs. All of the circuits except 'LS49 have full ripple-blanking input/output controls and a lamp test input. The 'LS49 circuit incorporates a direct blanking input. Segment identification and resultant displays are shown below. Display patterns for BCD input counts above 9 are unique symbols to authenticate input conditions. The '46A, '47A, '48, 'LS47, and 'LS48 circuits incorporate automatic leading and/or trailing-edge zero-blanking control (RBI and RBO). Lamp test (LT) of these types may be performed at any time when the BI/RBO node is at a high level. All types (including the '49 and 'LS49) contain an overriding blanking input (BI), which can be used to control the lamp intensity by pulsing or to inhibit the outputs. Inputs and outputs are entirely compatible for use with TTL logic outputs. The SN54246/SN74246 and '247 and the SN54LS247/SN74LS247 and 'LS248 compose the $\Box$ and the $\Box$ with tails and were designed to offer the designer a choice between two indicator fonts. '46A, '47A, 'LS47 FUNCTION TABLE (T1) | | | | | | | , | 47 FORCTION | | | | | | | | | |---------------|----|-----|-----|-----|---|---|-------------|-----|-----|-----|-------|-----|-----|-----|------| | DECIMAL<br>OR | | | INP | JTS | | | BI/RBO† | | | 0 | UTPUI | s | | | NOTE | | FUNCTION | LT | RBI | D | С | В | Α | | а | b | U | d | e | f | g | | | 0 | Н | н | L. | L | L | L | Н | ON | ON | ON | ON | ON | ON | OFF | | | 1 | н | х | L | L | L | Н | н | OFF | ON | ON | OFF | OFF | OFF | OFF | | | 2 | н | x | L | L | Н | L | н | ON | ON | OFF | ON | ON | OFF | ON | | | 3 | Н | Х | L | L | Н | н | н | ON | ON | ON | ON | OFF | OFF | ON | | | 4 | Н | Х | L | Н | L | L | н | OFF | ON | ON | OFF | OFF | ON | ON | | | 5 | н | х | L | Н | L | Н | н | ON | OFF | ON | ON | OFF | ON | ON | | | 6 | н | х | L | Н | Н | Ĺ | н | OFF | OFF | ON | ON | ON | ON | ON | | | 7 | н | Х | L | Н | Н | н | н | ON | ON | ON | OFF | OFF | OFF | OFF | 1 | | 8 | Н | Х | Н | L | L | L | н | ON ' | | 9 | Н | X | н | L | L | н | н | ON | ON | ON | OFF | OFF | ON | ON | | | 10 | н | X | Н | L | Н | L | H | OFF | OFF | OFF | ON | ON | OFF | ON | | | 11 | н | X | Н | L | H | Н | н | OFF | OFF | ON | ON | OFF | OFF | ON | | | 12 | Н | Х | Н | Н | L | L | н | OFF | ON | OFF | OFF | OFF | ON | ON | | | 13 | н | X | н | н | L | Н | н | ON | OFF | OFF | ON | OFF | ON | ON | | | 14 | н | × | н | Н | н | L | н | OFF | OFF | OFF | ON | ON | ON | ON | | | 15 | Н | X | Н | н | Н | Н | н | OFF | | 81 | × | Х | Х | Х | Х | Х | L | OFF 2 | | RBI | н | L | L | L | L | L | L | OFF 3 | | LT | L | X | × | X | Х | Х | н | ON 4 | H = high level, L = low level, X = irrelevant NOTES: 1. The blanking input (BI) must be open or held at a high logic level when output functions 0 through 15 are desired. The ripple-blanking input (RBI) must be open or high if blanking of a decimal zero is not desired. - 2. When a low logic level is applied directly to the blanking input (BI), all segment outputs are off regardless of the level of any other input - 3. When ripple-blanking input (RBI) and inputs A, B, C, and D are at a low level with the lamp test input high, all segment outputs go off and the ripple-blanking output (RBO) goes to a low level (response condition). - 4. When the blanking input/ripple blanking output (BI/RBO) is open or held high and a low is applied to the lamp-test input, all segment outputs are on. <sup>1</sup>BI/RBO is wire AND logic serving as blanking input (BI) and/or ripple-blanking output (RBO). #### '48, 'LS48 FUNCTION TABLE (T2) | DECIMAL<br>OR | | | INPL | JTS | | | BI/RBO† | | | οι | JTPU | rs | | | NOTE | |---------------|-----|-----|------|-----|----|---|---------|---|----------|----------|------|----------|---|---|------| | FUNCTION | LT | RBI | D | С | В | Α | | а | b | c | d | е | f | g | | | 0 | Н | Н | L | L | L, | L | Н | Н | Н | Н | Н | Н | Н | 니 | | | 1 | Н | Х | L | L | L | Н | н | L | Н | Н | L | L | L | 니 | | | 2 | н | X | L | L | Н | L | Н | Н | Н | L | Н | Н | L | н | | | 3 | Н | Х | L | L | H | Н | Н | Н | <u>H</u> | <u>H</u> | Н | <u>L</u> | L | Н | | | 4 | Н | Х | L | Н | L | L | Н | L | Н | Н | L | L | Н | Н | | | 5 | н | Х | L | Н | L | Н | н | н | L | Н | Н | L | Н | Н | | | 6 | н | Х | L | Н | Н | L | H | L | L | Н | Н | Н | Н | Н | | | 7 | н | X | L | Н | H | H | Н | Н | Н | Н | L | L | L | L | 1 | | 8 | Н | Х | Н | L | L | L | Н | Н | Н | Н | Н | Н | Н | Н | ' | | 9 | Н ' | X | Н | L | L | Н | Н | н | Н | Н | L | L | Н | Н | | | 10 | Н | x | Н | L | Н | L | Н | L | L | L | Н | Н | L | Н | | | 11 | н | х | Н | L | Н | H | H | L | L. | Н | Н | L | L | Н | | | 12 | Н | Х | Н | Н | L | L | Н | L | Н | L | L | L | Н | Н | \ | | 13 | н | × | н | Н | L | Н | н | н | L | L | Н | L | Н | Н | | | 14 | н | x | Н | Н | Н | L | н | L | L | L | Н | Н | Н | Н | | | 15 | Н | x | Н | Н | Н | Η | н | L | L | L | L | L | L | L | | | ВІ | Х | X | Х | X | Х | Х | L | L | L | L | L | L | L | L | 2 | | RBI | н | L | L | L | L | L | L | L | L | L | L | L | L | L | 3 | | LT | L | X | Х | X | Х | Х | Н | Н | Н | Н | Н | Н | Н | Н | 4 | H = high level, L = low level, X = irrelevant NOTES: 1. The blanking input (BI) must be open or held at a high logic level when output functions 0 through 15 are desired. The ripple-blanking input (RBI) must be open or high, if blanking of a decimal zero is not desired. - 2. When a low logic level is applied directly to the blanking input (BI), all segment outputs are low regardless of the level of any other input. - 3. When ripple-blanking input (帝語) and inputs A, B, C, and D are at a low level with the lamp-test input high, all segment outputs go low and the ripple-blanking output (帝語) goes to a low level (response condition). - 4. When the blanking input/ripple-blanking output (BI/RBO) is open or held high and a low is applied to the lamp-test input, all segment outputs are high. tBI/RBO is wire-AND logic serving as blanking input ( $\overline{BI}$ ) and/or ripple-blanking output ( $\overline{RBO}$ ). 'LS49 FUNCTION TABLE (T3) | DECIMAL<br>OR | | 11 | IPUT | S | | | | OL | JTPU | TS | | | NOTE | |---------------|-----|----|------|---|----|----|---|----|------|----|---|----------|------| | FUNCTION | D | С | В | Α | BI | а | b | С | d | е | f | g | | | 0 | L | L | L | L | Н | Н | Н | Н | Н | Н | Н | L | | | 1 | L | L | L. | Н | Н | L | Н | Н | L | L | L | L | | | 2 | L | L | Н | L | Н | н | Н | L | Н | Н | L | Н | | | 3 | L | L | Н | Н | Н | Н | Н | Н | H | L | L | H | | | 4 | L | Н | L | Г | Н | L | Н | Н | L | L | Н | Н | | | 5 | L | Н | Ł | Н | Н | н | L | Н | Н | L | Н | Н | | | 6 | L | Н | Н | L | н | L | L | Н | Н | Н | Н | Н | | | 7 | L | Н | H | H | H | Н | Н | Н | L | L | L | L | 1 1 | | 8 | Н | L | L | L | Н | Н | Н | Н | Н | Н | Н | Н | , | | 9 | Н | L | L | Н | Н | н | Н | Н | L | L | Н | Н | | | 10 | Н | L | Н | L | Н | L | L | L | Н | Н | L | Н | | | 11 | н | L | Н | Н | H | L | L | H | Н | L | L | <u>H</u> | | | 12 | Н | Н | L | L | Н | L | Н | L | L | L | Н | Н | | | 13 | н | Н | L | Н | Н | Н | L | L | Н | L | Н | Н | | | 14 | н | Н | Н | L | Н | L | L | L | Н | Н | Н | Н | | | 15 | ] H | Н | Н | Н | Н | L_ | L | L | L | L | L | L | | | BI | Х | X | × | Х | L | L | L | L | L | L | L | L | 2 | H = high level, L = low level, X = irrelevant NOTES: 1. The blanking input (BI) must be open or held at a high logic level when output functions 0 through 15 are desired. 2. When a low logic level is applied directly to the blanking input (BI), all segment outputs are low regardless of the level of any other input. #### logic diagrams (positive logic) Pin numbers shown are for D, J, N, and W packages. #### logic diagrams (continued) Pin numbers shown are for D, J, N, and W packages. #### schematics of inputs and outputs '46A, '47A, '48 '46A, '47A, '48 '46A, '47A **'48** #### schematics of inputs and outputs 'LS47, 'LS48, 'LS49 **EQUIVALENT OF EACH INPUT** EXCEPT BI/RBO vcc. INPUT- $\overline{\text{LT}}$ and $\overline{\text{RBI}}$ ('LS47, 'LS48): $R_{\text{eq}}$ = 20 k $\Omega$ NOM $\overline{BI}$ ('LS49): $R_{eq} = 20 \text{ k}\Omega \text{ NOM}$ A, B, C, and D: $R_{eq} = 25 \text{ k}\Omega \text{ NOM}$ 'LS47, 'LS48, 'LS49 'LS47 'LS49 #### absolute maximum ratings over operating free-air temperature range (unless otherwise noted) | Supply voltage, VCC (see Note 1) | | | | | | | | | | | | | | | | | | | • | 7 V | |---------------------------------------|------|-----|-------------|------|----|----|----|--|--|--|--|--|--|--|--|----|-----|-----|------|--------| | Input voltage | | | | | | | | | | | | | | | | | | | | 5.5 V | | Current forced into any output in the | | | | | | | | | | | | | | | | | | | | | | Operating free-air temperature range | : SI | V54 | 46A | ۱, S | N5 | 44 | 7A | | | | | | | | | -! | 55° | ,C | to | 125°C | | | SI | ۱74 | 46 <i>P</i> | ۱, S | N7 | 44 | 7A | | | | | | | | | | ( | o°c | C to | o 70°C | | Storage temperature range | | | | | | | | | | | | | | | | | 65 | °C | to | 150°C | NOTE 1: Voltage values are with respect to network ground terminal. #### recommended operating conditions | | | | N5446 | Α | | N5447 | Α | | N7446 | Α | 5 | N7447 | Α | UNIT | |-----------------------------------|----------|-----|-------|------|-----|-------|------|------|-------|------|------|-------|------|------| | | | MIN | NOM | MAX | MIN | NOM | MAX | MIN | NOM | MAX | MIN | NOM | MAX | ONT | | Supply voltage, V <sub>CC</sub> | | 4.5 | 5 | 5.5 | 4.5 | 5 | 5.5 | 4.75 | 5 | 5.25 | 4.75 | 5 | 5.25 | V | | Off-state output voltage, VO(off) | a thru g | | | 30 | | | 15 | | | 30 | | | 15 | V | | On-state output current, IO(on) | a thru g | | | 40 | | | 40 | | | 40 | | | 40 | mA | | High-level output current, IOH | BI/RBO | | | -200 | | | -200 | | | -200 | | | -200 | μА | | Low-level output current, IOL | BI/RBO | | | 8 | | | 8 | | | 8 | | | 8 | mA | | Operating free-air temperature, T | 4 | -55 | | 125 | -55 | | 125 | 0 | | 70 | 0 | | 70 | °C | #### electrical characteristics over recommended operating free-air temperature range (unless otherwise noted) | | PARAMETER | | TEST CONDIT | IONS <sup>†</sup> | MIN | TYP‡ | MAX | UNIT | |--------------------|----------------------------------------|----------------------------|--------------------------------------------------------------------------------------|-------------------|-----|----------|-----------|------| | VIH | High-level input voltage | | | | 2 | | | V | | VIL | Low-level input voltage | | | | | | 0.8 | V | | VIK | Input clamp voltage | | VCC = MIN, II = | -12 mA | | | -1.5 | V | | VOH | High-level output voltage | BI/RBO | V <sub>CC</sub> = MIN, V <sub>IH</sub><br>V <sub>IL</sub> = 0.8 V, I <sub>OH</sub> | | 2.4 | 3.7 | | V | | V <sub>OL</sub> | Low-level output voltage | BI/RBO | V <sub>CC</sub> = MIN, V <sub>IH</sub><br>V <sub>IL</sub> = 0.8 V, I <sub>OL</sub> | 1 | | 0.27 | 0.4 | ٧ | | IO(off) | Off-state output current | a thru g | V <sub>CC</sub> = MAX, V <sub>IH</sub><br>V <sub>IL</sub> = 0.8 V, V <sub>O</sub> ( | | | | 250 | μА | | V <sub>O(on)</sub> | On-state output voltage | a thru g | V <sub>CC</sub> = MIN, V <sub>IH</sub><br>V <sub>IL</sub> = 0.8 V, I <sub>O</sub> (c | | | 0.3 | 0.4 | ٧ | | l <sub>l</sub> | Input current at maximum input voltage | Any input<br>except BI/RBO | VCC = MAX, Vi = | 5.5 V | | | 1 | mA | | ЧН | High-level input current | Any input<br>except BI/RBO | VCC = MAX, VI = | 2.4 V | | | 40 | μА | | IIL | Low-level input current | Any input<br>except BI/RBO | V <sub>CC</sub> = MAX, V <sub>I</sub> = | 0.4 V | | | -1.6 | mA | | | | BI/RBO | | | | | -4 | | | los | Short-circuit output current | BI/RBO | V <sub>CC</sub> = MAX | | | | -4 | mA | | Icc | Supply current | | V <sub>CC</sub> = MAX,<br>See Note 2 | SN54'<br>SN74' | | 64<br>64 | 85<br>103 | mA | <sup>†</sup>For conditions shown as MIN or MAX, use the appropriate value specified under recommended operating conditions. #### switching characteristics, VCC = 5 V, TA = 25°C | | PARAMETER | TEST CONDITIONS | MIN | TYP MAX | UNIT | |------|------------------------------|----------------------------------------|-----|---------|------| | toff | Turn-off time from A input | | | 100 | ns | | ton | Turn-on time from A input | $C_L = 15 pF$ , $R_L = 120 \Omega$ , | | 100 | | | toff | Turn-off time from RBI input | See Note 3 | | 100 | ns | | ton | Turn-on time from RBI input | | | 100 | | NOTE 3: Load circuits and voltage waveforms are shown in Section 1. $<sup>\</sup>ddagger$ All typical values are at $V_{CC} = 5 \text{ V}$ , $T_A = 25^{\circ}\text{C}$ . NOTE 2: $I_{\mbox{CC}}$ is measured with all outputs open and all inputs at 4.5 V. # SN5446A, '47A, '48, SN54LS47, 'LS48, 'LS49 SN7446A, '47A, '48, SN74LS47, 'LS48, 'LS49 **BCD-TO-SEVEN-SEGMENT DECODERS/DRIVERS** SDLS111 - MARCH 1974 - REVISED MARCH 1988 # absolute maximum ratings over operating free-air temperature range (unless otherwise noted) | Supply voltage, VCC (see Note 1) | | | | | | <br> | | | | • | • | • | / V | |---------------------------------------|--------|--|--|--|--|------|--|--|--|---|---|---|----------------| | Input voltage | | | | | | <br> | | | | | | | 5.5 V | | Operating free-air temperature range: | SN5448 | | | | | | | | | | | | -55°C to 125°C | | Operating new an isomportane range. | SN7448 | | | | | <br> | | | | | | | . 0°C to 70°C | | Storage temperature range | | | | | | | | | | | | | -65°C to 150°C | NOTE 1: Voltage values are with respect to network ground terminal. #### recommended operating conditions | | | | SN5448 | 3 | | SN7448 | В | UNIT | |------------------------------------|----------|-----|--------|------|------|--------|------|------| | | | MIN | NOM | MAX | MIN | NOM | MAX | UNIT | | Supply voltage, V <sub>CC</sub> | | 4.5 | 5 | 5.5 | 4.75 | 5 | 5.25 | V | | | a thru g | | | -400 | | | -400 | μΑ | | High-level output current, IOH | BI/RBO | | | -200 | | | 200 | μΑ | | | a thru g | | | 6.4 | | | 6.4 | mA | | Low-level output current, IOL | BI/RBO | | | 8 | | | 8 | IIIA | | Operating free-air temperature, TA | | -55 | | 125 | 0 | | 70 | °c | # electrical characteristics over recommended operating free-air temperature range (unless otherwise noted) | | PARAMETER | | TEST CON | OITIONS† | MIN | TYP‡ | MAX | UNIT | |------------------|----------------------------------------|----------------------------|---------------------------------------------------------------------|----------------------|--------------|----------|----------|-------| | VIH | High-level input voltage | | | | 2 | | | V | | VIL | Low-level input voltage | | | | | | 0.8 | V | | VIK | Input clamp voltage | | V <sub>CC</sub> = MIN, II | = -12 mA | | | -1.5 | V | | Voн | High-level output voltage | a thru g | V <sub>CC</sub> = MIN, V<br>V <sub>IL</sub> = 0.8 V, I <sub>C</sub> | | 2.4 | 3.7 | | v | | 10 | Output current | a thru g | V <sub>CC</sub> = MIN, V | O = 0.85 V, | -1.3 | -2 | | mA | | VoL | Low-level output voltage | | V <sub>CC</sub> = MIN, V<br>V <sub>IL</sub> = 0.8 V, I <sub>C</sub> | | | 0.27 | 0.4 | V | | l <sub>1</sub> | Input current at maximum input voltage | Any input<br>except BI/RBO | V <sub>CC</sub> = MAX, V | <sub>1</sub> = 5.5 V | | | 1 | mA | | Чн | High-level input current | Any input<br>except BI/RBO | V <sub>CC</sub> = MAX, V | 1 = 2.4 V | | | 40 | μА | | I <sub>I</sub> L | Low-level input current | Any input<br>except BI/RBO | V <sub>CC</sub> = MAX, V | 'ı = 0.4 V | | | -1.6 | mA | | | | BI/RBO | | | <del> </del> | | 4 | | | los | Short-circuit output current | BI/RBO | V <sub>CC</sub> = MAX | T | | | -4 | 1 | | Icc | Supply current | | V <sub>CC</sub> = MAX,<br>See Note 2 | SN5448<br>SN7448 | | 53<br>53 | 76<br>90 | -l mA | <sup>†</sup> For conditions shown as MIN or MAX, use the appropriate value specified under recommended operating conditions. NOTE 2: ICC is measured with all outputs open and all inputs at 4.5 V. #### switching characteristics, VCC = 5 V, TA = 25 °C | PARAMETER | TEST CONDITIONS | MIN TYP | MAX | UNIT | |----------------------------------------------------------------------------------|------------------------------------------------|---------|-----|------| | <sup>†</sup> PHL Propagation delay time, high-to-low-level output from A input | | | 100 | ns | | tpLH Propagation delay time, low-to-high-level output from A input | $C_L = 15 \text{ pF}, R_L = 1 \text{ k}\Omega$ | | 100 | 113 | | tpHL Propagation delay time, high-to-low-level output from RBI input | See Note 3 | | 100 | ns | | <sup>†</sup> PLH Propagation delay time, low-to-high-level output from RBI input | | | 100 | | NOTE 3: Load circuits and voltage waveforms are shown in Section 1. $<sup>\</sup>ddagger$ AII typical values are at $V_{CC} = 5 \text{ V}$ , $T_A = 25 ^{\circ}\text{C}$ . #### absolute maximum ratings over operating free-air temperature range (unless otherwise noted) | Supply voltage, VCC (see Note 1) | | | | | | | | | | | | | | - | 7 V | |--------------------------------------------------------------|----|--|--|--|--|--|--|--|--|--|----|-----|------|-------|--------| | Input voltage | | | | | | | | | | | | | | | | | Peak output current (t <sub>W</sub> ≤ 1 ms, duty cycle ≤ 10% | ,) | | | | | | | | | | | | . 2 | 1000 | nΑ | | Current forced into any output in the off state . | | | | | | | | | | | | | | 1 r | nΑ | | Operating free-air temperature range: SN54LS47 | | | | | | | | | | | -5 | 5°( | C to | 125 | 5°C | | SN74LS47 | | | | | | | | | | | | 0° | 'C 1 | to 70 | )°C | | Storage temperature range | | | | | | | | | | | 6 | r°c | · +/ | 150 | ر<br>م | NOTE 1: Voltage values are with respect to network ground terminal. #### recommended operating conditions | | | S | N54LS4 | 17 | S | N74LS4 | 17 | | |------------------------------------|----------|-----|--------|-----|------|--------|------|------| | | | MIN | NOM | MAX | MIN | NOM | MAX | TINU | | Supply voltage, V <sub>CC</sub> | | 4.5 | 5 | 5.5 | 4.75 | 5 | 5.25 | V | | Off-state output voltage, VO(off) | a thru g | | *** | 15 | | | 15 | V | | On-state output current, IO(on) | a thru g | | | 12 | | | 24 | mA | | High-level output current, IOH | BI/RBO | | | -50 | | | -50 | μА | | Low-level output current, IOL | BI/RBO | | | 1.6 | | | 3.2 | mA | | Operating free-air temperature, TA | | -55 | | 125 | 0 | | 70 | °c | #### electrical characteristics over recommended operating free-air temperature range (unless otherwise noted) | | PARAMETER | | TEST COM | IDITIONS† | S | N54LS4 | 17 | S | N74LS4 | 47 | | |--------------------|------------------------------|----------------------------|------------------------------------------------------------------|------------------------------------------------------|------|--------|------|------|------------------|------|------| | | PARAMETER | | 1EST CON | DITIONS. | MIN | TYP‡ | MAX | MIN | TYP <sup>‡</sup> | MAX | UNIT | | VIH | High-level input voltage | | | | 2 | | | 2 | | | V | | VIL | Low-level input voltage | | | | | | 0.7 | | | 0.8 | ٧ | | VIK | Input clamp voltage | | V <sub>CC</sub> = MIN, | I <sub>1</sub> = -18 mA | | | -1.5 | | | -1.5 | V | | v <sub>OH</sub> | High-level output voltage | BI/RBO | V <sub>CC</sub> = MIN,<br>V <sub>IL</sub> = V <sub>IL</sub> max, | V <sub>IH</sub> = 2 V,<br>I <sub>OH</sub> = -50 μA | 2.4 | 4.2 | | 2.4 | 4.2 | | V | | VOL | Low-level output voltage | BI/RBO | V <sub>CC</sub> = MIN,<br>V <sub>IH</sub> = 2 V, | I <sub>OL</sub> = 1.6 mA | | 0.25 | 0.4 | | 0.25 | 0.4 | V | | | 25tt love, output voltage | 51,7100 | VIL = VIL max | I <sub>OL</sub> = 3.2 mA | | | | | 0.35 | 0.5 | | | IO(off) | Off-state output current | a thru g | V <sub>CC</sub> = MAX,<br>V <sub>IL</sub> = V <sub>IL</sub> max, | V <sub>IH</sub> = 2 V,<br>V <sub>O(off)</sub> = 15 V | | | 250 | | | 250 | μА | | V <sub>O(on)</sub> | On-state output voltage | a thru q | V <sub>CC</sub> = MIN,<br>V <sub>IH</sub> = 2 V, | l <sub>O(on)</sub> = 12 mA | | 0.25 | 0.4 | | 0.25 | 0.4 | v | | 0(011) | | <b>3</b> | VIL = VIL max | 1 <sub>O(on)</sub> = 24 mA | | | | | 0.35 | 0.5 | | | l <sub>k</sub> | Input current at maximur | n input voltage | $V_{CC} = MAX$ , | V <sub>I</sub> = 7 V | | | 0.1 | | | 0.1 | mA | | ЦН | High-level input current | | V <sub>CC</sub> = MAX, | V <sub>I</sub> = 2.7 V | | | 20 | | | 20 | μА | | I <sub>I</sub> L | Low-level input current | Any input<br>except BI/RBO | V <sub>CC</sub> = MAX, | V <sub>I</sub> = 0.4 V | | | -0.4 | | | -0.4 | mA | | | | BI/RBO | | | | | -1.2 | | | -1.2 | | | los | Short-circuit output current | BI/RBO | V <sub>CC</sub> = MAX | | -0.3 | | -2 | -0.3 | | -2 | mA | | 1cc | Supply current | | V <sub>CC</sub> = MAX, | See Note 2 | | 7 | 13 | | 7 | 13 | mA | <sup>†</sup>For conditions shown as MIN or MAX, use the appropriate value specified under recommended operating conditions. ### switching characteristics, VCC = 5 V, TA = 25 °C | | PARAMETER | TEST CONDITIONS | MIN | TYP | MAX | UNIT | |------|--------------------------------------------------|------------------------------------------|-----|-----|-----|------| | toff | Turn-off time from A input | | | | 100 | | | ton | Turn-on time from A input | $C_L = 15 \text{ pF}, R_L = 665 \Omega,$ | | | 100 | ns | | toff | Turn-off time from RBI input, outputs (a-f) only | See Note 3 | | | 100 | | | ton | Turn-on time from RBI input, outputs (a-f) only | | | | 100 | ns | NOTE 3: Load circuits and voltage waveforms are shown in Section 1. <sup>‡</sup>All typical values are at $V_{CC}$ = 5 V, $T_A$ = 25°C. NOTE 2: $I_{CC}$ is measured with all outputs open and all inputs at 4.5 V. # SN5446A, '47A, '48, SN54LS47, 'LS48, 'LS49 SN7446A, '47A, '48, SN74LS47, 'LS48, 'LS49 **BCD-TO-SEVEN-SEGMENT DECODERS/DRIVERS** SDLS111 - MARCH 1974 - REVISED MARCH 1988 # absolute maximum ratings over operating free-air temperature range (unless otherwise noted) | Supply voltage, VCC (see Note 1 | ) . | | | | | | | | | | | | | <br> | | | | | | | 7 | V | |-----------------------------------|-------|----|------|-----|---|---|---|---|--|--|---|---|---|------|--|---|---|----|-----|------|------|---| | Input voltage | | | | | _ | _ | _ | _ | | | _ | | | <br> | | | | | | | 7 | V | | Operating free-air temperature ra | inge: | SN | 54L | .S4 | 8 | | | | | | | | | <br> | | | | | 55° | C to | 125° | С | | | | SN | 74 L | _S4 | 8 | | | | | | | | • | | | • | | | U | Ut | 0 /U | C | | Storage temperature range | | | | | | | | | | | | • | • | <br> | | • | • | -6 | 35° | C to | 150° | С | NOTE 1: Voltage values are with respect to network ground terminal. #### recommended operating conditions | | | s | N54LS4 | 18 | S | N74LS4 | 18 | UNIT | |------------------------------------|----------|-----|--------|------|------|--------|------|------| | | | MIN | NOM | MAX | MIN | NOM | MAX | OWIT | | Supply voltage, VCC | | 4.5 | 5 | 5.5 | 4.75 | 5 | 5.25 | ٧ | | | a thru g | | | -100 | | | -100 | μА | | High-level output current, IOH | BI/RBO | 1 | | -50 | | | -50 | μΑ. | | | a thru g | | | 2 | | | 6 | mA | | Low-level output current, IOL | BĪ/RBO | | | 1.6 | | | 3.2 | IIIA | | Operating free-air temperature, TA | | -55 | | 125 | 0 | | 70 | °c | ### electrical characteristics over recommended operating free-air temperature range (unless otherwise noted) | | | | | | S | N54LS4 | 8 | S | N74LS4 | 8 | UNIT | |-----------------|----------------------------------------|----------------------------|------------------------------------------------------------------|-------------------------------------------------|------|--------|------|------|--------|------|------| | | PARAMETER | | TEST CON | DITIONS | MIN | TYP‡ | MAX | MIN | TYP‡ | MAX | וואט | | VIH | High-level input voltage | | | | 2 | | | 2 | | | V | | VIL | Low-level input voltage | | | | | | 0.7 | | | 0.8 | V | | VIK | Input clamp voltage | | V <sub>CC</sub> = MIN, | l <sub>1</sub> = -18 mA | | | -1.5 | | | -1.5 | ٧ | | V <sub>OH</sub> | High-level output voltage | a thru g and<br>BI/RBO | V <sub>CC</sub> = MIN,<br>V <sub>IL</sub> = V <sub>IL</sub> max, | V <sub>IH</sub> = 2 V,<br>I <sub>OH</sub> = MAX | 2.4 | 4.2 | | 2.4 | 4.2 | | V | | I <sub>O</sub> | Output current | a thru g | V <sub>CC</sub> = MIN,<br>Input conditions | $V_O = 0.85 V$ , as for $V_{OH}$ | -1.3 | -2 | | -1.3 | -2 | | mA | | | | a thru g | V <sub>CC</sub> = MIN,<br>V <sub>IH</sub> = 2 V, | IOL = 2 mA | | 0.25 | 0.4 | | 0.25 | 0.4 | V | | v | 1 and an analysis relation | a unu y | VIH = Z V, | IOL = 6 mA | | | | | 0.35 | 0.5 | | | VOL | Low-level output voltage | BI/RBO | V <sub>CC</sub> = MIN, | I <sub>OL</sub> = 1.6 mA | | 0.25 | 0.4 | | 0.25 | 0.4 | V | | | | BI/NBO | V <sub>IH</sub> = 2 V,<br>V <sub>IL</sub> = V <sub>IL</sub> max | I <sub>OL</sub> = 3.2 mA | | | | | 0.35 | 0.5 | | | 11 | Input current at maximum input voltage | Any input<br>except BI/BRO | V <sub>CC</sub> = MAX, | V <sub>1</sub> = 7 V | | | 0.1 | | | 0.1 | mA | | ΊΗ | High-level input current | Any input<br>except BI/RBO | V <sub>CC</sub> = MAX, | V <sub>I</sub> = 2.7 V | | | 20 | | | 20 | μА | | l <sub>IL</sub> | Low-level input current | Any input<br>except BI/RBO | V <sub>CC</sub> = MAX, | V <sub>I</sub> = 0.4 V | | | -0.4 | | | -0.4 | mA | | | | BI/RBO | | | | | -1.2 | | | -1.2 | ] | | los | Short-circuit output current | BI/RBO | V <sub>CC</sub> = MAX | | -0.3 | | -2 | -0.3 | | -2 | mA | | 1cc | Supply current | | V <sub>CC</sub> = MAX, | See Note 2 | | 25 | 38 | | 25 | 38 | mA | <sup>†</sup>For conditions shown as MIN or MAX, use the appropriate value specified under recommended operating conditions. ### switching characteristics, $V_{CC} = 5 \text{ V}$ , $T_A = 25 \text{ °C}$ | | PARAMETER | TEST CONDITIONS | MIN | TYP | MAX | UNIT | |------|----------------------------------------------------------------------------|-------------------------------------------------|-----|-----|-----|------| | tPHL | Propagation delay time, high-to-low-level output from A input | $C_L = 15 \text{ pF}, R_L = 4 \text{ k}\Omega,$ | | | 100 | ns | | | Propagation delay time, low-to-high-level output from A input | See Note 3 | | | 100 | 113 | | | Propagation delay time, high-to-low-level output (a-f only) from RBI input | $C_L = 15 \text{ pF}, R_L = 6 \text{ k}\Omega,$ | | | 100 | ns | | | Propagation delay time, low-to-high-level output (a-f only) from RBI input | See Note 3 | | | 100 | | NOTE 3: Load circuits and voltage waveforms are shown in Section 1. $<sup>\</sup>ddagger$ All typical values are at $V_{CC} = 5 \text{ V}$ , $T_A 25^{\circ}$ C. NOTE 2: I<sub>CC</sub> is measured with all outputs open and all inputs at 4.5 V. # absolute maximum ratings over operating free-air temperature range (unless otherwise noted) | Supply voltage, VCC (see Note 1) | | | | | | | | | | | | | | | | | | 7 V | |---------------------------------------------------|---|---|---|---|---|---|-------|---|---|---|---|---|------|---|-------|---|----------|---------| | Input voltage | | | | | _ | | | | | | | | | | | | | 7 V | | Current forced into any output in the off state . | • | • | • | • | • | • | <br>• | • | | | | | | | | | | 1 mA | | Current forced into any output in the off state . | • | • | • | • | • | | <br>• | • | • | • | • | • | | • | • | _ | -55°C to | 125°C | | Operating free-air temperature range: SN54LS49 | • | • | ٠ | • | • | | <br>• | ٠ | • | • | • | • | | • | | - | -55°C to | 70°C | | SN74LS49 | • | • | • | • | • | | <br>• | • | • | • | • | • | <br> | | <br>• | | , 0 0 10 | ) / U C | | Storage temperature range | | | | | | | <br>- | • | | | | | | | | - | -65°C to | 150°C | NOTE 1: Voltage values are with respect to network ground terminal. #### recommended operating conditions | | | N54LS | 19 | S | N74LS4 | 19 | UNIT | |------------------------------------|-----|-------|-----|------|--------|------|------| | | MIN | NOM | MAX | MIN | NOM | MAX | UNIT | | Supply voltage, VCC | 4.5 | 5 | 5.5 | 4.75 | 5 | 5.25 | V | | High-level output voltage, VOH | | | 5.5 | | | 5.5 | ٧ | | Low-level output current, IOL | | | 4 | | | 8 | mA | | Operating free-air temperature, TA | -55 | | 125 | 0 | | 70 | °C | #### electrical characteristics over recommended operating free-air temperature range (unless otherwise noted) | | PARAMETER | TEST COA | NDITIONS† | S | N54LS | 19 | S | N74LS4 | 19 | | |-----|----------------------------------------|----------------------------------------------------------------|---------------------------------------------------|-----|-------|------|-----|--------|------|------| | | TANAMETER | TEST CON | ADITIONS, | MIN | TYP‡ | MAX | MIN | TYP‡ | MAX | UNIT | | VIH | High-level input voltage | | | 2 | | | 2 | | | V | | VIL | Low-level input voltage | | | | | 0.7 | | | 0.8 | V | | VIK | Input clamp voltage | VCC = MIN, | I <sub>I</sub> = -18 mA | | | -1.5 | | | -1.5 | V | | ¹он | High-level output current | V <sub>CC</sub> = MIN,<br>V <sub>I</sub> = V <sub>I</sub> max, | V <sub>IH</sub> = 2 V,<br>V <sub>OH</sub> = 5.5 V | | | 250 | | | 250 | μА | | VOL | Low-level output voltage | V <sub>CC</sub> = MIN,<br>V <sub>IH</sub> = 2 V, | IOL = 4 mA | | 0.25 | 0.4 | | 0.25 | 0.4 | V | | | | VIL = VIL max | 1 <sub>OL</sub> = 8 mA | | | | | 0.35 | 0.5 | ľ | | П | Input current at maximum input voltage | V <sub>CC</sub> = MAX, | V <sub>1</sub> = 7 V | | | 0.1 | | | 0.1 | mA | | ΙΗ | High-level input current | V <sub>CC</sub> = MAX, | V <sub>I</sub> = 2.7 V | | | 20 | | | 20 | μА | | HL | Low-level input current | V <sub>CC</sub> = MAX, | V <sub>1</sub> = 0.4 V | | | -0.4 | | | -0.4 | mA | | ¹cc | Supply current | V <sub>CC</sub> = MAX, | See Note 2 | | 8 | 15 | | 8 | 15 | mA | <sup>&</sup>lt;sup>†</sup> For conditions shown as MIN or MAX, use the appropriate value specified under recommended operating conditions. #### switching characteristics, VCC = 5 V, TA = 25°C | | PARAMETER | TEST CONDITIONS | MIN | TYP | MAX | UNIT | |------|------------------------------------------------------------------------------------------------|-------------------------------------------------|-----|-----|-----|------| | tPHL | Propagation delay time, high-to-low-level output from A input | $C_L = 15 \text{ pF}, R_L = 4 \text{ k}\Omega,$ | | | 100 | | | †PLH | Propagation delay time, low-to-high-level output from A input | See Note 3 | | · | 100 | ns | | tPHL | Propagation delay time, high-to-low-level output (a-f only) from RBI input | $C_L = 15 \text{ pF}, R_L = 6 \text{ k}\Omega,$ | | | 100 | | | tPLH | Propagation delay time, low-to-high-level output (a-f only) from $\overline{\text{RBI}}$ input | See Note 3 | | | 100 | ns | NOTE 3: Load circuits and voltage waveforms are shown in Section 1. $<sup>\</sup>ddagger$ All typical values are at V<sub>CC</sub> = 5 V, T<sub>A</sub> = 25°C. NOTE 2: I<sub>CC</sub> is measured with all outputs open and all inputs at 4.5 V. 8-Sep-2015 #### **PACKAGING INFORMATION** | Orderable Device | Status | Package Type | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan | Lead/Ball Finish (6) | MSL Peak Temp | Op Temp (°C) | Device Marking (4/5) | Samples | |------------------|----------|--------------|--------------------|------|----------------|----------------------------|----------------------|--------------------|--------------|----------------------------------|---------| | 5962-9856401QEA | ACTIVE | CDIP | J | 16 | 1 | TBD | A42 | N / A for Pkg Type | -55 to 125 | 5962-9856401QE<br>A<br>SNJ5447AJ | Samples | | 5962-9856401QFA | ACTIVE | CFP | W | 16 | 1 | TBD | A42 | N / A for Pkg Type | -55 to 125 | 5962-9856401QF<br>A<br>SNJ5447AW | Samples | | 7604501EA | ACTIVE | CDIP | J | 16 | 1 | TBD | A42 | N / A for Pkg Type | -55 to 125 | 7604501EA<br>SNJ54LS47J | Samples | | 7604501FA | OBSOLETI | | | 16 | | TBD | Call TI | Call TI | -55 to 125 | | | | SN5447AJ | ACTIVE | CDIP | J | 16 | 1 | TBD | A42 | N / A for Pkg Type | -55 to 125 | SN5447AJ | Samples | | SN54LS47J | ACTIVE | CDIP | J | 16 | 1 | TBD | A42 | N / A for Pkg Type | -55 to 125 | SN54LS47J | Samples | | SN54LS49J | ACTIVE | CDIP | J | 14 | 1 | TBD | A42 | N / A for Pkg Type | -55 to 125 | SN54LS49J | Samples | | SN7446AN | OBSOLETI | PDIP | N | 16 | | TBD | Call TI | Call TI | 0 to 70 | | | | SN7447AN | ACTIVE | PDIP | N | 16 | 25 | Pb-Free<br>(RoHS) | CU NIPDAU | N / A for Pkg Type | 0 to 70 | SN7447AN | Samples | | SN7447AN3 | OBSOLETI | PDIP | N | 16 | | TBD | Call TI | Call TI | 0 to 70 | | | | SN7447ANE4 | ACTIVE | PDIP | N | 16 | 25 | Pb-Free<br>(RoHS) | CU NIPDAU | N / A for Pkg Type | 0 to 70 | SN7447AN | Samples | | SN7448N | OBSOLETI | E PDIP | N | 16 | | TBD | Call TI | Call TI | 0 to 70 | | | | SN74LS47D | ACTIVE | SOIC | D | 16 | 40 | Green (RoHS<br>& no Sb/Br) | CU NIPDAU | Level-1-260C-UNLIM | 0 to 70 | LS47 | Samples | | SN74LS47DG4 | ACTIVE | SOIC | D | 16 | 40 | Green (RoHS<br>& no Sb/Br) | CU NIPDAU | Level-1-260C-UNLIM | 0 to 70 | LS47 | Samples | | SN74LS47DR | ACTIVE | SOIC | D | 16 | 2500 | Green (RoHS<br>& no Sb/Br) | CU NIPDAU | Level-1-260C-UNLIM | | LS47 | Samples | | SN74LS47N | ACTIVE | PDIP | N | 16 | 25 | Pb-Free<br>(RoHS) | CU NIPDAU | N / A for Pkg Type | 0 to 70 | SN74LS47N | Samples | | SN74LS47N3 | OBSOLETI | PDIP | N | 16 | | TBD | Call TI | Call TI | 0 to 70 | | | | SN74LS47NE4 | ACTIVE | PDIP | N | 16 | 25 | Pb-Free<br>(RoHS) | CU NIPDAU | N / A for Pkg Type | 0 to 70 | SN74LS47N | Samples | | SN74LS47NSR | ACTIVE | SO | NS | 16 | 2000 | Green (RoHS<br>& no Sb/Br) | CU NIPDAU | Level-1-260C-UNLIM | 0 to 70 | 74LS47 | Samples | #### PACKAGE OPTION ADDENDUM 8-Sep-2015 | Orderable Device | Status | Package Type | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan | Lead/Ball Finish (6) | MSL Peak Temp | Op Temp (°C) | Device Marking (4/5) | Samples | |------------------|----------|--------------|--------------------|------|----------------|----------|----------------------|--------------------|--------------|----------------------------------|---------| | SN74LS48N | OBSOLETE | E PDIP | N | 16 | , | TBD | Call TI | Call TI | 0 to 70 | (4/3) | | | SNJ5447AJ | ACTIVE | CDIP | J | 16 | 1 | TBD | A42 | N / A for Pkg Type | -55 to 125 | 5962-9856401QE<br>A<br>SNJ5447AJ | Samples | | SNJ5447AW | ACTIVE | CFP | W | 16 | 1 | TBD | A42 | N / A for Pkg Type | -55 to 125 | 5962-9856401QF<br>A<br>SNJ5447AW | Samples | | SNJ54LS47FK | ACTIVE | LCCC | FK | 20 | 1 | TBD | POST-PLATE | N / A for Pkg Type | -55 to 125 | SNJ54LS<br>47FK | Samples | | SNJ54LS47J | ACTIVE | CDIP | J | 16 | 1 | TBD | A42 | N / A for Pkg Type | -55 to 125 | 7604501EA<br>SNJ54LS47J | Samples | | SNJ54LS47W | OBSOLETE | | | 16 | | TBD | Call TI | Call TI | -55 to 125 | | | | SNJ54LS49J | ACTIVE | CDIP | J | 14 | 1 | TBD | A42 | N / A for Pkg Type | -55 to 125 | SNJ54LS49J | Samples | (1) The marketing status values are defined as follows: **ACTIVE:** Product device recommended for new designs. LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect. NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design. PREVIEW: Device has been announced but is not in production. Samples may or may not be available. **OBSOLETE:** TI has discontinued the production of the device. (2) Eco Plan - The planned eco-friendly classification: Pb-Free (RoHS), Pb-Free (RoHS Exempt), or Green (RoHS & no Sb/Br) - please check http://www.ti.com/productcontent for the latest availability information and additional product content details. **TBD:** The Pb-Free/Green conversion plan has not been defined. **Pb-Free** (RoHS): TI's terms "Lead-Free" or "Pb-Free" mean semiconductor products that are compatible with the current RoHS requirements for all 6 substances, including the requirement that lead not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, TI Pb-Free products are suitable for use in specified lead-free processes. **Pb-Free** (RoHS Exempt): This component has a RoHS exemption for either 1) lead-based flip-chip solder bumps used between the die and package, or 2) lead-based die adhesive used between the die and leadframe. The component is otherwise considered Pb-Free (RoHS compatible) as defined above. Green (RoHS & no Sb/Br): TI defines "Green" to mean Pb-Free (RoHS compatible), and free of Bromine (Br) and Antimony (Sb) based flame retardants (Br or Sb do not exceed 0.1% by weight in homogeneous material) (3) MSL, Peak Temp. - The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature. (4) There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device. (5) Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device. #### PACKAGE OPTION ADDENDUM 8-Sep-2015 (6) Lead/Ball Finish - Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead/Ball Finish values may wrap to two lines if the finish value exceeds the maximum column width. **Important Information and Disclaimer:** The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release. In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis. OTHER QUALIFIED VERSIONS OF SN5446A, SN5447A, SN5448, SN54LS47, SN54LS48, SN54LS49, SN7446A, SN7447A, SN74L847, SN74LS48, SN74LS49: • Catalog: SN7446A, SN7447A, SN7448, SN74LS47, SN74LS48, SN74LS49 Military: SN5446A, SN5447A, SN5448, SN54LS47, SN54LS48, SN54LS49 NOTE: Qualified Version Definitions: - Catalog TI's standard catalog product - Military QML certified for Military and Defense Applications # PACKAGE MATERIALS INFORMATION www.ti.com 10-Sep-2015 ### TAPE AND REEL INFORMATION | A0 | | |----|-----------------------------------------------------------| | B0 | Dimension designed to accommodate the component length | | K0 | Dimension designed to accommodate the component thickness | | W | Overall width of the carrier tape | | P1 | Pitch between successive cavity centers | #### QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE #### \*All dimensions are nominal | Device | Package<br>Type | Package<br>Drawing | | | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant | |------------|-----------------|--------------------|----|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------| | SN74LS47DR | SOIC | D | 16 | 2500 | 330.0 | 16.4 | 6.5 | 10.3 | 2.1 | 8.0 | 16.0 | Q1 | www.ti.com 10-Sep-2015 #### \*All dimensions are nominal | Device | Package Type | Package Drawing | Pins | SPQ | Length (mm) | Width (mm) | Height (mm) | | |------------|--------------|-----------------|------|------|-------------|------------|-------------|--| | SN74LS47DR | SOIC | D | 16 | 2500 | 333.2 | 345.9 | 28.6 | | #### 14 LEADS SHOWN - A. All linear dimensions are in inches (millimeters). - B. This drawing is subject to change without notice. - C. This package is hermetically sealed with a ceramic lid using glass frit. - D. Index point is provided on cap for terminal identification only on press ceramic glass frit seal only. - E. Falls within MIL STD 1835 GDIP1-T14, GDIP1-T16, GDIP1-T18 and GDIP1-T20. # W (R-GDFP-F16) # CERAMIC DUAL FLATPACK - A. All linear dimensions are in inches (millimeters). - B. This drawing is subject to change without notice. - C. This package can be hermetically sealed with a ceramic lid using glass frit. - D. Index point is provided on cap for terminal identification only. - E. Falls within MIL STD 1835 GDFP2-F16 # FK (S-CQCC-N\*\*) # LEADLESS CERAMIC CHIP CARRIER 28 TERMINAL SHOWN - A. All linear dimensions are in inches (millimeters). - B. This drawing is subject to change without notice. - C. This package can be hermetically sealed with a metal lid. - D. Falls within JEDEC MS-004 # N (R-PDIP-T\*\*) # PLASTIC DUAL-IN-LINE PACKAGE 16 PINS SHOWN - A. All linear dimensions are in inches (millimeters). - B. This drawing is subject to change without notice. - Falls within JEDEC MS-001, except 18 and 20 pin minimum body length (Dim A). - The 20 pin end lead shoulder width is a vendor option, either half or full width. # D (R-PDS0-G16) #### PLASTIC SMALL OUTLINE - A. All linear dimensions are in inches (millimeters). - B. This drawing is subject to change without notice. - Body length does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed 0.006 (0,15) each side. - Body width does not include interlead flash. Interlead flash shall not exceed 0.017 (0,43) each side. - E. Reference JEDEC MS-012 variation AC. # D (R-PDSO-G16) # PLASTIC SMALL OUTLINE - A. All linear dimensions are in millimeters. - B. This drawing is subject to change without notice. - C. Publication IPC-7351 is recommended for alternate designs. - D. Laser cutting apertures with trapezoidal walls and also rounding corners will offer better paste release. Customers should contact their board assembly site for stencil design recommendations. Refer to IPC-7525 for other stencil recommendations. - E. Customers should contact their board fabrication site for solder mask tolerances between and around signal pads. #### **MECHANICAL DATA** # NS (R-PDSO-G\*\*) # 14-PINS SHOWN #### PLASTIC SMALL-OUTLINE PACKAGE - A. All linear dimensions are in millimeters. - B. This drawing is subject to change without notice. - C. Body dimensions do not include mold flash or protrusion, not to exceed 0,15. #### IMPORTANT NOTICE Texas Instruments Incorporated and its subsidiaries (TI) reserve the right to make corrections, enhancements, improvements and other changes to its semiconductor products and services per JESD46, latest issue, and to discontinue any product or service per JESD48, latest issue. Buyers should obtain the latest relevant information before placing orders and should verify that such information is current and complete. All semiconductor products (also referred to herein as "components") are sold subject to TI's terms and conditions of sale supplied at the time of order acknowledgment. TI warrants performance of its components to the specifications applicable at the time of sale, in accordance with the warranty in TI's terms and conditions of sale of semiconductor products. Testing and other quality control techniques are used to the extent TI deems necessary to support this warranty. Except where mandated by applicable law, testing of all parameters of each component is not necessarily performed. TI assumes no liability for applications assistance or the design of Buyers' products. Buyers are responsible for their products and applications using TI components. To minimize the risks associated with Buyers' products and applications, Buyers should provide adequate design and operating safeguards. TI does not warrant or represent that any license, either express or implied, is granted under any patent right, copyright, mask work right, or other intellectual property right relating to any combination, machine, or process in which TI components or services are used. Information published by TI regarding third-party products or services does not constitute a license to use such products or services or a warranty or endorsement thereof. Use of such information may require a license from a third party under the patents or other intellectual property of the third party, or a license from TI under the patents or other intellectual property of TI. Reproduction of significant portions of TI information in TI data books or data sheets is permissible only if reproduction is without alteration and is accompanied by all associated warranties, conditions, limitations, and notices. TI is not responsible or liable for such altered documentation. Information of third parties may be subject to additional restrictions. Resale of TI components or services with statements different from or beyond the parameters stated by TI for that component or service voids all express and any implied warranties for the associated TI component or service and is an unfair and deceptive business practice. TI is not responsible or liable for any such statements. Buyer acknowledges and agrees that it is solely responsible for compliance with all legal, regulatory and safety-related requirements concerning its products, and any use of TI components in its applications, notwithstanding any applications-related information or support that may be provided by TI. Buyer represents and agrees that it has all the necessary expertise to create and implement safeguards which anticipate dangerous consequences of failures, monitor failures and their consequences, lessen the likelihood of failures that might cause harm and take appropriate remedial actions. Buyer will fully indemnify TI and its representatives against any damages arising out of the use of any TI components in safety-critical applications. In some cases, TI components may be promoted specifically to facilitate safety-related applications. With such components, TI's goal is to help enable customers to design and create their own end-product solutions that meet applicable functional safety standards and requirements. Nonetheless, such components are subject to these terms. No TI components are authorized for use in FDA Class III (or similar life-critical medical equipment) unless authorized officers of the parties have executed a special agreement specifically governing such use. Only those TI components which TI has specifically designated as military grade or "enhanced plastic" are designed and intended for use in military/aerospace applications or environments. Buyer acknowledges and agrees that any military or aerospace use of TI components which have *not* been so designated is solely at the Buyer's risk, and that Buyer is solely responsible for compliance with all legal and regulatory requirements in connection with such use. TI has specifically designated certain components as meeting ISO/TS16949 requirements, mainly for automotive use. In any case of use of non-designated products, TI will not be responsible for any failure to meet ISO/TS16949. #### Products Applications Audio www.ti.com/audio Automotive and Transportation www.ti.com/automotive **Amplifiers** amplifier.ti.com Communications and Telecom www.ti.com/communications **Data Converters** dataconverter.ti.com Computers and Peripherals www.ti.com/computers **DLP® Products** www.dlp.com Consumer Electronics www.ti.com/consumer-apps DSP dsp.ti.com **Energy and Lighting** www.ti.com/energy Clocks and Timers www.ti.com/clocks Industrial www.ti.com/industrial Interface interface.ti.com Medical www.ti.com/medical Logic Security www.ti.com/security logic.ti.com Power Mgmt power.ti.com Space, Avionics and Defense www.ti.com/space-avionics-defense Microcontrollers microcontroller.ti.com Video and Imaging www.ti.com/video RFID www.ti-rfid.com OMAP Applications Processors www.ti.com/omap TI E2E Community e2e.ti.com Wireless Connectivity www.ti.com/wirelessconnectivity