#### FOR USE AS LAMP, RELAY, OR MOS DRIVERS - Full Decoding of Input Logic - SN54145, SN74145, and SN74LS145 Have 80-mA Sink-Current Capability - All Outputs Are Off for Invalid BCD Input Conditions - Low Power Dissipation of 'LS145 . . . 35 mW Typical **FUNCTION TABLE** | NO. | | INP | UTS | | | | | 0 | UTI | TUS | S | | | | |---------|----|-----|-----|---|---|---|----|---|-----|-----|---|---|---|---| | 190. | D | С | В | Α | 0 | 1 | 2 | 3 | 4 | 5 | 6 | 7 | 8 | 9 | | 0 | L | L | L | L | L | Н | Н | Н | Н | Н | Н | Н | Н | Н | | 1 | L | L | L | Н | H | L | Н | Н | Н | Н | Н | Н | Н | Н | | 2 | L. | L. | н | L | н | Н | L | Н | Н | Н | Н | Н | Н | н | | 3 | L | L | Н | н | н | H | Н | L | Н | Н | H | H | Н | н | | 4 | Ł | Н | L | L | Н | Н | H | Н | L | H | H | H | Н | Н | | 5 | L | Н | L | н | Н | Н | Н | Н | н | L | Н | Н | Н | Н | | 6 | L | Н | Н | L | Н | Н | Н | Н | Н | Н | L | Н | Н | Н | | 7 | L | H | Н | н | Н | H | Н | Н | Н | Н | H | L | Н | н | | 8 | н | L | L | L | Н | Н | Н | н | Н | н | H | Н | L | н | | 9 | н | L | L | н | Η | Н | Н | н | Н | Н | Н | Н | н | L | | | Н | L | Н | L | Н | H | Н | Н | Н | Н | Н | Н | H | H | | ا م ا | H | L | Н | Н | Н | Н | Н | Н | Н | Н | Н | Н | Н | Н | | INVALID | Н | H | L | L | Н | Н | Н | н | Н | н | Н | Н | Н | н | | 3 | Н | Н | L | Н | н | Н | Н | Н | Н | H | Н | Н | Н | н | | = | Н | Н | Н | L | Н | H | Н | Н | Н | Н | Н | Н | Н | Н | | | Ι | Н | Н | Н | Н | Н | Η_ | Н | Н | Н | Н | Н | Н | Н | H = high level (off), L = low level (on) #### description These monolithic BCD-to-decimal decoder/drivers consist of eight inverters and ten four-input NAND gates. The inverters are connected in pairs to make BCD input data available for decoding by the NAND gates. Full decoding of valid BCD input logic ensures that all outputs remain off for all invalid binary input conditions. These decoders feature high-performance, n-p-n output transistors designed for use as indicator/relay drivers or as open-collector logic-circuit drivers. Each of the highbreakdown output transistors (15 volts) of the SN54145, SN74145, or SN74LS145 will sink up to 80 milliamperes of current. Each input is one Series 54/74 or Series 54LS/74LS standard load, respectively. Inputs and outputs are entirely compatible for use with TTL or DTL logic circuits, and the outputs are compatible for interfacing with most MOS integrated circuits. Power dissipation is typically 215 milliwatts for the '145 and 35 milliwatts for the 'LS145. SN54LS145 . . . FK PACKAGE (TOP VIEW) 10 🗌 8 6 🗌 7 GND []8 NC - No internal connection ### logic diagram Pin numbers shown are for D, J, N, and W packages. ## absolute maximum ratings over operating free-air temperature range (unless otherwise noted) | Supply voltage, VCC (see Note 1) | ' V | |-----------------------------------------------|-----| | Input voltage | V | | Maximum current into any output (off-state) | nА | | Operating free-air temperature range: SN54145 | °C | | SN74145 | °C | | Storage temperature range65°C to 150 | ိင | NOTE 1: Voltage values are with respect to network ground terminal. #### recommended operating conditions | | : | SN5414 | 5 | SN74145 | | | UNIT | |------------------------------------|-----|--------|-----|---------|-----|------|------| | | MIN | NOM | MAX | MIN | NOM | MAX | ONT | | Supply voltage, V <sub>CC</sub> | 4.5 | 5 | 5.5 | 4.75 | 5 | 5.25 | V | | Off-state output voltage, VO(off) | | | 15 | | | 15 | V | | Operating free-air temperature, TA | -55 | | 125 | 0 | | 70 | "c | ## electrical characteristics over recommended operating free-air temperature range (unless otherwise noted) | | PARAMETER | TEST CONDIT | IONS† | MIN | TYPİ | MAX | UNIT | |---------|----------------------------------------|----------------------------------------------------------------------------------------------------|----------------------------|-----|------|------|------| | Vін | High-level input voltage | | | 2 | | | V | | VIL | Low-level input voltage | | | | | 0.8 | V | | Vik | Input clamp voltage | VCC = MIN, II = -12 mA | | | | -1.5 | V | | IO(off) | Off-state output current | V <sub>CC</sub> = MIN, V <sub>IH</sub> = 2 V,<br>V <sub>IL</sub> = 0.8 V, V <sub>O(off)</sub> = 15 | v | | | 250 | μΑ | | VO(on) | On-state output voltage | V <sub>CC</sub> = MIN, V <sub>IH</sub> = 2 V, | 1 <sub>O(on)</sub> = 80 mA | | 0.5 | 0.9 | V | | *Ulon) | | V <sub>IL</sub> = 0.8 V | IO(on) = 20 mA | | | 0.4 | ٧ | | 11 | Input current at maximum input voltage | VCC = MAX, V1 = 5.5 V | | | | 1 | mA | | ΉΗ | High-level input current | V <sub>CC</sub> = MAX, V <sub>1</sub> ~ 2.4 V | | | | 40 | μА | | ΊL | Low-level input current | V <sub>CC</sub> = MAX, V <sub>1</sub> = 0.4 V | | | | -1.6 | mA | | laa | Supply current | V <sub>CC</sub> = MAX, See Note 2 | SN54145 | | 43 | 62 | 0 | | icc . | Supply Current | VCC - MAX, See Note 2 | SN74145 | | 43 | 70 | mΑ | $<sup>^\</sup>dagger$ For conditions shown as MIN or MAX, use the appropriate value specified under recommended operating conditions. $^\ddagger$ All typical values are at $V_{CC}$ = 5 V, $T_A$ = 25 °C. NOTE 2: $I_{CC}$ is measured with all inputs grounded and outputs open. ## switching characteristics, $V_{CC}$ = 5 V, $T_A$ = 25°C | | PARAMETER | | TEST CONDITI | ONS | MIN | MAX | UNIT | |------|--------------------------------------------------|-------------|--------------|------------|-----|-----|------| | tPLH | Propagation delay time, low-to-high-level output | C: = 15 - 5 | B 100 O | B M 3 | | 50 | ns | | †PHL | Propagation delay time, high-to-low-level output | CL = 15 pF, | RL = 100 Ω, | See Note 3 | | 50 | ns | NOTE 3: Load circuits and voltage waveforms are shown in Section 1. #### schematics of inputs and outputs #### absolute maximum ratings over operating free-air temperature range (unless otherwise noted) | Supply voltage, VCC (see Note 1) | | | | | | | | | | | | | 7 V | |---------------------------------------|-----------|--|--|-------|--|--|--|--|--|-----|-----|-----|--------| | Input voltage | | | | | | | | | | | | | | | Operating free-air temperature range: | SN54LS145 | | | <br>- | | | | | | -5! | 5°C | to | 125°C | | | SN74LS145 | | | | | | | | | | 0° | C t | o 70°C | | Storage temperature range | | | | | | | | | | -65 | 5°C | to | 150°C | NOTE 1: Voltage values are with respect to network ground terminal. #### recommended operating conditions | | SN54LS145 SN74LS145 | 1 | |------------------------------------|-----------------------|---------| | | MIN NOM MAX MIN NOM N | AX UNIT | | Supply voltage, V <sub>CC</sub> | 4.5 5 5.5 4.75 5 | .25 V | | Off-state output voltage, VO(off) | 15 | 15 V | | Operating free-air temperature, TA | -55 125 0 | 70 °C | ## electrical characteristics over recommended operating free-air temperature range (unless otherwise noted) | | PARAMETER | TEST CONI | DITIONET | Si | N54LS1 | 45 | SI | N74LS1 | 45 | T | |---------|----------------------------------------|------------------------|-------------------------|-----|--------|------|----------|--------|------|------| | | ranameren | TEST COM | DITIONS | MIN | TYPİ | MAX | MIN | TYP‡ | MAX | UNIT | | ۷ін | High-level input voltage | | - | 2 | | | 2 | | | V | | VIL | Low-level input voltage | | | T | | 0.7 | <u> </u> | | 0.8 | V | | VIK | Input clamp voltage | V <sub>CC</sub> = MIN, | I <sub>1</sub> = -18 mA | | | -1.5 | - | | -1.5 | V | | IQ(off) | Off-state output current | V <sub>CC</sub> = MIN, | V <sub>IH</sub> = 2 V, | | | 250 | | ~- | 350 | | | -010111 | | VIL = VIL max, | V <sub>OH</sub> = 15 V | | | 200 | } | | 250 | μА | | | | VCC - MIN, | IOL = 12 mA | | 0.25 | 0.4 | | 0.25 | 0.4 | | | VO(on) | On-state output voltage | V <sub>IH</sub> ≈ 2 V, | I <sub>OL</sub> = 24 mA | | | | _ | 0.35 | 0.5 | v | | | | VIL = VIL max | I <sub>OL</sub> = 80 mA | | | | | 2.3 | 3 | | | 11 | Input current at maximum input voltage | VCC = MAX. | V <sub>1</sub> = 7 V | | | 0.1 | | | 0.1 | mA | | Чн | High-level input current | V <sub>CC</sub> = MAX, | V <sub>1</sub> = 2.7 V | | | 20 | | | 20 | μA | | II L | Law-level input current | V <sub>CC</sub> = MAX, | V <sub>1</sub> = 0.4 V | | ** | -0.4 | - | | -0.4 | mA | | Icc | Supply current | V <sub>CC</sub> = MAX, | See Note 2 | | 7 | 13 | | 7 | 13 | mΑ | For conditions shown as MIN or MAX, use the appropriate value specified under recommended operating conditions. ## switching characteristics, $V_{CC}$ = 5 V, $T_A$ = 25°C | | PARAMETER | | TEST CONDIT | ONS | MIN | MAX | UNIT | |------|--------------------------------------------------|-------------|-------------|------------|-----|-----|------| | tPLH | Propagation delay time, low-to-high-level output | Ci = 45 pF. | D 665 O | See Note 3 | | 50 | ns | | †PHL | Propagation delay time, high-to-low-level output | C[ - 45 pF, | RL = 665 Ω, | TEE NOTE 2 | | 50 | ns | NOTE 3: Load circuits and voltage waveforms are shown in Section 1. #### schematic of inputs and outputs $<sup>\</sup>stackrel{?}{+}$ All typical values are at $V_{CC}$ = 5 V, $T_A$ = 25°C. NOTE 2: $I_{CC}$ is measured with all inputs grounded and outputs open. 24-Apr-2015 ### **PACKAGING INFORMATION** | Orderable Device | Status | Package Type | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan | Lead/Ball Finish (6) | MSL Peak Temp | Op Temp (°C) | Device Marking (4/5) | Samples | |------------------|----------|--------------|--------------------|------|----------------|----------------------------|----------------------|--------------------|--------------|------------------------------------|---------| | 5962-8508401VEA | ACTIVE | CDIP | J | 16 | 25 | TBD | A42 | N / A for Pkg Type | | 5962-8508401VE<br>A<br>SNV54LS145J | Samples | | 85084012A | ACTIVE | LCCC | FK | 20 | 1 | TBD | POST-PLATE | N / A for Pkg Type | -55 to 125 | 85084012A<br>SNJ54LS<br>145FK | Samples | | 8508401EA | ACTIVE | CDIP | J | 16 | 1 | TBD | A42 | N / A for Pkg Type | -55 to 125 | 8508401EA<br>SNJ54LS145J | Samples | | 8508401FA | ACTIVE | CFP | W | 16 | 1 | TBD | A42 | N / A for Pkg Type | -55 to 125 | 8508401FA<br>SNJ54LS145W | Samples | | SN54LS145J | ACTIVE | CDIP | J | 16 | 1 | TBD | A42 | N / A for Pkg Type | -55 to 125 | SN54LS145J | Samples | | SN74145N | ACTIVE | PDIP | N | 16 | 25 | Pb-Free<br>(RoHS) | CU NIPDAU | N / A for Pkg Type | 0 to 70 | SN74145N | Samples | | SN74145N3 | OBSOLETE | PDIP | N | 16 | | TBD | Call TI | Call TI | 0 to 70 | | | | SN74LS145D | ACTIVE | SOIC | D | 16 | 40 | Green (RoHS<br>& no Sb/Br) | CU NIPDAU | Level-1-260C-UNLIM | 0 to 70 | LS145 | Samples | | SN74LS145DG4 | ACTIVE | SOIC | D | 16 | 40 | Green (RoHS<br>& no Sb/Br) | CU NIPDAU | Level-1-260C-UNLIM | 0 to 70 | LS145 | Samples | | SN74LS145DR | ACTIVE | SOIC | D | 16 | 2500 | Green (RoHS<br>& no Sb/Br) | CU NIPDAU | Level-1-260C-UNLIM | 0 to 70 | LS145 | Samples | | SN74LS145DRE4 | ACTIVE | SOIC | D | 16 | 2500 | Green (RoHS<br>& no Sb/Br) | CU NIPDAU | Level-1-260C-UNLIM | 0 to 70 | LS145 | Samples | | SN74LS145DRG4 | ACTIVE | SOIC | D | 16 | 2500 | Green (RoHS<br>& no Sb/Br) | CU NIPDAU | Level-1-260C-UNLIM | 0 to 70 | LS145 | Samples | | SN74LS145N | ACTIVE | PDIP | N | 16 | 25 | Pb-Free<br>(RoHS) | CU NIPDAU | N / A for Pkg Type | 0 to 70 | SN74LS145N | Samples | | SN74LS145N3 | OBSOLETE | PDIP | N | 16 | | TBD | Call TI | Call TI | 0 to 70 | | | | SN74LS145NE4 | ACTIVE | PDIP | N | 16 | 25 | Pb-Free<br>(RoHS) | CU NIPDAU | N / A for Pkg Type | 0 to 70 | SN74LS145N | Samples | | SN74LS145NSR | ACTIVE | so | NS | 16 | 2000 | Green (RoHS<br>& no Sb/Br) | CU NIPDAU | Level-1-260C-UNLIM | 0 to 70 | 74LS145 | Samples | | SNJ54145J | ACTIVE | CDIP | J | 16 | 1 | TBD | A42 | N / A for Pkg Type | -55 to 125 | SNJ54145J | Samples | ## PACKAGE OPTION ADDENDUM 24-Apr-2015 | Orderable Device | Status | Package Type | Package | Pins | Package | Eco Plan | Lead/Ball Finish | MSL Peak Temp | Op Temp (°C) | Device Marking | Samples | |------------------|--------|--------------|---------|------|---------|----------|------------------|--------------------|--------------|-------------------------------|---------| | | (1) | | Drawing | | Qty | (2) | (6) | (3) | | (4/5) | | | SNJ54LS145FK | ACTIVE | LCCC | FK | 20 | 1 | TBD | POST-PLATE | N / A for Pkg Type | -55 to 125 | 85084012A<br>SNJ54LS<br>145FK | Samples | | SNJ54LS145J | ACTIVE | CDIP | J | 16 | 1 | TBD | A42 | N / A for Pkg Type | -55 to 125 | 8508401EA<br>SNJ54LS145J | Samples | | SNJ54LS145W | ACTIVE | CFP | W | 16 | 1 | TBD | A42 | N / A for Pkg Type | -55 to 125 | 8508401FA<br>SNJ54LS145W | Samples | (1) The marketing status values are defined as follows: ACTIVE: Product device recommended for new designs. LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect. NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design. PREVIEW: Device has been announced but is not in production. Samples may or may not be available. **OBSOLETE:** TI has discontinued the production of the device. (2) Eco Plan - The planned eco-friendly classification: Pb-Free (RoHS), Pb-Free (RoHS Exempt), or Green (RoHS & no Sb/Br) - please check http://www.ti.com/productcontent for the latest availability information and additional product content details. TBD: The Pb-Free/Green conversion plan has not been defined. Pb-Free (RoHS): TI's terms "Lead-Free" or "Pb-Free" mean semiconductor products that are compatible with the current RoHS requirements for all 6 substances, including the requirement that lead not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, TI Pb-Free products are suitable for use in specified lead-free processes. **Pb-Free (RoHS Exempt):** This component has a RoHS exemption for either 1) lead-based flip-chip solder bumps used between the die and package, or 2) lead-based die adhesive used between the die and leadframe. The component is otherwise considered Pb-Free (RoHS compatible) as defined above. Green (RoHS & no Sb/Br): TI defines "Green" to mean Pb-Free (RoHS compatible), and free of Bromine (Br) and Antimony (Sb) based flame retardants (Br or Sb do not exceed 0.1% by weight in homogeneous material) - (3) MSL, Peak Temp. The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature. - (4) There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device. - (5) Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device. - (6) Lead/Ball Finish Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead/Ball Finish values may wrap to two lines if the finish value exceeds the maximum column width. Important Information and Disclaimer: The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and ## PACKAGE OPTION ADDENDUM 24-Apr-2015 continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release. In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis. #### OTHER QUALIFIED VERSIONS OF SN54145, SN54LS145, SN54LS145-SP, SN74145, SN74LS145: • Catalog: SN74145, SN74LS145, SN54LS145 Military: SN54145, SN54LS145 • Space: SN54LS145-SP NOTE: Qualified Version Definitions: - Catalog TI's standard catalog product - Military QML certified for Military and Defense Applications - Space Radiation tolerant, ceramic packaging and qualified for use in Space-based application PACKAGE MATERIALS INFORMATION www.ti.com 8-Apr-2013 ## TAPE AND REEL INFORMATION | | Dimension designed to accommodate the component width | |----|-----------------------------------------------------------| | В0 | Dimension designed to accommodate the component length | | K0 | Dimension designed to accommodate the component thickness | | W | Overall width of the carrier tape | | P1 | Pitch between successive cavity centers | ### QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE #### \*All dimensions are nominal | Device | Package<br>Type | Package<br>Drawing | | | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant | |-------------|-----------------|--------------------|----|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------| | SN74LS145DR | SOIC | D | 16 | 2500 | 330.0 | 16.4 | 6.5 | 10.3 | 2.1 | 8.0 | 16.0 | Q1 | www.ti.com 8-Apr-2013 #### \*All dimensions are nominal | Device | Package Type | Package Drawing | Pins | SPQ | Length (mm) | Width (mm) | Height (mm) | |-------------|--------------|-----------------|------|------|-------------|------------|-------------| | SN74LS145DR | SOIC | D | 16 | 2500 | 333.2 | 345.9 | 28.6 | #### 14 LEADS SHOWN - A. All linear dimensions are in inches (millimeters). - B. This drawing is subject to change without notice. - C. This package is hermetically sealed with a ceramic lid using glass frit. - D. Index point is provided on cap for terminal identification only on press ceramic glass frit seal only. - E. Falls within MIL STD 1835 GDIP1-T14, GDIP1-T16, GDIP1-T18 and GDIP1-T20. # W (R-GDFP-F16) ## CERAMIC DUAL FLATPACK - A. All linear dimensions are in inches (millimeters). - B. This drawing is subject to change without notice. - C. This package can be hermetically sealed with a ceramic lid using glass frit. - D. Index point is provided on cap for terminal identification only. - E. Falls within MIL STD 1835 GDFP2-F16 ## FK (S-CQCC-N\*\*) ## LEADLESS CERAMIC CHIP CARRIER 28 TERMINAL SHOWN - A. All linear dimensions are in inches (millimeters). - B. This drawing is subject to change without notice. - C. This package can be hermetically sealed with a metal lid. - D. Falls within JEDEC MS-004 ## N (R-PDIP-T\*\*) ## PLASTIC DUAL-IN-LINE PACKAGE 16 PINS SHOWN - A. All linear dimensions are in inches (millimeters). - B. This drawing is subject to change without notice. - Falls within JEDEC MS-001, except 18 and 20 pin minimum body length (Dim A). - The 20 pin end lead shoulder width is a vendor option, either half or full width. ## D (R-PDS0-G16) ## PLASTIC SMALL OUTLINE - A. All linear dimensions are in inches (millimeters). - B. This drawing is subject to change without notice. - Body length does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed 0.006 (0,15) each side. - Body width does not include interlead flash. Interlead flash shall not exceed 0.017 (0,43) each side. - E. Reference JEDEC MS-012 variation AC. # D (R-PDSO-G16) ## PLASTIC SMALL OUTLINE - A. All linear dimensions are in millimeters. - B. This drawing is subject to change without notice. - C. Publication IPC-7351 is recommended for alternate designs. - D. Laser cutting apertures with trapezoidal walls and also rounding corners will offer better paste release. Customers should contact their board assembly site for stencil design recommendations. Refer to IPC-7525 for other stencil recommendations. - E. Customers should contact their board fabrication site for solder mask tolerances between and around signal pads. ## **MECHANICAL DATA** ## NS (R-PDSO-G\*\*) # 14-PINS SHOWN ### PLASTIC SMALL-OUTLINE PACKAGE - A. All linear dimensions are in millimeters. - B. This drawing is subject to change without notice. - C. Body dimensions do not include mold flash or protrusion, not to exceed 0,15. #### IMPORTANT NOTICE Texas Instruments Incorporated and its subsidiaries (TI) reserve the right to make corrections, enhancements, improvements and other changes to its semiconductor products and services per JESD46, latest issue, and to discontinue any product or service per JESD48, latest issue. Buyers should obtain the latest relevant information before placing orders and should verify that such information is current and complete. All semiconductor products (also referred to herein as "components") are sold subject to TI's terms and conditions of sale supplied at the time of order acknowledgment. TI warrants performance of its components to the specifications applicable at the time of sale, in accordance with the warranty in TI's terms and conditions of sale of semiconductor products. Testing and other quality control techniques are used to the extent TI deems necessary to support this warranty. Except where mandated by applicable law, testing of all parameters of each component is not necessarily performed. TI assumes no liability for applications assistance or the design of Buyers' products. Buyers are responsible for their products and applications using TI components. To minimize the risks associated with Buyers' products and applications, Buyers should provide adequate design and operating safeguards. TI does not warrant or represent that any license, either express or implied, is granted under any patent right, copyright, mask work right, or other intellectual property right relating to any combination, machine, or process in which TI components or services are used. Information published by TI regarding third-party products or services does not constitute a license to use such products or services or a warranty or endorsement thereof. Use of such information may require a license from a third party under the patents or other intellectual property of the third party, or a license from TI under the patents or other intellectual property of TI. Reproduction of significant portions of TI information in TI data books or data sheets is permissible only if reproduction is without alteration and is accompanied by all associated warranties, conditions, limitations, and notices. TI is not responsible or liable for such altered documentation. Information of third parties may be subject to additional restrictions. Resale of TI components or services with statements different from or beyond the parameters stated by TI for that component or service voids all express and any implied warranties for the associated TI component or service and is an unfair and deceptive business practice. TI is not responsible or liable for any such statements. Buyer acknowledges and agrees that it is solely responsible for compliance with all legal, regulatory and safety-related requirements concerning its products, and any use of TI components in its applications, notwithstanding any applications-related information or support that may be provided by TI. Buyer represents and agrees that it has all the necessary expertise to create and implement safeguards which anticipate dangerous consequences of failures, monitor failures and their consequences, lessen the likelihood of failures that might cause harm and take appropriate remedial actions. Buyer will fully indemnify TI and its representatives against any damages arising out of the use of any TI components in safety-critical applications. In some cases, TI components may be promoted specifically to facilitate safety-related applications. With such components, TI's goal is to help enable customers to design and create their own end-product solutions that meet applicable functional safety standards and requirements. Nonetheless, such components are subject to these terms. No TI components are authorized for use in FDA Class III (or similar life-critical medical equipment) unless authorized officers of the parties have executed a special agreement specifically governing such use. Only those TI components which TI has specifically designated as military grade or "enhanced plastic" are designed and intended for use in military/aerospace applications or environments. Buyer acknowledges and agrees that any military or aerospace use of TI components which have *not* been so designated is solely at the Buyer's risk, and that Buyer is solely responsible for compliance with all legal and regulatory requirements in connection with such use. TI has specifically designated certain components as meeting ISO/TS16949 requirements, mainly for automotive use. In any case of use of non-designated products, TI will not be responsible for any failure to meet ISO/TS16949. #### Products Applications Audio www.ti.com/audio Automotive and Transportation www.ti.com/automotive **Amplifiers** amplifier.ti.com Communications and Telecom www.ti.com/communications **Data Converters** dataconverter.ti.com Computers and Peripherals www.ti.com/computers **DLP® Products** www.dlp.com Consumer Electronics www.ti.com/consumer-apps DSP dsp.ti.com **Energy and Lighting** www.ti.com/energy Clocks and Timers www.ti.com/clocks Industrial www.ti.com/industrial Interface interface.ti.com Medical www.ti.com/medical Logic Security www.ti.com/security logic.ti.com Power Mgmt power.ti.com Space, Avionics and Defense www.ti.com/space-avionics-defense Microcontrollers microcontroller.ti.com Video and Imaging www.ti.com/video RFID www.ti-rfid.com OMAP Applications Processors www.ti.com/omap TI E2E Community e2e.ti.com Wireless Connectivity www.ti.com/wirelessconnectivity