#### SN54HC165, SN74HC165 SCLS116H - DECEMBER 1982-REVISED DECEMBER 2015 # SNx4HC165 8-Bit Parallel-Load Shift Registers #### **Features** - Wide Operating Voltage Range of 2 V to 6 V - Outputs Can Drive Up to 10 LSTTL Loads - Low Power Consumption, 80-µA Maximum I<sub>CC</sub> - Typical $t_{pd} = 13 \text{ ns}$ - ±4-mA Output Drive at 5 V - Low Input Current of 1 µA Maximum - Complementary Outputs - Direct Overriding Load (Data) Inputs - **Gated Clock Inputs** - Parallel-to-Serial Data Conversion - On Products Compliant to MIL-PRF-38535, All Parameters Are Tested Unless Otherwise Noted. On All Other Products, Production Processing Does Not Necessarily Include Testing of All Parameters. ### 2 Applications - **Programable Logic Controllers** - **Appliances** - Video Display Systems - **Output Expander** - Keyboards ### 3 Description The SNx4HC165 devices are 8-bit parallel-load shift registers that, when clocked, shift the data toward a serial (Q<sub>H</sub>) output. Parallel-in access to each stage is provided by eight individual direct data (A-H) inputs that are enabled by a low level at the shift/load (SH/LD) input. The SNx4HC165 devices also feature clock-inhibit (CLK INH) function complementary serial (Q<sub>H</sub>) output. Clocking is accomplished by a low-to-high transition of the clock (CLK) input while SH/LD is held high and CLK INH is held low. The functions of CLK and CLK INH are interchangeable. Because a low CLK and a low-to-high transition of CLK INH also accomplish clocking, CLK INH must be changed to the high level only while CLK is high. Parallel loading is inhibited when SH/LD is held high. While SH/LD is low, the parallel inputs to the register are enabled independently of the levels of the CLK, CLK INH, or serial (SER) inputs. #### Device Information<sup>(1)</sup> | PART NUMBER | PACKAGE | BODY SIZE (NOM) | | | | | | |-------------|------------|--------------------|--|--|--|--|--| | SN74HC165D | SOIC (16) | 10.00 mm × 6.20 mm | | | | | | | SN74HC165DB | SSOP (16) | 8.20 mm × 6.50 mm | | | | | | | SN74HC165N | PDIP (16) | 6.60 mm × 18.92 mm | | | | | | | SN74HC165NS | SO (16) | 8.20 mm × 9.90 mm | | | | | | | SN74HC165PW | TSSOP (16) | 6.60 mm × 5.10 mm | | | | | | | SN54HC165FK | LCCC (20) | 9.09 mm × 9.09 mm | | | | | | | SN54HC165J | CDIP (16) | 21.34 mm × 7.52 mm | | | | | | | SN54HC165W | CFP (16) | 9.40 mm × 7.75 mm | | | | | | (1) For all available packages, see the orderable addendum at the end of the data sheet. #### **Logic Diagram Positive Logic** Pin numbers shown are for the D, DB, J, N, NS, PW and W packages. #### **Table of Contents** | eatures 1 | 7 | Parameter Measurement Information | <mark>1</mark> 1 | |----------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Applications 1 | 8 | Detailed Description | 12 | | | | 8.1 Overview | 12 | | • | | 8.2 Functional Block Diagram | 12 | | _ | | 8.3 Feature Description | 13 | | _ | | 8.4 Device Functional Table | | | • | 9 | Application and Implementation | 14 | | _ | | | | | 3 | | | | | | 10 | | | | | 11 | | | | | | - | | | • | | | | | | 12 | | | | | | | | | • | | ••• | | | | | | | | | | • | | | | | | | | | | | | | , - | 13 | - | | | 21 | .0 | | 16 | | | Peatures1Applications1Description1Revision History2Pin Configuration and Functions3Specifications46.1 Absolute Maximum Ratings46.2 ESD Ratings46.3 Recommended Operating Conditions46.4 Thermal Information46.5 Electrical Characteristics, $T_A = 25^{\circ}C$ 56.6 Electrical Characteristics, SN54HC16556.7 Electrical Characteristics, SN74HC16556.8 Switching Characteristics, SN54HC16566.9 Switching Characteristics, SN54HC16566.10 Switching Characteristics, SN74HC16576.11 Timing Requirements, $T_A = 25^{\circ}C$ 76.12 Timing Requirements, SN54HC16586.13 Timing Requirements, SN74HC16596.14 Operating Characteristics106.15 Typical Characteristics11 | Applications18Description18Revision History22Pin Configuration and Functions33Specifications44 $6.1$ Absolute Maximum Ratings49 $6.2$ ESD Ratings44 $6.3$ Recommended Operating Conditions410 $6.5$ Electrical Characteristics, $T_A = 25^{\circ}C$ 511 $6.6$ Electrical Characteristics, SN54HC16555 $6.7$ Electrical Characteristics, SN74HC16556 $6.8$ Switching Characteristics, SN54HC165612 $6.9$ Switching Characteristics, SN74HC16576 $6.10$ Switching Characteristics, SN74HC16576 $6.11$ Timing Requirements, $T_A = 25^{\circ}C$ 7 $6.12$ Timing Requirements, SN54HC1658 $6.13$ Timing Requirements, SN74HC1659 $6.14$ Operating Characteristics10 | Applications 1 8 Detailed Description 8.1 Overview 8.2 Functional Block Diagram 8.3 Feature Description 8.4 Device Functional Table 8.5 Pecifications 8.4 Device Functional Table 8.5 Pecifications 8.4 Device Functional Table 9 Application and Implementation 9.1 Application Information 9.2 Typical Application Information 9.2 Typical Application Applicati | ### 4 Revision History NOTE: Page numbers for previous revisions may differ from page numbers in the current version. ## Changes from Revision G (August 2013) to Revision H Page | • | Added Applications section, Device Information table, Pin Configuration and Functions section, ESD Ratings table, | | |---|-------------------------------------------------------------------------------------------------------------------|---| | | Feature Description section, Device Functional Modes, Application and Implementation section, Power Supply | | | | Recommendations section, Layout section, Device and Documentation Support section, and Mechanical, | | | | Packaging, and Orderable Information section | 1 | | • | Added Military Disclaimer to Features list. | 1 | | • | Added FSD warning. | 6 | #### Changes from Revision F (December 2010) to Revision G Page | • | Updated document to new TI data sheet format - no specification changes. | 1 | |---|--------------------------------------------------------------------------|---| | • | Removed Ordering Information table. | 1 | | • | Added Handling Ratings table | 4 | | • | Extended maximum temperature operating range from 85°C to 125°C | 4 | Submit Documentation Feedback ## 5 Pin Configuration and Functions D, DB, N, NS, J, W, or PW Package 16-Pin SOIC, SSOP, PDIP, SO, CDIP, CFP, or TSSOP Top View ### Pin Functions<sup>(1)</sup> | | PIN | | | | |------------------|-----------------------------|----|-----|--------------------------------------------------------------------------------------------| | NAME | D, DB, N, NS,<br>PW, J or W | FK | I/O | DESCRIPTION | | Α | 11 | 14 | I | Parallel Input | | В | 12 | 15 | I | Parallel Input | | С | 13 | 17 | I | Parallel Input | | CLK | 2 | 3 | I | Clock input | | CLK INH | 15 | 19 | I | Clock Inhibit, when High No change in output | | D | 14 | 18 | I | Parallel Input | | E | 3 | 4 | 1 | Parallel Input | | F | 4 | 5 | I | Parallel Input | | G | 5 | 7 | I | Parallel Input | | GND | 8 | 10 | _ | Ground Pin | | Н | 6 | 8 | I | Parallel Input | | | | 1 | | | | NC | | 6 | | Not Connected | | INC | _ | 11 | _ | Not Connected | | | | 16 | | | | Q <sub>H</sub> | 9 | 12 | 0 | Serial Output | | $\overline{Q}_H$ | 7 | 9 | 0 | Complementary Serial Output | | SER | 10 | 13 | 1 | Serial Input | | SH/LD | 1 | 2 | - 1 | Shift or Load input, When High Data, shifted. When Low data is loaded from parallel inputs | | V <sub>CC</sub> | 16 | 20 | _ | Power Pin | (1) NC - No internal connection ### 6 Specifications #### 6.1 Absolute Maximum Ratings over operating free-air temperature range (unless otherwise noted) (1) | | | | MIN | MAX | UNIT | |------------------|---------------------------------------------------|-----------------------------|------|-----|------| | $V_{CC}$ | Supply voltage | | -0.5 | 7 | V | | I <sub>IK</sub> | Input clamp current <sup>(2)</sup> | $V_I < 0$ or $V_I > V_{CC}$ | | ±20 | mA | | I <sub>OK</sub> | Output clamp current (2) | $V_O < 0$ or $V_O > V_{CC}$ | | ±20 | mA | | Io | Continuous output current | $V_O = 0$ to $V_{CC}$ | | ±25 | mA | | | Continuous current through V <sub>CC</sub> or GND | | | ±50 | mA | | T <sub>stq</sub> | Storage temperature | | -65 | 150 | °C | <sup>(1)</sup> Stresses beyond those listed under Absolute Maximum Ratings may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under Recommended Operating Conditions is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability. #### 6.2 ESD Ratings | | | | VALUE | UNIT | |--------------------|-------------------------|--------------------------------------------------------|-------|------| | V <sub>(ESD)</sub> | Electrostatic discharge | Human body model (HBM), per ANSI/ESDA/JEDEC JS-001 (1) | ±1500 | V | <sup>(1)</sup> JEDEC document JEP155 states that 500-V HBM allows safe manufacturing with a standard ESD control process. #### 6.3 Recommended Operating Conditions over operating free-air temperature range (unless otherwise noted)(1) | | | | MIN | NOM | MAX | UNIT | |-----------------------------------------|------------------------------------------|-------------------------|------|------|-----------------|------| | $V_{CC}$ | Supply voltage | | 2 | 5 | 6 | V | | | V <sub>CC</sub> = 2 V | 1.5 | | | | | | $V_{IH}$ | V <sub>IH</sub> High-level input voltage | V <sub>CC</sub> = 4.5 V | 3.15 | | | V | | | V <sub>CC</sub> = 6 V | 4.2 | | | | | | V <sub>IL</sub> Low level input voltage | | V <sub>CC</sub> = 2 V | | | 0.5 | | | | V <sub>CC</sub> = 4.5 V | | | 1.35 | V | | | | | V <sub>CC</sub> = 6 V | | | 1.8 | | | VI | Input voltage | | 0 | | V <sub>CC</sub> | V | | Vo | Output voltage | | 0 | | $V_{CC}$ | V | | | | V <sub>CC</sub> = 2 V | | | 1000 | | | $\Delta t/\Delta v^{(2)}$ | Input transition rise and fall time | V <sub>CC</sub> = 4.5 V | | | 500 | ns/V | | | V <sub>CC</sub> = 6 V | | | 400 | | | | _ | | SN54HC165 | -55 | | 125 | °C | | T <sub>A</sub> | Operating free-air temperature | SN74HC165 | -40 | | 125 | 10 | <sup>(1)</sup> All unused inputs of the device must be held at V<sub>CC</sub> or GND to ensure proper device operation. Refer to the TI application report, Implications of Slow or Floating CMOS Inputs, literature number SCBA004. #### 6.4 Thermal Information | THERMAL METRIC(1) | | SN74HC165 | | | | | | |-------------------|----------------------------------------|-----------|-----------|---------|---------|------------|------| | | THERMAL METRIC <sup>(1)</sup> | | DB (SSOP) | N (DIP) | NS (SO) | PW (TSSOP) | UNIT | | $R_{\theta JA}$ | Junction-to-ambient thermal resistance | 73 | 82 | 67 | 64 | 108 | °C/W | For more information about traditional and new thermal metrics, see the Semiconductor and IC Package Thermal Metrics application report, SPRA953. <sup>(2)</sup> The input and output voltage ratings may be exceeded if the input and output current ratings are observed. <sup>(2)</sup> If this device is used in the threshold region (from V<sub>IL</sub> max = 0.5 V to V<sub>IH</sub> min = 1.5 V), there is a potential to go into the wrong state from induced grounding, causing double clocking. Operating with the inputs at t<sub>t</sub> = 1000 ns and V<sub>CC</sub> = 2 V does not damage the device; however, functionally, the CLK inputs are not ensured while in the shift, count, or toggle operating modes. ## 6.5 Electrical Characteristics, T<sub>A</sub> = 25°C over recommended operating free-air temperature range for both the SN74HC165 and SN54HC165 (unless otherwise noted) | PARAMETER | TEST CONDITIONS | | V <sub>cc</sub> | MIN | TYP | MAX | UNIT | |-----------------|----------------------------|----------------------------|-----------------|------|-------|------|------| | V <sub>OH</sub> | | | 2 V | 1.9 | 1.998 | | | | | | $I_{OH} = -20 \mu A$ | 4.5 V | 4.4 | 4.499 | | | | | $V_I = V_{IH}$ or $V_{IL}$ | | 6 V | 5.9 | 5.999 | | V | | | | $I_{OH} = -4 \text{ mA}$ | 4.5 V | 3.98 | 4.3 | | | | | | $I_{OH} = -5.2 \text{ mA}$ | 6 V | 5.48 | 5.8 | | | | | | | 2 V | | 0.002 | 0.1 | | | | | I <sub>OL</sub> = 20 μA | 4.5 V | | 0.001 | 0.1 | | | V <sub>OL</sub> | $V_I = V_{IH}$ or $V_{IL}$ | | 6 V | | 0.001 | 0.1 | V | | | | I <sub>OL</sub> = 4 mA | 4.5 V | | 0.17 | 0.26 | | | | | $I_{OL} = 5.2 \text{ mA}$ | 6 V | | 0.15 | 0.26 | | | I <sub>I</sub> | $V_I = V_{CC}$ or 0 | | 6 V | | ±0.1 | ±100 | nA | | Icc | $V_I = V_{CC}$ or 0, | I <sub>O</sub> = 0 | 6 V | · | · | 8 | μA | | C <sub>i</sub> | | | 2 V to 6 V | | 3 | 10 | pF | #### 6.6 Electrical Characteristics, SN54HC165 over recommended operating free-air temperature range, T<sub>A</sub> = -55°C to 125°C (unless otherwise noted) | PARAMETER | TES | T CONDITIONS | V <sub>CC</sub> | MIN | TYP | MAX | UNIT | | |-----------------|----------------------------|----------------------------|-----------------|-----|-----|-------|------|--| | | | | 2 V | 1.9 | | | | | | | | $I_{OH} = -20 \mu A$ | 4.5 V | 4.4 | | | | | | $V_{OH}$ | $V_I = V_{IH}$ or $V_{IL}$ | | 6 V | 5.9 | | | V | | | | | $I_{OH} = -4 \text{ mA}$ | 4.5 V | 3.7 | | | | | | | | $I_{OH} = -5.2 \text{ mA}$ | 6 V | 5.2 | | | | | | | | I <sub>OL</sub> = 20 μA | 2 V | | | 0.1 | | | | | | | 4.5 V | | | 0.1 | | | | $V_{OL}$ | $V_I = V_{IH}$ or $V_{IL}$ | | 6 V | | | 0.1 | V | | | | | I <sub>OL</sub> = 4 mA | 4.5 V | | | 0.4 | ı | | | | | I <sub>OL</sub> = 5.2 mA | 6 V | | | 0.4 | | | | I <sub>I</sub> | $V_I = V_{CC}$ or 0 | | 6 V | | | ±1000 | nA | | | I <sub>cc</sub> | $V_I = V_{CC}$ or 0, | I <sub>O</sub> = 0 | 6 V | | | 160 | μΑ | | | C <sub>i</sub> | | | 2 V to 6 V | | | 10 | pF | | #### 6.7 Electrical Characteristics, SN74HC165 over recommended operating free-air temperature range (unless otherwise noted) | PARAMETER | | TEST CONDITIONS | | | MIN | TYP | MAX | UNIT | | |-----------------|----------------------------|---------------------------|-------------------------------------------------------------|--------------------------|-----------------------------------------------------|-----|------|------|------| | | | | | 2 V | 1.9 | | | | | | | | $I_{OH} = -20 \mu A$ | $T_A = -40$ °C to 125°C | 4.5 V | 4.4 | | | | | | | | | | 6 V | 5.9 | | | | | | $V_{OH}$ | $V_I = V_{IH}$ or $V_{IL}$ | I <sub>OH</sub> = -4 mA | $T_A = -40$ °C to 85°C | 4.5 V | 3.84 | | | V | | | | | $I_{OH} = -4 \text{ mA}$ | $T_A = -40^{\circ}\text{C} \text{ to } 125^{\circ}\text{C}$ | | 3.7 | | | | | | | | I <sub>OH</sub> = -5.2 mA | $T_A = -40$ °C to 85°C | 6 V | 5.34 | | | | | | | | | $T_A = -40$ °C to 125°C | | 5.2 | | | | | | | | | | 2 V | | | 0.1 | | | | | | $I_{OL} = 20 \mu A$ | $T_A = -40$ °C to 125°C | 4.5 V | | | 0.1 | | | | V <sub>OL</sub> | $V_I = V_{IH}$ or $V_{IL}$ | | | 6 V | | | 0.1 | V | | | | | I <sub>OL</sub> = 4 mA | $T_A = -40^{\circ}\text{C to } 125^{\circ}\text{C}$ | 4.5 V | | | 0.33 | | | | | | | | I <sub>OL</sub> = 5.2 mA | $T_A = -40^{\circ}\text{C to } 125^{\circ}\text{C}$ | 6 V | | | 0.33 | ### **Electrical Characteristics, SN74HC165 (continued)** over recommended operating free-air temperature range (unless otherwise noted) | PARAMETER | TEST CONDI | V <sub>CC</sub> | MIN | TYP | MAX | UNIT | | |----------------|-----------------------------------------------------------------------------|-----------------------------------------------|-----|-----|-------|------|----| | I <sub>I</sub> | $V_{I} = V_{CC} \text{ or } 0$ $T_{A} = -40^{\circ}\text{C to } 12^{\circ}$ | 6 V | · | ± | ±1000 | nA | | | 1 | V V 070 L 0 | $T_A = -40$ °C to 85°C | 6 V | · | | 80 | | | ICC | $V_I = V_{CC} \text{ or } 0, I_O = 0$ | $T_A = -40^{\circ}C \text{ to } 125^{\circ}C$ | | | | 160 | μΑ | | Ci | Recommended $T_A = -40$ °C to 125 | 2 V to 6 V | · | | 10 | рF | | ### 6.8 Switching Characteristics, $T_A = 25^{\circ}C$ over recommended operating free-air temperature range for both the SN74HC165 and SN54HC165, $C_L = 50 \text{ pF}$ (unless otherwise noted) (see Figure 2) | PARAMETER | FROM (INPUT) | TO (OUTPUT) | V <sub>CC</sub> | MIN | TYP | MAX | UNIT | |------------------|--------------|---------------------------|-----------------|-----|-----|-----|--------------| | | | | 2 V | 6 | 13 | | | | f <sub>max</sub> | | | 4.5 V | 31 | 50 | | MHz | | | | | 6 V | 36 | 62 | | | | | | | 2 V | | 80 | 150 | | | | SH/LD | $Q_H$ or $\overline{Q}_H$ | 4.5 V | | 20 | 30 | | | | | | 6 V | | 16 | 26 | | | | | | 2 V | | 75 | 150 | 150<br>30 ns | | t <sub>pd</sub> | CLK | $Q_H$ or $\overline{Q}_H$ | 4.5 V | | 15 | 30 | | | | | | 6 V | | 13 | 26 | | | | | | 2 V | | 75 | 150 | | | | Н | $Q_H$ or $\overline{Q}_H$ | 4.5 V | | 15 | 30 | | | | | | 6 V | | 13 | 26 | | | | | | 2 V | | 38 | 75 | | | t <sub>t</sub> | | Any | 4.5 V | | 8 | 15 | ns | | | | | 6 V | | 6 | 13 | | #### 6.9 Switching Characteristics, SN54HC165 over recommended operating free-air temperature range, $T_A = -55^{\circ}\text{C}$ to 125°C, $C_L = 50$ pF (unless otherwise noted) (see Figure 2) | PARAMETER | FROM (INPUT) | TO (OUTPUT) | V <sub>CC</sub> | MIN | MAX | UNIT | |------------------|--------------|---------------------------|-----------------|-----|-----|-------| | | | | 2 V | 4.2 | | MHz | | f <sub>max</sub> | | | 4.5 V | 21 | | | | | | | 6 V | 25 | | | | | | | 2 V | | 225 | | | | SH/LD | $Q_H$ or $\overline{Q}_H$ | 4.5 V | | 45 | | | | | | 6 V | | 38 | | | | | | 2 V | | 225 | | | t <sub>pd</sub> | CLK | $Q_H$ or $\overline{Q}_H$ | 4.5 V | | 45 | ns | | | | | 6 V | | 38 | | | | | | 2 V | | 225 | | | | Н | $Q_H$ or $\overline{Q}_H$ | 4.5 V | | 45 | | | | | | 6 V | | 38 | | | | | | 2 V | | 110 | | | t <sub>t</sub> | | Any | 4.5 V | | 22 | 22 ns | | - | | | 6 V | | 19 | | Submit Documentation Feedback Copyright © 1982–2015, Texas Instruments Incorporated ## 6.10 Switching Characteristics, SN74HC165 over recommended operating free-air temperature range, $C_L = 50 \text{ pF}$ (unless otherwise noted) (see Figure 2) | PARAMETER | FROM<br>(INPUT) | то (оитрит) | $v_{cc}$ | TEMPERATURE | MIN | MAX | UNIT | |-----------|-------------------|---------------------------|------------------------|-------------------------------------------------------------|-----|-----|--------------| | | | | 2 V | $T_A = -40^{\circ}\text{C to } 85^{\circ}\text{C}$ | 5 | | | | | | | | $T_A = -40$ °C to 125°C | 4.2 | | | | | | | 4.5 V | $T_A = -40$ °C to 85°C | 25 | | N 41 1- | | max | | | | $T_A = -40^{\circ}C \text{ to } 125^{\circ}C$ | 21 | | MHz | | | | | 6 V | $T_A = -40$ °C to 85°C | 29 | | | | | | | | $T_A = -40$ °C to 125°C | 25 | | | | | | | 2 V | $T_A = -40$ °C to 85°C | | 190 | | | | | | | $T_A = -40$ °C to 125°C | | 225 | | | | SH/ <del>LD</del> | 0 0 | 4.5 V | $T_A = -40$ °C to 85°C | | 38 | | | | SH/LD | $Q_H$ or $\overline{Q}_H$ | | $T_A = -40$ °C to 125°C | | 45 | | | | | | 6 V | 6 V $T_A = -40^{\circ}\text{C to } 85^{\circ}\text{C}$ | | 32 | | | | | | | $T_A = -40$ °C to 125°C | | 38 | | | | | | 2 V | $T_A = -40^{\circ}\text{C to } 85^{\circ}\text{C}$ | | 190 | 5<br>8<br>ns | | | | | | $T_A = -40^{\circ}\text{C} \text{ to } 125^{\circ}\text{C}$ | | 225 | | | | CLK | 0 | 4.5 V | $T_A = -40^{\circ}\text{C to } 85^{\circ}\text{C}$ | | 38 | | | od | CLK | $Q_H$ or $\overline{Q}_H$ | | $T_A = -40$ °C to 125°C | | 45 | | | | | | 6 V | $T_A = -40^{\circ}\text{C to } 85^{\circ}\text{C}$ | | 32 | | | | | | | $T_A = -40$ °C to 125°C | | 38 | | | | | | 2 V | $T_A = -40^{\circ}\text{C to } 85^{\circ}\text{C}$ | | 190 | | | | | | | $T_A = -40^{\circ}\text{C} \text{ to } 125^{\circ}\text{C}$ | | 225 | | | | | 4.5 V | $T_A = -40$ °C to 85°C | | 38 | | | | | Н | $Q_H$ or $\overline{Q}_H$ | | $T_A = -40$ °C to 125°C | | 45 | | | | | | 6 V | $T_A = -40^{\circ}\text{C to } 85^{\circ}\text{C}$ | | 32 | | | | | | | $T_A = -40^{\circ}\text{C} \text{ to } 125^{\circ}\text{C}$ | | 38 | | | | | | 2 V | $T_A = -40^{\circ}\text{C to } 85^{\circ}\text{C}$ | | 95 | | | | | | | $T_A = -40$ °C to 125°C | | 110 | | | | | A · · | 4.5 V | $T_A = -40^{\circ}\text{C to } 85^{\circ}\text{C}$ | | 19 | ı | | | | Any | | $T_A = -40$ °C to 125°C | | 22 | ns | | | | | 6 V | $T_A = -40^{\circ}\text{C to } 85^{\circ}\text{C}$ | | 16 | | | | | | | $T_A = -40$ °C to 125°C | | 19 | | ## 6.11 Timing Requirements, $T_A = 25^{\circ}C$ over recommended operating free-air temperature range for both the SN74HC165 and SN54HC165 (unless otherwise noted) | | 1 3 | | V <sub>cc</sub> | MIN MAX | UNIT | |--------------------|-----------------|-----------------|-----------------|---------|------| | | | | 2 V | 6 | | | f <sub>clock</sub> | Clock frequency | Clock frequency | | 31 | MHz | | | | | 6 V | 36 | | | | | | 2 V | 80 | | | | | SH/LD low | 4.5 V | 16 | | | | Dulas duration | | 6 V | 14 | | | t <sub>w</sub> | Pulse duration | | 2 V | 80 | ns | | | | CLK high or low | 4.5 V | 16 | | | | | | 6 V | 14 | | ## Timing Requirements, $T_A = 25$ °C (continued) over recommended operating free-air temperature range for both the SN74HC165 and SN54HC165 (unless otherwise noted) | | - | | V <sub>CC</sub> | MIN | MAX | UNIT | |-----------------|-------------|------------------------------------|-----------------|-----|-----|------| | | | | 2 V | 80 | | | | | | SH/LD high before CLK↑ | 4.5 V | 16 | | | | | | | 6 V | 14 | | | | | | | 2 V | 40 | | | | | | SER before CLK↑ | 4.5 V | 8 | | | | | | | 6 V | 7 | | | | | | | 2 V | 100 | | | | t <sub>su</sub> | Set-up time | CLK INH low before CLK↑ | 4.5 V | 20 | | ns | | | | | 6 V | 17 | | | | | | | 2 V | 40 | | | | | | CLK INH high before CLK↑ | 4.5 V | 8 | | | | | | | 6 V | 7 | | | | | | | 2 V | 100 | | | | | | Data before SH/ <del>LD</del> ↓ | 4.5 V | 20 | | | | | | | 6 V | 17 | | | | | | | 2 V | 5 | | | | | | SER data after CLK↑ | 4.5 V | 5 | | | | | Hold time | | 6 V | 5 | | ns | | t <sub>h</sub> | Hold time | | 2 V | 5 | | ns | | | | PAR data after SH/ <del>LD</del> ↓ | 4.5 V | 5 | | | | | | | 6 V | 5 | | | ### 6.12 Timing Requirements, SN54HC165 over recommended operating free-air temperature range, T<sub>A</sub> = -55°C to 125°C (unless otherwise noted) | | | | V <sub>CC</sub> | MIN MAX | UNIT | |--------------------|-----------------|-----------------|-----------------|---------|------| | | | | 2 V | 4.2 | | | f <sub>clock</sub> | Clock frequency | | 4.5 V | 21 | MHz | | | | | | 25 | | | | | | 2 V | 120 | | | | | SH/LD low | 4.5 V | 24 | | | | Pulse duration | | 6 V | 20 | | | t <sub>w</sub> | Pulse duration | | 2 V | 120 | ns | | | | CLK high or low | 4.5 V | 24 | | | | | | 6 V | 20 | | Product Folder Links: SN54HC165 SN74HC165 ubinii Documentation reeuback ## Timing Requirements, SN54HC165 (continued) over recommended operating free-air temperature range, T<sub>A</sub> = -55°C to 125°C (unless otherwise noted) | | | | V <sub>cc</sub> | MIN | MAX | UNIT | |-----------------|-------------|------------------------------------|-----------------|-----|-----|------| | | | | 2 V | 120 | | | | | | SH/LD high before CLK↑ | 4.5 V | 24 | | | | | | | 6 V | 20 | | | | | | | 2 V | 60 | | | | | | SER before CLK↑ | 4.5 V | 12 | | | | | | 6 V | 10 | | | | | | | | 2 V | 150 | | | | t <sub>su</sub> | Set-up time | CLK INH low before CLK↑ | 4.5 V | 30 | | ns | | | | | 6 V | 25 | | | | | | | 2 V | 60 | | | | | | CLK INH high before CLK↑ | 4.5 V | 12 | | | | | | | 6 V | 10 | | | | | | | 2 V | 150 | | | | | | Data before SH/ <del>LD</del> ↓ | 4.5 V | 30 | | | | | | | 6 V | 26 | | | | | | | 2 V | 5 | | | | | | SER data after CLK↑ | 4.5 V | 5 | | | | | I laid time | | 6 V | 5 | | | | t <sub>h</sub> | Hold time | | 2 V | 5 | | ns | | | | PAR data after SH/ <del>LD</del> ↓ | 4.5 V | 5 | | | | | | | 6 V | 5 | | | ### 6.13 Timing Requirements, SN74HC165 over recommended operating free-air temperature range (unless otherwise noted) | | PARAMETER | | V <sub>CC</sub> | TEMPERATURE | MIN | MAX | UNIT | | |--------------------|------------------------------------|-----------------|------------------------|-------------------------------------------------------------|------------------------|-----|---------|--| | | | | 2 V | $T_A = -40$ °C to 85°C | | 5 | | | | | f <sub>clock</sub> Clock frequency | | | $T_A = -40^{\circ}C$ to 125°C | | 4.2 | | | | f | | | 4.5 V | $T_A = -40$ °C to 85°C | | 25 | MHz | | | <sup>1</sup> clock | | | | $T_A = -40^{\circ}C$ to 125°C | | 21 | IVII IZ | | | | | | 6 V | $T_A = -40$ °C to 85°C | | 29 | | | | | | | | $T_A = -40^{\circ}C \text{ to } 125^{\circ}C$ | | 25 | | | | | | 2 V | $T_A = -40$ °C to 85°C | 100 | | | | | | | | SH/LD low | | $T_A = -40^{\circ}C \text{ to } 125^{\circ}C$ | 120 | | | | | | | | SH/ID low | 4.5 V | $T_A = -40$ °C to 85°C | 20 | | | | | | | J IOW | $T_A = -40^{\circ}C$ to 125°C | 24 | | | | | | | | | 6 V | $T_A = -40$ °C to 85°C | 17 | | | | | Pulse duration | | | $T_A = -40^{\circ}\text{C} \text{ to } 125^{\circ}\text{C}$ | 20 | | | | | t <sub>w</sub> | ruise duration | | 2 V | $T_A = -40$ °C to 85°C | 100 | | ns | | | | | | | $T_A = -40^{\circ}C$ to 125°C | 120 | | | | | | | CLK high or low | 4.5 V | $T_A = -40$ °C to 85°C | 20 | | | | | | CER HIGH OF | CLK high or low | CLK nigh or low | $T_A = -40^{\circ}C \text{ to } 125^{\circ}C$ | 24 | | | | | | | | 6 V | $T_A = -40$ °C to 85°C | 17 | | | | | | | | | $T_A = -40^{\circ}\text{C} \text{ to } 125^{\circ}\text{C}$ | 20 | | | | ## Timing Requirements, SN74HC165 (continued) over recommended operating free-air temperature range (unless otherwise noted) | PARAM | METER | V <sub>CC</sub> | TEMPERATURE | MIN MAX | UNIT | |-----------------------------|---------------------|-----------------|-------------------------------------------------------------|---------|------| | | | 2 V | $T_A = -40$ °C to 85°C | 100 | | | | | | $T_A = -40^{\circ}C$ to 125°C | 120 | | | | SH/LD high | 4.5 V | $T_A = -40$ °C to 85°C | 20 | | | | before CLK↑ | | $T_A = -40$ °C to 125°C | 24 | | | | | 6 V | $T_A = -40$ °C to 85°C | 17 | | | | | | $T_A = -40$ °C to 125°C | 20 | | | | | 2 V | $T_A = -40$ °C to 85°C | 50 | | | | | | $T_A = -40$ °C to 125°C | 60 | | | | SER before | 4.5 V | $T_A = -40$ °C to 85°C | 10 | | | | CLK↑ | | $T_A = -40$ °C to 125°C | 12 | | | t <sub>su</sub> Set-up time | | 6 V | $T_A = -40$ °C to 85°C | 9 | | | | | | $T_A = -40^{\circ}C \text{ to } 125^{\circ}C$ | 10 | | | | | 2 V | $T_A = -40$ °C to 85°C | 125 | | | | | | $T_A = -40$ °C to 125°C | 150 | | | | CLK INH low | 4.5 V | $T_A = -40$ °C to 85°C | 25 | | | | before CLK↑ | | $T_A = -40$ °C to 125°C | 30 | ns | | | | 6 V | $T_A = -40$ °C to 85°C | 21 | | | | | | $T_A = -40$ °C to 125°C | 25 | | | | | 2 V | $T_A = -40$ °C to 85°C | 50 | | | | | | $T_A = -40$ °C to 125°C | 60 | | | | CLK INH high | 4.5 V | $T_A = -40$ °C to 85°C | 10 | | | | before CLK↑ | | $T_A = -40$ °C to 125°C | 12 | | | | | 6 V | $T_A = -40$ °C to 85°C | 9 | | | | | | $T_A = -40$ °C to 125°C | 10 | | | | | 2 V | $T_A = -40$ °C to 85°C | 125 | | | | | | $T_A = -40$ °C to 125°C | 150 | | | | Data before | 4.5 V | $T_A = -40$ °C to 85°C | 25 | | | | SH/ <del>LD</del> ↓ | | $T_A = -40$ °C to 125°C | 30 | | | | | 6 V | $T_A = -40$ °C to 85°C | 21 | | | | | | $T_A = -40$ °C to 125°C | 26 | | | | | 2 V | $T_A = -40^{\circ}\text{C} \text{ to } 125^{\circ}\text{C}$ | 5 | | | | SER data after CLK↑ | 4.5 V | $T_A = -40^{\circ}\text{C} \text{ to } 125^{\circ}\text{C}$ | 5 | | | Hata e | OLIN | 6 V | $T_A = -40^{\circ}\text{C} \text{ to } 125^{\circ}\text{C}$ | 5 | | | Hold time | | 2 V | $T_A = -40^{\circ}\text{C} \text{ to } 125^{\circ}\text{C}$ | 5 | ns | | | PAR data after | 4.5 V | $T_A = -40^{\circ}\text{C} \text{ to } 125^{\circ}\text{C}$ | 5 | | | | SH/LD↓ | 6 V | $T_A = -40$ °C to 125°C | 5 | | ## **6.14 Operating Characteristics** $T_A = 25^{\circ}C$ | | PARAMETER | TEST CONDITIONS | TYP | UNIT | |----------|-------------------------------|-----------------|-----|------| | $C_{pd}$ | Power dissipation capacitance | No load | 75 | pF | #### 6.15 Typical Characteristics Figure 1. Propagation Delay vs Supply Voltage at $T_A = 25$ °C #### 7 Parameter Measurement Information NOTES: A. C<sub>L</sub> includes probe and test-fixture capacitance. - B. Phase relationships between waveforms were chosen arbitrarily. All input pulses are supplied by generators having the following characteristics: PRR $\leq$ 1 MHz, $Z_O$ = 50 $\Omega$ , $t_r$ = 6 ns, $t_f$ = 6 ns. - C. For clock inputs, $f_{\text{max}}$ is measured when the input duty cycle is 50%. - D. The outputs are measured one at a time with one input transition per measurement. - E. t<sub>PLH</sub> and t<sub>PHL</sub> are the same as t<sub>pd</sub>. Figure 2. Load Circuit and Voltage Waveforms Product Folder Links: SN54HC165 SN74HC165 Submit Documentation Feedback #### 8 Detailed Description #### 8.1 Overview The SNx4HC165 is an 8-bit Parallel load shift register with 1 serial input and 8 parallel load input. The device loads all the 8 bits simultaneously through parallel load input when SH/LD is low. This will also ignore any input at CLK or CLK INH. The device shifts the data when CLK toggles. The data is shifted on rising edge of the clock. Clock Inhibit (CLK INH) inhibits the clock function resulting in no change of the output. If SH/LD is low clock inputs are ignored. To realize the shift function, SH/LD should be high. CLK and CLK INH functions are interchangeable. If CLK is low then change a clock signal at CLK INH pin causes a shift of data to $Q_H$ . If CLK INH is Low clock signal on CLK pin shifts the data out to $Q_H$ . #### 8.2 Functional Block Diagram Pin numbers shown are for the D, DB, J, N, NS, PW and W packages. Figure 3. Logic Diagram Positive Logic Figure 4. Typical Shift, Load, and Inhibit Sequence Submit Documentation Feedback Copyright © 1982–2015, Texas Instruments Incorporated #### 8.3 Feature Description The SNx4HC165 has a wide operating voltage range of 2 V to 6 V, outputs that can drive up to 10 LSTTL loads and Low Power Consumption, $80-\mu A$ maximum I. It is typically $t_{pd}=13$ ns and has $\pm 4$ -mA output drive at 5 V with low input current of $1-\mu A$ maximum. The device features the direct overloading load of data input, meaning parallel data is loaded irrespective of clock signals. #### 8.4 Device Functional Table Table 1 lists the functional modes of the SNx4HC165. **Table 1. Function Table** | | INPUTS | | | | | | |-------|--------|----------|----------------------|--|--|--| | SH/LD | CLK | CLK INH | FUNCTION | | | | | L | X | X | Parallel load | | | | | Н | Н | X | No change | | | | | Н | X | Н | No change | | | | | Н | L | <b>↑</b> | Shift <sup>(1)</sup> | | | | | Н | 1 | L | Shift <sup>(1)</sup> | | | | (1) Shift: Content of each internal register shifts towards serial output Q<sub>H</sub>. Data at SER is shifted into the first register ### 9 Application and Implementation #### NOTE Information in the following applications sections is not part of the TI component specification, and TI does not warrant its accuracy or completeness. TI's customers are responsible for determining suitability of components for their purposes. Customers should validate and test their design implementation to confirm system functionality. ### 9.1 Application Information The SNx4HC165 is an 8-bit shift register that can be used as a serializer in order to reduce the number of connection needed when transmitting signals between boards or to the device. SNx4HC165 can be used to expand inputs for processors with limited GPIOs for examples basic keyboard interface to the controller. SNx4HC165 allows inputs to be load into the shift registers and clock is used to shift data to the processor. Multiple SNx4HC165 can be cascaded together to allow more digital inputs to be interfaced with single processor by connecting output of the cascaded shift register Q<sub>H</sub> to serial input SER of the SNx4HC165 and so on. Note this application does not allow the communication to be bi-direction in nature as data can only be read by the processor not written back. #### 9.2 Typical Application Figure 5. Typical Application Diagram for SN74HC165 #### 9.2.1 Design Requirements Ensure that the incoming clock rising edge meets the criteria in *Recommended Operating Conditions*. #### 9.2.2 Detailed Design Procedure Ensure that input and output voltages do not exceed ratings in *Absolute Maximum Ratings*. Input voltage threshold information for each device can be found in the Electrical Characteristics tables in the *Specifications* section. Detailed timing requirements for each device can be found in Timing Requirements tables in the *Specifications* section. Submit Documentation Feedback Copyright © 1982–2015, Texas Instruments Incorporated ### **Typical Application (continued)** #### 9.2.3 Application Curve Figure 6. Propagation Delay vs Supply Voltage at T<sub>A</sub> = 25°C ### 10 Power Supply Recommendations The power supply can be any voltage between the minimum and maximum supply voltage rating located in the *Recommended Operating Conditions* table. Each $V_{CC}$ pin must have a good bypass capacitor in order to prevent power disturbance. For devices with a single supply, a 0.1- $\mu$ F capacitor is recommended and if there are multiple $V_{CC}$ pins then a 0.01- $\mu$ F or 0.022- $\mu$ F capacitor is recommended for each power pin. It is ok to parallel multiple bypass caps to reject different frequencies of noise. 0.1- $\mu$ F and 1- $\mu$ F capacitors are commonly used in parallel. The bypass capacitor should be installed as close to the power pin as possible for best results. ### 11 Layout #### 11.1 Layout Guidelines Reflections and matching are closely related to loop antenna theory, but different enough to warrant their own discussion. When a PCB trace turns a corner at a 90° angle, a reflection can occur. This is primarily due to the change of width of the trace. At the apex of the turn, the trace width is increased to 1.414 times its width. This upsets the transmission line characteristics, especially the distributed capacitance and self–inductance of the trace — resulting in the reflection. It is a given that not all PCB traces can be straight, and so they will have to turn corners. Figure 7 shows progressively better techniques of rounding corners. Only the last example maintains constant trace width and minimizes reflections. ### 11.2 Layout Example Figure 7. Trace Example Copyright © 1982–2015, Texas Instruments Incorporated ### 12 Device and Documentation Support #### 12.1 Documentation Support #### 12.1.1 Related Documentation Implications of Slow or Floating CMOS Inputs, SCBA004. #### 12.2 Related Links The table below lists quick access links. Categories include technical documents, support and community resources, tools and software, and quick access to sample or buy. **Table 2. Related Links** | PARTS | PRODUCT FOLDER | SAMPLE & BUY | TECHNICAL DOCUMENTS | TOOLS &<br>SOFTWARE | SUPPORT & COMMUNITY | | |-----------|----------------|--------------|---------------------|---------------------|---------------------|--| | SN54HC165 | Click here | Click here | Click here | Click here | Click here | | | SN74HC165 | Click here | Click here | Click here | Click here | Click here | | #### 12.3 Community Resources The following links connect to TI community resources. Linked contents are provided "AS IS" by the respective contributors. They do not constitute TI specifications and do not necessarily reflect TI's views; see TI's Terms of Use. TI E2E™ Online Community TI's Engineer-to-Engineer (E2E) Community. Created to foster collaboration among engineers. At e2e.ti.com, you can ask questions, share knowledge, explore ideas and help solve problems with fellow engineers. **Design Support** *TI's Design Support* Quickly find helpful E2E forums along with design support tools and contact information for technical support. #### 12.4 Trademarks E2E is a trademark of Texas Instruments. All other trademarks are the property of their respective owners. #### 12.5 Electrostatic Discharge Caution These devices have limited built-in ESD protection. The leads should be shorted together or the device placed in conductive foam during storage or handling to prevent electrostatic damage to the MOS gates. #### 12.6 Glossary SLYZ022 — TI Glossary. This glossary lists and explains terms, acronyms and definitions. ## 13 Mechanical, Packaging, and Orderable Information The following pages include mechanical packaging and orderable information. This information is the most current data available for the designated devices. This data is subject to change without notice and revision of this document. For browser based versions of this data sheet, refer to the left hand navigation. 9-May-2015 #### **PACKAGING INFORMATION** | Orderable Device | Status (1) | Package Type | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan | Lead/Ball Finish | MSL Peak Temp | Op Temp (°C) | Device Marking<br>(4/5) | Samples | |------------------|------------|--------------|--------------------|------|----------------|----------------------------|-------------------|--------------------|--------------|-------------------------------|---------| | 84095012A | ACTIVE | LCCC | FK | 20 | 1 | TBD | POST-PLATE | N / A for Pkg Type | -55 to 125 | 84095012A<br>SNJ54HC<br>165FK | Samples | | 8409501EA | ACTIVE | CDIP | J | 16 | 1 | TBD | A42 | N / A for Pkg Type | -55 to 125 | 8409501EA<br>SNJ54HC165J | Samples | | 8409501FA | ACTIVE | CFP | W | 16 | 1 | TBD | A42 | N / A for Pkg Type | -55 to 125 | 8409501FA<br>SNJ54HC165W | Samples | | SN54HC165J | ACTIVE | CDIP | J | 16 | 1 | TBD | A42 | N / A for Pkg Type | -55 to 125 | SN54HC165J | Samples | | SN74HC165D | ACTIVE | SOIC | D | 16 | 40 | Green (RoHS<br>& no Sb/Br) | CU NIPDAU | Level-1-260C-UNLIM | -40 to 125 | HC165 | Samples | | SN74HC165DBR | ACTIVE | SSOP | DB | 16 | 2000 | Green (RoHS<br>& no Sb/Br) | CU NIPDAU | Level-1-260C-UNLIM | -40 to 125 | HC165 | Samples | | SN74HC165DE4 | ACTIVE | SOIC | D | 16 | 40 | Green (RoHS<br>& no Sb/Br) | CU NIPDAU | Level-1-260C-UNLIM | -40 to 125 | HC165 | Samples | | SN74HC165DG4 | ACTIVE | SOIC | D | 16 | 40 | Green (RoHS<br>& no Sb/Br) | CU NIPDAU | Level-1-260C-UNLIM | -40 to 125 | HC165 | Samples | | SN74HC165DR | ACTIVE | SOIC | D | 16 | 2500 | Green (RoHS<br>& no Sb/Br) | CU NIPDAU CU SN | Level-1-260C-UNLIM | -40 to 125 | HC165 | Samples | | SN74HC165DRE4 | ACTIVE | SOIC | D | 16 | 2500 | Green (RoHS<br>& no Sb/Br) | CU NIPDAU | Level-1-260C-UNLIM | -40 to 125 | HC165 | Samples | | SN74HC165DRG3 | ACTIVE | SOIC | D | 16 | 2500 | Green (RoHS<br>& no Sb/Br) | CU SN | Level-1-260C-UNLIM | -40 to 125 | HC165 | Samples | | SN74HC165DRG4 | ACTIVE | SOIC | D | 16 | 2500 | Green (RoHS<br>& no Sb/Br) | CU NIPDAU | Level-1-260C-UNLIM | -40 to 125 | HC165 | Samples | | SN74HC165DT | ACTIVE | SOIC | D | 16 | 250 | Green (RoHS<br>& no Sb/Br) | CU NIPDAU | Level-1-260C-UNLIM | -40 to 125 | HC165 | Samples | | SN74HC165N | ACTIVE | PDIP | N | 16 | 25 | Pb-Free<br>(RoHS) | CU NIPDAU CU SN | N / A for Pkg Type | -40 to 125 | SN74HC165N | Samples | | SN74HC165N3 | OBSOLETI | E PDIP | N | 16 | | TBD | Call TI | Call TI | -40 to 125 | | | | SN74HC165NE4 | ACTIVE | PDIP | N | 16 | 25 | Pb-Free<br>(RoHS) | CU NIPDAU | N / A for Pkg Type | -40 to 125 | SN74HC165N | Samples | | SN74HC165NSR | ACTIVE | SO | NS | 16 | 2000 | Green (RoHS<br>& no Sb/Br) | CU NIPDAU | Level-1-260C-UNLIM | -40 to 125 | HC165 | Samples | www.ti.com ## PACKAGE OPTION ADDENDUM 9-May-2015 | Orderable Device | Status | Package Type | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan | Lead/Ball Finish (6) | MSL Peak Temp | Op Temp (°C) | Device Marking (4/5) | Samples | |------------------|----------|--------------|--------------------|------|----------------|----------------------------|----------------------|--------------------|--------------|-------------------------------|---------| | SN74HC165NSRG4 | ACTIVE | SO | NS | 16 | 2000 | Green (RoHS<br>& no Sb/Br) | CU NIPDAU | Level-1-260C-UNLIM | -40 to 125 | HC165 | Samples | | SN74HC165PW | ACTIVE | TSSOP | PW | 16 | 90 | Green (RoHS<br>& no Sb/Br) | CU NIPDAU | Level-1-260C-UNLIM | -40 to 125 | HC165 | Samples | | SN74HC165PWG4 | ACTIVE | TSSOP | PW | 16 | 90 | Green (RoHS<br>& no Sb/Br) | CU NIPDAU | Level-1-260C-UNLIM | -40 to 125 | HC165 | Samples | | SN74HC165PWLE | OBSOLETE | TSSOP | PW | 16 | | TBD | Call TI | Call TI | -40 to 125 | | | | SN74HC165PWR | ACTIVE | TSSOP | PW | 16 | 2000 | Green (RoHS<br>& no Sb/Br) | CU NIPDAU CU SN | Level-1-260C-UNLIM | -40 to 125 | HC165 | Samples | | SN74HC165PWRE4 | ACTIVE | TSSOP | PW | 16 | 2000 | Green (RoHS<br>& no Sb/Br) | CU NIPDAU | Level-1-260C-UNLIM | -40 to 125 | HC165 | Samples | | SN74HC165PWRG3 | ACTIVE | TSSOP | PW | 16 | 2000 | Green (RoHS<br>& no Sb/Br) | CU SN | Level-1-260C-UNLIM | -40 to 125 | HC165 | Samples | | SN74HC165PWRG4 | ACTIVE | TSSOP | PW | 16 | 2000 | Green (RoHS<br>& no Sb/Br) | CU NIPDAU | Level-1-260C-UNLIM | -40 to 125 | HC165 | Samples | | SN74HC165PWT | ACTIVE | TSSOP | PW | 16 | 250 | Green (RoHS<br>& no Sb/Br) | CU NIPDAU | Level-1-260C-UNLIM | -40 to 125 | HC165 | Samples | | SNJ54HC165FK | ACTIVE | LCCC | FK | 20 | 1 | TBD | POST-PLATE | N / A for Pkg Type | -55 to 125 | 84095012A<br>SNJ54HC<br>165FK | Samples | | SNJ54HC165J | ACTIVE | CDIP | J | 16 | 1 | TBD | A42 | N / A for Pkg Type | -55 to 125 | 8409501EA<br>SNJ54HC165J | Samples | | SNJ54HC165W | ACTIVE | CFP | W | 16 | 1 | TBD | A42 | N / A for Pkg Type | -55 to 125 | 8409501FA<br>SNJ54HC165W | Samples | <sup>(1)</sup> The marketing status values are defined as follows: **ACTIVE:** Product device recommended for new designs. LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect. NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design. PREVIEW: Device has been announced but is not in production. Samples may or may not be available. **OBSOLETE:** TI has discontinued the production of the device. **TBD:** The Pb-Free/Green conversion plan has not been defined. **Pb-Free (RoHS):** TI's terms "Lead-Free" or "Pb-Free" mean semiconductor products that are compatible with the current RoHS requirements for all 6 substances, including the requirement that lead not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, TI Pb-Free products are suitable for use in specified lead-free processes. <sup>(2)</sup> Eco Plan - The planned eco-friendly classification: Pb-Free (RoHS), Pb-Free (RoHS Exempt), or Green (RoHS & no Sb/Br) - please check http://www.ti.com/productcontent for the latest availability information and additional product content details. ### PACKAGE OPTION ADDENDUM 9-May-2015 **Pb-Free (RoHS Exempt):** This component has a RoHS exemption for either 1) lead-based flip-chip solder bumps used between the die and package, or 2) lead-based die adhesive used between the die and leadframe. The component is otherwise considered Pb-Free (RoHS compatible) as defined above. **Green (RoHS & no Sb/Br):** TI defines "Green" to mean Pb-Free (RoHS compatible), and free of Bromine (Br) and Antimony (Sb) based flame retardants (Br or Sb do not exceed 0.1% by weight Green (RoHS & no Sb/Br): TI defines "Green" to mean Pb-Free (RoHS compatible), and free of Bromine (Br) and Antimony (Sb) based flame retardants (Br or Sb do not exceed 0.1% by weight in homogeneous material) - (3) MSL, Peak Temp. The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature. - (4) There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device. - (5) Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device. - (6) Lead/Ball Finish Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead/Ball Finish values may wrap to two lines if the finish value exceeds the maximum column width. **Important Information and Disclaimer:** The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release. In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis. #### OTHER QUALIFIED VERSIONS OF SN54HC165, SN74HC165: Catalog: SN74HC165 Automotive: SN74HC165-Q1, SN74HC165-Q1 Enhanced Product: SN74HC165-EP, SN74HC165-EP Military: SN54HC165 NOTE: Qualified Version Definitions: - Catalog TI's standard catalog product - Automotive Q100 devices qualified for high-reliability automotive applications targeting zero defects ## **PACKAGE OPTION ADDENDUM** 9-May-2015 - Enhanced Product Supports Defense, Aerospace and Medical Applications - Military QML certified for Military and Defense Applications ## PACKAGE MATERIALS INFORMATION www.ti.com 5-May-2014 ### TAPE AND REEL INFORMATION | | Dimension designed to accommodate the component width | |----|-----------------------------------------------------------| | | Dimension designed to accommodate the component length | | K0 | Dimension designed to accommodate the component thickness | | W | Overall width of the carrier tape | | P1 | Pitch between successive cavity centers | #### QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE #### \*All dimensions are nominal | Device | Package<br>Type | Package<br>Drawing | | SPQ | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant | |----------------|-----------------|--------------------|----|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------| | SN74HC165DBR | SSOP | DB | 16 | 2000 | 330.0 | 16.4 | 8.2 | 6.6 | 2.5 | 12.0 | 16.0 | Q1 | | SN74HC165DR | SOIC | D | 16 | 2500 | 330.0 | 16.8 | 6.5 | 10.3 | 2.1 | 8.0 | 16.0 | Q1 | | SN74HC165DR | SOIC | D | 16 | 2500 | 330.0 | 16.4 | 6.5 | 10.3 | 2.1 | 8.0 | 16.0 | Q1 | | SN74HC165DR | SOIC | D | 16 | 2500 | 330.0 | 16.4 | 6.5 | 10.3 | 2.1 | 8.0 | 16.0 | Q1 | | SN74HC165DRG3 | SOIC | D | 16 | 2500 | 330.0 | 16.8 | 6.5 | 10.3 | 2.1 | 8.0 | 16.0 | Q1 | | SN74HC165DRG4 | SOIC | D | 16 | 2500 | 330.0 | 16.4 | 6.5 | 10.3 | 2.1 | 8.0 | 16.0 | Q1 | | SN74HC165DRG4 | SOIC | D | 16 | 2500 | 330.0 | 16.4 | 6.5 | 10.3 | 2.1 | 8.0 | 16.0 | Q1 | | SN74HC165PWR | TSSOP | PW | 16 | 2000 | 330.0 | 12.4 | 6.9 | 5.6 | 1.6 | 8.0 | 12.0 | Q1 | | SN74HC165PWR | TSSOP | PW | 16 | 2000 | 330.0 | 12.4 | 6.9 | 5.6 | 1.6 | 8.0 | 12.0 | Q1 | | SN74HC165PWRG3 | TSSOP | PW | 16 | 2000 | 330.0 | 12.4 | 6.9 | 5.6 | 1.6 | 8.0 | 12.0 | Q1 | | SN74HC165PWRG4 | TSSOP | PW | 16 | 2000 | 330.0 | 12.4 | 6.9 | 5.6 | 1.6 | 8.0 | 12.0 | Q1 | | SN74HC165PWT | TSSOP | PW | 16 | 250 | 330.0 | 12.4 | 6.9 | 5.6 | 1.6 | 8.0 | 12.0 | Q1 | www.ti.com 5-May-2014 \*All dimensions are nominal | Device | Package Type | Package Drawing | Pins | SPQ | Length (mm) | Width (mm) | Height (mm) | |----------------|--------------|-----------------|------|------|-------------|------------|-------------| | SN74HC165DBR | SSOP | DB | 16 | 2000 | 367.0 | 367.0 | 38.0 | | SN74HC165DR | SOIC | D | 16 | 2500 | 364.0 | 364.0 | 27.0 | | SN74HC165DR | SOIC | D | 16 | 2500 | 367.0 | 367.0 | 38.0 | | SN74HC165DR | SOIC | D | 16 | 2500 | 333.2 | 345.9 | 28.6 | | SN74HC165DRG3 | SOIC | D | 16 | 2500 | 364.0 | 364.0 | 27.0 | | SN74HC165DRG4 | SOIC | D | 16 | 2500 | 367.0 | 367.0 | 38.0 | | SN74HC165DRG4 | SOIC | D | 16 | 2500 | 333.2 | 345.9 | 28.6 | | SN74HC165PWR | TSSOP | PW | 16 | 2000 | 364.0 | 364.0 | 27.0 | | SN74HC165PWR | TSSOP | PW | 16 | 2000 | 367.0 | 367.0 | 35.0 | | SN74HC165PWRG3 | TSSOP | PW | 16 | 2000 | 364.0 | 364.0 | 27.0 | | SN74HC165PWRG4 | TSSOP | PW | 16 | 2000 | 367.0 | 367.0 | 35.0 | | SN74HC165PWT | TSSOP | PW | 16 | 250 | 367.0 | 367.0 | 35.0 | #### 14 LEADS SHOWN - A. All linear dimensions are in inches (millimeters). - B. This drawing is subject to change without notice. - C. This package is hermetically sealed with a ceramic lid using glass frit. - D. Index point is provided on cap for terminal identification only on press ceramic glass frit seal only. - E. Falls within MIL STD 1835 GDIP1-T14, GDIP1-T16, GDIP1-T18 and GDIP1-T20. # W (R-GDFP-F16) ## CERAMIC DUAL FLATPACK - A. All linear dimensions are in inches (millimeters). - B. This drawing is subject to change without notice. - C. This package can be hermetically sealed with a ceramic lid using glass frit. - D. Index point is provided on cap for terminal identification only. - E. Falls within MIL STD 1835 GDFP2-F16 # FK (S-CQCC-N\*\*) ## LEADLESS CERAMIC CHIP CARRIER 28 TERMINAL SHOWN - A. All linear dimensions are in inches (millimeters). - B. This drawing is subject to change without notice. - C. This package can be hermetically sealed with a metal lid. - D. Falls within JEDEC MS-004 # N (R-PDIP-T\*\*) ## PLASTIC DUAL-IN-LINE PACKAGE 16 PINS SHOWN - A. All linear dimensions are in inches (millimeters). - B. This drawing is subject to change without notice. - Falls within JEDEC MS-001, except 18 and 20 pin minimum body length (Dim A). - The 20 pin end lead shoulder width is a vendor option, either half or full width. # D (R-PDS0-G16) ### PLASTIC SMALL OUTLINE - A. All linear dimensions are in inches (millimeters). - B. This drawing is subject to change without notice. - Body length does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed 0.006 (0,15) each side. - Body width does not include interlead flash. Interlead flash shall not exceed 0.017 (0,43) each side. - E. Reference JEDEC MS-012 variation AC. PW (R-PDSO-G16) ### PLASTIC SMALL OUTLINE - A. All linear dimensions are in millimeters. Dimensioning and tolerancing per ASME Y14.5M—1994. - B. This drawing is subject to change without notice. - Body length does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed 0,15 each side. - Body width does not include interlead flash. Interlead flash shall not exceed 0,25 each side. - E. Falls within JEDEC MO-153 ### DB (R-PDSO-G\*\*) ### PLASTIC SMALL-OUTLINE #### **28 PINS SHOWN** NOTES: A. All linear dimensions are in millimeters. B. This drawing is subject to change without notice. C. Body dimensions do not include mold flash or protrusion not to exceed 0,15. D. Falls within JEDEC MO-150 ### **MECHANICAL DATA** ## NS (R-PDSO-G\*\*) # 14-PINS SHOWN #### PLASTIC SMALL-OUTLINE PACKAGE - A. All linear dimensions are in millimeters. - B. This drawing is subject to change without notice. - C. Body dimensions do not include mold flash or protrusion, not to exceed 0,15. #### IMPORTANT NOTICE Texas Instruments Incorporated and its subsidiaries (TI) reserve the right to make corrections, enhancements, improvements and other changes to its semiconductor products and services per JESD46, latest issue, and to discontinue any product or service per JESD48, latest issue. Buyers should obtain the latest relevant information before placing orders and should verify that such information is current and complete. All semiconductor products (also referred to herein as "components") are sold subject to TI's terms and conditions of sale supplied at the time of order acknowledgment. TI warrants performance of its components to the specifications applicable at the time of sale, in accordance with the warranty in TI's terms and conditions of sale of semiconductor products. Testing and other quality control techniques are used to the extent TI deems necessary to support this warranty. Except where mandated by applicable law, testing of all parameters of each component is not necessarily performed. TI assumes no liability for applications assistance or the design of Buyers' products. Buyers are responsible for their products and applications using TI components. To minimize the risks associated with Buyers' products and applications, Buyers should provide adequate design and operating safeguards. TI does not warrant or represent that any license, either express or implied, is granted under any patent right, copyright, mask work right, or other intellectual property right relating to any combination, machine, or process in which TI components or services are used. Information published by TI regarding third-party products or services does not constitute a license to use such products or services or a warranty or endorsement thereof. Use of such information may require a license from a third party under the patents or other intellectual property of the third party, or a license from TI under the patents or other intellectual property of TI. Reproduction of significant portions of TI information in TI data books or data sheets is permissible only if reproduction is without alteration and is accompanied by all associated warranties, conditions, limitations, and notices. TI is not responsible or liable for such altered documentation. Information of third parties may be subject to additional restrictions. Resale of TI components or services with statements different from or beyond the parameters stated by TI for that component or service voids all express and any implied warranties for the associated TI component or service and is an unfair and deceptive business practice. TI is not responsible or liable for any such statements. Buyer acknowledges and agrees that it is solely responsible for compliance with all legal, regulatory and safety-related requirements concerning its products, and any use of TI components in its applications, notwithstanding any applications-related information or support that may be provided by TI. Buyer represents and agrees that it has all the necessary expertise to create and implement safeguards which anticipate dangerous consequences of failures, monitor failures and their consequences, lessen the likelihood of failures that might cause harm and take appropriate remedial actions. Buyer will fully indemnify TI and its representatives against any damages arising out of the use of any TI components in safety-critical applications. In some cases, TI components may be promoted specifically to facilitate safety-related applications. With such components, TI's goal is to help enable customers to design and create their own end-product solutions that meet applicable functional safety standards and requirements. Nonetheless, such components are subject to these terms. No TI components are authorized for use in FDA Class III (or similar life-critical medical equipment) unless authorized officers of the parties have executed a special agreement specifically governing such use. Only those TI components which TI has specifically designated as military grade or "enhanced plastic" are designed and intended for use in military/aerospace applications or environments. Buyer acknowledges and agrees that any military or aerospace use of TI components which have *not* been so designated is solely at the Buyer's risk, and that Buyer is solely responsible for compliance with all legal and regulatory requirements in connection with such use. TI has specifically designated certain components as meeting ISO/TS16949 requirements, mainly for automotive use. In any case of use of non-designated products, TI will not be responsible for any failure to meet ISO/TS16949. #### Products Applications Audio www.ti.com/audio Automotive and Transportation www.ti.com/automotive **Amplifiers** amplifier.ti.com Communications and Telecom www.ti.com/communications **Data Converters** dataconverter.ti.com Computers and Peripherals www.ti.com/computers **DLP® Products** www.dlp.com Consumer Electronics www.ti.com/consumer-apps DSP dsp.ti.com **Energy and Lighting** www.ti.com/energy Clocks and Timers www.ti.com/clocks Industrial www.ti.com/industrial Interface interface.ti.com Medical www.ti.com/medical Logic Security www.ti.com/security logic.ti.com Power Mgmt power.ti.com Space, Avionics and Defense www.ti.com/space-avionics-defense Microcontrollers microcontroller.ti.com Video and Imaging www.ti.com/video RFID www.ti-rfid.com OMAP Applications Processors www.ti.com/omap TI E2E Community e2e.ti.com Wireless Connectivity www.ti.com/wirelessconnectivity