SN74AVCH2T45 SCES582H - JULY 2004-REVISED APRIL 2015 # SN74AVCH2T45 2-Bit, 2-Supply, Bus Transceiver with Configurable Level-Shifting and Translation and 3-State Outputs #### 1 Features - Available in the Texas Instruments NanoFree<sup>™</sup> Package - V<sub>CC</sub> Isolation - 2-Rail Design - I/Os are 4.6 V Tolerant - Partial Power-Down-Mode Operation - · Bus Hold on Data Inputs - Maximum Data Rates - 500 Mbps (1.8 V to 3.3 V) - 320 Mbps (< 1.8 V to 3.3 V)</li> - 320 Mbps (Level-Shifting to 2.5 V or 1.8 V) - 280 Mbps (Level-Shifting to 1.5 V) - 240 Mbps (Level-Shifting to 1.2 V) - Latch-Up Performance Exceeds 100 mA Per JESD 78, Class II - ESD Protection Exceeds JESD 22 # 2 Applications - Smartphone - Servers - Desktop PCs and Notebooks - Other Portable Devices #### 3 Description This 2-bit non-inverting bus transceiver uses two separate configurable power-supply rails. The A ports are designed to track $V_{\rm CCA}$ and accepts any supply voltage from 1.2 V to 3.6 V. The B ports are designed to track $V_{\rm CCB}$ and accepts any supply voltage from 1.2 V to 3.6 V. This allows for universal low-voltage bidirectional translation and level-shifting between any of the 1.2 V, 1.5 V, 1.8 V, 2.5 V, and 3.3 V voltage nodes. The SN74AVCH2T45 is designed for asynchronous communication between two data buses. The logic levels of the direction-control (DIR pin) input activate either the B-port outputs or the A-port outputs. The device transmits data from the A bus to the B bus when the B-port outputs are activated and from the B bus to the A bus when the A-port outputs are activated. The SN74AVCH2T45 features active bushold circuitry, which holds unused or un-driven inputs at a valid logic state. TI does not recommend using pull-up or pull-down resistors with the bus-hold circuitry. #### Device Information<sup>(1)</sup> | <del>-</del> | | <del></del> | | | | |--------------|-----------|-------------------|--|--|--| | PART NUMBER | PACKAGE | BODY SIZE (NOM) | | | | | | SSOP (8) | 2.95 mm × 2.80 mm | | | | | SN74AVCH2T45 | VSSOP (8) | 2.30 mm × 2.00 mm | | | | | | DSBGA (8) | 1.89 mm × 0.89 mm | | | | (1) For all available packages, see the orderable addendum at the end of the data sheet. #### Logic Diagram (Positive Logic) # **Table of Contents** | 1 | Features 1 | 8 | Parameter Measurement Information | 13 | |---|-------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------|----| | 2 | Applications 1 | 9 | Detailed Description | 14 | | 3 | Description 1 | | 9.1 Overview | 14 | | 4 | Revision History3 | | 9.2 Functional Block Diagram | 14 | | 5 | • | | 9.3 Feature Description | 15 | | 6 | | | 9.4 Device Functional Modes | 15 | | 7 | _ | 10 | Application and Implementation | 16 | | ′ | • | | 10.1 Application Information | 16 | | | G . | | 10.2 Typical Applications | | | | • | 11 | Power Supply Recommendations | 20 | | | | 12 | Layout | | | | | | - | | | | | | | | | | 0 | tions 1 9 Detailed Descrition tion 1 9.1 Overview n History 3 9.2 Functional Information tion (Continued) 4 9.3 Feature Descrition digurations and Functions 4 9.4 Device Functional Information Description 5 10 Application are 10.1 Application are 10.2 Typical Application Decommended Operating Conditions 6 11 Power Supply Decommended Operating Conditions 6 11 Power Supply Decommended Operating Conditions 6 11 Power Supply Decommended Operating Conditions 7 12 Layout Decommended Operating Conditions 7 12 Layout Decommended Operating Characteristics: V <sub>CCA</sub> = 1.2 V 8 12.1 Layout Gu Entriching Characteristics: V <sub>CCA</sub> = 1.5 V 9 13 Device and Do Device Application are 10.2 13.1 Document 12.2 13.2 Trademark Entriching Characteristics: V <sub>CCA</sub> = 2.5 V </td <td>Device and Documentation Support</td> <td></td> | Device and Documentation Support | | | | 0 | | • • | | | | | | ••• | | | | | | | | | | | | | | | | | 14 | Mechanical, Packaging, and Orderable | 21 | | | 1.12 Typical Offaracteristics | 14 | Information | 21 | | | | | | | # 4 Revision History | Cha | anges from Revision G (April 2015) to Revision H | Page | |-----|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------| | • | Added additional applications | 1 | | • | Updated Overview section. | 14 | | • | Updated Layout Guidelines section. | 20 | | Cha | anges from Revision F (November 2007) to Revision G | Page | | | Added ESD Ratings table, Feature Description section, Device Functional Modes, Application and Implementation section, Power Supply Recommendations section, Layout section, Device and Documentation Support section, and Mechanical, Packaging, and Orderable Information section | | # 5 Description (Continued) This device is fully specified for partial-power-down applications using $I_{\text{off}}$ . The $I_{\text{off}}$ circuitry disables the outputs, preventing damaging current backflow through the device when it is powered down. The $V_{\text{CC}}$ isolation feature ensures that if either $V_{\text{CC}}$ input is at GND, then both outputs are in the high-impedance state. The bus-hold circuitry on the powered-up side always stays active. Active bus-hold circuitry holds unused or un-driven inputs at a valid logic state. NanoFree package technology is a major breakthrough in IC packaging concepts, using the die as the package. # 6 Pin Configurations and Functions #### **Pin Functions** | | PIN | | | |------|----------------|-------|---------------------------------------------------------------------------------------| | NAME | SSOP,<br>VSSOP | DSBGA | DESCRIPTION | | VCCA | 1 | A1 | Supply Voltage A | | VCCB | 8 | A2 | Supply Voltage B | | GND | 4 | D1 | Ground | | A1 | 2 | B1 | Output or input depending on state of DIR. Output level depends on V <sub>CCA</sub> . | | A2 | 3 | C1 | Output or input depending on state of DIR. Output level depends on V <sub>CCA</sub> . | | B1 | 7 | B2 | Output or input depending on state of DIR. Output level depends on V <sub>CCB</sub> . | | B2 | 6 | C2 | Output or input depending on state of DIR. Output level depends on V <sub>CCB</sub> . | | DIR | 5 | D2 | Direction Pin, Connect to GND or to VCCA. | # 7 Specifications ## 7.1 Absolute Maximum Ratings over operating free-air temperature range (unless otherwise noted)<sup>(1)</sup> | | | | MIN | MAX | UNIT | | |--------------------------------------|-------------------------------------------------------------------------|--------------------|------|------------------------|------|--| | V <sub>CCA</sub><br>V <sub>CCB</sub> | Supply voltage | | -0.5 | 4.6 | V | | | | | I/O ports (A port) | -0.5 | 4.6 | | | | VI | Input voltage <sup>(2)</sup> | I/O ports (B port) | -0.5 | 4.6 | V | | | | | Control inputs | -0.5 | 4.6 | | | | \/ | Voltage range applied to any output | A port | -0.5 | 4.6 | V | | | Vo | in the high-impedance or power-off state (2) | B port | -0.5 | 4.6 | V | | | | Voltage range applied to any output in the high or low state (2)(3) | A port | -0.5 | V <sub>CCA</sub> + 0.5 | V | | | Vo | voltage range applied to any output in the high of low state | B port | -0.5 | V <sub>CCB</sub> + 0.5 | | | | I <sub>IK</sub> | Input clamp current | V <sub>I</sub> < 0 | | <b>-</b> 50 | mA | | | I <sub>OK</sub> | Output clamp current | V <sub>O</sub> < 0 | | <b>-</b> 50 | mA | | | Io | Continuous output current | · | | ±50 | mA | | | | Continuous current through V <sub>CCA</sub> , V <sub>CCB</sub> , or GND | | ±100 | mA | | | | TJ | Junction temperature | | -40 | 150 | °C | | | T <sub>stg</sub> | Storage temperature | | -65 | 150 | °C | | <sup>(1)</sup> Stresses beyond those listed under Absolute Maximum Ratings may cause permanent damage to the device. These are stress ratings only, which do not imply functional operation of the device at these or any other conditions beyond those indicated under Recommended Operating Conditions. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability. # 7.2 ESD Ratings | | | | VALUE | UNIT | | |--------------------|------------|--------------------------------------------------------------------------------|-------|------|--| | | | Human body model (HBM), per ANSI/ESDA/JEDEC JS-001 (1) | ±8000 | | | | V <sub>(ESD)</sub> | <b>-</b> 1 | Charged-device model (CDM), per JEDEC specification JESD22-C101 <sup>(2)</sup> | | | | | | | Machine Model (MM), Per JEDEC specification JESD22-A115-A | ±200 | | | <sup>(1)</sup> JEDEC document JEP155 states that 500-V HBM allows safe manufacturing with a standard ESD control process. <sup>(2)</sup> The input voltage and output negative-voltage ratings may be exceeded if the input and output current ratings are observed. <sup>(3)</sup> The output positive-voltage rating may be exceeded up to 4.6 V maximum if the output current rating is observed. <sup>(2)</sup> JEDEC document JEP157 states that 250-V CDM allows safe manufacturing with a standard ESD control process. # 7.3 Recommended Operating Conditions over operating free-air temperature range (unless otherwise noted) (1)(2)(3) | | | | V <sub>CCI</sub> <sup>(4)</sup> | V <sub>CCO</sub> <sup>(5)</sup> | MIN | NOM | MAX | UNIT | | |------------------|------------------------|-----------------------------------|---------------------------------|---------------------------------|-----------------------------|--------------------------------|---------------------------------|------|--| | V <sub>CCA</sub> | Supply volta | ige | | | 1.2 | | 3.6 | V | | | V <sub>CCB</sub> | Supply volta | ige | | | 1.2 | | 3.6 | V | | | | High-level | | 1.2 V to 1.95 V | | $V_{CCI}^{(4)} \times 0.65$ | | | | | | $V_{IH}$ | input | Data inputs <sup>(2)</sup> | 1.95 V to 2.7 V | | 1.6 | | | V | | | | voltage | | 2.7 V to 3.6 V | | 2 | | | | | | | Low-level | | 1.2 V to 1.95 V | | | V <sub>CCI</sub> <sup>(4</sup> | × 0.35 | | | | $V_{IL}$ | input | Data inputs <sup>(2)</sup> | 1.95 V to 2.7 V | | | | 0.7 | V | | | | voltage | | 2.7 V to 3.6 V | | | | 0.8 | | | | | High-level | DIR | 1.2 V to 1.95 V | | V <sub>CCA</sub> × 0.65 | | | | | | $V_{IH}$ | input | (referenced to | 1.95 V to 2.7 V | | 1.6 | | | V | | | | voltage | V <sub>CCA</sub> ) <sup>(3)</sup> | 2.7 V to 3.6 V | | 2 | | | | | | | Low-level | DIR | 1.2 V to 1.95 V | | | V <sub>CC</sub> | V <sub>CCA</sub> × 0.35 | | | | $V_{IL}$ | input | (referenced to | 1.95 V to 2.7 V | | | | 0.7 | V | | | | voltage $V_{CCA}$ )(3) | | 2.7 V to 3.6 V | | | | 0.8 | | | | VI | Input voltage | е | | | 0 | | V | | | | ., | Output | Active state | | | 0 | | V <sub>CCO</sub> <sup>(5)</sup> | V | | | Vo | voltage | 3-state | | | 0 | | 3.6 | V | | | | | | | 1.2 V | | | -3 | | | | | | | | 1.4 V to 1.6 V | | | -6 | | | | I <sub>OH</sub> | High-level o | utput current | | 1.65 V to 1.95<br>V | | | -8 | mA | | | | | | | 2.3 V to 2.7 V | | | -9 | | | | | | | | 3 V to 3.6 V | | | -12 | | | | | | | | 1.2 V | | | 3 | | | | | | | | 1.4 V to 1.6 V | | | 6 | | | | I <sub>OL</sub> | Low-level or | utput current | | 1.65 V to 1.95<br>V | | | 8 | mA | | | | | | | 2.3 V to 2.7 V | | | 9 | | | | | | | | 3 V to 3.6 V | | | 12 | | | | Δt/Δν | Input transit | ion rise or fall rate | | | | 5 | | | | | T <sub>A</sub> | Operating fr | ee-air temperature | | | -40 | | 85 | °C | | <sup>(1)</sup> All unused data inputs of the device must be held at V<sub>CCI</sub> or GND to ensure proper device operation. Refer to the TI application report, (1) All dribsed data lipids of the device must be field at V<sub>CCI</sub> of GND to ensure proper device operal *Implications of Slow or Floating CMOS Inputs*, SCBA004. (2) For V<sub>CCI</sub> values not specified in the data sheet, V<sub>IH</sub> min = V<sub>CCI</sub> × 0.7 V, V<sub>IL</sub> max = V<sub>CCI</sub> × 0.3 V. (3) For V<sub>CCI</sub> values not specified in the data sheet, V<sub>IH</sub> min = V<sub>CCA</sub> × 0.7 V, V<sub>IL</sub> max = V<sub>CCA</sub> × 0.3 V. (4) V<sub>CCI</sub> is the voltage associated with the input port supply VCCA or VCCB. Submit Documentation Feedback Copyright © 2004–2015, Texas Instruments Incorporated V<sub>CCO</sub> is the voltage associated with the output port supply VCCA or VCCB. #### 7.4 Thermal Information | | | | SN74AVCH2T45 | | | | | | |----------------------|----------------------------------------------|------------|--------------|-------------|------|--|--|--| | | THERMAL METRIC <sup>(1)</sup> | DCT (SSOP) | DCU (VSSOP) | YZP (DSBGA) | UNIT | | | | | | | 8 PINS | 8 PINS | 8 PINS | | | | | | $R_{\theta JA}$ | Junction-to-ambient thermal resistance | 194.4 | 199.3 | 105.8 | | | | | | $R_{\theta JC(top)}$ | Junction-to-case (top) thermal resistance | 124.7 | 76.2 | 1.6 | | | | | | $R_{\theta JB}$ | Junction-to-board thermal resistance | 106.8 | 80.6 | 10.8 | °C/W | | | | | ΨЈТ | Junction-to-top characterization parameter | 49.8 | 7.1 | 3.1 | | | | | | $\Psi_{JB}$ | Junction-to-board characterization parameter | 105.8 | 80.1 | 10.8 | | | | | <sup>(1)</sup> For more information about traditional and new thermal metrics, see the IC Package Thermal Metrics application report, SPRA953. #### 7.5 Electrical Characteristics over recommended operating free-air temperature range (unless otherwise noted)(1)(2) | DAD | AMETED | TEGT COMPLETIONS | | V V | ., | T <sub>A</sub> = 25°C | | | −40°C to | 85°C | | UNIT | |---------------------------------|-----------|-----------------------------------------|----------------|------------------|------------------|-----------------------|--------|-------|------------------------|------|------|------| | PAR | AMETER | TEST CONDI | IIONS | V <sub>CCA</sub> | V <sub>CCB</sub> | MIN | TYP | MAX | MIN | TYP | MAX | UNII | | | | $I_{OH} = -100 \mu A$ | | 1.2 V to 3.6 V | 1.2 V to 3.6 V | | | | V <sub>CCO</sub> - 0.2 | | | | | | | $I_{OH} = -3 \text{ mA}$ | | 1.2 V | 1.2 V | | 0.95 | | | | | | | v (3) | | $I_{OH} = -6 \text{ mA}$ | ., ., | 1.4 V | 1.4 V | | | | 1.05 | | | | | V <sub>OH</sub> (3) | | $I_{OH} = -8 \text{ mA}$ | $V_I = V_{IH}$ | 1.65 V | 1.65 V | | | | 1.2 | | | V | | | | I <sub>OH</sub> = -9 mA | | 2.3 V | 2.3 V | | | | 1.75 | | | | | | | I <sub>OH</sub> = -12 mA | | 3 V | 3 V | | | | 2.3 | | | | | | | I <sub>OL</sub> = 100 μA | | 1.2 V to 3.6 V | 1.2 V to 3.6 V | | | | | | 0.2 | | | | | I <sub>OL</sub> = 3 mA | | 1.2 V | 1.2 V | | 0.15 | | | | | | | v (3) | | I <sub>OL</sub> = 6 mA | V - V | 1.4 V | 1.4 V | | | | | | 0.35 | V | | V <sub>OL</sub> <sup>(3)</sup> | | I <sub>OL</sub> = 8 mA | $V_I = V_{IL}$ | 1.65 V | 1.65 V | | | | | | 0.45 | V | | | | I <sub>OL</sub> = 9 mA | | 2.3 V | 2.3 V | | | | | | 0.55 | | | | | I <sub>OL</sub> = 12 mA | | 3 V | 3 V | | | | | | 0.7 | | | I <sub>I</sub> <sup>(3)</sup> | DIR input | V <sub>I</sub> = V <sub>CCA</sub> or GN | D | 1.2 V to 3.6 V | 1.2 V to 3.6 V | | ±0.025 | ±0.25 | | | ±1 | μΑ | | | | V <sub>I</sub> = 0.42 V | | 1.2 V | 1.2 V | | 25 | | | | | | | | | V <sub>I</sub> = 0.49 V | | 1.4 V | 1.4 V | | | | 15 | | | | | I <sub>BHL</sub> <sup>(4)</sup> | | V <sub>I</sub> = 0.58 V | | 1.65 V | 1.65 V | | | | 25 | | | μΑ | | | | V <sub>I</sub> = 0.7 V | | 2.3 V | 2.3 V | | | | 45 | | | | | | | V <sub>I</sub> = 0.8 V | | 3.3 V | 3.3 V | | | | 100 | | | | | | | V <sub>I</sub> = 0.78 V | | 1.2 V | 1.2 V | | -25 | | | | | | | | | V <sub>I</sub> = 0.91 V | | 1.4 V | 1.4 V | | | | -15 | | | | | I <sub>BHH</sub> <sup>(5)</sup> | | V <sub>I</sub> = 1.07 V | | 1.65 V | 1.65 V | | | | -25 | | | μΑ | | | | V <sub>I</sub> = 1.6 V | | 2.3 V | 2.3 V | | | | -45 | | | | | | | V <sub>I</sub> = 2 V | | 3.3 V | 3.3 V | | | | -100 | | | | | | | | | 1.2 V | 1.2 V | | 50 | | | | | | | | | | | 1.6 V | 1.6 V | | | | 125 | | | ı | | I <sub>BHLO</sub> (6) | | V <sub>I</sub> = 0 to V <sub>CC</sub> | | 1.95 V | 1.95 V | | | | 200 | | | μΑ | | | | | | 2.7 V | 2.7 V | | | | 300 | | | | | | | | | 3.6 V | 3.6 V | | | | 500 | | | | <sup>(3)</sup> V<sub>CCO</sub> is the voltage associated with the output port supply VCCA or VCCB. V<sub>CCI</sub> is the voltage associated with the input port supply VCCA or VCCB. V<sub>OH</sub>: Output High Voltage; V<sub>OL</sub>: Output Low Voltage; I<sub>I</sub>: Control Input Current. The bus-hold circuit can state the minimum low sustaining current at V<sub>IL</sub> maximum. I<sub>BHL</sub> should be measured after lowering V<sub>IN</sub> to GND and then raising it to $V_{\text{IL}}$ maximum. The bus-hold circuit can source at least the minimum high sustaining current at V<sub>IH</sub> mininum. I<sub>BHH</sub> should be measured after raising V<sub>IN</sub> to $V_{CC}$ and then lowering it to $V_{IH}$ minimum. An external driver must source at least I<sub>BHLO</sub> to switch this node from low to high. # **Electrical Characteristics (continued)** over recommended operating free-air temperature range (unless otherwise noted)<sup>(1)(2)</sup> | DAD | AMETER | TEST CONDITIONS | V | v | | T <sub>A</sub> = 25°C | | –40°C to | 85°C | | LINUT | |-----------------------------------|----------------|-----------------------------------------------------|------------------|------------------|-----|-----------------------|------|----------|------|-----|-------| | PAR | RAMETER | TEST CONDITIONS | V <sub>CCA</sub> | V <sub>CCB</sub> | MIN | TYP | MAX | MIN | TYP | MAX | UNIT | | | | | 1.2 V | 1.2 V | | -50 | | | | | | | | | | 1.6 V | 1.6 V | | | | -125 | | | | | I <sub>BHHO</sub> <sup>(7)</sup> | | $V_I = 0$ to $V_{CC}$ | 1.95 V | 1.95 V | | | | -200 | | | μΑ | | | | | 2.7 V | 2.7 V | | | | -300 | | | | | | | | 3.6 V | 3.6 V | | | | -500 | | | | | I <sub>off</sub> <sup>(8)</sup> | A port | $V_1 \text{ or } V_0 = 0 \text{ to } 3.6 \text{ V}$ | 0 V | 0 V to 3.6 V | | ±0.1 | ±1 | | | ±5 | | | off` | B port | V <sub>1</sub> Of V <sub>0</sub> = 0 to 3.6 V | 0 V to 3.6 V | 0 V | | ±0.1 | ±1 | | | ±5 | μΑ | | I <sub>OZ</sub> <sup>(8)</sup> | B port | $V_O = V_{CCO}$ or GND, | 0 V | 3.6 V | | ±0.5 | ±2.5 | | | ±5 | | | loz (*) | A port | $V_I = V_{CCI}$ or GND | 3.6 V | 0 V | | ±0.5 | ±2.5 | | | ±5 | μA | | | | | 1.2 V to 3.6 V | 1.2 V to 3.6 V | | | | | | 10 | | | I <sub>CCA</sub> <sup>(8)</sup> | | $V_I = V_{CCI}$ or GND, $I_O = 0$ | 0 V | 3.6 V | | | | | | -2 | μA | | | | | 3.6 V | 0 V | | | | | | 10 | | | | | | 1.2 V to 3.6 V | 1.2 V to 3.6 V | | | | | | 10 | | | I <sub>CCB</sub> <sup>(8)</sup> | | $V_I = V_{CCI}$ or GND, $I_O = 0$ | 0 V | 3.6 V | | | | | | 10 | μΑ | | | | | 3.6 V | 0 V | | | | | | -2 | | | I <sub>CCA</sub> + I <sub>C</sub> | ССВ | $V_I = V_{CCI}$ or GND, $I_O = 0$ | 1.2 V to 3.6 V | 1.2 V to 3.6 V | | | | | | 20 | μA | | C <sub>i</sub> | Control inputs | V <sub>I</sub> = 3.3 V or GND | 3.3 V | 3.3 V | | 2.5 | | | | | pF | | C <sub>io</sub> | A or B port | V <sub>I</sub> = 3.3 V or GND | 3.3 V | 3.3 V | | 6 | | | | | pF | # 7.6 Switching Characteristics: V<sub>CCA</sub> = 1.2 V over recommended operating free-air temperature range, V<sub>CCA</sub> = 1.2 V (see Figure 7) | PARAMETER | FROM | то | V <sub>CCB</sub> = 1.2 V | V <sub>CCB</sub> = 1.5 V | V <sub>CCB</sub> = 1.8 V | V <sub>CCB</sub> = 2.5 V | V <sub>CCB</sub> = 3.3 V | UNIT | |------------------------------------|---------|----------|--------------------------|--------------------------|--------------------------|--------------------------|--------------------------|------| | PARAMETER | (INPUT) | (OUTPUT) | TYP | TYP | TYP | TYP | TYP | UNII | | t <sub>PLH</sub> <sup>(1)</sup> | Α | В | 3.1 | 2.6 | 2.4 | 2.2 | 2.2 | ns | | t <sub>PHL</sub> <sup>(1)</sup> | A | Б | 3.1 | 2.6 | 2.4 | 2.2 | 2.2 | 115 | | t <sub>PLH</sub> <sup>(1)</sup> | В | А | 3.4 | 3.1 | 3 | 2.9 | 2.9 | | | t <sub>PHL</sub> <sup>(1)</sup> | Б | A | 3.4 | 3.1 | 3 | 2.9 | 2.9 | ns | | t <sub>PHZ</sub> <sup>(1)</sup> | DIR | А | 5.2 | 5.2 | 5.1 | 5 | 4.8 | | | t <sub>PLZ</sub> <sup>(1)</sup> | DIK | A | 5.2 | 5.2 | 5.1 | 5 | 4.8 | ns | | t <sub>PHZ</sub> <sup>(1)</sup> | DIR | В | 5 | 4 | 3.8 | 2.8 | 3.2 | | | t <sub>PLZ</sub> <sup>(1)</sup> | DIK | В | 5 | 4 | 3.8 | 2.8 | 3.2 | ns | | t <sub>PZH</sub> <sup>(1)(2)</sup> | DIR | ^ | 8.4 | 7.1 | 6.8 | 5.7 | 6.1 | | | t <sub>PZL</sub> (1) (2) | DIK | Α | 8.4 | 7.1 | 6.8 | 5.7 | 6.1 | ns | | t <sub>PZH</sub> (1)(2) | DID D | | 8.3 | 7.8 | 7.5 | 7.2 | 7 | 20 | | t <sub>PZL</sub> (1) (2) | DIR | B 8.3 | | 7.8 | 7.5 | 7.2 | 7 | ns | <sup>(1)</sup> t<sub>PLH</sub>: Low-to-high Propagation Delay; t<sub>PHL</sub>: High-to-Low Propagation Delay; t<sub>PHZ</sub>: High-to-Hi-Z Propagation Delay; t<sub>PZH</sub>: Hi-Z-to-High Propagation Delay; t<sub>PZL</sub>: Hi-Z-to-Low Propagation Delay Submit Documentation Feedback Copyright © 2004-2015, Texas Instruments Incorporated An external driver must sink at least $I_{BHHO}$ to switch this node from high to low. $I_{off}$ : Partial Power Down Output current; $I_{OZ}$ : Hi-Z Output Current; $I_{CCA}$ : Supply A Current; $I_{CCB}$ : Supply B Current. The enable time is a calculated value derived using the formula shown in the *Enable Times* section. # 7.7 Switching Characteristics: V<sub>CCA</sub> = 1.5 V over recommended operating free-air temperature range, V<sub>CCA</sub> = 1.5 V ± 0.1 V (see Figure 7) | PARAMETER | FROM | TO | $V_{CCB} = 1.2 \text{ V}$ $V_{CCB} = 1.5 \text{ V}$ $\pm 0.1 \text{ V}$ | | V <sub>CCB</sub> = 1.8 V<br>± 0.15 V | | V <sub>CCB</sub> = 2.5 V<br>± 0.2 V | | V <sub>CCB</sub> = 3.3 V<br>± 0.3 V | | UNIT | | | |------------------------------------|---------|----------|-------------------------------------------------------------------------|-----|--------------------------------------|-----|-------------------------------------|-----|-------------------------------------|-----|------|-----|----| | | (INPUT) | (OUTPUT) | TYP | MIN | MAX | MIN | MAX | MIN | MAX | MIN | MAX | | | | t <sub>PLH</sub> <sup>(1)</sup> | А | В | 2.8 | 0.7 | 5.4 | 0.5 | 4.6 | 0.4 | 3.7 | 0.3 | 3.5 | 20 | | | t <sub>PHL</sub> <sup>(1)</sup> | A | Ь | 2.8 | 0.7 | 5.4 | 0.5 | 4.6 | 0.4 | 3.7 | 0.3 | 3.5 | ns | | | t <sub>PLH</sub> <sup>(1)</sup> | В | ^ | 2.7 | 0.8 | 5.4 | 0.7 | 5.2 | 0.6 | 4.9 | 0.5 | 4.7 | | | | t <sub>PHL</sub> <sup>(1)</sup> | В | Б | Α | 2.7 | 0.8 | 5.4 | 0.7 | 5.2 | 0.6 | 4.9 | 0.5 | 4.7 | ns | | t <sub>PHZ</sub> <sup>(1)</sup> | DID | Α | 3.9 | 1.3 | 8.5 | 1.3 | 7.8 | 1.1 | 7.7 | 1.4 | 7.6 | | | | t <sub>PLZ</sub> <sup>(1)</sup> | DIR | A | 3.9 | 1.3 | 8.5 | 1.3 | 7.8 | 1.1 | 7.7 | 1.4 | 7.6 | ns | | | t <sub>PHZ</sub> <sup>(1)</sup> | DID | Б | 4.7 | 1.1 | 7 | 1.4 | 6.9 | 1.2 | 6.9 | 1.7 | 7.1 | | | | t <sub>PLZ</sub> <sup>(1)</sup> | DIR | В | 4.7 | 1.1 | 7 | 1.4 | 6.9 | 1.2 | 6.9 | 1.7 | 7.1 | ns | | | t <sub>PZH</sub> (1) (2) | DID | ^ | 7.4 | | 12.4 | | 12.1 | | 11.8 | | 11.8 | | | | t <sub>PZL</sub> (1) (2) | DIR | Α | 7.4 | | 12.4 | | 12.1 | | 11.8 | | 11.8 | ns | | | t <sub>PZH</sub> (1) (2) | DID | | 6.7 | | 13.9 | | 12.4 | | 11.4 | | 11.1 | | | | t <sub>PZL</sub> <sup>(1)(2)</sup> | DIR | В | 6.7 | | 13.9 | | 12.4 | | 11.4 | | 11.1 | ns | | $t_{PLH}$ : Low-to-high Propagation Delay; $t_{PHL}$ : High-to-Low Propagation Delay; $t_{PHZ}$ : High-to-Hi-Z Propagation Delay; $t_{PZL}$ : Low-to-Hi-Z Propagation Delay; $t_{PZH}$ : Hi-Z-to-High Propagation Delay; $t_{PZL}$ : Hi-Z-to-Low Propagation Delay The enable time is a calculated value derived using the formula shown in the *Enable Times* section. # 7.8 Switching Characteristics: V<sub>CCA</sub> = 1.8 V over recommended operating free-air temperature range, $V_{CCA} = 1.8 \text{ V} \pm 0.15 \text{ V}$ (see Figure 7) | PARAMETER | FROM | TO<br>(OUTPUT) | V <sub>CCB</sub> = 1.2 V | V <sub>CCB</sub> = ± 0.1 | 1.5 V<br>V | V <sub>CCB</sub> = ± 0.1 | = 1.8 V | V <sub>CCB</sub> = ± 0.2 | | V <sub>CCB</sub> = ± 0.3 | | UNIT | |------------------------------------|---------|----------------|--------------------------|--------------------------|------------|--------------------------|---------|--------------------------|-----|--------------------------|-----|------| | | (INPUT) | | TYP | MIN | MAX | MIN | MAX | MIN | MAX | MIN | MAX | | | t <sub>PLH</sub> <sup>(1)</sup> | Α | В | 2.7 | 0.5 | 5.2 | 0.4 | 4.3 | 0.2 | 3.4 | 0.2 | 3.1 | 20 | | t <sub>PHL</sub> <sup>(1)</sup> | A | Б | 2.7 | 0.5 | 5.2 | 0.4 | 4.3 | 0.2 | 3.4 | 0.2 | 3.1 | ns | | t <sub>PLH</sub> <sup>(1)</sup> | В | ۸ | 2.4 | 0.7 | 4.7 | 0.5 | 4.4 | 0.5 | 4 | 0.4 | 3.8 | 20 | | t <sub>PHL</sub> <sup>(1)</sup> | В | Α | 2.4 | 0.7 | 4.7 | 0.5 | 4.4 | 0.5 | 4 | 0.4 | 3.8 | ns | | t <sub>PHZ</sub> <sup>(1)</sup> | DIR | Α | 3.7 | 1.3 | 8.1 | 0.7 | 6.9 | 1.4 | 5.3 | 1.1 | 5.2 | ns | | t <sub>PLZ</sub> <sup>(1)</sup> | DIK | A | 3.7 | 1.3 | 8.1 | 0.7 | 6.9 | 1.4 | 5.3 | 1.1 | 5.2 | | | t <sub>PHZ</sub> <sup>(1)</sup> | DIR | В | 4.4 | 1.3 | 5.8 | 1.3 | 5.9 | 0.8 | 5.7 | 1.5 | 5.9 | 20 | | t <sub>PLZ</sub> <sup>(1)</sup> | DIK | В | 4.4 | 1.3 | 5.8 | 1.3 | 5.9 | 0.8 | 5.7 | 1.5 | 5.9 | ns | | t <sub>PZH</sub> (1) (2) | DIB | ۸ | 6.8 | | 10.5 | | 10.3 | | 9.7 | | 9.7 | 20 | | t <sub>PZL</sub> <sup>(1)(2)</sup> | DIR | Α | 6.8 | | 10.5 | | 10.3 | | 9.7 | | 9.7 | ns | | t <sub>PZH</sub> (1) (2) | DIB | В | 6.4 | | 13.3 | | 11.2 | | 8.7 | | 8.3 | ns | | t <sub>PZL</sub> <sup>(1)(2)</sup> | DIR | В | 6.4 | | 13.3 | | 11.2 | | 8.7 | | 8.3 | | $t_{PLH}\text{: Low-to-high Propagation Delay; }t_{PHL}\text{: High-to-Low Propagation Delay; }t_{PHZ}\text{: High-to-Hi-Z Propagation Delay; }t_{PLZ}\text{: Low-to-Hi-Z Low-to-Hi-Z$ Propagation Delay; t<sub>PZH</sub>: Hi-Z-to-High Propagation Delay; t<sub>PZL</sub>: Hi-Z-to-Low Propagation Delay The enable time is a calculated value derived using the formula shown in the *Enable Times* section. # 7.9 Switching Characteristics: $V_{CCA} = 2.5 \text{ V}$ over recommended operating free-air temperature range, $V_{CCA} = 2.5 \text{ V} \pm 0.2 \text{ V}$ (see Figure 7) | PARAMETER | FROM | TO<br>(OUTPUT) | V <sub>CCB</sub> = 1.2 V | V <sub>CCB</sub> = 1.5 V<br>± 0.1 V | | V <sub>CCB</sub> = 1.8 V<br>± 0.15 V | | V <sub>CCB</sub> = ± 0.2 | | V <sub>CCB</sub> = 3.3 V<br>± 0.3 V | | UNIT | |-------------------------------------|---------|----------------|--------------------------|-------------------------------------|------|--------------------------------------|------|--------------------------|-----|-------------------------------------|-----|------| | | (INPUT) | | TYP | MIN | MAX | MIN | MAX | MIN | MAX | MIN | MAX | | | t <sub>PLH</sub> <sup>(1)</sup> | А | В | 2.6 | 0.4 | 4.9 | 0.2 | 4 | 0.2 | 3 | 0.2 | 2.6 | no | | t <sub>PHL</sub> <sup>(1)</sup> | A | ь | 2.6 | 0.4 | 4.9 | 0.2 | 4 | 0.2 | 3 | 0.2 | 2.6 | ns | | t <sub>PLH</sub> <sup>(1)</sup> | В | ^ | 2.1 | 0.6 | 3.8 | 0.5 | 3.4 | 0.4 | 3 | 0.3 | 2.8 | 20 | | t <sub>PHL</sub> <sup>(1)</sup> | Ь | A | 2.1 | 0.6 | 3.8 | 0.5 | 3.4 | 0.4 | 3 | 0.3 | 2.8 | ns | | t <sub>PHZ</sub> <sup>(1)</sup> | DID | ^ | 2.4 | 0.7 | 7.9 | 0.8 | 6.4 | 0.8 | 5 | 0.5 | 4.3 | ns | | t <sub>PLZ</sub> <sup>(1)</sup> | DIR | A | 2.4 | 0.7 | 7.9 | 8.0 | 6.4 | 0.8 | 5 | 0.5 | 4.3 | | | t <sub>PHZ</sub> <sup>(1)</sup> | DIR | В | 3.8 | 1 | 4.3 | 0.6 | 4.3 | 0.5 | 4.2 | 1.1 | 4.1 | 20 | | t <sub>PLZ</sub> <sup>(1)</sup> | DIK | Б | 3.8 | 1 | 4.3 | 0.6 | 4.3 | 0.5 | 4.2 | 1.1 | 4.1 | ns | | t <sub>PZH</sub> (1) (2) | DID | Δ. | 5.9 | | 8.5 | | 7.7 | | 7.2 | | 6.9 | | | t <sub>PZL</sub> (1) (2) | DIR | Α | 5.9 | | 8.5 | | 7.7 | | 7.2 | | 6.9 | ns | | t <sub>PZH</sub> (1) (2) | DID | Б | 5 | | 12.8 | | 10.4 | | 8 | | 6.9 | | | t <sub>PZL</sub> <sup>(1) (2)</sup> | DIR | В | 5 | | 12.8 | | 10.4 | | 8 | | 6.9 | ns | $t_{PLH}$ : Low-to-high Propagation Delay; $t_{PHL}$ : High-to-Low Propagation Delay; $t_{PHZ}$ : High-to-Hi-Z Propagation Delay; $t_{PLZ}$ : Low-to-Hi-Z Propagation Delay; $t_{PZH}$ : Hi-Z-to-High Propagation Delay; $t_{PZL}$ : Hi-Z-to-Low Propagation Delay The enable time is a calculated value derived using the formula shown in the *Enable Times* section. # 7.10 Switching Characteristics: V<sub>CCA</sub> = 3.3 V over recommended operating free-air temperature range, $V_{CCA} = 3.3 \text{ V} \pm 0.3 \text{ V}$ (see Figure 7) | PARAMETER | FROM<br>(INPUT) | TO<br>(OUTPUT) | V <sub>CCB</sub> = 1.2 V V <sub>CCB</sub> = 1.5 V<br>± 0.1 V | | V <sub>CCB</sub> = 1.8 V<br>± 0.15 V | | V <sub>CCB</sub> = 2.5 V<br>± 0.2 V | | V <sub>CCB</sub> = 3.3 V<br>± 0.3 V | | UNIT | | | |------------------------------------|-----------------|----------------|--------------------------------------------------------------|-----|--------------------------------------|-----|-------------------------------------|-----|-------------------------------------|-----|------|----|--| | | (INPUT) | | TYP | MIN | MAX | MIN | MAX | MIN | MAX | MIN | MAX | | | | t <sub>PLH</sub> <sup>(1)</sup> | А | В | 2.5 | 0.3 | 4.7 | 0.2 | 3.8 | 0.2 | 2.8 | 0.2 | 2.4 | | | | t <sub>PHL</sub> <sup>(1)</sup> | A | Б | 2.5 | 0.3 | 4.7 | 0.2 | 3.8 | 0.2 | 2.8 | 0.2 | 2.4 | ns | | | t <sub>PLH</sub> <sup>(1)</sup> | Б | Δ. | 2.1 | 0.6 | 3.6 | 0.4 | 3.1 | 0.3 | 2.6 | 0.3 | 2.4 | | | | t <sub>PHL</sub> <sup>(1)</sup> | В | A | 2.1 | 0.6 | 3.6 | 0.4 | 3.1 | 0.3 | 2.6 | 0.3 | 2.4 | ns | | | t <sub>PHZ</sub> <sup>(1)</sup> | DIR | А | 2.9 | 1.1 | 8 | 1 | 6.5 | 1.3 | 4.7 | 1.2 | 4 | | | | t <sub>PLZ</sub> <sup>(1)</sup> | DIK | A | 2.9 | 1.1 | 8 | 1 | 6.5 | 1.3 | 4.7 | 1.2 | 4 | ns | | | t <sub>PHZ</sub> <sup>(1)</sup> | DID | | 3.4 | 0.5 | 6.6 | 0.3 | 5.6 | 0.3 | 4.6 | 1.1 | 4.2 | | | | t <sub>PLZ</sub> <sup>(1)</sup> | DIR | В | 3.4 | 0.5 | 6.6 | 0.3 | 5.6 | 0.3 | 4.6 | 1.1 | 4.2 | ns | | | t <sub>PZH</sub> (1) (2) | DID | Δ. | 5.5 | | 10.2 | | 8.7 | | 7.2 | | 6.6 | | | | t <sub>PZL</sub> (1) (2) | DIR | A | 5.5 | | 10.2 | | 8.7 | | 7.2 | | 6.6 | ns | | | t <sub>PZH</sub> (1) (2) | DID | Б | 5.4 | | 12.7 | | 10.3 | | 7.5 | | 6.4 | | | | t <sub>PZL</sub> <sup>(1)(2)</sup> | DIR | В | 5.4 | | 12.7 | | 10.3 | | 7.5 | | 6.4 | ns | | $t_{PLH}$ : Low-to-high Propagation Delay; $t_{PHL}$ : High-to-Low Propagation Delay; $t_{PHZ}$ : High-to-Hi-Z Propagation Delay; $t_{PLZ}$ : Low-to-Hi-Z Propagation Delay; $t_{PZH}$ : Hi-Z-to-High Propagation Delay; $t_{PZL}$ : Hi-Z-to-Low Propagation Delay The enable time is a calculated value derived using the formula shown in the *Enable Times* section. # 7.11 Operating Characteristics $T_A = 25^{\circ}C$ | PARAMETER | | TEST<br>CONDITIONS | V <sub>CCA</sub> = V <sub>CCB</sub> = 1.2 V | $V_{CCA} = V_{CCB} = 1.5 V$ | V <sub>CCA</sub> = V <sub>CCB</sub> = 1.8 V | $V_{CCA} = V_{CCB} = 2.5 V$ | V <sub>CCA</sub> = V <sub>CCB</sub> = 3.3 V | UNIT | |---------------------------------|--------------------------------|--------------------------------------------------------|---------------------------------------------|-----------------------------|---------------------------------------------|-----------------------------|---------------------------------------------|------| | C (1) | A-port input,<br>B-port output | $C_L = 0,$ | 3 | 3 | 3 | 3 | 4 | , F | | C <sub>pdA</sub> <sup>(1)</sup> | B-port input,<br>A-port output | f = 10 MHz,<br>$t_r^{(2)} = t_f^{(2)} = 1 \text{ ns}$ | 13 | 13 | 14 | 15 | 15 | pF | | C (1) | A-port input,<br>B-port output | $C_L = 0,$ | 13 | 13 | 14 | 15 | 15 | ~F | | C <sub>pdB</sub> <sup>(1)</sup> | B-port input,<br>A-port output | f = 10 MHz,<br>$t_r^{(2)} = t_f^{(2)} = 1 \text{ ns}$ | 3 | 3 | 3 | 3 | 4 | pF | Power dissipation capacitance per transceiver t<sub>r</sub>: Rise time; t<sub>f</sub>: Fall time # TEXAS INSTRUMENTS ## 7.12 Typical Characteristics # 7.12.1 Typical Propagation Delay (A to B) vs Load Capacitance, $T_A = 25^{\circ}C$ , $V_{CCA} = 1.8 \text{ V}$ # 7.12.2 Typical Propagation Delay (A to B) vs Load Capacitance, $T_A = 25$ °C, $V_{CCA} = 2.5$ V # 7.12.3 Typical Propagation Delay (A to B) vs Load Capacitance, $T_A = 25$ °C, $V_{CCA} = 3.3 \text{ V}$ Submit Documentation Feedback Copyright © 2004–2015, Texas Instruments Incorporated $V_{CCA}$ V<sub>CCA</sub>/2 #### 8 Parameter Measurement Information | TEST | S1 | |---------------------------------------------------------------------------------------------|-----------------------------| | t <sub>pd</sub><br>t <sub>PLZ</sub> /t <sub>PZL</sub><br>t <sub>PHZ</sub> /t <sub>PZH</sub> | Open 2×V <sub>CCO</sub> GND | V<sub>CCA</sub>/2 Output Control (low-level - NOTES: A. C<sub>L</sub> includes probe and jig capacitance. - B. Waveform 1 is for an output with internal conditions such that the output is low, except when disabled by the output control. Waveform 2 is for an output with internal conditions such that the output is high, except when disabled by the output control. - C. All input pulses are supplied by generators having the following characteristics: PRR $\leq$ 10 MHz, $Z_0 = 50 \ \Omega$ , $dv/dt \geq$ 1 V/ns. - D. The outputs are measured one at a time, with one transition per measurement. - E. t<sub>PLZ</sub> and t<sub>PHZ</sub> are the same as t<sub>dis</sub>. - F. $t_{PZL}$ and $t_{PZH}$ are the same as $t_{en}$ . - G. $t_{PLH}$ and $t_{PHL}$ are the same as $t_{pd}$ . - H. $V_{CCI}$ is the $V_{CC}$ associated with the input port. - I. $V_{CCO}$ is the $V_{CC}$ associated with the output port. Figure 7. Load Circuit and Voltage Waveforms # 9 Detailed Description #### 9.1 Overview This dual-bit non-inverting bus transceiver uses two separate configurable power-supply rails. The A port is designed to track $V_{CCA}$ and accepts any supply voltage from 1.2 V to 3.6 V. The B port is designed to track $V_{CCB}$ and accepts any supply voltage from 1.2 V to 3.6 V. This allows for universal low-voltage bidirectional translation and level-shifting between any of the 1.2 V, 1.5 V, 1.8 V, 2.5 V, and 3.3 V voltage nodes. The SN74AVCH2T45 is designed for asynchronous communication between two data buses. The logic levels of the direction-control (DIR pin) input activate either the B-port outputs or the A-port outputs. The device transmits data from the A bus to the B bus when the B-port outputs are activated and from the B bus to the A bus when the A-port outputs are activated. The SN74AVCH2T45 features active bus-hold circuitry. The DIR input is powered by supply voltage from VCCA. This device is fully specified for partial-power-down applications using off output current (I<sub>off</sub>). The I<sub>off</sub> circuitry disables the outputs, preventing damaging current backflow through the device when it is powered down. The V<sub>CC</sub> isolation feature ensures that if either VCC input is at GND, both ports are put in a high-impedance state. This will prevent a false high or low logic being presented at the output. NanoFree package technology is a major breakthrough in IC packaging concepts, using the die as the package. #### 9.2 Functional Block Diagram ## 9.3 Feature Description #### 9.3.1 VCC Isolation The $V_{CC}$ isolation feature ensures that if either $V_{CCA}$ or $V_{CCB}$ are at GND, both ports will be in a high-impedance state ( $I_{OZ}$ shown in the Functional Block Diagram). This prevents false logic levels from being presented to either bus. #### 9.3.2 2-Rail Design Fully configurable 2-rail design allows each port to operate over the full 1.2 V to 3.6 V power-supply range. #### 9.3.3 IO Ports are 4.6 V Tolerant The IO ports are up to 4.6 V tolerant #### 9.3.4 Partial Power Down Mode This device is fully specified for partial-power-down applications using off output current (I<sub>off</sub>). The I<sub>off</sub> circuitry disables the outputs, preventing damaging current backflow through the device when it is powered down. #### 9.3.5 Bus Hold on Data Inputs Active bus-hold circuitry holds unused or un-driven inputs at a valid logic state. TI does not recommend using pull-up or pull-down resistors with the bus-hold circuitry. #### 9.4 Device Functional Modes Table 1. Function Table (Each Transceiver) | INPUT<br>DIR | OPERATION | |--------------|-----------------| | L | B data to A bus | | Н | A data to B bus | # 10 Application and Implementation #### NOTE Information in the following applications sections is not part of the TI component specification, and TI does not warrant its accuracy or completeness. TI's customers are responsible for determining suitability of components for their purposes. Customers should validate and test their design implementation to confirm system functionality. #### 10.1 Application Information The SN74AVCH2T45 is used to shift IO voltage levels from one voltage domain to another. Each bus (bus A and bus B) have independent power supplies, and a direction pin is used to control the direction of data flow. ## 10.2 Typical Applications #### 10.2.1 Unidirectional Logic Level-Shifting Application Figure 8 is an example of the SN74AVCH2T45 circuit used in a unidirectional logic level-shifting application. Figure 8. Unidirectional Logic Level-Shifting Application #### 10.2.1.1 Design Requirements This device uses drivers which are enabled depending on the state of the DIR pin. The designer must know the intended flow of data and take care not to violate any of the high or low logic levels. Active bus-hold circuitry holds unused or un-driven inputs at a valid logic state. TI does not recommend using pull-up or pull-down resistors with the bus-hold circuitry. # 10.2.1.2 Detailed Design Procedure Table 2 lists the pins and pin descriptions of the SN74AVCH2T45 connections with SYSTEM-1 and SYSTEM-2. # **Typical Applications (continued)** ## Table 2. SN74AVCH2T45 Pin Connections With SYSTEM-1 and SYSTEM-2 | PIN | NAME | DESCRIPTION | |-----|------|------------------------------------------------------------| | 1 | VCCA | SYSTEM-1 supply voltage (1.2 V to 3.6 V) | | 2 | A1 | Output level depends on V <sub>CCA</sub> . | | 3 | A2 | Output level depends on V <sub>CCA</sub> . | | 4 | GND | Device GND | | 5 | DIR | The GND (low-level) determines B-port to A-port direction. | | 6 | B2 | Input threshold value depends on V <sub>CCB</sub> . | | 7 | B1 | Input threshold value depends on V <sub>CCB</sub> . | | 8 | VCCB | SYSTEM-2 supply voltage (1.2 V to 3.6 V) | # 10.2.1.3 Application Curve Figure 9. 3.3- to 1.8-V Level-Shifting With 1-MHz Square Wave D002 #### 10.2.2 Bidirectional Logic Level-Shifting Application Figure 10 shows the SN74AVCH2T45 used in a bidirectional logic level-shifting application. Because the SN74AVCH2T45 does not have an output-enable (OE) pin, system designers should take precautions to avoid bus contention between SYSTEM-1 and SYSTEM-2 when changing directions. Figure 10. Bidirectional Logic Level-Shifting Application #### 10.2.2.1 Design Requirements This device uses drivers which are enabled depending on the state of the DIR pin. The designer must know the intended flow of data and take care not to violate any of the high or low logic levels. Active bus-hold circuitry holds unused or un-driven inputs at a valid logic state. TI does not recommend using pull-up or pull-down resistors with the bus-hold circuitry. #### 10.2.2.2 Detailed Design Procedure Table 3 lists a sequence that shows data transmission from SYSTEM-1 to SYSTEM-2 and then from SYSTEM-2 to SYSTEM-1. | STATE | DIR CTRL | IO-1 | IO-2 | DESCRIPTION | |-------|----------|--------|--------|------------------------------------------------------------------------------------------------------------------------------------------| | 1 | Н | Output | Input | SYSTEM-1 data to SYSTEM-2 | | 2 | Н | Hi-Z | Hi-Z | SYSTEM-2 is getting ready to send data to SYSTEM-1. IO-1 and IO-2 are disabled. The bus-line state depends on pull-up or pull-down. (1) | | 3 | L | Hi-Z | Hi-Z | DIR bit is flipped. IO-1 and IO-2 still are disabled. The bus-line state depends on pull-up or pull-down. <sup>(1)</sup> | | 4 | L | Input | Output | SYSTEM-2 data to SYSTEM-1 | **Table 3. Data Transmission Sequence** (1) SYSTEM-1 and SYSTEM-2 must use the same conditions, i.e., both pullup or both pulldown. #### 10.2.2.2.1 Enable Times Calculate the enable times for the SN74AVCH2T45 using the following formulas: $$t_{PZH} (DIR to A) = t_{PLZ} (DIR to B) + t_{PLH} (B to A)$$ (1) $$t_{PZL}$$ (DIR to A) = $t_{PHZ}$ (DIR to B) + $t_{PHL}$ (B to A) (2) $$t_{PZH} (DIR to B) = t_{PLZ} (DIR to A) + t_{PLH} (A to B)$$ (3) $$t_{PZL}$$ (DIR to B) = $t_{PHZ}$ (DIR to A) + $t_{PHL}$ (A to B) (4) In a bidirectional application, these enable times provide the maximum delay from the time the DIR bit is switched until an output is expected. For example, if the SN74AVCH2T45 initially is transmitting from A to B, the DIR bit is switched; the B port of the device must be disabled before presenting it with an input. After the B port has been disabled, an input signal applied to it appears on the corresponding A port after the specified propagation delay. ## 10.2.2.3 Application Curve Refer to Figure 9. # 11 Power Supply Recommendations A proper power-up sequence always should be followed to avoid excessive supply current, bus contention, oscillations, or other anomalies. To guard against such power-up problems, take the following precautions: - 1. Connect ground before any supply voltage is applied. - 2. Power up V<sub>CCA</sub>. - 3. V<sub>CCB</sub> can be ramped up along with or after V<sub>CCA</sub>. Table 4. Typical Total Static Power Consumption (I<sub>CCA</sub> + I<sub>CCB</sub>) | V | V <sub>CCA</sub> | | | | | | | | | | | | |------------------|------------------|-------|-------|-------|-------|-------|------|--|--|--|--|--| | V <sub>CCB</sub> | 0 V | 1.2 V | 1.5 V | 1.8 V | 2.5 V | 3.3 V | UNIT | | | | | | | 0 V | 0 | < 0.5 | < 0.5 | < 0.5 | < 0.5 | < 0.5 | | | | | | | | 1.2 V | < 0.5 | < 1 | < 1 | < 1 | < 1 | 1 | | | | | | | | 1.5 V | < 0.5 | < 1 | < 1 | < 1 | < 1 | 1 | | | | | | | | 1.8 V | < 0.5 | < 1 | < 1 | < 1 | < 1 | < 1 | μΑ | | | | | | | 2.5 V | < 0.5 | 1 | < 1 | < 1 | < 1 | < 1 | | | | | | | | 3.3 V | < 0.5 | 1 | < 1 | < 1 | < 1 | < 1 | | | | | | | # 12 Layout #### 12.1 Layout Guidelines To ensure reliability of the device, following common printed-circuit board layout guidelines is recommended. - Bypass capacitors should be used on power supplies. Place the capacitors as close as possible to the VCCA, VCCB pin and GND pin. - · Short trace lengths should be used to avoid excessive loading. ## 12.2 Layout Example Figure 11. Layout Example for YZP Package # 13 Device and Documentation Support ## 13.1 Documentation Support #### 13.1.1 Related Documentation For related documentation see the following: Implications of Slow or Floating CMOS Inputs, SCBA004 #### 13.2 Trademarks NanoFree is a trademark of Texas Instruments. All other trademarks are the property of their respective owners. #### 13.3 Electrostatic Discharge Caution These devices have limited built-in ESD protection. The leads should be shorted together or the device placed in conductive foam during storage or handling to prevent electrostatic damage to the MOS gates. #### 13.4 Glossary SLYZ022 — TI Glossary. This glossary lists and explains terms, acronyms, and definitions. # 14 Mechanical, Packaging, and Orderable Information The following pages include mechanical, packaging, and orderable information. This information is the most current data available for the designated devices. This data is subject to change without notice and revision of this document. For browser-based versions of this data sheet, refer to the left-hand navigation. 30-Jun-2018 #### **PACKAGING INFORMATION** | Orderable Device | Status | Package Type | Package<br>Drawing | | Package<br>Qty | Eco Plan | Lead/Ball Finish | MSL Peak Temp | Op Temp (°C) | Device Marking | Samples | |--------------------|--------|--------------|--------------------|---|----------------|----------------------------|-------------------|--------------------|--------------|------------------|---------| | 74AVCH2T45DCTRE4 | ACTIVE | SM8 | DCT | 8 | 3000 | Green (RoHS<br>& no Sb/Br) | CU NIPDAU | Level-1-260C-UNLIM | -40 to 85 | ET2<br>Z | Samples | | 74AVCH2T45DCTTE4 | ACTIVE | SM8 | DCT | 8 | 250 | Green (RoHS<br>& no Sb/Br) | CU NIPDAU | Level-1-260C-UNLIM | -40 to 85 | ET2<br>Z | Samples | | 74AVCH2T45DCURG4 | ACTIVE | VSSOP | DCU | 8 | 3000 | Green (RoHS<br>& no Sb/Br) | CU SN | Level-1-260C-UNLIM | -40 to 85 | (ET2R, T2)<br>EZ | Samples | | SN74AVCH2T45DCTR | ACTIVE | SM8 | DCT | 8 | 3000 | Green (RoHS<br>& no Sb/Br) | CU NIPDAU | Level-1-260C-UNLIM | -40 to 85 | ET2<br>Z | Samples | | SN74AVCH2T45DCTT | ACTIVE | SM8 | DCT | 8 | 250 | Green (RoHS<br>& no Sb/Br) | CU NIPDAU | Level-1-260C-UNLIM | -40 to 85 | ET2<br>Z | Samples | | SN74AVCH2T45DCUR | ACTIVE | VSSOP | DCU | 8 | 3000 | Green (RoHS<br>& no Sb/Br) | CU NIPDAU CU SN | Level-1-260C-UNLIM | -40 to 85 | (ET2R, T2)<br>EZ | Samples | | SN74AVCH2T45DCURG4 | ACTIVE | VSSOP | DCU | 8 | 3000 | Green (RoHS<br>& no Sb/Br) | CU NIPDAU | Level-1-260C-UNLIM | -40 to 85 | ET2R | Samples | | SN74AVCH2T45DCUT | ACTIVE | VSSOP | DCU | 8 | 250 | Green (RoHS<br>& no Sb/Br) | CU NIPDAU CU SN | Level-1-260C-UNLIM | -40 to 85 | (ET2R, T2)<br>EZ | Samples | | SN74AVCH2T45YZPR | ACTIVE | DSBGA | YZP | 8 | 3000 | Green (RoHS<br>& no Sb/Br) | SNAGCU | Level-1-260C-UNLIM | -40 to 85 | (TF7, TFN) | Samples | (1) The marketing status values are defined as follows: ACTIVE: Product device recommended for new designs. LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect. NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design. PREVIEW: Device has been announced but is not in production. Samples may or may not be available. **OBSOLETE:** TI has discontinued the production of the device. RoHS Exempt: TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption. **Green:** TI defines "Green" to mean the content of Chlorine (CI) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <=1000ppm threshold. Antimony trioxide based flame retardants must also meet the <=1000ppm threshold requirement. <sup>(2)</sup> RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free". <sup>(3)</sup> MSL. Peak Temp. - The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature. # PACKAGE OPTION ADDENDUM 30-Jun-2018 - (4) There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device. - (5) Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device. - (6) Lead/Ball Finish Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead/Ball Finish values may wrap to two lines if the finish value exceeds the maximum column width. **Important Information and Disclaimer:** The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release. In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis. # PACKAGE MATERIALS INFORMATION www.ti.com 30-Apr-2018 # TAPE AND REEL INFORMATION | | Dimension designed to accommodate the component width | |----|-----------------------------------------------------------| | | Dimension designed to accommodate the component length | | K0 | Dimension designed to accommodate the component thickness | | W | Overall width of the carrier tape | | P1 | Pitch between successive cavity centers | ## QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE #### \*All dimensions are nominal | All difficulties are norminal | | | | | | | | | | | | | |-------------------------------|-----------------|--------------------|---|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------| | Device | Package<br>Type | Package<br>Drawing | | SPQ | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant | | SN74AVCH2T45DCTR | SM8 | DCT | 8 | 3000 | 180.0 | 13.0 | 3.35 | 4.5 | 1.55 | 4.0 | 12.0 | Q3 | | SN74AVCH2T45DCTT | SM8 | DCT | 8 | 250 | 180.0 | 13.0 | 3.35 | 4.5 | 1.55 | 4.0 | 12.0 | Q3 | | SN74AVCH2T45DCUR | VSSOP | DCU | 8 | 3000 | 180.0 | 8.4 | 2.25 | 3.35 | 1.05 | 4.0 | 8.0 | Q3 | | SN74AVCH2T45YZPR | DSBGA | YZP | 8 | 3000 | 178.0 | 9.2 | 1.02 | 2.02 | 0.63 | 4.0 | 8.0 | Q1 | www.ti.com 30-Apr-2018 \*All dimensions are nominal | 7 III GIITOTO GI O TIOTIII GI | | | | | | | | |-------------------------------|--------------|-----------------|------|------|-------------|------------|-------------| | Device | Package Type | Package Drawing | Pins | SPQ | Length (mm) | Width (mm) | Height (mm) | | SN74AVCH2T45DCTR | SM8 | DCT | 8 | 3000 | 182.0 | 182.0 | 20.0 | | SN74AVCH2T45DCTT | SM8 | DCT | 8 | 250 | 182.0 | 182.0 | 20.0 | | SN74AVCH2T45DCUR | VSSOP | DCU | 8 | 3000 | 202.0 | 201.0 | 28.0 | | SN74AVCH2T45YZPR | DSBGA | YZP | 8 | 3000 | 220.0 | 220.0 | 35.0 | # DCU (R-PDSO-G8) # PLASTIC SMALL-OUTLINE PACKAGE (DIE DOWN) NOTES: - : A. All linear dimensions are in millimeters. - B. This drawing is subject to change without notice. - C. Body dimensions do not include mold flash or protrusion. Mold flash and protrusion shall not exceed 0.15 per side. - D. Falls within JEDEC MO-187 variation CA. DCU (S-PDSO-G8) PLASTIC SMALL OUTLINE PACKAGE (DIE DOWN) NOTES: A. All linear dimensions are in millimeters. - B. This drawing is subject to change without notice. - C. Publication IPC-7351 is recommended for alternate designs. - D. Laser cutting apertures with trapezoidal walls and also rounding corners will offer better paste release. Customers should contact their board assembly site for stencil design recommendations. Refer to IPC-7525 for other stencil recommendations. - E. Customers should contact their board fabrication site for solder mask tolerances between and around signal pads. # DCT (R-PDSO-G8) #### PLASTIC SMALL-OUTLINE PACKAGE NOTES: A. All linear dimensions are in millimeters. - B. This drawing is subject to change without notice. - C. Body dimensions do not include mold flash or protrusion - D. Falls within JEDEC MO-187 variation DA. # DCT (R-PDSO-G8) # PLASTIC SMALL OUTLINE NOTES: A. All linear dimensions are in millimeters. - B. This drawing is subject to change without notice. - C. Publication IPC-7351 is recommended for alternate designs. - D. Laser cutting apertures with trapezoidal walls and also rounding corners will offer better paste release. Customers should contact their board assembly site for stencil design recommendations. Refer to IPC-7525. - E. Customers should contact their board fabrication site for solder mask tolerances between and around signal pads. DIE SIZE BALL GRID ARRAY #### NOTES: - All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M. - 2. This drawing is subject to change without notice. DIE SIZE BALL GRID ARRAY NOTES: (continued) 3. Final dimensions may vary due to manufacturing tolerance considerations and also routing constraints. For more information, see Texas Instruments literature number SNVA009 (www.ti.com/lit/snva009). DIE SIZE BALL GRID ARRAY NOTES: (continued) 4. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. #### IMPORTANT NOTICE Texas Instruments Incorporated (TI) reserves the right to make corrections, enhancements, improvements and other changes to its semiconductor products and services per JESD46, latest issue, and to discontinue any product or service per JESD48, latest issue. Buyers should obtain the latest relevant information before placing orders and should verify that such information is current and complete. TI's published terms of sale for semiconductor products (http://www.ti.com/sc/docs/stdterms.htm) apply to the sale of packaged integrated circuit products that TI has qualified and released to market. Additional terms may apply to the use or sale of other types of TI products and services. Reproduction of significant portions of TI information in TI data sheets is permissible only if reproduction is without alteration and is accompanied by all associated warranties, conditions, limitations, and notices. TI is not responsible or liable for such reproduced documentation. Information of third parties may be subject to additional restrictions. Resale of TI products or services with statements different from or beyond the parameters stated by TI for that product or service voids all express and any implied warranties for the associated TI product or service and is an unfair and deceptive business practice. TI is not responsible or liable for any such statements. Buyers and others who are developing systems that incorporate TI products (collectively, "Designers") understand and agree that Designers remain responsible for using their independent analysis, evaluation and judgment in designing their applications and that Designers have full and exclusive responsibility to assure the safety of Designers' applications and compliance of their applications (and of all TI products used in or for Designers' applications) with all applicable regulations, laws and other applicable requirements. Designer represents that, with respect to their applications, Designer has all the necessary expertise to create and implement safeguards that (1) anticipate dangerous consequences of failures, (2) monitor failures and their consequences, and (3) lessen the likelihood of failures that might cause harm and take appropriate actions. Designer agrees that prior to using or distributing any applications that include TI products, Designer will thoroughly test such applications and the functionality of such TI products as used in such applications. TI's provision of technical, application or other design advice, quality characterization, reliability data or other services or information, including, but not limited to, reference designs and materials relating to evaluation modules, (collectively, "TI Resources") are intended to assist designers who are developing applications that incorporate TI products; by downloading, accessing or using TI Resources in any way, Designer (individually or, if Designer is acting on behalf of a company, Designer's company) agrees to use any particular TI Resource solely for this purpose and subject to the terms of this Notice. TI's provision of TI Resources does not expand or otherwise alter TI's applicable published warranties or warranty disclaimers for TI products, and no additional obligations or liabilities arise from TI providing such TI Resources. TI reserves the right to make corrections, enhancements, improvements and other changes to its TI Resources. TI has not conducted any testing other than that specifically described in the published documentation for a particular TI Resource. Designer is authorized to use, copy and modify any individual TI Resource only in connection with the development of applications that include the TI product(s) identified in such TI Resource. NO OTHER LICENSE, EXPRESS OR IMPLIED, BY ESTOPPEL OR OTHERWISE TO ANY OTHER TI INTELLECTUAL PROPERTY RIGHT, AND NO LICENSE TO ANY TECHNOLOGY OR INTELLECTUAL PROPERTY RIGHT OF TI OR ANY THIRD PARTY IS GRANTED HEREIN, including but not limited to any patent right, copyright, mask work right, or other intellectual property right relating to any combination, machine, or process in which TI products or services are used. Information regarding or referencing third-party products or services does not constitute a license to use such products or services, or a warranty or endorsement thereof. Use of TI Resources may require a license from a third party under the patents or other intellectual property of the third party, or a license from TI under the patents or other intellectual property of TI. TI RESOURCES ARE PROVIDED "AS IS" AND WITH ALL FAULTS. TI DISCLAIMS ALL OTHER WARRANTIES OR REPRESENTATIONS, EXPRESS OR IMPLIED, REGARDING RESOURCES OR USE THEREOF, INCLUDING BUT NOT LIMITED TO ACCURACY OR COMPLETENESS, TITLE, ANY EPIDEMIC FAILURE WARRANTY AND ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE, AND NON-INFRINGEMENT OF ANY THIRD PARTY INTELLECTUAL PROPERTY RIGHTS. TI SHALL NOT BE LIABLE FOR AND SHALL NOT DEFEND OR INDEMNIFY DESIGNER AGAINST ANY CLAIM, INCLUDING BUT NOT LIMITED TO ANY INFRINGEMENT CLAIM THAT RELATES TO OR IS BASED ON ANY COMBINATION OF PRODUCTS EVEN IF DESCRIBED IN TI RESOURCES OR OTHERWISE. IN NO EVENT SHALL TI BE LIABLE FOR ANY ACTUAL, DIRECT, SPECIAL, COLLATERAL, INDIRECT, PUNITIVE, INCIDENTAL, CONSEQUENTIAL OR EXEMPLARY DAMAGES IN CONNECTION WITH OR ARISING OUT OF TI RESOURCES OR USE THEREOF, AND REGARDLESS OF WHETHER TI HAS BEEN ADVISED OF THE POSSIBILITY OF SUCH DAMAGES. Unless TI has explicitly designated an individual product as meeting the requirements of a particular industry standard (e.g., ISO/TS 16949 and ISO 26262), TI is not responsible for any failure to meet such industry standard requirements. Where TI specifically promotes products as facilitating functional safety or as compliant with industry functional safety standards, such products are intended to help enable customers to design and create their own applications that meet applicable functional safety standards and requirements. Using products in an application does not by itself establish any safety features in the application. Designers must ensure compliance with safety-related requirements and standards applicable to their applications. Designer may not use any TI products in life-critical medical equipment unless authorized officers of the parties have executed a special contract specifically governing such use. Life-critical medical equipment is medical equipment where failure of such equipment would cause serious bodily injury or death (e.g., life support, pacemakers, defibrillators, heart pumps, neurostimulators, and implantables). Such equipment includes, without limitation, all medical devices identified by the U.S. Food and Drug Administration as Class III devices and equivalent classifications outside the U.S. TI may expressly designate certain products as completing a particular qualification (e.g., Q100, Military Grade, or Enhanced Product). Designers agree that it has the necessary expertise to select the product with the appropriate qualification designation for their applications and that proper product selection is at Designers' own risk. Designers are solely responsible for compliance with all legal and regulatory requirements in connection with such selection. Designer will fully indemnify TI and its representatives against any damages, costs, losses, and/or liabilities arising out of Designer's non-compliance with the terms and provisions of this Notice.