







SN65LVDS93B-Q1

SLLSF42A-MARCH 2018-REVISED MAY 2018

# SN65LVDS93B-Q1 10 MHz - 85 MHz Automotive 28-bit Flat Panel Display Link LVDS SerDes Transmitter

# 1 Features

- AEC-Q100 Qualified for Automotive Applications
  - Temperature Grade 3: –40°C to 85°C
  - HBM ESD Classification 3
  - CDM ESD Classification C6
- LVDS Display Series Interfaces Directly to LCD Display Panels With Integrated LVDS
- Package: 14-mm x 6.1-mm TSSOP
- 1.8-V Up to 3.3-V Tolerant Data Inputs to Connect Directly to Low-Power, Low-Voltage Application and Graphic Processors
- Transfer Rate up to 85 Mpps (Mega Pixel Per Second); Pixel Clock Frequency Range 10 MHz to 85 MHz; Max 2.38 Gbps data rate supported
- Suited for Display Resolutions Ranging From HVGA up to HD With Low EMI
- Operates From a Single 3.3-V Supply and 170 mW (Typical) at 75 MHz
- 28 Data Channels Plus Clock in Low-Voltage TTL to 4 Data Channels Plus Clock Out Low-Voltage Differential
- Consumes Less Than 1 mW When Disabled
- Selectable Rising or Falling Clock Edge Triggered
  Inputs
- Support Spread Spectrum Clocking (SSC)
- Supports RGB 888 to LVDS I Conversion

# 2 Applications

- Automotive Display for Navigation
- Automotive Cluster display
- Automotive Center Stack Display

# 3 Description

The SN65LVDS93B-Q1 transmitter contains four 7-bit parallel-load serial-out shift registers, a 7X clock synthesizer, and five Low-Voltage Differential Signaling (LVDS) line drivers in a single integrated circuit. These functions allow 28 bits of single-ended LVTTL data to be synchronously transmitted over five balanced-pair conductors for receipt by a compatible receiver, such as the DS90CR286A-Q1 and LCD panels with integrated LVDS receiver.

When transmitting, data bits D0 through D27 are each loaded into registers upon the edge of the input clock signal (CLKIN). The rising or falling edge of the clock can be selected via the clock select (CLKSEL) pin. The frequency of CLKIN is multiplied seven times, and then used to unload the data registers in 7-bit slices and serially. The four serial streams and a phase-locked clock (CLKOUT) are then output to LVDS output drivers. The frequency of CLKOUT is the same as the input clock, CLKIN.

SN65LVDS93B-Q1 The requires no external components and little or no control. The data bus appears the same at the input to the transmitter and output of the receiver with the data transmission transparent to the user(s). The only user intervention is selecting a clock rising edge by inputting a high level to CLKSEL or a falling edge with a low-level input, and the possible use of the Shutdown/Clear (SHTDN). SHTDN is an active-low input to inhibit the clock, and shut off the LVDS output drivers for lower power consumption. A low-level on this signal clears all internal registers to a low-level.

The SN65LVDS93B-Q1 is characterized for operation over ambient air temperatures of  $-40^{\circ}$ C to  $85^{\circ}$ C.

## Device Information<sup>(1)</sup>

| PART NUMBER    | PACKAGE    | BODY SIZE (NOM)       |  |  |  |
|----------------|------------|-----------------------|--|--|--|
| SN65LVDS93B-Q1 | TSSOP (56) | 14.00 mm x 6.10<br>mm |  |  |  |

(1) For all available packages, see the orderable addendum at the end of the datasheet.

## Simplified Schematic



Product Folder Links: SN65LVDS93B-Q1

# **Table of Contents**

| 1 | Feat | tures 1                            |
|---|------|------------------------------------|
| 2 | Арр  | lications 1                        |
| 3 | Des  | cription 1                         |
| 4 | Rev  | ision History 2                    |
| 5 | Pin  | Configuration and Functions 3      |
| 6 | Spe  | cifications5                       |
|   | 6.1  | Absolute Maximum Ratings 5         |
|   | 6.2  | ESD Ratings 5                      |
|   | 6.3  | Recommended Operating Conditions 5 |
|   | 6.4  | Thermal Information 5              |
|   | 6.5  | Electrical Characteristics 6       |
|   | 6.6  | Timing Requirements 6              |
|   | 6.7  | Switching Characteristics 8        |
|   | 6.8  | Typical Characteristics 9          |
| 7 | Para | ameter Measurement Information     |
| 8 | Deta | ailed Description 13               |
|   | 8.1  | Overview 13                        |
|   |      |                                    |

|    | 8.2   | Functional Block Diagram 13                        | 3 |
|----|-------|----------------------------------------------------|---|
|    | 8.3   | Feature Description 14                             | ł |
|    | 8.4   | Device Functional Modes 15                         | 5 |
| 9  | App   | lication and Implementation 16                     | 5 |
|    | 9.1   | Application Information 16                         | 5 |
|    | 9.2   | Typical Application 16                             | 5 |
| 10 | Pow   | ver Supply Recommendations 22                      | 2 |
| 11 | Lay   | out 22                                             | 2 |
|    | 11.1  | Layout Guidelines 22                               | 2 |
|    | 11.2  | Layout Example 24                                  | ł |
| 12 | Dev   | ice and Documentation Support 26                   | 5 |
|    | 12.1  | Trademarks 26                                      | 5 |
|    | 12.2  | Electrostatic Discharge Caution 26                 | 5 |
|    | 12.3  | Receiving Notification of Documentation Updates 26 | 3 |
|    | 12.4  | Community Resources 26                             | 5 |
|    | 12.5  | Glossary 26                                        | 5 |
| 13 | Mec   | hanical, Packaging, and Orderable                  |   |
|    | Infor | mation 26                                          | 5 |
|    |       |                                                    |   |

# **4** Revision History

NOTE: Page numbers for previous revisions may differ from page numbers in the current version.

| Cł | hanges from Original (March 2018) to Revision A                          | Page |
|----|--------------------------------------------------------------------------|------|
| •  | Changed the device status From: Advanced Information To: Production data | 1    |

2



www.ti.com



# 5 Pin Configuration and Functions



Not to scale

# SN65LVDS93B-Q1

SLLSF42A - MARCH 2018 - REVISED MAY 2018

www.ti.com

NSTRUMENTS

**FEXAS** 

### **Pin Functions**

| PIN                                                                                                                                          |                                                                                                                                                                            |                             | DECODIDEION                                                                                                                                                                                                                                                                                                                                                                           |  |
|----------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| NAME                                                                                                                                         | NO.                                                                                                                                                                        | I/O                         | DESCRIPTION                                                                                                                                                                                                                                                                                                                                                                           |  |
| CLKIN                                                                                                                                        | 31                                                                                                                                                                         | CMOS IN with<br>pulldn      | Input pixel clock; rising or falling clock polarity is selectable by Control input CLKSEL.                                                                                                                                                                                                                                                                                            |  |
| CLKOUTP                                                                                                                                      | 39                                                                                                                                                                         | LVDS Out                    | Differential LVDS pixel clock output.                                                                                                                                                                                                                                                                                                                                                 |  |
| CLKOUTM                                                                                                                                      | 40                                                                                                                                                                         |                             | Output is high-impedance when SHTDN is pulled low (de-asserted).                                                                                                                                                                                                                                                                                                                      |  |
| CLKSEL                                                                                                                                       | 17                                                                                                                                                                         | CMOS IN with<br>pulldn      | Selects between rising edge input clock trigger (CLKSEL = $V_{IH}$ ) and falling edge input clock trigger (CLKSEL = $V_{IL}$ ).                                                                                                                                                                                                                                                       |  |
| D5, D6, D7, D8<br>D9, D10, D11, D12<br>D13, D14, D15, D16<br>D17, D18, D19, D20<br>D21, D22, D23, D24<br>D25, D26, D27<br>D0, D1, D2, D3, D4 | $\begin{array}{c} 2,  3,  4,  6 \\ 7,  8,  10,  11 \\ 12,  14,  15,  16 \\ 18,  19,  20,  22 \\ 23,  24,  25,  27 \\ 28,  30,  50 \\ 51,  52,  54,  55, \\ 56 \end{array}$ | CMOS IN with pulldn         | Data inputs; supports 1.8 V to 3.3 V input voltage selectable by VDD supply. To connect a graphic source successfully to a display, the bit assignment of D[27:0] is critical (and not necessarily intuitive).<br>For input bit assignment see to for details.<br>Note: if application only requires 18-bit color, connect unused inputs D5, D10, D11, D16, D17, D23, and D27 to GND. |  |
| GND                                                                                                                                          | 5, 13, 21, 29, 33,<br>35, 36, 43, 49,<br>53                                                                                                                                | Power Supply <sup>(1)</sup> | Supply ground for VCC, IOVCC, LVDSVCC, and PLLVCC.                                                                                                                                                                                                                                                                                                                                    |  |
| IOVCC                                                                                                                                        | 1, 26                                                                                                                                                                      | Power Supply <sup>(1)</sup> | I/O supply reference voltage (1.8 V up to 3.3 V matching the GPU data output signal swing)                                                                                                                                                                                                                                                                                            |  |
| LVDSVCC                                                                                                                                      | 44                                                                                                                                                                         | Power Supply <sup>(1)</sup> | 3.3 V LVDS output analog supply                                                                                                                                                                                                                                                                                                                                                       |  |
| PLLVCC                                                                                                                                       | 34                                                                                                                                                                         | Power Supply <sup>(1)</sup> | 3.3 V PLL analog supply                                                                                                                                                                                                                                                                                                                                                               |  |
| SHTDN                                                                                                                                        | 32                                                                                                                                                                         | CMOS IN with<br>pulldn      | Device shut down; pull low (de-assert) to shut down the device (low power, resets all registers) and high (assert) for normal operation.                                                                                                                                                                                                                                              |  |
| VCC                                                                                                                                          | 9                                                                                                                                                                          | Power Supply <sup>(1)</sup> | 3.3 V digital supply voltage                                                                                                                                                                                                                                                                                                                                                          |  |
| YOP                                                                                                                                          | 47                                                                                                                                                                         |                             |                                                                                                                                                                                                                                                                                                                                                                                       |  |
| YOM                                                                                                                                          | 48                                                                                                                                                                         |                             |                                                                                                                                                                                                                                                                                                                                                                                       |  |
| Y1P                                                                                                                                          | 45                                                                                                                                                                         | LVDS Out                    | Differential LVDS data outputs.                                                                                                                                                                                                                                                                                                                                                       |  |
| Y1M                                                                                                                                          | 45                                                                                                                                                                         | LVDS Out                    | Outputs are high-impedance when SHTDN is pulled low (de-asserted)                                                                                                                                                                                                                                                                                                                     |  |
| Y2P                                                                                                                                          | P 41                                                                                                                                                                       |                             |                                                                                                                                                                                                                                                                                                                                                                                       |  |
| Y2M                                                                                                                                          | 42                                                                                                                                                                         |                             |                                                                                                                                                                                                                                                                                                                                                                                       |  |
| Y3P                                                                                                                                          | 37                                                                                                                                                                         |                             | Differential LVDS Data outputs.                                                                                                                                                                                                                                                                                                                                                       |  |
| ҮЗМ                                                                                                                                          | 38                                                                                                                                                                         | LVDS Out                    | Output is high-impedance when SHTDN is pulled low (de-asserted).<br>Note: if the application only requires 18-bit color, this output can be left open.                                                                                                                                                                                                                                |  |

(1) For a multilayer pcb, it is recommended to keep one common GND layer underneath the device and connect all ground terminals directly to this plane.



## SN65LVDS93B-Q1 SLLSF42A – MARCH 2018 – REVISED MAY 2018

# 6 Specifications

# 6.1 Absolute Maximum Ratings<sup>(1)</sup>

|                                                                  | MIN      | MAX             | UNIT |
|------------------------------------------------------------------|----------|-----------------|------|
| Supply voltage range, VCC, IOVCC, LVDSVCC, PLLVCC <sup>(2)</sup> | -0.5     | 4               | V    |
| Voltage range at any output terminal                             | -0.5     | VCC + 0.5       | V    |
| Voltage range at any input terminal                              | -0.5     | IOVCC + 0.5     | V    |
| Continuous power dissipation                                     | See Ther | mal Information |      |
| Storage temperature, T <sub>stg</sub>                            | -65      | 150             | °C   |

 Stresses above these ratings may cause permanent damage. Exposure to absolute maximum conditions for extended periods may degrade device reliability. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those specified is not implied.
 All performance on with the CND terminale.

(2) All voltages are with respect to the GND terminals.

# 6.2 ESD Ratings

|                    |                         |                                                                                       | VALUE | UNIT |
|--------------------|-------------------------|---------------------------------------------------------------------------------------|-------|------|
|                    |                         | Human-body model (HBM), per ANSI/ESDA/JEDEC JS-001 <sup>(1)</sup>                     | ±4000 |      |
| V <sub>(ESD)</sub> | Electrostatic discharge | Charged-device model (CDM), per JEDEC specification JESD22-C101 $^{\left( 2\right) }$ | ±1500 | V    |

(1) JEDEC document JEP155 states that 500-V HBM allows safe manufacturing with a standard ESD control process.

(2) JEDEC document JEP157 states that 250-V CDM allows safe manufacturing with a standard ESD control process. e.

# 6.3 Recommended Operating Conditions

over operating free-air temperature range (unless otherwise noted)

| PARAMETER                                      |               | MIN             | NOM             | MAX          | UNIT |
|------------------------------------------------|---------------|-----------------|-----------------|--------------|------|
| Supply voltage, VCC                            |               | 3               | 3.3             | 3.6          |      |
| LVDS output Supply voltage, LVDSVCC            |               | 3               | 3.3             | 3.6          |      |
| PLL analog supply voltage, PLLVCC              |               | 3               | 3.3             | 3.6          | V    |
| IO input reference supply voltage, IOVCC       |               | 1.62            | 1.8 / 2.5 / 3.3 | 3.6          |      |
| Power supply noise on any VCC terminal         |               |                 |                 | 0.1          |      |
|                                                | IOVCC = 1.8 V | IOVCC/2 + 0.3 V |                 |              | V    |
| High-level input voltage, V <sub>IH</sub>      | IOVCC = 2.5 V | IOVCC/2 + 0.4 V |                 |              |      |
|                                                | IOVCC = 3.3 V | IOVCC/2 + 0.5 V |                 |              |      |
|                                                | IOVCC = 1.8 V |                 | IOV             | CC/2 - 0.3 V |      |
| Low-level input voltage, V <sub>IL</sub>       | IOVCC = 2.5 V |                 | IOV             | CC/2 - 0.4 V | V    |
|                                                | IOVCC = 3.3 V |                 | IOV             | CC/2 - 0.5 V |      |
| Differential load impedance, ZL                |               | 90              |                 | 132          | Ω    |
| Operating free-air temperature, T <sub>A</sub> |               | -40             |                 | 85           | °C   |
| Virtual junction temperature, T <sub>J</sub>   |               |                 |                 | 105          | °C   |

## 6.4 Thermal Information

|                       |                                              | SN65LVDS93B-Q1 |      |  |
|-----------------------|----------------------------------------------|----------------|------|--|
|                       | THERMAL METRIC <sup>(1)</sup>                | DGG (TSSOP)    | UNIT |  |
|                       |                                              | 56 PINS        |      |  |
| $R_{\thetaJA}$        | Junction-to-ambient thermal resistance       | 63.4           | °C/W |  |
| R <sub>0JC(top)</sub> | Junction-to-case (top) thermal resistance    | 15.9           | °C/W |  |
| $R_{\thetaJB}$        | Junction-to-board thermal resistance         | 32.5           | °C/W |  |
| ΨJT                   | Junction-to-top characterization parameter   | 0.4            | °C/W |  |
| Ψјв                   | Junction-to-board characterization parameter | 32.2           | °C/W |  |

(1) For more information about traditional and new thermal metrics, see the Semiconductor and IC Package Thermal Metrics application report.

#### SN65LVDS93B-Q1

SLLSF42A - MARCH 2018 - REVISED MAY 2018

www.ti.com

ISTRUMENTS

ÈXAS

# **Thermal Information (continued)**

|                       |                                              | SN65LVDS93B-Q1 |      |
|-----------------------|----------------------------------------------|----------------|------|
|                       | THERMAL METRIC <sup>(1)</sup>                | DGG (TSSOP)    | UNIT |
|                       |                                              | 56 PINS        |      |
| R <sub>0JC(bot)</sub> | Junction-to-case (bottom) thermal resistance | N/A            | °C/W |

## 6.5 Electrical Characteristics

over operating free-air temperature range (unless otherwise noted)

|                     | PARAMETER                                                                                                                                                                    | TEST CONDITIONS                                                                                                                                                                                                                                                                      | MIN   | TYP <sup>(1)</sup> | MAX   | UNIT |  |
|---------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------|--------------------|-------|------|--|
| VT                  | Input voltage threshold                                                                                                                                                      |                                                                                                                                                                                                                                                                                      |       | IOVCC/2            |       | V    |  |
| V <sub>OD</sub>     | Differential steady-state output voltage magnitude                                                                                                                           | $R_1 = 100\Omega$ , See Figure 5                                                                                                                                                                                                                                                     | 250   |                    | 450   | mV   |  |
| $\Delta  V_{OD} $   | Change in the steady-state differential<br>output voltage magnitude between<br>opposite binary states                                                                        |                                                                                                                                                                                                                                                                                      |       | 1                  | 35    | mV   |  |
| V <sub>OC(SS)</sub> | Steady-state common-mode output voltage                                                                                                                                      | See Figure 5                                                                                                                                                                                                                                                                         | 1.125 |                    | 1.375 | V    |  |
| V <sub>OC(PP)</sub> | Peak-to-peak common-mode output voltage                                                                                                                                      | $t_{R/F}$ (Dx, CLKin) = 1ns                                                                                                                                                                                                                                                          |       |                    | 35    | mV   |  |
| I <sub>IH</sub>     | High-level input current                                                                                                                                                     | V <sub>IH</sub> = IOVCC                                                                                                                                                                                                                                                              |       |                    | 25    | μA   |  |
| IIL                 | Low-level input current                                                                                                                                                      | $V_{IL} = 0 V$                                                                                                                                                                                                                                                                       |       |                    | ±10   | μA   |  |
|                     | Short eizevit euteut europt                                                                                                                                                  | V <sub>OY</sub> = 0 V                                                                                                                                                                                                                                                                |       |                    | ±24   | mA   |  |
| l <sub>os</sub>     | Short-circuit output current                                                                                                                                                 | V <sub>OD</sub> = 0 V                                                                                                                                                                                                                                                                |       |                    | ±12   | mA   |  |
| I <sub>OZ</sub>     | High-impedance state output current                                                                                                                                          | $V_0 = 0 V$ to VCC                                                                                                                                                                                                                                                                   |       |                    | ±20   | μA   |  |
| D                   | Input pull-down integrated resistor on all                                                                                                                                   | IOVCC = 1.8 V                                                                                                                                                                                                                                                                        |       | 200                |       | kΩ   |  |
| R <sub>pdn</sub>    | inputs (Dx, CLKSEL, SHTDN, CLKIN)                                                                                                                                            | IOVCC = 3.3 V                                                                                                                                                                                                                                                                        |       | 100                |       | К12  |  |
| Ι <sub>Q</sub>      | Quiescent current (average)                                                                                                                                                  | disabled, all inputs at GND;<br>SHTDN = V <sub>IL</sub>                                                                                                                                                                                                                              |       | 10                 | 100   | μΑ   |  |
|                     |                                                                                                                                                                              | $\label{eq:shifts} \begin{array}{l} \hline \textbf{SHTDN} = V_{\text{IH}}, \ \textbf{R}_{\text{L}} = 100\Omega \ (5 \ \text{places}), \\ \hline \textbf{grayscale pattern} \ (Figure \ 6) \\ \hline \textbf{VCC} = 3.3 \ V, \ \textbf{f}_{\text{CLK}} = 75 \ \text{MHz} \end{array}$ |       |                    |       |      |  |
|                     |                                                                                                                                                                              | I <sub>(VCC)</sub> + I <sub>(PLLVCC)</sub> + I <sub>(LVDSVCC)</sub>                                                                                                                                                                                                                  |       | 51.9               |       | mA   |  |
|                     |                                                                                                                                                                              | $I_{(IOVCC)}$ with IOVCC = 3.3 V                                                                                                                                                                                                                                                     |       | 0.4                |       |      |  |
|                     |                                                                                                                                                                              | $I_{(IOVCC)}$ with IOVCC = 1.8 V                                                                                                                                                                                                                                                     |       | 0.1                |       |      |  |
|                     |                                                                                                                                                                              | $\label{eq:shtDN} \begin{array}{l} \hline \textbf{SHTDN} = V_{\text{IH}}, \ \textbf{R}_{\text{L}} = 100\Omega \ (\text{5 places}), \ \text{worst-case pattern} \ (Figure \ 7), \\ VCC = 3.6 \ V, \ f_{\text{CLK}} = 75 \ \text{MHz} \end{array}$                                     |       |                    |       |      |  |
| I <sub>CC</sub>     | Supply current (average)                                                                                                                                                     | I <sub>(VCC)</sub> + I <sub>(PLLVCC)</sub> + I <sub>(LVDSVCC)</sub>                                                                                                                                                                                                                  |       | 63.7               |       |      |  |
|                     |                                                                                                                                                                              | I <sub>(IOVCC)</sub> with IOVCC = 3.3 V                                                                                                                                                                                                                                              |       | 1.3                |       | mA   |  |
|                     |                                                                                                                                                                              | $I_{(IOVCC)}$ with IOVCC = 1.8 V                                                                                                                                                                                                                                                     |       | 0.5                |       |      |  |
|                     | $\label{eq:shift} \begin{array}{l} \hline \hline SHTDN = V_{IH}, R_L = 100\Omega \mbox{ (5 places), worst-case pattern (Figure 7),} \\ f_{CLK} = 85 \mbox{ MHz} \end{array}$ |                                                                                                                                                                                                                                                                                      |       |                    |       |      |  |
|                     |                                                                                                                                                                              | I <sub>(VCC)</sub> + I <sub>(PLLVCC)</sub> + I <sub>(LVDSVCC)</sub>                                                                                                                                                                                                                  |       | 75.1               |       |      |  |
|                     |                                                                                                                                                                              | I <sub>(IOVCC)</sub> with IOVCC = 3.6 V                                                                                                                                                                                                                                              |       | 1.5                |       | mA   |  |
|                     |                                                                                                                                                                              | I <sub>(IOVCC)</sub> with IOVCC = 1.8 V                                                                                                                                                                                                                                              |       | 0.6                |       |      |  |
| CI                  | Input capacitance                                                                                                                                                            |                                                                                                                                                                                                                                                                                      |       | 2                  |       | pF   |  |

(1) All typical values are at VCC = 3.3 V,  $T_A = 25^{\circ}C$ .

# 6.6 Timing Requirements

| PARAMETER                                       |                                  | MIN                | MAX                | UNIT |
|-------------------------------------------------|----------------------------------|--------------------|--------------------|------|
| Input clock period, t <sub>c</sub>              |                                  | 7.4                | 100                | ns   |
| Input clock modulation                          | with modulation frequency 30 kHz |                    | 8%                 |      |
| Input clock modulation                          | with modulation frequency 50 kHz |                    | 6%                 |      |
| High-level input clock pulse width duration, tw |                                  | 0.4 t <sub>c</sub> | 0.6 t <sub>c</sub> | ns   |
| Input signal transition time, t <sub>t</sub>    |                                  |                    | 3                  | ns   |



### **Timing Requirements (continued)**





Figure 2. Equivalent Input and Output Schematic Diagrams

#### SN65LVDS93B-Q1

SLLSF42A - MARCH 2018 - REVISED MAY 2018

#### ÈXAS **ISTRUMENTS**

www.ti.com

### 6.7 Switching Characteristics

over operating free-air temperature range (unless otherwise noted)

|                   | PARAMETER                                                                                 | TEST CONDITIONS                                                                    | MIN                                              | TYP <sup>(1)</sup>                         | MAX                                              | UNIT |  |
|-------------------|-------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------|--------------------------------------------------|--------------------------------------------|--------------------------------------------------|------|--|
| t <sub>0</sub>    | Delay time, CLKOUT↑ after Yn valid<br>(serial bit position 0, equal D1, D9,<br>D20, D5)   |                                                                                    | -0.1                                             | 0                                          | 0.1                                              | ns   |  |
| t <sub>1</sub>    | Delay time, CLKOUT↑ after Yn valid<br>(serial bit position 1, equal D0, D8,<br>D19, D27)  |                                                                                    | <sup>1</sup> / <sub>7</sub> t <sub>c</sub> - 0.1 |                                            | $^{1}/_{7}$ t <sub>c</sub> + 0.1                 | ns   |  |
| t <sub>2</sub>    | Delay time, CLKOUT↑ after Yn valid<br>(serial bit position 2, equal D7, D18,<br>D26. D23) |                                                                                    | <sup>2</sup> / <sub>7</sub> t <sub>c</sub> - 0.1 |                                            | $^{2}/_{7}$ t <sub>c</sub> + 0.1                 | ns   |  |
| t <sub>3</sub>    | Delay time, CLKOUT↑ after Yn valid<br>(serial bit position 3; equal D6, D15,<br>D25, D17) | See Figure 8, t <sub>C</sub> = 10ns,<br> Input clock jitter  < 25ps <sup>(2)</sup> | <sup>3</sup> / <sub>7</sub> t <sub>c</sub> - 0.1 |                                            | $^{3}/_{7}$ t <sub>c</sub> + 0.1                 | ns   |  |
| t <sub>4</sub>    | Delay time, CLKOUT↑ after Yn valid<br>(serial bit position 4, equal D4, D14,<br>D24, D16) |                                                                                    | <sup>4</sup> / <sub>7</sub> t <sub>c</sub> - 0.1 |                                            | $^{4}/_{7}$ t <sub>c</sub> + 0.1                 | ns   |  |
| t <sub>5</sub>    | Delay time, CLKOUT↑ after Yn valid<br>(serial bit position 5, equal D3, D13,<br>D22, D11) |                                                                                    | <sup>5</sup> / <sub>7</sub> t <sub>c</sub> - 0.1 |                                            | <sup>5</sup> / <sub>7</sub> t <sub>c</sub> + 0.1 | ns   |  |
| t <sub>6</sub>    | Delay time, CLKOUT↑ after Yn valid<br>(serial bit position 6, equal D2, D12,<br>D21, D10) |                                                                                    | <sup>6</sup> / <sub>7</sub> t <sub>c</sub> - 0.1 |                                            | <sup>6</sup> / <sub>7</sub> t <sub>c</sub> + 0.1 | ns   |  |
| t <sub>c(o)</sub> | Output clock period                                                                       |                                                                                    |                                                  | t <sub>c</sub>                             |                                                  | ns   |  |
|                   |                                                                                           | $t_{C}$ = 10ns; clean reference clock, see Figure 9                                |                                                  | ±35                                        |                                                  |      |  |
| <b>At</b>         | Output clock cycle-to-cycle jitter <sup>(3)</sup>                                         | $t_{C}$ = 10ns with 0.05UI added noise<br>modulated at 3MHz, see Figure 9          |                                                  | ±44                                        |                                                  | DS   |  |
| $\Delta t_{c(o)}$ |                                                                                           | $t_{C}$ = 7.4ns; clean reference clock,<br>see Figure 9                            |                                                  | ±35                                        |                                                  | ps   |  |
|                   |                                                                                           | $t_{C}$ = 7.4ns with 0.05UI added noise modulated at 3MHz, see Figure 9            |                                                  | ±42                                        |                                                  |      |  |
| t <sub>w</sub>    | High-level output clock pulse duration                                                    |                                                                                    |                                                  | <sup>4</sup> / <sub>7</sub> t <sub>c</sub> |                                                  | ns   |  |
| t <sub>r/f</sub>  | Differential output voltage transition time $(t_r \text{ or } t_f)$                       | See Figure 5                                                                       |                                                  | 225                                        | 500                                              | ps   |  |
| t <sub>en</sub>   | Enable time, SHTDN↑ to phase lock<br>(Yn valid)                                           | $f_{(clk)} = 85MHz$ , See Figure 10                                                |                                                  | 10                                         |                                                  | μs   |  |
| t <sub>dis</sub>  | Disable time, SHTDN↓ to off-state<br>(CLKOUT high-impedance)                              | f <sub>(clk)</sub> = 85MHz, See Figure 11                                          |                                                  | 12                                         |                                                  | ns   |  |

(1)

All typical values are at V<sub>CC</sub> = 3.3 V, T<sub>A</sub> = 25°C. [Input clock jitter] is the magnitude of the change in the input clock period. (2) (3)

The output clock cycle-to-cycle jitter is the largest recorded change in the output clock period from one cycle to the next cycle observed over 15,000 cycles. Tektronix TDSJIT3 Jitter Analysis software was used to derive the maximum and minimum jitter value.



## 6.8 Typical Characteristics



# 7 Parameter Measurement Information



All input timing is defined at IOVDD / 2 on an input signal with a 10% to 90% rise or fall time of less than 3 ns. CLKSEL = 0 V.

# Figure 4. Set Up and Hold Time Definition







SN65LVDS93B-Q1 SLLSF42A – MARCH 2018 – REVISED MAY 2018



CLKOUT is shown with CLKSEL at high-level. CLKIN polarity depends on CLKSEL input level.





Figure 9. Output Clock Jitter Test Set Up

Texas Instruments

www.ti.com





# 8 Detailed Description

### 8.1 Overview

The SN65LVDS93B-Q1 takes in three (or four) data words each containing seven single-ended data bits and converts this to an LVDS serial output. Each serial output runs at seven times that of the parallel data rate. The deserializer (receiver) device operates in the reverse manner. The three (or four) LVDS serial inputs are transformed back to the original seven-bit parallel single-ended data. Additional TI solutions are available in 21:3 or 28:4 SerDes ratios.

- The 21-bit devices are designed for 6-bit RGB video for a total of 18 bits in addition to three extra bits for horizontal synchronization, vertical synchronization, and data enable.
- The 28-bit devices are intended for 8-bit RGB video applications. Again, the extra four bits are for horizontal synchronization, vertical synchronization, data enable, and the remaining is the reserved bit. These 28-bit devices can also be used in 6-bit and 4-bit RGB applications as shown in the subsequent system diagrams.

## 8.2 Functional Block Diagram





#### 8.3 Feature Description

### 8.3.1 TTL Input Data

The data inputs to the transmitter come from the graphics processor and consist of up to 24 bits of video information, a horizontal synchronization bit, a vertical synchronization bit, an enable bit, and a spare bit. The data can be loaded into the registers upon either the rising or falling edge of the input clock selectable by the CLKSEL pin. Data inputs are 1.8 V to 3.3 V tolerant for the SN65LVDS93B-Q1 and can connect directly to low-power, low-voltage application and graphic processors. The bit mapping is listed in Table 1.

|           |     | v     |      |
|-----------|-----|-------|------|
|           | RED | GREEN | BLUE |
| LSB       | R0  | G0    | BO   |
|           | R1  | G1    | B1   |
|           | R2  | G2    | B2   |
| 4-bit MSB | R3  | G3    | B3   |
|           | R4  | G4    | B4   |
| 6-bit MSB | R5  | G5    | B5   |
|           | R6  | G6    | B6   |
| 8-bit MSB | R7  | G7    | B7   |

#### Table 1. Pixel Bit Ordering

## 8.3.2 LVDS Output Data

The pixel data assignment is listed in Table 2 for 24-bit, 18-bit, and 12-bit color hosts.

| SERIAL  |           |          | 8-BIT    |          | 6-BIT  | 4-BIT                   |                     |  |  |
|---------|-----------|----------|----------|----------|--------|-------------------------|---------------------|--|--|
| CHANNEL | DATA BITS | FORMAT-1 | FORMAT-2 | FORMAT-3 |        | NON-LINEAR STEP<br>SIZE | LINEAR STEP<br>SIZE |  |  |
|         | D0        | R0       | R2       | R2       | R0     | R2                      | VCC                 |  |  |
|         | D1        | R1       | R3       | R3       | R1     | R3                      | GND                 |  |  |
|         | D2        | R2       | R4       | R4       | R2     | R0                      | R0                  |  |  |
| Y0      | D3        | R3       | R5       | R5       | R3     | R1                      | R1                  |  |  |
|         | D4        | R4       | R6       | R6       | R4     | R2                      | R2                  |  |  |
|         | D6        | R5       | R7       | R7       | R5     | R3                      | R3                  |  |  |
|         | D7        | G0       | G2       | G2       | G0     | G2                      | VCC                 |  |  |
|         | D8        | G1       | G3       | G3       | G1     | G3                      | GND                 |  |  |
|         | D9        | G2       | G4       | G4       | G2     | G0                      | G0                  |  |  |
|         | D12       | G3       | G5       | G5       | G3     | G1                      | G1                  |  |  |
| Y1      | D13       | G4       | G6       | G6       | G4     | G2                      | G2                  |  |  |
|         | D14       | G5       | G7       | G7       | G5     | G3                      | G3                  |  |  |
|         | D15       | B0       | B2       | B2       | B0     | B2                      | VCC                 |  |  |
|         | D18       | B1       | B3       | B3       | B1     | B3                      | GND                 |  |  |
|         | D19       | B2       | B4       | B4       | B2     | B0                      | B0                  |  |  |
|         | D20       | B3       | B5       | B5       | B3     | B1                      | B1                  |  |  |
|         | D21       | B4       | B6       | B6       | B4     | B2                      | B2                  |  |  |
| Y2      | D22       | B5       | B7       | B7       | B5     | B3                      | B3                  |  |  |
|         | D24       | HSYNC    | HSYNC    | HSYNC    | HSYNC  | HSYNC                   | HSYNC               |  |  |
|         | D25       | VSYNC    | VSYNC    | VSYNC    | VSYNC  | VSYNC                   | VSYNC               |  |  |
|         | D26       | ENABLE   | ENABLE   | ENABLE   | ENABLE | ENABLE                  | ENABLE              |  |  |

### Table 2. Pixel Data Assignment

|                   |           |          |          | -        | . ,   |                         |                     |  |
|-------------------|-----------|----------|----------|----------|-------|-------------------------|---------------------|--|
| SEDIAL            |           |          | 8-BIT    |          | 6-BIT | 4-BIT                   |                     |  |
| SERIAL<br>CHANNEL | DATA BITS | FORMAT-1 | FORMAT-2 | FORMAT-3 |       | NON-LINEAR STEP<br>SIZE | LINEAR STEP<br>SIZE |  |
|                   | D27       | R6       | R0       | GND      | GND   | GND                     | GND                 |  |
|                   | D5        | R7       | R1       | GND      | GND   | GND                     | GND                 |  |
|                   | D10       | G6       | G0       | GND      | GND   | GND                     | GND                 |  |
| Y3                | D11       | G7       | G1       | GND      | GND   | GND                     | GND                 |  |
|                   | D16       | B6       | B0       | GND      | GND   | GND                     | GND                 |  |
|                   | D17       | B7       | B1       | GND      | GND   | GND                     | GND                 |  |
|                   | D23       | RSVD     | RSVD     | GND      | GND   | GND                     | GND                 |  |
| CLKOUT            | CLKIN     | CLK      | CLK      | CLK      | CLK   | CLK                     | CLK                 |  |

## Table 2. Pixel Data Assignment (continued)

## 8.4 Device Functional Modes

#### 8.4.1 Input Clock Edge

The transmission of data bits D0 through D27 occurs as each are loaded into registers upon the edge of the CLKIN signal, where the rising or falling edge of the clock may be selected via CLKSEL. The selection of a clock rising edge occurs by inputting a high level to CLKSEL, which is achieved by populating pull-up resistor to pull CLKSEL=high. Inputting a low level to select a clock falling edge is achieved by directly connecting CLKSEL to GND.

#### 8.4.2 Low Power Mode

The SN65LVDS93B-Q1 can be put in low-power consumption mode by active-low input SHTDN#. Connecting pin SHTDN# to GND will inhibit the clock and shut off the LVDS output drivers for lower power consumption. A low-level on this signal clears all internal registers to a low-level. Populate a pull-up to VCC on SHTDN# to enable the device for normal operation.

Copyright © 2018, Texas Instruments Incorporated

## 9 Application and Implementation

#### NOTE

Information in the following applications sections is not part of the TI component specification, and TI does not warrant its accuracy or completeness. TI's customers are responsible for determining suitability of components for their purposes. Customers should validate and test their design implementation to confirm system functionality.

### 9.1 Application Information

This section describes the power up sequence, provides information on device connectivity to various GPU and LCD display panels, and offers a PCB routing example.

## 9.2 Typical Application



Figure 12. Schematic Example

www.ti.com



### **Typical Application (continued)**

### 9.2.1 Design Requirements

| DESIGN PARAMETER | EXAMPLE VALUE            |
|------------------|--------------------------|
| VCC              | 3.3 V                    |
| VCCIO            | 1.8 V                    |
| CLKIN            | Falling edge             |
| SHTDN#           | High                     |
| Format           | 18-bit GPU to 24-bit LCD |

#### 9.2.2 Detailed Design Procedure

#### 9.2.2.1 Power Up Sequence

The SN65LVDS93B-Q1 does not require a specific power up sequence.

It is permitted to power up IOVCC while VCC, VCCPLL, and VCCLVDS remain powered down and connected to GND. The input level of the SHTDN during this time does not matter as only the input stage is powered up while all other device blocks are still powered down.

It is also permitted to power up all 3.3V power domains while IOVCC is still powered down to GND. The device will not suffer damage. However, in this case, all the I/Os are detected as logic HIGH, regardless of their true input voltage level. Hence, connecting SHTDN to GND will still be interpreted as a logic HIGH; the LVDS output stage will turn on. The power consumption in this condition is significantly higher than standby mode, but still lower than normal mode.

The user experience can be impacted by the way a system powers up and powers down an LCD screen. The following sequence is recommended:

Power up sequence (SN65LVDS93B-Q1 SHTDN input initially low):

- A. Ramp up LCD power (maybe 0.5ms to 10ms) but keep backlight turned off.
- B. Wait for additional 0-200ms to ensure display noise won't occur.
- C. Enable video source output; start sending black video data.
- D. Toggle SN65LVDS93B-Q1 shutdown to  $\overline{SHTDN} = V_{IH}$ .
- E. Send >1ms of black video data; this allows the SN65LVDS93B-Q1 to be phase locked, and the display to show black data first.
- F. Start sending true image data.
- G. Enable backlight.

Power Down sequence (SN65LVDS93B-Q1 SHTDN input initially high):

- A. Disable LCD backlight; wait for the minimum time specified in the LCD data sheet for the backlight to go low.
- B. Video source output data switch from active video data to black image data (all visible pixel turn black); drive this for >2 frame times.
- C. Set SN65LVDS93B-Q1 input SHTDN = GND; wait for 250ns.
- D. Disable the video output of the video source.
- E. Remove power from the LCD panel for lowest system power.

#### 9.2.2.2 Signal Connectivity

While there is no formal industry standardized specification for the input interface of LVDS LCD panels, the industry has aligned over the years on a certain data format (bit order). Figure 13 through Figure 15 show how each signal should be connected from the graphic source through the SN65LVDS93B-Q1 input, output and LVDS LCD panel input. Detailed notes are provided with each figure.

TEXAS INSTRUMENTS

www.ti.com



Note A. **FORMAT**: The majority of 24-bit LCD display panels require the two most significant bits (2 MSB) of each color to be transferred over the 4th serial data output Y3. A few 24-bit LCD display panels require the two LSBs of each color to be transmitted over the Y3 output. The system designer needs to verify which format is expected by checking the LCD display data sheet.

- Format 1: use with displays expecting the 2 MSB to be transmitted over the 4th data channel Y3. This is the dominate data format for LCD panels.
- Format 2: use with displays expecting the 2 LSB to be transmitted over the 4th data channel.

Note B. **Rpullup**: install only to use rising edge triggered clocking.

Rpulldown: install only to use falling edge triggered clocking.

- C1: decoupling cap for the VDDIO supply; install at least 1x0.01µF.
- C2: decoupling cap for the VDD supply; install at least 1x0.1µF and 1x0.01µF.
- C3: decoupling cap for the VDDPLL and VDDLVDS supply; install at least 1x0.1µF and 1x0.01µF.
- Note C. If RSVD is not driven to a valid logic level, then an external connection to GND is recommended.

Note D. RSVD must be driven to a valid logic level. All unused SN65LVDS93B-Q1 inputs must be tied to a valid logic level.

## Figure 13. 24-Bit Color Host to 24-Bit LCD Panel Application







Note A. Leave output Y3 NC.

Note B.**Rpullup**: install only to use rising edge triggered clocking. **Rpulldown**: install only to use falling edge triggered clocking.

- C1: decoupling cap for the VDDIO supply; install at least 1x0.01µF.
- C2: decoupling cap for the VDD supply; install at least 1x0.1µF and 1x0.01µF.
- C3: decoupling cap for the VDDPLL and VDDLVDS supply; install at least 1x0.1µF and 1x0.01µF.

#### Figure 14. 18-Bit Color Host to 18-Bit Color LCD Panel Display Application





Note A. Leave output Y3 NC.

Note B. R0, R1, G0, G1, B0, B1: For improved image quality, the GPU should dither the 24-bit output pixel down to18-bit per pixel.

NoteC.**Rpullup**: install only to use rising edge triggered clocking.

**Rpulldown**: install only to use falling edge triggered clocking.

- C1: decoupling cap for the VDDIO supply; install at least 1x0.01µF.
- C2: decoupling cap for the VDD supply; install at least 1x0.1 $\mu$ F and 1x0.01 $\mu$ F.
- C3: decoupling cap for the VDDPLL and VDDLVDS supply; install at least 1x0.1µF and 1x0.01µF.

#### Figure 15. 24-Bit Color Host to 18-Bit Color LCD Panel Display Application



#### 9.2.2.3 PCB Routing

Figure 16 shows a possible breakout of the data input and output signals on two layers of a printed circuit board.





#### 9.2.3 Application Curve





## **10 Power Supply Recommendations**

Power supply PLL, IO, and LVDS pins must be uncoupled from each.

# 11 Layout

## 11.1 Layout Guidelines

### 11.1.1 Board Stackup

There is no fundamental information about how many layers should be used and how the board stackup should look. Again, the easiest way the get good results is to use the design from the EVMs of Texas Instruments. The magazine *Elektronik Praxis* has published an article with an analysis of different board stackups. These are listed in Table 3. Generally, the use of microstrip traces needs at least two layers, whereas one of them must be a GND plane. Better is the use of a four-layer PCB, with a GND and a VCC plane and two signal layers. If the circuit is complex and signals must be routed as stripline, because of propagation delay and/or characteristic impedance, a six-layer stackup should be used.

|                  | MODEL 1      | MODEL 2      | MODEL 3      | MODEL 4 |
|------------------|--------------|--------------|--------------|---------|
| Layer 1          | SIG          | SIG          | SIG          | GND     |
| Layer 2          | SIG          | GND          | GND          | SIG     |
| Layer 3          | VCC          | VCC          | SIG          | VCC     |
| Layer 4          | GND          | SIG          | VCC          | SIG     |
| Decoupling       | Good         | Good         | Bad          | Bad     |
| EMC              | Bad          | Bad          | Bad          | Bad     |
| Signal Integrity | Bad          | Bad          | Good         | Bad     |
| Self Disturbance | Satisfaction | Satisfaction | Satisfaction | High    |

#### Table 3. Possible Board Stackup on a Four-Layer PCB

## 11.1.2 Power and Ground Planes

A complete ground plane in high-speed design is essential. Additionally, a complete power plane is recommended as well. In a complex system, several regulated voltages can be present. The best solution is for every voltage to have its own layer and its own ground plane. But this would result in a huge number of layers just for ground and supply voltages. What are the alternatives? Split the ground planes and the power planes? In a mixed-signal design, e.g., using data converters, the manufacturer often recommends splitting the analog ground and the digital ground to avoid noise coupling between the digital part and the sensitive analog part. Take care when using split ground planes because:

- Split ground planes act as slot antennas and radiate.
- A routed trace over a gap creates large loop areas, because the return current cannot flow beside the signal, and the signal can induce noise into the nonrelated reference plane (Figure 18).
- With a proper signal routing, crosstalk also can arise in the return current path due to discontinuities in the ground plane. Always take care of the return current (Figure 19).

For Figure 19, do not route a signal referenced to digital ground over analog ground and vice versa. The return current cannot take the direct way along the signal trace and so a loop area occurs. Furthermore, the signal induces noise, due to crosstalk (dotted red line) into the analog ground plane.





Figure 18. Loop Area and Crosstalk Due to Poor Signal Routing and Ground Splitting



Figure 19. Crosstalk Induced by the Return Current Path

# 11.1.3 Traces, Vias, and Other PCB Components

A right angle in a trace can cause more radiation. The capacitance increases in the region of the corner, and the characteristic impedance changes. This impedance change causes reflections.

- Avoid right-angle bends in a trace and try to route them at least with two 45° corners. To minimize any impedance change, the best routing would be a round bend (see Figure 20).
- Separate high-speed signals (e.g., clock signals) from low-speed signals and digital from analog signals; again, placement is important.
- To minimize crosstalk not only between two signals on one layer but also between adjacent layers, route them with 90° to each other.







# 11.2 Layout Example



Figure 21. EVM Top Layer – TSSOP Package



# Layout Example (continued)



Figure 22. EVM VCC Layer – TSSOP Package

# **12 Device and Documentation Support**

## 12.1 Trademarks

E2E is a trademark of Texas Instruments. All other trademarks are the property of their respective owners.

## 12.2 Electrostatic Discharge Caution



These devices have limited built-in ESD protection. The leads should be shorted together or the device placed in conductive foam during storage or handling to prevent electrostatic damage to the MOS gates.

## 12.3 Receiving Notification of Documentation Updates

To receive notification of documentation updates, navigate to the device product folder on ti.com. In the upper right corner, click on *Alert me* to register and receive a weekly digest of any product information that has changed. For change details, review the revision history included in any revised document.

### **12.4 Community Resources**

The following links connect to TI community resources. Linked contents are provided "AS IS" by the respective contributors. They do not constitute TI specifications and do not necessarily reflect TI's views; see TI's Terms of Use.

TI E2E<sup>™</sup> Online Community *TI's Engineer-to-Engineer (E2E) Community.* Created to foster collaboration among engineers. At e2e.ti.com, you can ask questions, share knowledge, explore ideas and help solve problems with fellow engineers.

**Design Support TI's Design Support** Quickly find helpful E2E forums along with design support tools and contact information for technical support.

## 12.5 Glossary

#### SLYZ022 — TI Glossary.

This glossary lists and explains terms, acronyms, and definitions.

## 13 Mechanical, Packaging, and Orderable Information

The following pages include mechanical, packaging, and orderable information. This information is the most current data available for the designated devices. This data is subject to change without notice and revision of this document. For browser-based versions of this data sheet, refer to the left-hand navigation.



2-Jun-2018

# **PACKAGING INFORMATION**

| Orderable Device   | Status | Package Type | •       | Pins | Package | Eco Plan                   | Lead/Ball Finish | MSL Peak Temp       | Op Temp (°C) | Device Marking          | Samples |
|--------------------|--------|--------------|---------|------|---------|----------------------------|------------------|---------------------|--------------|-------------------------|---------|
|                    | (1)    |              | Drawing |      | Qty     | (2)                        | (6)              | (3)                 |              | (4/5)                   |         |
| PSN65LVDS93BIDGGQ1 | ACTIVE | TSSOP        | DGG     | 56   | 35      | Green (RoHS<br>& no Sb/Br) | Call TI          | Level-2-260C-1 YEAR | -40 to 85    | PLVDS93BQ               | Samples |
| SN65LVDS93BIDGGRQ1 | ACTIVE | TSSOP        | DGG     | 56   | 2000    | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-2-260C-1 YEAR | -40 to 85    | LVDS93BQ                | Samples |
| SN65LVDS93BIDGGTQ1 | ACTIVE | TSSOP        | DGG     | 56   | 2000    | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-2-260C-1 YEAR | -40 to 85    | (LVDS93BQ, LVDSBQ1<br>) | Samples |

<sup>(1)</sup> The marketing status values are defined as follows:

ACTIVE: Product device recommended for new designs.

LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

**PREVIEW:** Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

<sup>(2)</sup> RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free".

RoHS Exempt: TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption.

Green: TI defines "Green" to mean the content of Chlorine (CI) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <=1000ppm threshold. Antimony trioxide based flame retardants must also meet the <=1000ppm threshold requirement.

<sup>(3)</sup> MSL, Peak Temp. - The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.

<sup>(4)</sup> There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.

(5) Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.

(6) Lead/Ball Finish - Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead/Ball Finish values may wrap to two lines if the finish value exceeds the maximum column width.

Important Information and Disclaimer: The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.



# PACKAGE OPTION ADDENDUM

2-Jun-2018

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

OTHER QUALIFIED VERSIONS OF SN65LVDS93B-Q1 :

• Catalog: SN65LVDS93B

NOTE: Qualified Version Definitions:

Catalog - TI's standard catalog product

# PACKAGE MATERIALS INFORMATION

www.ti.com

Texas Instruments

## TAPE AND REEL INFORMATION





# QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



| *All dimensions are nominal |                 |                    |    |      |                          |                          |            |            |            |            |           |                  |
|-----------------------------|-----------------|--------------------|----|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| Device                      | Package<br>Type | Package<br>Drawing |    | SPQ  | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
| SN65LVDS93BIDGGRQ1          | TSSOP           | DGG                | 56 | 2000 | 330.0                    | 24.4                     | 8.6        | 15.6       | 1.8        | 12.0       | 24.0      | Q1               |
| SN65LVDS93BIDGGTQ1          | TSSOP           | DGG                | 56 | 2000 | 330.0                    | 24.4                     | 8.6        | 15.6       | 1.8        | 12.0       | 24.0      | Q1               |

TEXAS INSTRUMENTS

www.ti.com

# PACKAGE MATERIALS INFORMATION

17-May-2018



\*All dimensions are nominal

| Device             | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |
|--------------------|--------------|-----------------|------|------|-------------|------------|-------------|
| SN65LVDS93BIDGGRQ1 | TSSOP        | DGG             | 56   | 2000 | 367.0       | 367.0      | 45.0        |
| SN65LVDS93BIDGGTQ1 | TSSOP        | DGG             | 56   | 2000 | 367.0       | 367.0      | 45.0        |

# **PACKAGE OUTLINE**

# **DGG0056A**

# TSSOP - 1.2 mm max height

SMALL OUTLINE PACKAGE



NOTES:

- 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M. 2. This drawing is subject to change without notice. 3. This dimension does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not

- exceed 0.15 mm per side. 4. Reference JEDEC registration MO-153.



# DGG0056A

# **EXAMPLE BOARD LAYOUT**

# TSSOP - 1.2 mm max height

SMALL OUTLINE PACKAGE



NOTES: (continued)

5. Publication IPC-7351 may have alternate designs.

6. Solder mask tolerances between and around signal pads can vary based on board fabrication site.



# DGG0056A

# **EXAMPLE STENCIL DESIGN**

# TSSOP - 1.2 mm max height

SMALL OUTLINE PACKAGE



NOTES: (continued)

- 7. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.
- 8. Board assembly site may have different recommendations for stencil design.



#### **IMPORTANT NOTICE**

Texas Instruments Incorporated (TI) reserves the right to make corrections, enhancements, improvements and other changes to its semiconductor products and services per JESD46, latest issue, and to discontinue any product or service per JESD48, latest issue. Buyers should obtain the latest relevant information before placing orders and should verify that such information is current and complete.

TI's published terms of sale for semiconductor products (http://www.ti.com/sc/docs/stdterms.htm) apply to the sale of packaged integrated circuit products that TI has qualified and released to market. Additional terms may apply to the use or sale of other types of TI products and services.

Reproduction of significant portions of TI information in TI data sheets is permissible only if reproduction is without alteration and is accompanied by all associated warranties, conditions, limitations, and notices. TI is not responsible or liable for such reproduced documentation. Information of third parties may be subject to additional restrictions. Resale of TI products or services with statements different from or beyond the parameters stated by TI for that product or service voids all express and any implied warranties for the associated TI product or service and is an unfair and deceptive business practice. TI is not responsible or liable for any such statements.

Buyers and others who are developing systems that incorporate TI products (collectively, "Designers") understand and agree that Designers remain responsible for using their independent analysis, evaluation and judgment in designing their applications and that Designers have full and exclusive responsibility to assure the safety of Designers' applications and compliance of their applications (and of all TI products used in or for Designers' applications) with all applicable regulations, laws and other applicable requirements. Designer represents that, with respect to their applications, Designer has all the necessary expertise to create and implement safeguards that (1) anticipate dangerous consequences of failures, (2) monitor failures and their consequences, and (3) lessen the likelihood of failures that might cause harm and take appropriate actions. Designer agrees that prior to using or distributing any applications that include TI products, Designer will thoroughly test such applications and the functionality of such TI products as used in such applications.

TI's provision of technical, application or other design advice, quality characterization, reliability data or other services or information, including, but not limited to, reference designs and materials relating to evaluation modules, (collectively, "TI Resources") are intended to assist designers who are developing applications that incorporate TI products; by downloading, accessing or using TI Resources in any way, Designer (individually or, if Designer is acting on behalf of a company, Designer's company) agrees to use any particular TI Resource solely for this purpose and subject to the terms of this Notice.

TI's provision of TI Resources does not expand or otherwise alter TI's applicable published warranties or warranty disclaimers for TI products, and no additional obligations or liabilities arise from TI providing such TI Resources. TI reserves the right to make corrections, enhancements, improvements and other changes to its TI Resources. TI has not conducted any testing other than that specifically described in the published documentation for a particular TI Resource.

Designer is authorized to use, copy and modify any individual TI Resource only in connection with the development of applications that include the TI product(s) identified in such TI Resource. NO OTHER LICENSE, EXPRESS OR IMPLIED, BY ESTOPPEL OR OTHERWISE TO ANY OTHER TI INTELLECTUAL PROPERTY RIGHT, AND NO LICENSE TO ANY TECHNOLOGY OR INTELLECTUAL PROPERTY RIGHT OF TI OR ANY THIRD PARTY IS GRANTED HEREIN, including but not limited to any patent right, copyright, mask work right, or other intellectual property right relating to any combination, machine, or process in which TI products or services are used. Information regarding or referencing third-party products or services does not constitute a license to use such products or services, or a warranty or endorsement thereof. Use of TI Resources may require a license from a third party under the patents or other intellectual property of the third party, or a license from TI under the patents or other intellectual property of TI.

TI RESOURCES ARE PROVIDED "AS IS" AND WITH ALL FAULTS. TI DISCLAIMS ALL OTHER WARRANTIES OR REPRESENTATIONS, EXPRESS OR IMPLIED, REGARDING RESOURCES OR USE THEREOF, INCLUDING BUT NOT LIMITED TO ACCURACY OR COMPLETENESS, TITLE, ANY EPIDEMIC FAILURE WARRANTY AND ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE, AND NON-INFRINGEMENT OF ANY THIRD PARTY INTELLECTUAL PROPERTY RIGHTS. TI SHALL NOT BE LIABLE FOR AND SHALL NOT DEFEND OR INDEMNIFY DESIGNER AGAINST ANY CLAIM, INCLUDING BUT NOT LIMITED TO ANY INFRINGEMENT CLAIM THAT RELATES TO OR IS BASED ON ANY COMBINATION OF PRODUCTS EVEN IF DESCRIBED IN TI RESOURCES OR OTHERWISE. IN NO EVENT SHALL TI BE LIABLE FOR ANY ACTUAL, DIRECT, SPECIAL, COLLATERAL, INDIRECT, PUNITIVE, INCIDENTAL, CONSEQUENTIAL OR EXEMPLARY DAMAGES IN CONNECTION WITH OR ARISING OUT OF TI RESOURCES OR USE THEREOF, AND REGARDLESS OF WHETHER TI HAS BEEN ADVISED OF THE POSSIBILITY OF SUCH DAMAGES.

Unless TI has explicitly designated an individual product as meeting the requirements of a particular industry standard (e.g., ISO/TS 16949 and ISO 26262), TI is not responsible for any failure to meet such industry standard requirements.

Where TI specifically promotes products as facilitating functional safety or as compliant with industry functional safety standards, such products are intended to help enable customers to design and create their own applications that meet applicable functional safety standards and requirements. Using products in an application does not by itself establish any safety features in the application. Designers must ensure compliance with safety-related requirements and standards applicable to their applications. Designer may not use any TI products in life-critical medical equipment unless authorized officers of the parties have executed a special contract specifically governing such use. Life-critical medical equipment is medical equipment where failure of such equipment would cause serious bodily injury or death (e.g., life support, pacemakers, defibrillators, heart pumps, neurostimulators, and implantables). Such equipment includes, without limitation, all medical devices identified by the U.S. Food and Drug Administration as Class III devices and equivalent classifications outside the U.S.

TI may expressly designate certain products as completing a particular qualification (e.g., Q100, Military Grade, or Enhanced Product). Designers agree that it has the necessary expertise to select the product with the appropriate qualification designation for their applications and that proper product selection is at Designers' own risk. Designers are solely responsible for compliance with all legal and regulatory requirements in connection with such selection.

Designer will fully indemnify TI and its representatives against any damages, costs, losses, and/or liabilities arising out of Designer's noncompliance with the terms and provisions of this Notice.

> Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2018, Texas Instruments Incorporated