## BROADCAST FM RADIO RECEIVER WITH RDS/RBDS #### **Features** - Worldwide FM band support (64–108 MHz) - Excellent real-world performance - Integrated VCO - Advanced FM seek tuning - Automatic frequency control (AFC) - Automatic gain control (AGC) - Digital FM stereo decoder - Programmable de-emphasis - Advanced Audio Processing - FM digital tuning - EN55020 compliant - No manual alignment necessary - Programmable reference clock - Adjustable soft mute control - RDS/RBDS processor (Si4705-D60) - Digital audio out - 2-wire and 3-wire control interface - Integrated LDO regulator - QFN and SSOP packages - · RoHS compliant #### **Applications** - Table and portable radios - Mini/micro systems - CD/DVD and Blu-ray players - Stereo boom boxes - Modules for consumer electronics - Clock radios - Mini HiFi and docking stations - Entertainment systems #### **Description** The Si4704/05-D60 digital CMOS FM radio receiver IC integrates the complete tuner function from antenna input to digital audio output, enabling a cost efficient digital audio platform for consumer electronic applications with high TDMA noise immunity, superior radio performance, and high fidelity audio power amplification. #### **Functional Block Diagram** This product, its features, and/or its architecture is covered by one or more of the following patents, as well as other patents, pending and issued, both foreign and domestic: 7,127,217; 7,272,373; 7,272,375; 7,321,324; 7,355,476; 7,426,376; 7,471,940; 7,339,503; 7,339,504. # Si4704/05-D60 # TABLE OF CONTENTS | <u>Section</u> | <u>Page</u> | |--------------------------------------------|-------------| | 1. Electrical Specifications | 4 | | 2. Typical Application Schematic | 16 | | 2.1. QFN Typical Application Schematic | 16 | | 2.2. SSOP Typical Application Schematic | 17 | | 3. QFN/SSOP Bill of Materials | | | 4. Functional Description | | | 4.1. Overview | 19 | | 4.2. Operating Modes | 20 | | 4.3. FM Receiver | 20 | | 4.4. Digital Audio Interface | 20 | | 4.5. Stereo Audio Processing | 22 | | 4.6. Received Signal Qualifiers | | | 4.7. Volume Control | | | 4.8. Stereo DAC | 22 | | 4.9. Soft Mute | | | 4.10. FM Hi-Cut Control | 22 | | 4.11. De-emphasis | 23 | | 4.12. RDS/RBDS Processor (Si4705-D60 Only) | | | 4.13. Tuning | | | 4.14. Seek | 23 | | 4.15. Reference Clock | 23 | | 4.16. Control Interface | 24 | | 4.17. GPO Outputs | 25 | | 4.18. Firmware Upgrades | | | 4.19. Reset, Powerup, and Powerdown | 25 | | 4.20. 2 V Operation (SSOP Only) | 25 | | 4.21. Programming with Commands | | | 5. Pin Descriptions | | | 5.1. Si4704/05-D60-GM | 26 | | 5.2. Si4704/05-D60-GU | 27 | | 6. Ordering Guide | 28 | | 7. Package Outline | | | 7.1. Si4704/05-D60 QFN | 29 | | 7.2. Si4704/05-D60 SSOP | 30 | | 8. PCB Land Pattern | 31 | | 8.1. Si4704/05-D60 QFN | 31 | | 8.2. Si4704/05-D60 SSOP | 33 | | 9. Top Markings | 34 | | 9.1. Si4704/05-D60 Top Marking (QFN) | 34 | | 9.2. Top Marking Explanation (QFN) | 34 | | 9.3. Si4704/05-D60 Top Marking (SSOP) | | | | | # Si4704/05-D60 | 9.4. Top Marking Explanation (SSOP) | .35 | |-------------------------------------|-----| | 10. Additional Reference Resources | | | Document Change List: | .37 | | Contact Information | | ## 1. Electrical Specifications Table 1. Recommended Operating Conditions<sup>1</sup> | Parameter | Symbol | Test Condition | Min | Тур | Max | Unit | |------------------------------------------|---------------------|----------------|------------------|-----|-----|------| | Analog Supply Voltage | V <sub>A</sub> | | 2.7 <sup>2</sup> | _ | 5.5 | V | | Digital and I/O Supply Voltage | $V_{D}$ | | 1.62 | _ | 3.6 | V | | Power Supply Powerup Rise Time | V <sub>DDRISE</sub> | | 10 | _ | _ | μs | | Interface Power Supply Powerup Rise Time | V <sub>IORISE</sub> | | 10 | _ | _ | μs | | Ambient Temperature | T <sub>A</sub> | | -20 | 25 | 85 | °C | - 1. All minimum and maximum specifications apply across the recommended operating conditions. Typical values apply at $V_A = 3.3 \text{ V}$ and 25 °C unless otherwise stated. - 2. SSOP devices operate down to 2 V at 25 °C. See Section "4.20. 2 V Operation (SSOP Only)" for details. **Table 2. DC Characteristics** (V<sub>A</sub> = 2.7 to 5.5 V, V<sub>D</sub> = 1.62 to 3.6 V, $T_A$ = -20 to 85 °C) | Parameter | Symbol | Test Condition | Min | Тур | Max | Unit | | | | | |----------------------------------------|-------------------|----------------------------------------------------|----------------------|------|----------------------|------|--|--|--|--| | M Mode | | | | | | | | | | | | V <sub>AQFN</sub> Supply Current | I <sub>FMVA</sub> | | _ | 8.2 | 9.5 | | | | | | | V <sub>DQFN</sub> Supply Current | I <sub>FMVD</sub> | Digital Output Mode <sup>1</sup> | _ | 10.5 | 13.5 | | | | | | | V <sub>ASSOP</sub> Supply Current | I <sub>FMVA</sub> | Digital Output Mode | _ | 18.5 | 21.5 | | | | | | | V <sub>DSSOP</sub> Supply Current | I <sub>FMVD</sub> | | _ | 0.15 | 0.6 | mA | | | | | | V <sub>AQFN</sub> Supply Current | I <sub>FMVA</sub> | | _ | 9.1 | 10.3 | IIIA | | | | | | V <sub>DQFN</sub> Supply Current | I <sub>FMVD</sub> | Analog Output Mode <sup>2</sup> | _ | 9.9 | 12.8 | | | | | | | V <sub>ASSOP</sub> Supply Current | I <sub>FMVA</sub> | Analog Output Mode | _ | 19.1 | 21.3 | | | | | | | V <sub>DSSOP</sub> Supply Current | I <sub>FMVD</sub> | | | 0.1 | 0.6 | | | | | | | Powerdown | | | | | • | | | | | | | V <sub>AQFN</sub> Powerdown Current | | | _ | 4 | 15 | | | | | | | V <sub>ASSOP</sub> Powerdown Current | I <sub>APD</sub> | | _ | 9.5 | 15 | μΑ | | | | | | V <sub>DQFN</sub> Powerdown Current | | SCLK, RCLK inactive | _ | 3 | 10 | | | | | | | V <sub>DSSOP</sub> Powerdown Current | I <sub>DPD</sub> | SCLK, RCLK inactive | _ | 3 | 10 | μA | | | | | | High Level Input Voltage <sup>3</sup> | V <sub>IH</sub> | | 0.7 x V <sub>D</sub> | _ | V <sub>D</sub> + 0.3 | V | | | | | | Low Level Input Voltage <sup>3</sup> | V <sub>IL</sub> | | -0.3 | _ | 0.3 x V <sub>D</sub> | V | | | | | | High Level Input Current <sup>3</sup> | I <sub>IH</sub> | $V_{IN} = V_{D} = 3.6 \text{ V}$ | -10 | _ | 10 | μΑ | | | | | | Low Level Input Current <sup>3</sup> | I <sub>IL</sub> | $V_{IN} = 0 \text{ V},$<br>$V_{D} = 3.6 \text{ V}$ | -10 | _ | 10 | μA | | | | | | High Level Output Voltage <sup>4</sup> | V <sub>OH</sub> | I <sub>OUT</sub> = 500 μA | 0.8 x V <sub>D</sub> | _ | _ | V | | | | | | Low Level Output Voltage <sup>4</sup> | V <sub>OL</sub> | I <sub>OUT</sub> = -500 μA | _ | _ | 0.2 x V <sub>D</sub> | V | | | | | - 1. Guaranteed by characterization. - 2. Backwards compatible mode to rev B and rev C. Additional features on this device may increase typical supply current. - 3. For input pins SCLK, SEN, SDIO, RST, RCLK, DCLK, DFS, GPO1, GPO2, and GPO3. - 4. For output pins SDIO, DOUT, GPO1, GPO2, and GPO3. Table 3. Reset Timing Characteristics<sup>1,2,3</sup> $(V_A = 2.7 \text{ to } 5.5 \text{ V}, V_D = 1.62 \text{ to } 3.6 \text{ V}, T_A = -20 \text{ to } 85 ^{\circ}\text{C})$ | Parameter | Symbol | Min | Тур | Max | Unit | |---------------------------------------------------------------|-------------------|-----|-----|-----|------| | RST Pulse Width and GPO1, GPO2/INT Setup to RST <sup>↑4</sup> | t <sub>SRST</sub> | 100 | _ | _ | μs | | GPO1, GPO2/INT Hold from RST↑ | t <sub>HRST</sub> | 30 | _ | _ | ns | | RST Pulse Release Time Before VDD/VIO Turn Off | t <sub>RRST</sub> | 30 | _ | _ | ns | #### **Important Notes:** - 1. When selecting 2-wire mode, the user must ensure that a 2-wire start condition (falling edge of SDIO while SCLK is high) does not occur within 300 ns before the rising edge of RST. - 2. When selecting 2-wire mode, the user must ensure that SCLK is high during the rising edge of RST, and stays high until after the first start condition. - 3. When selecting 3-wire mode, the user must ensure that a rising edge of SCLK does not occur within 300 ns before the rising edge of RST. - 4. If GPO1 and GPO2 are actively driven by the user, then minimum $t_{SRST}$ is only 30 ns. If GPO1 or GPO2 is hi-Z, then minimum $t_{SRST}$ is 100 $\mu$ s, to provide time for on-chip 1 M $\Omega$ devices (active while $\overline{RST}$ is low) to pull GPO1 high and GPO2 low. - 5. RST must be held low for at least 100 µs after all voltage supplies have been ramped up. - **6.** RST needs to be asserted (pulled low) prior to any supply voltage is ramped down. Figure 1. Reset Timing Parameters for Busmode Select Table 4. 2-Wire Control Interface Characteristics 1,2,3 ( $V_A = 2.7$ to 5.5 V, $V_D = 1.62$ to 3.6 V, $T_A = -20$ to 85 °C) | Parameter | Symbol | Test Condition | Min | Тур | Max | Unit | |------------------------------------------|----------------------------------------|----------------|-----------------------------|-----|-----|------| | SCLK Frequency | f <sub>SCL</sub> | | 0 | _ | 400 | kHz | | SCLK Low Time | t <sub>LOW</sub> | | 1.3 | _ | _ | μs | | SCLK High Time | t <sub>HIGH</sub> | | 0.6 | _ | _ | μs | | SCLK Input to SDIO | t <sub>SU:STA</sub> | | 0.6 | _ | _ | μs | | SCLK Input to SDIO | t <sub>HD:STA</sub> | | 0.6 | _ | _ | μs | | SDIO Input to SCLK ↑ Setup | t <sub>SU:DAT</sub> | | 100 | _ | _ | ns | | SDIO Input to SCLK ↓ Hold <sup>4,5</sup> | t <sub>HD:DAT</sub> | | 0 | _ | 900 | ns | | SCLK input to SDIO ↑ Setup (STOP) | t <sub>SU:STO</sub> | | 0.6 | _ | _ | μs | | STOP to START Time | t <sub>BUF</sub> | | 1.3 | _ | _ | μs | | SDIO Output Fall Time | t <sub>f:OUT</sub> | | | _ | 250 | ns | | | | | $20 + 0.1 \frac{C_b}{1pF}$ | | | | | SDIO Input, SCLK Rise/Fall Time | t <sub>f:IN</sub><br>t <sub>r:IN</sub> | | $20 + 0.1 \frac{C_b}{1 pF}$ | _ | 300 | ns | | SCLK, SDIO Capacitive Loading | C <sub>b</sub> | | _ | _ | 50 | pF | | Input Filter Pulse Suppression | t <sub>SP</sub> | | _ | _ | 50 | ns | | N1. 4 | | Ш | | | 1 | | - 1. When $V_D = 0 V$ , SCLK and SDIO are low impedance. - 2. When selecting 2-wire mode, the user must ensure that a 2-wire start condition (falling edge of SDIO while SCLK is high) does not occur within 300 ns before the rising edge of RST. - 3. When selecting 2-wire mode, the user must ensure that SCLK is high during the rising edge of RST, and stays high until after the first start condition. - **4.** The Si4704/05-D60 delays SDIO by a minimum of 300 ns from the V<sub>IH</sub> threshold of SCLK to comply with the minimum t<sub>HD-DAT</sub> specification. - 5. The maximum t<sub>HD:DAT</sub> has only to be met when f<sub>SCL</sub> = 400 kHz. At frequencies below 400 KHz, t<sub>HD:DAT</sub> may be violated as long as all other timing parameters are met. Figure 2. 2-Wire Control Interface Read and Write Timing Parameters Figure 3. 2-Wire Control Interface Read and Write Timing Diagram **Table 5. 3-Wire Control Interface Characteristics** (V<sub>A</sub> = 2.7 to 5.5 V, V<sub>D</sub> = 1.62 to 3.6 V, $T_A$ = -20 to 85 °C) | Parameter | Symbol | Test Condition | Min | Тур | Max | Unit | |--------------------------------------|---------------------------------|----------------|-----|-----|-----|------| | SCLK Frequency | f <sub>CLK</sub> | | 0 | _ | 2.5 | MHz | | SCLK High Time | t <sub>HIGH</sub> | | 25 | _ | _ | ns | | SCLK Low Time | t <sub>LOW</sub> | | 25 | _ | _ | ns | | SDIO Input, SEN to SCLK↑ Setup | t <sub>S</sub> | | 20 | _ | _ | ns | | SDIO Input to SCLK <sup>↑</sup> Hold | t <sub>HSDIO</sub> | | 10 | _ | _ | ns | | SEN Input to SCLK↓ Hold | t <sub>HSEN</sub> | | 10 | _ | _ | ns | | SCLK↑ to SDIO Output Valid | t <sub>CDV</sub> | Read | 2 | _ | 25 | ns | | SCLK↑ to SDIO Output High Z | t <sub>CDZ</sub> | Read | 2 | _ | 25 | ns | | SCLK, SEN, SDIO, Rise/Fall time | t <sub>R</sub> , t <sub>F</sub> | | _ | _ | 10 | ns | **Note:** When selecting 3-wire mode, the user must ensure that a rising edge of SCLK does not occur within 300 ns before the rising edge of RST. Figure 4. 3-Wire Control Interface Write Timing Parameters Figure 5. 3-Wire Control Interface Read Timing Parameters #### **Table 6. Digital Audio Interface Characteristics** ( $V_A = 2.7$ to 5.5 V, $V_D = 1.62$ to 3.6 V, $T_A = -20$ to 85 °C) | Parameter | Symbol | Test Condition | Min | Тур | Max | Unit | |-----------------------------------------------|----------------------|----------------|-----|-----|------|------| | DCLK Cycle Time | t <sub>DCT</sub> | | 26 | _ | 1000 | ns | | DCLK Pulse Width High | t <sub>DCH</sub> | | 10 | _ | _ | ns | | DCLK Pulse Width Low | t <sub>DCL</sub> | | 10 | _ | _ | ns | | DFS Set-up Time to DCLK Rising Edge | t <sub>SU:DFS</sub> | | 5 | _ | _ | ns | | DFS Hold Time from DCLK Rising Edge | t <sub>HD:DFS</sub> | | 5 | _ | _ | ns | | DOUT Propagation Delay from DCLK Falling Edge | t <sub>PD:DOUT</sub> | | 0 | _ | 50 | ns | Figure 6. Digital Audio Interface Timing Parameters, I<sup>2</sup>S Mode Table 7. FM Receiver Characteristics 1,2 $(V_A = 2.7 \text{ to } 5.5 \text{ V}, V_D = 1.62 \text{ to } 3.6 \text{ V}, T_A = -20 \text{ to } 85 ^{\circ}\text{C})$ | Parameter | Symbol | Test Condition | Min | Тур | Max | Unit | |--------------------------------------------------|-----------------|-------------------------------------------|-----|-----|-----|----------------------| | Input Frequency | f <sub>RF</sub> | | 76 | _ | 108 | MHz | | Sensitivity <sup>3,4,5,6</sup> | | (S+N)/N = 26 dB | _ | 2.2 | 3.5 | μV EMF | | RDS Sensitivity <sup>6,7</sup> | | $\Delta f = 2 \text{ kHz},$ RDS BLER < 5% | _ | 10 | _ | μV EMF | | LNA Input Resistance <sup>7,8</sup> | | | 3 | 4 | 5 | kΩ | | LNA Input Capacitance <sup>7,8</sup> | | | 4 | 5 | 6 | pF | | Input IP3 <sup>7,9</sup> | | | 100 | 105 | _ | dBµV EMF | | AM Suppression <sup>3,4,7,8</sup> | | m = 0.3 | 40 | 50 | _ | dB | | Adjacent Channel Selectivity | | ±200 kHz | 35 | 50 | _ | dB | | Alternate Channel Selectivity | | ±400 kHz | 60 | 70 | _ | dB | | Spurious Response Rejection <sup>7</sup> | | In-band | 35 | _ | _ | dB | | Audio Output Voltage <sup>3,4,8</sup> | | | 72 | 80 | 90 | ${\rm mV}_{\rm RMS}$ | | Audio Output L/R Imbalance <sup>3,8,10</sup> | | | _ | _ | 1 | dB | | Audio Frequency Response Low <sup>7</sup> | | −3 dB | _ | _ | 30 | Hz | | Audio Frequency Response High <sup>7</sup> | | −3 dB | 15 | _ | _ | kHz | | Audio Stereo Separation <sup>8,10</sup> | | | 35 | 42 | _ | dB | | Audio Mono S/N <sup>3,4,5,8</sup> | | | 55 | 63 | _ | dB | | Audio Stereo S/N <sup>4,5,7,8</sup> | | | _ | 58 | _ | dB | | Audio THD <sup>3,8,10</sup> | | | _ | 0.1 | 0.5 | % | | De-emphasis Time Constant <sup>7</sup> | | FM_DEEMPHASIS = 2 | 70 | 75 | 80 | μs | | | | FM_DEEMPHASIS = 1 | 45 | 50 | 54 | μs | | Blocking Sensitivity <sup>3,4,5,6,7,11, 12</sup> | | $\Delta f = \pm 400 \text{ kHz}$ | _ | 34 | _ | dΒμV | | | | $\Delta f = \pm 4 \text{ MHz}$ | _ | 30 | _ | dΒμV | - 1. Additional testing information is available in "AN388: Si470x/1x/2x/3x/4x Evaluation Board Test Procedure." Volume = maximum for all tests. Tested at RF = 98.1 MHz. - **2.** To ensure proper operation and receiver performance, follow the guidelines in "AN383: Si47xx Antenna, Schematic, Layout, and Design Guidelines." Skyworks will evaluate schematics and layouts for qualified customers. - 3. $F_{MOD} = 1 \text{ kHz}$ , 75 $\mu$ s de-emphasis, MONO = enabled, and L = R unless noted otherwise. - **4.** $\Delta f = 22.5 \text{ kHz}.$ - **5.** $B_{AF} = 300 \text{ Hz to } 15 \text{ kHz}, \text{ A-weighted}.$ - 6. Analog audio output mode. - 7. Guaranteed by characterization. - **8.** $V_{EMF} = 1 \text{ mV}.$ - **9.** $|f_2 f_1| > 2$ MHz, $f_0 = 2 \times f_1 f_2$ . AGC is disabled. - **10.** $\Delta f = 75 \text{ kHz}.$ - 11. Sensitivity measured at (S+N)/N = 26 dB. - 12. Blocker Amplitude = 100 dBµV. - 13. At temperature (25 °C). - 14. At LOUT and ROUT pins. ## Table 7. FM Receiver Characteristics 1,2 (Continued) $(V_A = 2.7 \text{ to } 5.5 \text{ V}, V_D = 1.62 \text{ to } 3.6 \text{ V}, T_A = -20 \text{ to } 85 ^{\circ}\text{C})$ | Parameter | Symbol | Test Condition | Min | Тур | Max | Unit | |-------------------------------------------------|----------------|-------------------------------------------------------|-----|-----|-----|------------| | Intermod Sensitivity <sup>3,4,5,6,7,11,12</sup> | | $\Delta f = \pm 400 \text{ kHz}, \pm 800 \text{ kHz}$ | _ | 40 | _ | dΒμV | | | | $\Delta f = \pm 4 \text{ MHz}, \pm 8 \text{ MHz}$ | _ | 35 | _ | dΒμV | | Audio Output Load Resistance <sup>7,14</sup> | $R_L$ | Single-ended | 10 | _ | _ | kΩ | | Audio Output Load Capacitance <sup>7,14</sup> | C <sub>L</sub> | Single-ended | _ | _ | 50 | pF | | Seek/Tune Time <sup>7</sup> | | RCLK tolerance = 100 ppm | _ | _ | 60 | ms/channel | | Powerup Time <sup>7</sup> | | From powerdown | _ | _ | 110 | ms | | RSSI Offset <sup>13</sup> | | Input levels of 8 and<br>60 dBµV at RF Input | -3 | _ | 3 | dB | - Additional testing information is available in "AN388: Si470x/1x/2x/3x/4x Evaluation Board Test Procedure." Volume = maximum for all tests. Tested at RF = 98.1 MHz. - **2.** To ensure proper operation and receiver performance, follow the guidelines in "AN383: Si47xx Antenna, Schematic, Layout, and Design Guidelines." Skyworks will evaluate schematics and layouts for qualified customers. - 3. $F_{MOD} = 1 \text{ kHz}$ , 75 $\mu$ s de-emphasis, MONO = enabled, and L = R unless noted otherwise. - **4.** $\Delta f = 22.5 \text{ kHz}.$ - **5.** $B_{AF} = 300 \text{ Hz to } 15 \text{ kHz}, \text{ A-weighted}.$ - 6. Analog audio output mode. - 7. Guaranteed by characterization. - **8.** $V_{FMF} = 1 \text{ mV}.$ - **9.** $|f_2 f_1| > 2$ MHz, $f_0 = 2 \times f_1 f_2$ . AGC is disabled. - **10.** $\Delta f = 75 \text{ kHz}.$ - 11. Sensitivity measured at (S+N)/N = 26 dB. - **12.** Blocker Amplitude = $100 \text{ dB}\mu\text{V}$ . - 13. At temperature (25 °C). - 14. At LOUT and ROUT pins. Table 8. 64–75.9 MHz Input Frequency FM Receiver Characteristics 1,2,3 $(V_A = 2.7 \text{ to } 5.5 \text{ V}, V_D = 1.62 \text{ to } 3.6 \text{ V}, T_A = -20 \text{ to } 85 ^{\circ}\text{C})$ | Parameter | Symbol | Test Condition | Min | Тур | Max | Unit | |-----------------------------------------------|-----------------|--------------------------------------|-----|-----|------|----------------------| | Input Frequency | f <sub>RF</sub> | | 64 | _ | 75.9 | MHz | | Sensitivity <sup>4,5,6,8</sup> | | (S+N)/N = 26 dB | _ | 3.5 | _ | μV EMF | | LNA Input Resistance <sup>3,7</sup> | | | 3 | 4 | 5 | kΩ | | LNA Input Capacitance <sup>3,7</sup> | | | 4 | 5 | 6 | pF | | Input IP3 <sup>9</sup> | | | _ | 105 | _ | dBµV EMF | | AM Suppression <sup>3,4,5,7</sup> | | m = 0.3 | _ | 50 | _ | dB | | Adjacent Channel Selectivity | | ±200 kHz | _ | 50 | _ | dB | | Alternate Channel Selectivity | | ±400 kHz | _ | 70 | _ | dB | | Audio Output Voltage <sup>4,5,7</sup> | | | 72 | 80 | 90 | ${\sf mV}_{\sf RMS}$ | | Audio Output L/R Imbalance <sup>4,7,10</sup> | | | _ | _ | 1 | dB | | Audio Frequency Response Low <sup>3</sup> | | −3 dB | _ | _ | 30 | Hz | | Audio Frequency Response High <sup>3</sup> | | −3 dB | 15 | _ | _ | kHz | | Audio Mono S/N <sup>4,3,5,7</sup> | | | _ | 63 | _ | dB | | Audio THD <sup>4,7,10</sup> | | | _ | 0.1 | _ | % | | De-emphasis Time Constant <sup>3</sup> | | FM_DEEMPHASIS = 2 | 70 | 75 | 80 | μs | | | | FM_DEEMPHASIS = 1 | 45 | 50 | 54 | μs | | Audio Output Load Resistance <sup>3,11</sup> | R <sub>L</sub> | Single-ended | 10 | _ | _ | kΩ | | Audio Output Load Capacitance <sup>3,11</sup> | C <sub>L</sub> | Single-ended | _ | _ | 50 | pF | | Seek/Tune Time <sup>3</sup> | | RCLK tolerance<br>= 100 ppm | _ | _ | 60 | ms/channel | | Powerup Time <sup>3</sup> | | From powerdown | _ | _ | 110 | ms | | RSSI Offset <sup>12</sup> | | Input levels of 8 and<br>60 dBµV EMF | -3 | _ | 3 | dB | - 1. Additional testing information is available in "AN388: Si470x/1x/2x/3x/4x Evaluation Board Test Procedure." Volume = maximum for all tests. Tested at RF = 98.1 MHz. - 2. To ensure proper operation and receiver performance, follow the guidelines in "AN383: Si47xx Antenna, Schematic, Layout, and Design Guidelines." Skyworks will evaluate schematics and layouts for qualified customers. - 3. Guaranteed by characterization. - 4. $F_{MOD} = 1 \text{ kHz}$ , 75 $\mu$ s de-emphasis, MONO = enabled, and L = R unless noted otherwise. - **5.** $\Delta f = 22.5 \text{ kHz}.$ - **6.** $B_{AF} = 300 \text{ Hz to } 15 \text{ kHz}, \text{ A-weighted}.$ - **7.** $V_{EMF} = 1 \text{ mV}.$ - **8.** Analog output mode. - **9.** $|f_2 f_1| > 2$ MHz, $f_0 = 2 \times f_1 f_2$ . AGC is disabled. - **10.** $\Delta f = 75 \text{ kHz}.$ - 11. At LOUT and ROUT pins. - 12. At temperature (25 °C). #### **Table 9. Reference Clock and Crystal Characteristics** $(V_A = 2.7 \text{ to } 5.5 \text{ V}, V_D = 1.62 \text{ to } 3.6 \text{ V}, T_A = -20 \text{ to } 85 \text{ °C})$ | Parameter | Symbol | Test Condition | Min | Тур | Max | Unit | | | | | | |------------------------------------------|--------|--------------------|--------|--------|--------|------|--|--|--|--|--| | Reference Clock | | | | | | | | | | | | | RCLK Supported Frequencies <sup>1</sup> | | | 31.130 | 32.768 | 40,000 | kHz | | | | | | | RCLK Frequency Tolerance <sup>2</sup> | | | -100 | _ | 100 | ppm | | | | | | | REFCLK_PRESCALE | | | 1 | _ | 4095 | | | | | | | | REFCLK | | | 31.130 | 32.768 | 34.406 | kHz | | | | | | | | C | Crystal Oscillator | • | • | | • | | | | | | | Crystal Oscillator Frequency | | | _ | 32.768 | _ | kHz | | | | | | | Crystal Frequency Tolerance <sup>2</sup> | | | -100 | _ | 100 | ppm | | | | | | | Board Capacitance | | | _ | _ | 3.5 | pF | | | | | | | ESR | | | _ | _ | 50 | κΩ | | | | | | | CL <sup>3</sup> | | | 7 | 12 | 22 | pF | | | | | | | CL—single ended <sup>3</sup> | | | 14 | 24 | 44 | pF | | | | | | #### Notes: - The Si473x-D60 divides the RCLK input by REFCLK\_PRESCALE to obtain REFCLK. There are some RCLK frequencies between 31.130 kHz and 40 MHz that are not supported. For more details, see Table 6 of "AN332: Si47xx Programming Guide". - 2. A frequency tolerance of ±50 ppm is required for FM seek/tune using 50 kHz channel spacing. - 3. Guaranteed by characterization. #### **Table 10. Thermal Conditions** | Parameter | Symbol | Min | Тур | Max | Unit | |---------------------------------------------------------------------------------------------------------|----------------|-----|-----|-----|------| | Thermal Resistance* | $\theta_{JA}$ | _ | 80 | _ | °C/W | | Ambient Temperature | T <sub>A</sub> | -20 | 25 | 85 | °C | | Junction Temperature | T <sub>J</sub> | _ | _ | 92 | °C | | *Note: Thermal resistance assumes a multi-layer PCB with the exposed pad soldered to a topside PCB pad. | | | | | | Table 11. Absolute Maximum Ratings<sup>1,2</sup> | Parameter | Symbol | Value | Unit | |--------------------------------|------------------|---------------------------------|----------| | Analog Supply Voltage | $V_{A}$ | -0.5 to 5.8 | V | | Digital and I/O Supply Voltage | V <sub>D</sub> | -0.5 to 3.9 | V | | Input Current <sup>3</sup> | I <sub>IN</sub> | 10 | mA | | Input Voltage <sup>3</sup> | V <sub>IN</sub> | -0.3 to (V <sub>IO</sub> + 0.3) | V | | Operating Temperature | T <sub>OP</sub> | -40 to 95 | °C | | Storage Temperature | T <sub>STG</sub> | -55 to 150 | °C | | RF Input Level <sup>4</sup> | | 0.4 | $V_{pk}$ | - 1. Permanent device damage may occur if the above Absolute Maximum Ratings are exceeded. Functional operation should be restricted to the conditions as specified in the operational sections of this data sheet. Exposure beyond recommended operating conditions for extended periods may affect device reliability. - 2. The Si4704/05-D60 devices are high-performance RF integrated circuits with certain pins having an ESD rating of < 2 kV HBM. Handling and assembly of these devices should only be done at ESD-protected workstations. - 3. For input pins DFS, SCLK, SEN, SDIO, RST, RCLK, GPO1, GPO2, GPO3, and DCLK. - 4. At RF input pin FMI and LPI. ## 2. Typical Application Schematic #### 2.1. QFN Typical Application Schematic - 1. Place C1 close to VA pin and C4 close to VD pin. - 2. All grounds connect directly to GND plane on PCB. - 3. Pins 1 and 20 are no connects, leave floating. - **4.** To ensure proper operation and receiver performance, follow the guidelines in "AN383: Si47xx Antenna, Schematic, Layout, and Design Guidelines." Skyworks will evaluate schematics and layouts for qualified customers. - 5. Pin 2 connects to the FM antenna interface. - 6. Place Si4704/05-D60 as close as possible to antenna and keep the FMI traces as short as possible. ## 2.2. SSOP Typical Application Schematic - 1. Place C1 close to VA and C4 close to VD pin. - 2. All grounds connect directly to GND plane on PCB. - 3. Pins 6 and 7 are no connects, leave floating. - 4. Pin 10 is unused. Tie this pin to GND. - 5. To ensure proper operation and receiver performance, follow the guidelines in "AN383: Si47xx Antenna, Schematic, Layout, and Design Guidelines." Skyworks will evaluate schematics and layouts for qualified customers. - 6. Pin 8 connects to the FM antenna interface. - 7. Place Si4704/05-D60 as close as possible to antenna and keep the FMI traces as short as possible. ## 3. QFN/SSOP Bill of Materials Table 12. Si4704/05-D60 QFN/SSOP Bill of Materials | Component(s) | Value/Description | Supplier | |--------------|----------------------------------------------------------------------------|----------| | C1 | Supply bypass capacitor, 22 nF, ±20%, Z5U/X7R | Murata | | C2 | Coupling capacitor, 1 nF, ±20%, Z5U/X7R | Murata | | C4 | Supply bypass capacitor, 100 nF, 10%, Z5U/X7R | Murata | | U1 | Si4704/05-D60 FM Radio Tuner | Skyworks | | | Optional Components | - | | C5, C6 | Crystal load capacitors, 22 pF, ±5%, COG (Optional for crystal oscillator) | Venkel | | C9 | Noise mitigating capacitor, 2~5 pF (Optional for digital audio) | Murata | | R1 | Resistor, $600 \Omega$ (Optional for digital audio) | Venkel | | R2 | Resistor, 2 k $\Omega$ (Optional for digital audio) | Venkel | | R3 | Resistor, 2 k $\Omega$ (Optional for digital audio) | Venkel | | X1 | 32.768 kHz crystal<br>(Optional for crystal oscillator) | Epson | ## 4. Functional Description #### 4.1. Overview Figure 7. Functional Block Diagram The Si4704/05-D60 CMOS FM radio receiver IC integrates the complete tuner function from antenna input to audio output. This feature enables a cost-efficient digital audio platform for consumer electronics applications with high TDMA noise immunity, superior radio performance, and high fidelity audio power amplification. Offering unmatched integration and PCB space savings, the Si4704/05-D60 requires only few external components and less than 15 mm² of board area, excluding the antenna inputs. The Si4704/05-D60 FM radio provides the space savings and low power consumption necessary for portable devices while delivering the high performance and design simplicity desired for all FM solutions. Leveraging Skyworks' proven and patented Si4700/01 FM tuner's digital low intermediate frequency (low-IF) receiver architecture, the Si4704/05-D60 delivers superior RF performance and interference rejection in the FM bands. The high level of integration and complete system production test simplifies design-in, increases system quality, and improves reliability and manufacturability. The Si4704/05-D60 is a feature-rich solution that includes advanced seek algorithms, soft mute, auto-calibrated digital tuning, FM stereo processing and advanced audio processing. In addition, the Si4704/05-D60 provides analog and digital audio outputs and a programmable reference clock. The device supports I<sup>2</sup>C-compatible 2-wire control interface, and a Si4700/01 backwards-compatible 3-wire control interface. The Si4704/05-D60 utilizes digital signal processing to achieve high fidelity, optimal performance, and design flexibility. The chip provides excellent pilot rejection, selectivity, and unmatched audio performance, and offers both the manufacturer and the end-user extensive programmability and a better listening experience. The Si4705-D60 incorporates a digital signal processor for the European Radio Data System (RDS) and the North American Radio Broadcast Data System (RBDS) including all required symbol decoding, block synchronization, error detection, and error correction functions. Using this feature, the Si4705-D60 enables broadcast data such as station identification and song name to be displayed to the user. #### 4.2. Operating Modes The Si4704/05-D60 operates in FM receive mode. In FM mode, radio signals are received on FMI and processed by the FM front-end circuitry. In addition to the receiver mode, there is a clocking mode to choose to clock the Si4704/05-D60 from a reference clock or crystal. On the Si4704/05-D60, there is an audio output mode to choose between an analog and/or digital audio output. In the analog audio output mode, ROUT and LOUT are used for the audio output pins. In the digital audio mode, DOUT, DFS, and DCLK pins are used. Concurrent analog/digital audio output mode is also available requiring all five pins. #### 4.3. FM Receiver The Si4704/05-D60 FM receiver is based on the proven Si4700/01 FM tuner. The receiver uses a digital low-IF architecture allowing the elimination of external components and factory adjustments. The Si4704/05-D60 integrates a low noise amplifier (LNA) supporting the worldwide FM broadcast band (64 to 108 MHz). An AGC circuit controls the gain of the LNA to optimize sensitivity and rejection of strong interferers. An imagereject mixer downconverts the RF signal to low-IF. The quadrature mixer output is amplified, filtered, and with diaitized high resolution analog-to-digital converters (ADCs). This advanced architecture allows the Si4704/05-D60 to perform channel selection, FM demodulation, and stereo audio processing to achieve superior performance compared to traditional analog architectures. #### 4.4. Digital Audio Interface The digital audio interface operates in slave mode and supports a variety of MSB-first audio data formats including I<sup>2</sup>S and left-justified modes. The interface has three pins: digital data input (DIN), digital frame synchronization input (DFS), and a digital bit synchronization input clock (DCLK). The Si4704/05-D60 supports a number of industry-standard sampling rates including 32, 44.1, and 48 kHz. The digital audio interface enables low-power operation by eliminating the need for redundant DACs and ADCs on the audio baseband processor. #### 4.4.1. Audio Data Formats The digital audio interface operates in slave mode and supports three different audio data formats: - I<sup>2</sup>S - Left-Justified - DSP Mode In I<sup>2</sup>S mode, by default the MSB is captured on the second rising edge of DCLK following each DFS transition. The remaining bits of the word are sent in order, down to the LSB. The left channel is transferred first when the DFS is low, and the right channel is transferred when the DFS is high. In left-justified mode, by default the MSB is captured on the first rising edge of DCLK following each DFS transition. The remaining bits of the word are sent in order, down to the LSB. The left channel is transferred first when the DFS is high, and the right channel is transferred when the DFS is low. In DSP mode, the DFS becomes a pulse with a width of 1DCLK period. The left channel is transferred first, followed right away by the right channel. There are two options in transferring the digital audio data in DSP mode: the MSB of the left channel can be transferred on the first rising edge of DCLK following the DFS pulse or on the second rising edge. In all audio formats, depending on the word size, DCLK frequency, and sample rates, there may be unused DCLK cycles after the LSB of each word before the next DFS transition and MSB of the next word. In addition, if preferred, the user can configure the MSB to be captured on the falling edge of DCLK via properties. The number of audio bits can be configured for 8, 16, 20, or 24 bits. #### 4.4.2. Audio Sample Rates The device supports a number of industry-standard sampling rates including 32, 44.1, and 48 kHz. The digital audio interface enables low-power operation by eliminating the need for redundant DACs on the audio baseband processor. Figure 8. I<sup>2</sup>S Digital Audio Format Figure 9. Left-Justified Digital Audio Format Figure 10. DSP Digital Audio Format #### 4.5. Stereo Audio Processing The output of the FM demodulator is a stereo multiplexed (MPX) signal. The MPX standard was developed in 1961, and is used worldwide. Today's MPX signal format consists of left + right (L+R) audio, left - right (L-R) audio, a 19 kHz pilot tone, and RDS/RBDS data as shown in Figure 11 below. Figure 11. MPX Signal Spectrum #### 4.5.1. Stereo Decoder The Si4704/05-D60's integrated stereo decoder automatically decodes the MPX signal using DSP techniques. The 0 to 15 kHz (L+R) signal is the mono output of the FM tuner. Stereo is generated from the (L+R), (L-R), and a 19 kHz pilot tone. The pilot tone is used as a reference to recover the (L-R) signal. Output left and right channels are obtained by adding and subtracting the (L+R) and (L-R) signals respectively. #### 4.5.2. Stereo-Mono Blending Adaptive noise suppression is employed to gradually combine the stereo left and right audio channels to a mono (L+R) audio signal as the signal quality degrades to maintain optimum sound fidelity under varying reception conditions. Three metrics, received signal strength indicator (RSSI), signal-to-noise ratio (SNR), and multipath interference, are monitored simultaneously in forcing a blend from stereo to mono. The metric which reflects the minimum signal quality takes precedence and the signal blended appropriately. All three metrics have programmable stereo/mono thresholds and attack/release rates. If a metric falls below its mono threshold, the signal is blended from stereo to full mono. If all metrics are above their respective stereo thresholds, then no action is taken to blend the signal. If a metric falls between its mono and stereo thresholds, then the signal is blended to the level proportional to the metric's value between its mono and stereo thresholds, with an associated attack and release rate. #### 4.6. Received Signal Qualifiers The quality of a tuned signal can vary depending on many factors including environmental conditions, time of day, and position of the antenna. To adequately manage the audio output and avoid unpleasant audible effects to the end-user, the Si4704/05-D60 monitors and provides indicators of the signal quality, allowing the host processor to perform additional processing if required by the customer. The Si4704/05-D60 monitors signal quality metrics including RSSI, SNR, and multipath interference on FM signals. These metrics are used to optimize signal processing and are also reported to the host processor. The signal processing algorithms can use either Skyworks' optimized settings (recommended) or be customized to modify performance. #### 4.7. Volume Control The audio output may be muted. Volume is adjusted digitally by the RX\_VOLUME property. #### 4.8. Stereo DAC High-fidelity stereo digital-to-analog converters (DACs) drive analog audio signals onto the LOUT and ROUT pins. The audio output may be muted. #### 4.9. Soft Mute The soft mute feature is available to attenuate the audio outputs and minimize audible noise in very weak signal conditions. The soft mute feature is triggered by the SNR metric. The SNR threshold for activating soft mute is programmable, as are soft mute attenuation levels and attack and release rates. #### 4.10. FM Hi-Cut Control Hi-cut control is employed on audio outputs with degradation of the signal due to low SNR and/or multipath interference. Two metrics, SNR and multipath interference, are monitored concurrently in forcing hi-cut of the audio outputs. Programmable minimum and maximum thresholds are available for both metrics. The transition frequency for hi-cut is also programmable with up to seven hi-cut filter settings. A single set of attack and release rates for hi-cut are programmable for both metrics from a range of 2 ms to 64 s. The level of hi-cut applied can be monitored with the FM\_RSQ\_STATUS command. Hi-cut can be disabled by setting the hi-cut filter to audio bandwidth of 15 kHz. #### 4.11. De-emphasis Pre-emphasis and de-emphasis is a technique used by FM broadcasters to improve the signal-to-noise ratio of FM receivers by reducing the effects of high-frequency interference and noise. When the FM signal is transmitted, a pre-emphasis filter is applied to accentuate the high audio frequencies. The Si4704/05-D60 incorporates a de-emphasis filter which attenuates high frequencies to restore a flat frequency response. Two time constants are used in various regions. The deemphasis time constant is programmable to 50 or 75 µs and is set by the FM DEEMPHASIS property. # 4.12. RDS/RBDS Processor (Si4705-D60 Only) The Si4705-D60 implements an RDS/RBDS\* processor for symbol decoding, block synchronization, error detection, and error correction. The Si4705-D60 device is user configurable and provides an optional interrupt when RDS is synchronized, loses synchronization, and/or the user configurable RDS FIFO threshold has been met. The Si4705-D60 reports RDS decoder synchronization status and detailed bit errors in the information word for each RDS block with the FM\_RDS\_STATUS command. The range of reportable block errors is 0, 1–2, 3–5, or 6+. More than six errors indicates that the corresponding block information word contains six or more non-correctable errors or that the block checkword contains errors. The pilot does not have to be present to decode RDS/RBDS. \*Note: RDS/RBDS is referred to only as RDS throughout the remainder of this document. #### 4.13. Tuning The tuning frequency is directly programmed using the FM\_TUNE\_FREQ command. The Si4704/05-D60 supports channel spacing steps of 10 kHz in FM mode. #### 4.14. Seek The Si4704/05-D60 seek functionality is performed completely on-chip and will search up or down the selected frequency band for a valid channel. A valid channel is qualified according to a series of programmable signal indicators and thresholds. The seek function can be made to stop at the band edge and provide an interrupt, or wrap the band and continue seeking until arriving at the original departure frequency. The device sets interrupts with found valid stations or, if the seek results in zero found valid stations, the device indicates failure and again sets an interrupt. Refer to "AN332: Si47xx Programming Guide". The Si4704/05-D60 uses RSSI, SNR, and AFC to qualify stations. Most of these variables have programmable thresholds for modifying the seek function according to customer needs. RSSI is employed first to screen all possible candidate stations. SNR and AFC are subsequently used in screening the RSSI qualified stations. The more thresholds the system engages, the higher the confidence that any found stations will indeed be valid broadcast stations. The Si4704/05-D60 defaults set RSSI to a mid-level threshold and add an SNR threshold set to a level delivering acceptable audio performance. This trade-off will eliminate very low RSSI stations while keeping the seek time to acceptable levels. Generally, the time to auto-scan and store valid channels for an entire FM band with all thresholds engaged is very short depending on the band content. Seek is initiated using the FM SEEK START command. The RSSI, SNR, and AFC threshold settings are adjustable using properties. #### 4.15. Reference Clock The Si4704/05-D60 reference clock is programmable, supporting RCLK frequencies listed in Table 9, "Reference Clock and Crystal Characteristics," on page 14. Refer to Table 2, "DC Characteristics," on page 5 for switching voltage levels and Table 9 for frequency tolerance information. An onboard crystal oscillator is available to generate the 32.768 kHz reference when an external crystal and load capacitors are provided. Refer to "2. Typical Application Schematic" on page 16. This mode is enabled using the POWER\_UP command. Refer to "AN332: Si47xx Programming Guide". The Si4704/05-D60 performance may be affected by data activity on the SDIO bus when using the integrated internal oscillator. SDIO activity results from polling the tuner for status or communicating with other devices that share the SDIO bus. If there is SDIO bus activity while the Si4704/05-D60 is performing the seek/tune function, the crystal oscillator may experience jitter, which may result in mistunes, false stops, and/or lower SNR. For best seek/tune results, Skyworks recommends that all SDIO data traffic be suspended during Si4704/05-D60 seek and tune operations. This is achieved by keeping the bus quiet for all other devices on the bus, and delaying tuner polling until the tune or seek operation is complete. The seek/tune complete (STC) interrupt should be used instead of polling to determine when a seek/tune operation is complete. #### 4.16. Control Interface A serial port slave interface is provided, which allows an external controller to send commands to the Si4704/05-D60 and receive responses from the device. The serial port can operate in two bus modes: 2-wire mode and 3-wire mode. The Si4704/05-D60 selects the bus mode by sampling the state of the GPO1 and GPO2 pins on the rising edge of RST. The GPO1 pin includes an internal pull-up resistor, which is connected while RST is low, and the GPO2 pin includes an internal pull-down resistor, which is connected while RST is low. Therefore, it is only necessary for the user to actively drive pins which differ from these states. See Table 13. Table 13. Bus Mode <u>Select on Rising Edge of RST</u> | Bus Mode | GPO1 | GPO2 | |----------|----------------|------| | 2-Wire | 1 | 0 | | 3-Wire | 0 (must drive) | 0 | After the rising edge of RST, the pins GPO1 and GPO2 are used as general purpose output (O) pins, as described in Section "4.17. GPO Outputs". In any bus mode, commands may only be sent after VD and VA supplies are applied. In any bus mode, before sending a command or reading a response, the user must first read the status byte to ensure that the device is ready (CTS bit is high). #### 4.16.1. 2-Wire Control Interface Mode When selecting 2-wire mode, the user must ensure that SCLK is high during the rising edge of RST, and stays high until after the first start condition. Also, a start condition must not occur within 300 ns before the rising edge of RST. The 2-wire bus mode uses only the SCLK and SDIO pins for signaling. A transaction begins with the START condition, which occurs when SDIO falls while SCLK is high. Next, the user drives an 8-bit control word serially on SDIO, which is captured by the device on rising edges of SCLK. The control word consists of a 7-bit device address, followed by a read/write bit (read = 1, write = 0). The Si4704/05-D60 acknowledges the control word by driving SDIO low on the next falling edge of SCLK. Although the Si4704/05-D60 will respond to only a single device address, this address can be changed with the SEN pin (note that the SEN pin is not used for signaling in 2-wire mode). Refer to "AN332: Si47xx Programming Guide" For write operations, the user then sends an 8-bit data byte on SDIO, which is captured by the device on rising edges of SCLK. The Si4704/05-D60 acknowledges each data byte by driving SDIO low for one cycle, on the next falling edge of SCLK. The user may write up to 8 data bytes in a single 2-wire transaction. The first byte is a command, and the next seven bytes are arguments. For read operations, after the Si4704/05-D60 has acknowledged the control byte, it will drive an 8-bit data byte on SDIO, changing the state of SDIO on the falling edge of SCLK. The user acknowledges each data byte by driving SDIO low for one cycle, on the next falling edge of SCLK. If a data byte is not acknowledged, the transaction will end. The user may read up to 16 data bytes in a single 2-wire transaction. These bytes contain the response data from the Si4704/05-D60. A 2-wire transaction ends with the STOP condition, which occurs when SDIO rises while SCLK is high. For details on timing specifications and diagrams, refer to Table 4, "2-Wire Control Interface Characteristics" on page 7; Figure 2, "2-Wire Control Interface Read and Write Timing Parameters," on page 8, and Figure 3, "2-Wire Control Interface Read and Write Timing Diagram," on page 8. #### 4.16.2. 3-Wire Control Interface Mode When selecting 3-wire mode, the user must ensure that a rising edge of SCLK <u>does</u> not occur within 300 ns before the rising edge of RST. The 3-wire bus mode uses the SCLK, SDIO, and SEN\_pins. A transaction begins when the user drives $\overline{\text{SEN}}$ low. Next, the user drives a 9-bit control word on SDIO, which is captured by the device on rising edges of SCLK. The control word consists of a 9-bit device address (A7:A5 = 101b), a read/write bit (read = 1, write = 0), and a 5-bit register address (A4:A0). For write operations, the control word is followed by a 16-bit data word, which is captured by the device on rising edges of SCLK. For read operations, the control word is followed by a delay of one-half SCLK cycle for bus turn-around. Next, the Si4704/05-D60 will drive the 16-bit read data word serially on SDIO, changing the state of SDIO on each rising edge of SCLK. A transaction ends when the user sets \$\overline{SEN}\$ high, then pulses \$CLK\$ high and low one final time. \$CLK\$ may either stop or continue to toggle while \$\overline{SEN}\$ is high. In 3-wire mode, commands are sent by first writing each argument to register(s) 0xA1-0xA3, then writing the command word to register 0xA0. A response is retrieved by reading registers 0xA8-0xAF. For details on timing specifications and diagrams, refer to Table 5, "3-Wire Control Interface Characteristics," on page 9, Figure 4, and Figure 5. #### 4.17. GPO Outputs The Si4704/05-D60 provides three general-purpose output pins. The GPO pins can be configured to output a constant low, constant high, or high-impedance. The GPO pins can be reconfigured as specialized functions. #### 4.18. Firmware Upgrades The Si4704/05-D60 contains on-chip program RAM to accommodate minor changes to the firmware. This allows Skyworks to provide future firmware updates to optimize the characteristics of new radio designs and those already deployed in the field. ## 4.19. Reset, Powerup, and Powerdown Setting the RST pin low will disable analog and digital circuitry, reset the registers to their default settings, and disable the bus. Setting the RST pin high will bring the device out of reset. The Si4704/05-D60 contains an on-board non-volatile memory for storing its operational firmware. Proper timing as specified in this data sheet, particularly with respect to keeping RST pin low during any power supply transitions, must be honored to avoid the risk of corrupting the contents of this memory, which can render the device permanently non-functional. A powerdown mode is available to reduce power consumption when the part is idle. Putting the device in powerdown mode will disable analog and digital circuitry while keeping the bus active. ## 4.20. 2 V Operation (SSOP Only) The Si4704/05-D60 is capable of operating down to 2 V as the battery drains in an application. Any power-up or reset is not guaranteed to work below the dc characteristics defined in Table 2. This capability enables a much longer run time in battery operated devices. #### 4.21. Programming with Commands To ease development time and offer maximum customization, the Si4704/05-D60 provides a simple yet powerful software interface to program the receiver. The device is programmed using commands, arguments, properties, and responses. To perform an action, the user writes a command byte and associated arguments, causing the chip to execute the given command. Commands control an action such as powerup the device, shut down the device, or tune to a station. Arguments are specific to a given command and are used to modify the command. Properties are a special command argument used to modify the default chip operation and are generally configured immediately after powerup. Examples of properties are de-emphasis level, RSSI seek threshold, and soft mute attenuation threshold. Responses provide the user information and are echoed after a command and associated arguments are issued. All commands provide a 1-byte status update, indicating interrupt and clear-to-send status information. For a detailed description of the commands and properties for the Si4704/05-D60, see "AN332: Si47xx Programming Guide." ## 5. Pin Descriptions #### 5.1. Si4704/05-D60-GM | Pin Number(s) | Name | Description | |---------------|----------------|------------------------------------------------------------------------------------------------------------| | 1, 20 | NC | No connect. Leave floating. | | 2 | FMI | FM RF inputs. FMI should be connected to the antenna trace. | | 3 | RFGND | RF ground. Connect to ground plane on PCB. | | 4 | LPI | Embedded antenna input. | | 5 | RST | Device reset input (active low). | | 6 | SEN | Serial enable input (active low). | | 7 | SCLK | Serial clock input. | | 8 | SDIO | Serial data input/output. | | 9 | RCLK | External reference oscillator input. | | 10 | V <sub>D</sub> | Digital and I/O supply voltage. | | 11 | V <sub>A</sub> | Analog supply voltage. May be connected directly to battery. | | 12, GND PAD | GND | Ground. Connect to ground plane on PCB. | | 13 | ROUT/[DOUT] | Right audio line output for analog output mode. | | 14 | LOUT/[DFS] | Left audio line output for analog output mode. | | 15 | DOUT | Digital output data for digital output mode. | | 16 | DFS | Digital frame synchronization input for digital output mode. | | 17 | GPO3/[DCLK] | General purpose output, crystal oscillator, or digital bit synchronous clock input in digital output mode. | | 18 | GPO2/[INT] | General purpose output or interrupt pin. | | 19 | GPO1 | General purpose output. | #### 5.2. Si4704/05-D60-GU | | | | 1 | |-------------|----|----|-------------| | DOUT | 1● | 24 | LOUT/[DFS] | | DFS | 2 | 23 | ROUT/[DOUT] | | GPO3/[DCLK] | 3 | 22 | DBYP | | GPO2/[ĪNT] | 4 | 21 | VA | | GPO1 | 5 | 20 | VD | | NC | 6 | 19 | RCLK | | NC | 7 | 18 | SDIO | | FMI | 8 | 17 | SCLK | | RFGND | 9 | 16 | SEN | | NC | 10 | 15 | RST | | LPI | 11 | 14 | GND | | NC | 12 | 13 | GND | | | | | I | | Pin Number(s) | Name | Description | |---------------|----------------|------------------------------------------------------------------------------------------------------------| | 1 | DOUT | Digital output data for digital output mode. | | 2 | DFS | Digital frame synchronization input for digital output mode. | | 3 | GPO3/[DCLK] | General purpose output, crystal oscillator, or digital bit synchronous clock input in digital output mode. | | 4 | GPO2/[INT] | General purpose output or interrupt pin. | | 5 | GPO1 | General purpose output. | | 6,7 | NC | No connect. Leave floating. | | 8 | FMI | FM RF inputs. FMI should be connected to the antenna trace. | | 9 | RFGND | RF ground. Connect to ground plane on PCB. | | 10 | NC | Unused. Tie these pins to GND. | | 11 | LPI | Embedded antenna input. | | 12 | NC | Unused. Tie these pins to GND. | | 13,14 | GND | Ground. Connect to ground plane on PCB. | | 15 | RST | Device reset input (active low). | | 16 | SEN | Serial enable input (active low). | | 17 | SCLK | Serial clock input. | | 18 | SDIO | Serial data input/output. | | 19 | RCLK | External reference oscillator input. | | 20 | $V_{D}$ | Digital and I/O supply voltage. | | 21 | V <sub>A</sub> | Analog supply voltage. May be connected directly to battery. | | 22 | DBYP | Bypass capacitor. | | 23 | ROUT/[DOUT] | Right audio line output in analog output mode. | | 24 | LOUT/[DFS] | Left audio line output in analog output mode. | ## 6. Ordering Guide | Part Number <sup>1</sup> | Description | Package<br>Type | Operating<br>Temperature/Voltage | |----------------------------|-----------------------------------------------|-----------------|----------------------------------| | Si4704-D60-GM | FM Broadcast Radio Receiver | QFN<br>Pb-free | −20 to 85 °C | | Si4704-D60-GU <sup>2</sup> | - FIVI BIOAUCAST NAUIO Neceivei | SSOP<br>Pb-free | 2.7 to 5.5 V | | Si4705-D60-GM | FM Broadcast Radio Receiver with RDS/RBDS | QFN<br>Pb-free | −20 to 85 °C | | Si4705-D60-GU <sup>2</sup> | - Fivi Bioaucast Radio Receiver with RD3/RBD3 | SSOP<br>Pb-free | 2.7 to 5.5 V | - $\textbf{1.} \quad \text{Add an "(R)" at the end of the device part number to denote tape and reel option.}$ - **2.** SSOP devices operate down to $V_A = 2 V$ at 25 °C. ## 7. Package Outline #### 7.1. Si4704/05-D60 QFN Figure 12 illustrates the package details for the Si4704/05-D60. Table 14 lists the values for the dimensions shown in the illustration. Figure 12. 20-Pin Quad Flat No-Lead (QFN) **Table 14. Package Dimensions** | Symbol | | Millimeters | | | |--------|----------|-------------|------|--| | Symbol | Min | Nom | Max | | | Α | 0.50 | 0.55 | 0.60 | | | A1 | 0.00 | 0.02 | 0.05 | | | b | 0.20 | 0.25 | 0.30 | | | С | 0.27 | 0.32 | 0.37 | | | D | | 3.00 BSC | | | | D2 | 1.65 | 1.70 | 1.75 | | | е | 0.50 BSC | | | | | Е | 3.00 BSC | | | | | E2 | 1.65 | 1.70 | 1.75 | | | Cumbal | | Millimeters | | |--------|------|-------------|------| | Symbol | Min | Nom | Max | | f | | 2.53 BSC | | | L | 0.35 | 0.40 | 0.45 | | L1 | 0.00 | _ | 0.10 | | aaa | _ | _ | 0.05 | | bbb | _ | _ | 0.05 | | ccc | _ | _ | 0.08 | | ddd | _ | _ | 0.10 | | eee | _ | _ | 0.10 | - 1. All dimensions are shown in millimeters (mm) unless otherwise noted. - 2. Dimensioning and tolerancing per ANSI Y14.5M-1994. #### 7.2. Si4704/05-D60 SSOP Figure 13 illustrates the package details for the Si4704/05-D60. Table 15 lists the values for the dimensions shown in the illustration. Figure 13. 24-Pin SSOP **Table 15. Package Dimensions** | Dimension | Min | Nom | Max | |-----------|------|-----------|------| | A | _ | _ | 1.75 | | A1 | 0.10 | _ | 0.25 | | b | 0.20 | _ | 0.30 | | С | 0.10 | _ | 0.25 | | D | | 8.65 BSC | | | E | | 6.00 BSC | | | E1 | | 3.90 BSC | | | е | | 0.635 BSC | | | L | 0.40 | _ | 1.27 | | L2 | | 0.25 BSC | | | θ | 0° | _ | 8° | | aaa | 0.20 | | | | bbb | 0.18 | | | | ccc | 0.10 | | | | ddd | | 0.10 | | - 1. All dimensions shown are in millimeters (mm) unless otherwise noted. - 2. Dimensioning and Tolerancing per ANSI Y14.5M-1994. - 3. This drawing conforms to the JEDEC Solid State Outline MO-137, Variation AE. - **4.** Recommended card reflow profile is per the JEDEC/IPC J-STD-020 specification for Small Body Components. ## 8. PCB Land Pattern #### 8.1. Si4704/05-D60 QFN Figure 14 illustrates the PCB land pattern details for the Si4704/05-D60-GM QFN. Table 16 lists the values for the dimensions shown in the illustration. Figure 14. PCB Land Pattern **Table 16. PCB Land Pattern Dimensions** | Cumbal | Millimeters | | | |--------|-------------|------|--| | Symbol | Min | Max | | | D | 2.71 | REF | | | D2 | 1.60 | 1.80 | | | е | 0.50 BSC | | | | E | 2.71 REF | | | | E2 | 1.60 | 1.80 | | | f | 2.53 BSC | | | | GD | 2.10 — | | | | Symbol | Millimeters | | | |--------|-------------|------|--| | | Min | Max | | | GE | 2.10 | _ | | | W | _ | 0.34 | | | Χ | _ | 0.28 | | | Y | 0.61 REF | | | | ZE | _ | 3.31 | | | ZD | _ | 3.31 | | | 20 | | 3.31 | | #### Notes: General - 1. All dimensions shown are in millimeters (mm) unless otherwise noted. - 2. Dimensioning and Tolerancing is per the ANSI Y14.5M-1994 specification. - 3. This Land Pattern Design is based on IPC-SM-782 guidelines. - **4.** All dimensions shown are at Maximum Material Condition (MMC). Least Material Condition (LMC) is calculated based on a Fabrication Allowance of 0.05 mm. #### **Notes: Solder Mask Design** 1. All metal pads are to be non-solder mask defined (NSMD). Clearance between the solder mask and the metal pad is to be 60 µm minimum, all the way around the pad. #### Notes: Stencil Design - A stainless steel, laser-cut, and electro-polished stencil with trapezoidal walls should be used to assure good solder paste release. - 2. The stencil thickness should be 0.125 mm (5 mils). - **3.** The ratio of stencil aperture to land pad size should be 1:1 for the perimeter pads. - **4.** A 1.45 x 1.45 mm square aperture should be used for the center pad. This provides approximately 70% solder paste coverage on the pad, which is optimum to assure correct component stand-off. #### **Notes: Card Assembly** - 1. A No-Clean, Type-3 solder paste is recommended. - 2. The recommended card reflow profile is per the JEDEC/IPC J-STD-020 specification for Small Body Components. #### 8.2. Si4704/05-D60 SSOP Figure 15 illustrates the PCB land pattern details for the Si4704/05-D60-GU SSOP. Table 17 lists the values for the dimensions shown in the illustration. Figure 15. PCB Land Pattern **Table 17. PCB Land Pattern Dimensions** | Dimension | Min | Max | |-----------|-------|------| | С | 5.20 | 5.30 | | E | 0.635 | BSC | | X | 0.30 | 0.40 | | Y1 | 1.50 | 1.60 | #### General: - 1. All dimensions shown are in millimeters (mm) unless otherwise noted. - 2. This land pattern design is based on the IPC-7351 guidelines. #### Solder Mask Design: 3. All metal pads are to be non-solder mask defined (NSMD). Clearance between the solder mask and the metal pad is to be 60 µm minimum, all the way around the pad. #### Stencil Design: - **4.** A stainless steel, laser-cut and electro-polished stencil with trapezoidal walls should be used to assure good solder paste release. - 5. The stencil thickness should be 0.125 mm (5 mils). - **6.** The ratio of stencil aperture to land pad size should be 1:1 for all perimeter pads. ## Card Assembly: - 7. A No-Clean, Type-3 solder paste is recommended. - 8. The recommended card reflow profile is per the JEDEC/IPC J-STD-020 specification for Small Body Components. ## 9. Top Markings ## 9.1. Si4704/05-D60 Top Marking (QFN) ## 9.2. Top Marking Explanation (QFN) | Mark Method: | YAG Laser | | |-----------------|--------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------| | Line 1 Marking: | Part Number | 04 = Si4704, 05 = Si4705-D60. | | | Firmware Revision | 60 = Firmware Revision 6.0. | | Line 2 Marking: | Die Revision | D = Revision D Die. | | | TTT = Internal Code | Internal tracking code. | | Line 3 Marking: | Circle = 0.5 mm Diameter (Bottom-Left Justified) | Pin 1 Identifier. | | | Y = Year<br>WW = Workweek | Assigned by the Assembly House. Corresponds to the last significant digit of the year and work week of the mold date. | ## 9.3. Si4704/05-D60 Top Marking (SSOP) ## 9.4. Top Marking Explanation (SSOP) | Mark Method: | YAG Laser | | | |-----------------|------------------------------------------------------------|-----------------------------------|--| | Line 1 Marking: | Part Number | 4704 = Si4704; 4705 = Si4705-D60. | | | | Die Revision | D = Revision D die. | | | | Firmware Revision | 60 = Firmware Revision 6.0. | | | | Package Type | GU = 24-pin SSOP Pb-free package | | | Line 2 Marking: | YY = Year<br>WW = Work week<br>TTTTTT = Manufacturing code | Assigned by the Assembly House. | | # Si4704/05-D60 ## 10. Additional Reference Resources Contact your local sales representatives for more information or to obtain copies of the following references: - EN55020 Compliance Test Certificate - AN332: Si47xx Programming Guide - AN383: Si47xx Antenna, Schematic, Layout, and Design Guidelines - AN388: Si470x/1x/2x/3x/4x Evaluation Board Test Procedure - Si47xx EVB User's Guide - Customer Support Site: www.skyworksinc.com/en/Support ## **DOCUMENT CHANGE LIST:** #### Revision 0.4 to Revision 1.0 - Updated application schematic. - Updated pin descriptions. #### Revision 1.0 to Revision 1.1 - Updated front page pin assignments. - Updated Table 6, "Digital Audio Interface Characteristics," on page 10. - Updated Table 9, "Reference Clock and Crystal Characteristics," on page 14. - Added Table 10, "Thermal Conditions," on page 14. - Updated Section "5. Pin Descriptions" on page 26. - Updated Section "5.1. Si4704/05-D60-GM" on page 26. - Updated Section "5.2. Si4704/05-D60-GU" on page 27. #### **Revision 1.1 to Revision 1.2** - Deleted the AUXIN feature. - Updated Table 3, "Reset Timing Characteristics." - Updated Table 10, "Thermal Conditions." - Updated Section 4.19, "Reset, Powerup, and Powerdown." www.skyworksinc.com/quality **Support & Resources** www.skyworksinc.com/support #### Copyright © 2021 Skyworks Solutions, Inc. All Rights Reserved. Information in this document is provided in connection with Skyworks Solutions, Inc. ("Skyworks") products or services. These materials, including the information contained herein, are provided by Skyworks as a service to its customers and may be used for informational purposes only by the customer. Skyworks assumes no responsibility for errors or omissions in these materials or the information contained herein. Skyworks may change its documentation, products, services, specifications or product descriptions at any time, without notice. Skyworks makes no commitment to update the materials or information and shall have no responsibility whatsoever for conflicts, incompatibilities, or other difficulties arising from any future changes. No license, whether express, implied, by estoppel or otherwise, is granted to any intellectual property rights by this document. Skyworks assumes no liability for any materials, products or information provided hereunder, including the sale, distribution, reproduction or use of Skyworks products, information or materials, except as may be provided in Skyworks' Terms and Conditions of Sale. THE MATERIALS, PRODUCTS AND INFORMATION ARE PROVIDED "AS IS" WITHOUT WARRANTY OF ANY KIND, WHETHER EXPRESS, IMPLIED, STATUTORY, OR OTHERWISE, INCLUDING FITNESS FOR A PARTICULAR PURPOSE OR USE, MERCHANTABILITY, PERFORMANCE, QUALITY OR NON-INFRINGEMENT OF ANY INTELLECTUAL PROPERTY RIGHT; ALL SUCH WARRANTIES ARE HEREBY EXPRESSLY DISCLAIMED. SKYWORKS DOES NOT WARRANT THE ACCURACY OR COMPLETENESS OF THE INFORMATION, TEXT, GRAPHICS OR OTHER ITEMS CONTAINED WITHIN THESE MATERIALS. SKYWORKS SHALL NOT BE LIABLE FOR ANY DAMAGES, INCLUDING BUT NOT LIMITED TO ANY SPECIAL, INDIRECT, INCIDENTAL, STATUTORY, OR CONSEQUENTIAL DAMAGES, INCLUDING WITHOUT LIMITATION, LOST REVENUES OR LOST PROFITS THAT MAY RESULT FROM THE USE OF THE MATERIALS OR INFORMATION, WHETHER OR NOT THE RECIPIENT OF MATERIALS HAS BEEN ADVISED OF THE POSSIBILITY OF SUCH DAMAGE. Skyworks products are not intended for use in medical, lifesaving or life-sustaining applications, or other equipment in which the failure of the Skyworks products could lead to personal injury, death, physical or environmental damage. Skyworks customers using or selling Skyworks products for use in such applications do so at their own risk and agree to fully indemnify Skyworks for any damages resulting from such improper use or sale. Customers are responsible for their products and applications using Skyworks products, which may deviate from published specifications as a result of design defects, errors, or operation of products outside of published parameters or design specifications. Customers should include design and operating safeguards to minimize these and other risks. Skyworks assumes no liability for applications assistance, customer product design, or damage to any equipment resulting from the use of Skyworks products outside of Skyworks' published specifications or parameters. Skyworks, the Skyworks symbol, Sky5®, SkyOne®, SkyBlue™, Skyworks Green™, Clockbuilder®, DSPLL®, ISOmodem®, ProSLIC®, and SiPHY® are trademarks or registered trademarks of Skyworks Solutions, Inc. or its subsidiaries in the United States and other countries. Third-party brands and names are for identification purposes only and are the property of their respective owners. Additional information, including relevant terms and conditions, posted at www.skyworksinc.com, are incorporated by reference.