# Si3228x: ProSLIC® Single-Chip Dual FXS Solution The Si3228x Dual ProSLIC® devices, in a single package, implement two complete foreign exchange station (FXS) telephony interfaces. The Si3228x devices operate from a 3.3 V supply and have standard PCM/SPI or 3-wire ISI digital interfaces. A pair of built-in dc-dc converter controllers can be used to automatically generate the optimal battery voltage required for each line-state, optimizing efficiency and minimizing heat generation. The Si3228x devices are designed to operate with capacitive boost tracking battery supply for lower power, cost, and footprint vs. other tracking or shared battery supplies in the industry. Self-testing and metallic loop testing (MLT) is facilitated by the built-in DSP, monitor ADC, and test load. The devices are available with wideband audio for better than PSTN voice quality, DTMF detection, and Smart Ringing. Smart Ringing reduces the peak current with 2-channel ringing for lower-cost ac-dc adapters. The Si3228x devices are available in a 7 x 7 mm 48-pin QFN or 8 x 8 mm 56-pin QFN package. #### Applications: - · VoIP gateways and routers - xDSL IADs - Optical Network Terminals/Units (ONT/U) - Analog Terminal Adapters (ATA) - · Cable eMTA - · Wireless Fixed Terminals (WFT) - Wireless Local Loop (WLL) - WiMAX CPE - Private Branch Exchange (PBX) - · VoIP MDU gateways **Functional Block Diagram** #### **KEY FEATURES** - Two complete FXS channels in a single 7x7 or 8x8 mm package - · Performs all BORSCHT functions - Ideal for short- or medium-loop applications - Ultra-low power consumption - · Patented low-power ringing - · Patent-pending Smart Ringing - Reduces peak current with 2-channel ringing - · Adaptive ringing - · Simplified configuration and diagnostics - · Supported by ProSLIC API - · Audio diagnostics with loopback - · Integrated test load - · Wideband voice support - · On-hook transmission - · Loop or ground start operation - · Smooth polarity reversal - Programmable interrupts - · Software-programmable parameters: - Ringing frequency, amplitude, cadence, and waveshape - · Two-wire ac impedance - · Transhybrid balance - DC current loop feed (10-45 mA) - Loop closure and ring trip thresholds - · Ground key detect threshold - Flexible integrated tracking DC-DC controller supporting patent-pending lowcost capacitive boost configuration - DTMF Generation - DTMF Detection (Si32281/3/5/7) - 3-wire Integrated Serial Interface (ISI) or PCM interface - A-Law/µ-Law companding, linear PCM - · Pulse metering - 3.3 V operation - · Pb-free/RoHS-compliant packaging # 1. Ordering Guide Table 1.1. Si3228x Ordering Guide | P/N <sup>1</sup> | Description | Package Type | Max V <sub>BAT</sub> | Temperature | | | |---------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------|--------------------|----------------------|--------------|--|--| | Si32280-A-FM | Wideband Dual FXS, ISI interface | QFN48 <sup>2</sup> | –106 V | 0 to 70 °C | | | | Si32280-A-GM | Wideband Dual FXS, ISI interface | QFN48 <sup>2</sup> | –106 V | –40 to 85 °C | | | | Si32281-A-FM | Wideband Dual FXS, ISI interface, DTMF detection | QFN48 <sup>2</sup> | –106 V | 0 to 70 °C | | | | Si32281-A-GM | Wideband Dual FXS, ISI interface, DTMF detection | QFN48 <sup>2</sup> | –106 V | –40 to 85 °C | | | | Si32282-A-FM | Wideband Dual FXS,<br>PCM interface, daisy-<br>chain mode | QFN56 <sup>2</sup> | –106 V | 0 to 70 °C | | | | Si32282-A-GM | Wideband Dual FXS,<br>PCM interface, daisy-<br>chain mode | QFN56 <sup>2</sup> | –106 V | –40 to 85 °C | | | | Si32283-A-FM Wideband Dual FXS, PCM interface, DTMF detection, daisy-chain mode | | QFN56 <sup>2</sup> | –106 V | 0 to 70 °C | | | | Si32283-A-GM | Wideband Dual FXS,<br>PCM interface, DTMF<br>detection, daisy-chain<br>mode | QFN56 <sup>2</sup> | –106 V | –40 to 85 °C | | | | Si32284-A-FM | Wideband Dual FXS, ISI interface, Smart Ringing | QFN48 <sup>2</sup> | –106 V | 0 to 70 °C | | | | Si32284-A-GM | Wideband Dual FXS, ISI interface, Smart Ringing | QFN48 <sup>2</sup> | –106 V | –40 to 85 °C | | | | Si32285-A-FM | Wideband Dual FXS, ISI interface, DTMF detection, Smart Ringing | QFN48 <sup>2</sup> | –106 V | 0 to 70 °C | | | | Si32285-A-GM | Wideband Dual FXS, ISI interface, DTMF detection, Smart Ringing | QFN48 <sup>2</sup> | –106 V | –40 to 85 °C | | | | Si32286-A-FM | Wideband Dual FXS, QFN56 <sup>2</sup> PCM interface, daisy- chain mode, Smart Ring- ing | | –106 V | 0 to 70 °C | | | | Si32286-A-GM | Wideband Dual FXS,<br>PCM interface, daisy-<br>chain mode, Smart Ring-<br>ing | QFN56 <sup>2</sup> | –106 V | –40 to 85 °C | | | | Si32287-A-FM | Wideband Dual FXS,<br>PCM interface, DTMF<br>detection, daisy-chain<br>mode, Smart Ringing | QFN56 <sup>2</sup> | –106 V | 0 to 70 °C | | | | P/N <sup>1</sup> | Description | Package Type | Max V <sub>BAT</sub> | Temperature | |------------------|------------------------------------------------------------------------------------------------------------------|--------------------|----------------------|--------------| | Si32287-A-GM | Wideband Dual FXS,<br>PCM interface, DTMF<br>detection, daisy-chain<br>mode, Smart Ringing | QFN56 <sup>2</sup> | –106 V | −40 to 85 °C | | Si32280-A-ZM1 | Wideband Dual FXS, ISI interface, customer-specific | QFN48 <sup>2</sup> | –106 V | 0 to 70 °C | | Si32281-A-ZM1 | Wideband Dual FXS, ISI interface, DTMF detection, customer-specific | QFN48 <sup>2</sup> | –106 V | 0 to 70 °C | | Si32282-A-ZM1 | Wideband Dual FXS,<br>PCM interface, daisy-<br>chain mode, customer-<br>specific | QFN56 <sup>2</sup> | –106 V | 0 to 70 °C | | Si32283-A-ZM1 | Wideband Dual FXS,<br>PCM interface, DTMF<br>detection, daisy-chain<br>mode, customer-specific | QFN56 <sup>2</sup> | –106 V | 0 to 70 °C | | Si32284-A-ZM1 | Wideband Dual FXS, ISI QFN48 <sup>2</sup> interface, Smart Ringing, customer-specific | | –106 V | 0 to 70 °C | | Si32285-A-ZM1 | Wideband Dual FXS, ISI interface, DTMF detection, Smart Ringing, customer-specific | QFN48 <sup>2</sup> | –106 V | 0 to 70 °C | | Si32286-A-ZM1 | Wideband Dual FXS,<br>PCM interface, daisy-<br>chain mode, Smart Ring-<br>ing, customer-specific | QFN56 <sup>2</sup> | –106 V | 0 to 70 °C | | Si32287-A-ZM1 | Wideband Dual FXS,<br>PCM interface, DTMF<br>detection, daisy-chain<br>mode, Smart Ringing,<br>customer-specific | QFN56 <sup>2</sup> | –106 V | 0 to 70 °C | | Si32280-A-ZM2 | Wideband Dual FXS, ISI interface, customer-specific | QFN48 <sup>2</sup> | –106 V | 0 to 70 °C | | Si32281-A-ZM2 | Wideband Dual FXS, ISI interface, DTMF detection, customer-specific | QFN48 <sup>2</sup> | –106 V | 0 to 70 °C | | Si32282-A-ZM2 | Wideband Dual FXS,<br>PCM interface, daisy-<br>chain mode, customer-<br>specific | QFN56 <sup>2</sup> | –106 V | 0 to 70 °C | | Si32283-A-ZM2 | Wideband Dual FXS,<br>PCM interface, DTMF<br>detection, daisy-chain<br>mode, customer-specific | QFN56 <sup>2</sup> | –106 V | 0 to 70 °C | | Si32284-A-ZM2 | Wideband Dual FXS, ISI interface, Smart Ringing, customer-specific | QFN48 <sup>2</sup> | –106 V | 0 to 70 °C | | P/N <sup>1</sup> | Description | Package Type | Max V <sub>BAT</sub> | Temperature | |------------------|------------------------------------------------------------------------------------------------------------------|--------------------|----------------------|-------------| | Si32285-A-ZM2 | Wideband Dual FXS, ISI interface, DTMF detection, Smart Ringing, customer-specific | QFN48 <sup>2</sup> | –106 V | 0 to 70 °C | | Si32286-A-ZM2 | Wideband Dual FXS,<br>PCM interface, daisy-<br>chain mode, Smart Ring-<br>ing, customer-specific | QFN56 <sup>2</sup> | –106 V | 0 to 70 °C | | Si32287-A-ZM2 | Wideband Dual FXS,<br>PCM interface, DTMF<br>detection, daisy-chain<br>mode, Smart Ringing,<br>customer-specific | QFN56 <sup>2</sup> | –106 V | 0 to 70 °C | - 1. Adding the suffix "R" to the part number (e.g., Si32282-C-FMR) denotes tape and reel. - 2. QFN Quad-Flat No-leads Table 1.2. Evaluation Kit Ordering Guide | Part Number | Description | V <sub>BAT</sub> Max | |--------------------|-------------------------------------------------------------------------------|----------------------| | Si32285ACB20SL0EVB | 2 FXS evb with lowest-cost capacitive boost dc-dc converter for Si32280/1/4/5 | –100 V | | Si32287ACB20SL0EVB | 2 FXS evb with lowest-cost capacitive boost dc-dc converter for Si32282/3/6/7 | –100 V | #### 1.1 Product Identification The product identification number is a finished goods part number or is specified by a finished goods part number, such as a special customer part number. Figure 1.1. Example Product Identification Number # **Table of Contents** | 1. | Ordering Guide | • | . 2 | |----|-------------------------------------------------|---|-----| | | 1.1 Product Identification | | . 4 | | 2. | Functional Description | | . 7 | | 3. | Electrical Specifications | | . 8 | | 4. | FXS Features | | 21 | | | 4.1 DC Feed Characteristics | | | | | 4.2 Linefeed Operating States | | .21 | | | 4.3 Line Voltage and Current Monitoring | | .21 | | | 4.4 Power Monitoring and Power Fault Detection. | | .21 | | | 4.5 Thermal Overload | | .21 | | | 4.6 Loop Closure Detection | | .22 | | | 4.7 Ground Key Detection | | .22 | | | 4.8 Ringing Generation | | .23 | | | 4.9 Polarity Reversal | | .23 | | | 4.10 Two-Wire Impedance Synthesis | | .23 | | | 4.11 Transhybrid Balance Filter | | .23 | | | 4.12 Tone Generators | | .23 | | | 4.13 DTMF Detection (Si32281/3/5/7 Only) | | .23 | | | 4.14 Pulse Metering | | .24 | | | 4.15 DC-DC Controller | | .24 | | | 4.16 Wideband Audio | | .24 | | | 4.17 Test Facilities | | .25 | | 5. | System Interfaces | | 26 | | | 5.1 SPI Control Interface | | .26 | | | 5.2 PCM Interface and Companding | | .26 | | | 5.3 Integrated Serial Interface | | .26 | | | 5.4 Input/Output Voltage | | .26 | | 6. | Pin Descriptions | | 27 | | | 6.1 Si32280/1/4/5 7x7 mm Pinout | | .27 | | | 6.2 Si32282/3/6/7 8x8 mm Pinout | | .31 | | 7. | Packaging | | | | - | 7.1 Package Outline: 48-Pin QFN | | | | | 7.2 Package Outline: 56-Pin QFN | | | | | 7.3 Land Pattern: 48-Pin QFN | | | | | 7.4 Land Pattern: 56-Pin QFN | | | | | | | | | R | Document Change List | | | | | | | | | | | | | | 41 | |---|-----------------------------|--|--|--|--|--|--|--|--|--|--|--|--|---|-----| | | 7.6 Top Marking: 56-Pin QFN | | | | | | | | | | | | | - | .40 | | | 7.5 Top Marking: 48-Pin QFN | | | | | | | | | | | | | | .39 | # 2. Functional Description Figure 2.1. Functional Block Diagram The Si3228x dual ProSLIC devices provide all SLIC, codec, DTMF detection, and signal generation functions needed for two complete analog telephone interfaces. They perform all battery, over-voltage, ringing, supervision, codec, hybrid, and test (BORSCHT) functions, and also support extensive metallic loop and self-test capabilities. The Si3228x supports wideband audio (150Hz-6.8kHz) compliant with PKT-SP-HDV-104-120823, and is configurable to support the full ITU-T-G.722-201209 bandwidth (50Hz-7kHz). The wideband mode provides an expanded audio band with a 16 kHz sample rate for enhanced audio quality while the standard voice-band mode provides standard telephony audio bandwidth. The Si3228x series supports either a standard PCM/SPI digital interface, or a 3-wire ISI digital interface. The Si3228x devices incorporate two programmable dc-dc converter controllers that operate in battery tracking mode. The dc-dc converter controllers react to line conditions to provide the optimal battery voltage required for each line-state. Si3228x ICs support a Vbat voltage rating of –106V. The Si3228x devices are available with DTMF detection and Smart Ringing. Smart Ringing provides reduced peak current 2-channel ringing for lower-cost ac-dc adapters. See Section 1. Ordering Guide. Programmable on-hook voltage, programmable offhook loop current, reverse polarity operation, loop or ground start operation, and on-hook transmission are supported. Loop current and voltage are continuously monitored by an integrated monitoring ADC. The Si3228x dual ProSLIC devices support ringing with or without a programmable dc offset, and can operate in low power ringing and adaptive ringing modes. The available offset, frequency, waveshape, and cadence options are designed to ring the widest variety of terminal devices and to reduce external controller requirements. A complete audio transmit and receive path is integrated, including ac impedance and hybrid gain. These features are software-programmable, allowing a single hardware design to meet global requirements. # 3. Electrical Specifications **Table 3.1. Recommended Operating Conditions** | Parameter | Symbol | Test Condition | Min <sup>1</sup> | Тур | Max <sup>1</sup> | Unit | |------------------------------------------------|----------------------------------------|----------------|------------------|-----|-----------------------|------| | Ambient Temperature | T <sub>A</sub> | F-grade | 0 | 25 | 70 | °C | | Ambient Temperature | 'A | G-grade | -40 | 25 | 85 | °C | | Silicon Junction Temperature, High Voltage Die | T <sub>JHV</sub> | Continuous | _ | _ | Internally<br>Limited | °C | | Silicon Junction Temperature, Low Voltage Die | $T_JLV$ | Continuous | _ | _ | 125 | °C | | Supply Voltages | V <sub>DDA</sub> ,<br>V <sub>DDD</sub> | | 3.13 | 3.3 | 3.47 | V | | Battery Voltage <sup>2</sup> | V <sub>BAT</sub> | | -106 | _ | -15 | V | - 1. All minimum and maximum specifications apply across the recommended operating conditions. Typical values apply at nominal supply voltages and an operating temperature of 25 °C unless otherwise stated. - 2. Minimum and maximum battery voltage limits are dependent upon loop conditions and dc-dc converter configuration. **Table 3.2. Power Supply Characteristics** | Parameter | Symbol | Test Condition | Min | Тур | Max | Unit | |---------------------------|-------------------|------------------------------------------|-----|-------|-----|------| | Supply Currents:<br>Reset | I <sub>DD</sub> | $V_T$ and $V_R$ = Hi-Z , RSTB = 0 | _ | 3.61 | _ | mA | | Reset | I <sub>VBAT</sub> | | _ | 0.00 | _ | mA | | Supply Currents: | I <sub>DD</sub> | V <sub>T</sub> and V <sub>R</sub> = Hi-Z | _ | 21.75 | _ | mA | | High Impedance, | I <sub>VBAT</sub> | | _ | 0.6 | _ | mA | | Open | | | | | | | | Supply Currents: | I <sub>DD</sub> | V <sub>TR</sub> = -48 V, | _ | 10.28 | _ | mA | | Forward/Reverse, | I <sub>VBAT</sub> | Automatic Power Save Mode Enabled | _ | 0.4 | _ | mA | | On-hook | | | | | | | | Supply Currents: | I <sub>DD</sub> | V <sub>TR</sub> = -48 V, | _ | 34.40 | | mA | | Forward/Reverse, | I <sub>VBAT</sub> | Automatic Power Save Mode Disabled | _ | 2.2 | | mA | | On-hook | | | | | | | | Supply Currents: | I <sub>DD</sub> | $V_T$ or $V_R = -48 \text{ V}$ | _ | 10.27 | _ | mA | | Tip/Ring Open, | I <sub>VBAT</sub> | $V_R$ or $V_T$ = Hi-Z, | _ | 0.4 | _ | mA | | On-hook | | Automatic Power Save Mode Enabled | | | | | | Supply Currents: | I <sub>DD</sub> | $V_T$ or $V_R$ = -48 V | _ | 33.60 | _ | mA | | Tip/Ring Open, | I <sub>VBAT</sub> | $V_R$ or $V_T$ = Hi-Z, | _ | 1.5 | _ | mA | | On-hook | | Automatic Power Save Mode Disabled | | | | | | Parameter | Symbol | Test Condition | Min | Тур | Max | Unit | |-------------------------|-------------------|------------------------------------------|-----|-------------------|-----|------| | Supply Currents: | I <sub>DD</sub> | V <sub>TR</sub> =48 V | _ | 51.22 | _ | mA | | Forward/Reverse OHT, | I <sub>VBAT</sub> | | _ | 3 | _ | mA | | On-hook | | | | | | | | Supply Currents: | I <sub>DD</sub> | $I_{LOOP}$ = 20 mA, $R_{LOAD}$ = 200 $Ω$ | _ | 51.71 | _ | mA | | Forward/Reverse Active, | I <sub>VBAT</sub> | | _ | 2.2 + | _ | mA | | Off-hook | | | | I <sub>LOOP</sub> | | | | Supply Currents: | I <sub>DD</sub> | $V_{TR}$ = 55 $V_{RMS}$ + 0 $V_{DC}$ , | _ | 37.07 | _ | mA | | Ringing | I <sub>VBAT</sub> | low power ringing, sinusoidal, f = 20 Hz | _ | 33.32 | _ | mA | | | | R <sub>LOAD</sub> = 5 REN = 1400 Ω | | | | | - 1. All specifications are for a single channel of Si3228x with a low-cost capacitive boost dc-dc converter at 25 °C. $V_{DDA} = V_{DDD} = 3.3 \text{ V}$ ; $V_{DC} = 12 \text{ V}$ . - $2.\,I_{DD}=I_{DDA}+I_{DDD}.$ Table 3.3. AC Characteristics | Parameter | Test Condition | Min | Тур | Max | Unit | | | |--------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------|-----|-----|------|--|--| | TX/RX Performance | | | | | | | | | Overload Compression | 2-Wire - PCM | See Figure<br>3.6 Overload<br>Compres-<br>sion Per-<br>formance on<br>page 17. | _ | _ | _ | | | | Single Frequency Distortion | 200 Hz to 3.4 kHz (u-law/A-law) | _ | _ | -40 | dBm0 | | | | (0 dBm0 input) | 200 Hz to 3.4 kHz (16-bit linear) | _ | _ | -63 | dBm0 | | | | Signal-to-(Noise + Distortion) Ratio <sup>1</sup> | 200 Hz to 3.4 kHz transmit or receive path | See Figure<br>3.5 Transmit<br>and Receive<br>Path SNDR<br>on page 17. | _ | _ | _ | | | | Audio Tone Generator Signal-to-<br>Distortion Ratio <sup>1</sup> | 0 dBm0, Active off-hook, and OHT, any Z <sub>T</sub> | 46 | _ | _ | dB | | | | Intermodulation Distortion | | _ | _ | -41 | dB | | | | Gain Accuracy <sup>1</sup> | 2-Wire to PCM or PCM to 2-Wire | _ | _ | _ | _ | | | | | 1014 Hz, any gain setting | _ | _ | _ | _ | | | | | | -0.2 | _ | 0.2 | dB | | | | Attenuation Distortion vs. Freq. | 0 dBm 0 <sup>5</sup> | See Figure 3.7 Receive Path Frequency Response o page 18 and Figure 3.8 Transmit Path Frequency Response on page 18. | | | | | | | Group Delay vs. Frequency See Figure 3.9 Transmit Group Delay Distortion 19 and Figure 3.10 Receive Group Delay Distortion page 19. | | | | | | | | | Parameter | Test Condition | Min | Тур | Max | Unit | |-------------------------------------------------------|------------------------------------------------|-----|-----|------|-------| | Gain Tracking <sup>2</sup> | 1014 Hz sine wave, reference level<br>-10 dBm | _ | _ | _ | _ | | | Signal level: | | | | | | | 3 dB to -37 dB | _ | _ | 0.25 | dB | | | –37 dB to -50 dB | _ | _ | 0.5 | dB | | | -50 dB to -60 dB | _ | _ | 1.0 | dB | | Round-Trip Group Delay | 1014 Hz, Within same time-slot | _ | 450 | 500 | μs | | 2-Wire Return Loss <sup>3</sup> | 200 Hz to 3.4 kHz | 26 | 30 | _ | dB | | Transhybrid Balance <sup>3</sup> | 300 Hz to 3.4 kHz | 26 | 30 | _ | dB | | Noise Performance | | | | | | | Idle Channel Noise <sup>4</sup> | C-Message weighted | _ | 8 | 12 | dBrnC | | | Psophometric weighted | _ | -82 | -78 | dBmP | | PSRR from V <sub>DDD</sub> , V <sub>DDA @ 3.3 V</sub> | RX and TX, 200 Hz to 3.4 kHz | _ | 55 | _ | dB | | Longitudinal Performance | | | | | | | Longitudinal to Metallic/PCM Bal- | 200 Hz to 1 kHz | _ | 60 | _ | dB | | ance (forward or reverse) | 1 kHz to 3.4 kHz | _ | 58 | _ | dB | | Longitudinal Impedance | nal Impedance 200 Hz to 3.4 kHz at TIP or RING | | 50 | _ | Ω | | Longitudinal Current Capability | Active off-hook 60 Hz<br>Reg 73 = 0x0B | _ | 25 | _ | mA | - 1. Analog signal measured as $V_{\text{TIP}}$ $V_{\text{RING}}$ . Assumes ideal line impedance matching. - 2. The quantization errors inherent in the $\mu$ /A-law companding process can generate slightly worse gain tracking performance in the signal range of 3 to -37 dB for signal frequencies that are integer divisors of the 8 kHz PCM sampling rate. - $3. V_{DDD}, V_{DDA} = 3.3 V, V_{BAT} = -52 V,$ no fuse resistors; $R_L = 600 \Omega, Z_S = 600 \Omega$ synthesized using RS register coefficients. - 4. The level of any unwanted tones within the bandwidth of 0 to 4 kHz does not exceed -55 dBm. - 5.0 dBm0 is equal to 0 dBm into 600 $\Omega.\,$ **Table 3.4. Linefeed Characteristics** | Parameter | Symbol | Test Condition | Min | Тур | Max | Unit | |---------------------------------------------------------|-------------------|------------------------------------------------------------------------------|-----|-----|-----|------| | DC Feed Current | Feed Current | | _ | _ | 45 | mA | | | | Common Mode | _ | _ | 30 | mA | | | | Differential + Common Mode | _ | _ | 45 | mA | | DC Loop Current Accuracy | | I <sub>LIM</sub> = 18 mA | _ | _ | 10 | % | | DC Open Circuit Voltage Accuracy | | Active Mode; V <sub>OC</sub> = 48 V,<br>V <sub>TIP</sub> – V <sub>RING</sub> | _ | _ | 4 | V | | DC Differential Output Resistance | R <sub>DO</sub> | I <sub>LOOP</sub> < I <sub>LIM</sub> | 160 | _ | 640 | Ω | | DC On-Hook Voltage Accuracy-<br>Ground Start (TIP Open) | V <sub>ОНТО</sub> | $I_{RING} < I_{LIM}$ ; $V_{RING}$ wrt ground,<br>$V_{RING} = -51 \text{ V}$ | _ | _ | 4 | V | | Parameter | Symbol | Test Condition | Min | Тур | Max | Unit | |-------------------------------------------------|----------------------|-----------------------------------------------------------------------------------------------|------|-----|-----|-----------------| | DC Output Resistance-Ground<br>Start (TIP Open) | R <sub>ROTO</sub> | I <sub>RING</sub> <i<sub>LIM;<br/>RING to ground</i<sub> | 160 | _ | 640 | Ω | | DC Output Resistance-Ground<br>Start (TIP Open) | R <sub>TOTO</sub> | TIP to ground | 400 | _ | _ | kΩ | | Loop Closure Detect Threshold Accuracy | | I <sub>THR</sub> = 13 mA | _ | _ | 10 | % | | Ground Key Detect Threshold Accuracy | | I <sub>THR</sub> = 13 mA | _ | _ | 10 | % | | Ring Trip Threshold Accuracy | | AC detection, V <sub>RING</sub> = 70 Vpk,<br>no offset,<br>I <sub>TH</sub> = 80 mA | _ | _ | 4 | mA | | | | DC detection, 20 V dc offset, I <sub>TH</sub> = 13 mA | _ | _ | 1 | mA | | | | DC Detection, 48 V DC offset, $R_{loop}$ = 1500 $\Omega$ | _ | _ | 3 | mA | | Ringing Amplitude | V <sub>RINGING</sub> | Open circuit, V <sub>BAT</sub> = -106 V | -100 | _ | _ | V <sub>PK</sub> | | Sinusoidal Ringing Total Harmonic Distortion | R <sub>THD</sub> | 50 V <sub>RMS</sub> , 0 V <sub>OFFSET</sub> , 0–5 REN | _ | 1 | _ | % | | Ringing Frequency Accuracy | | f = 16 Hz to 60 Hz | _ | _ | 1 | % | | Ringing Cadence Accuracy | | Accuracy of ON/OFF times | _ | _ | 50 | ms | | Loop Voltage Sense Accuracy | | V <sub>TIP</sub> - V <sub>RING</sub> = 48 V | _ | 2 | 4 | % | | Loop Current Sense Accuracy | | I <sub>LOOP</sub> = 18 mA | _ | 7 | 10 | % | | Power Alarm Threshold Accuracy | | Power Threshold = 1.0 W<br>$V_{BAT}$ = -56 V, $I_{VDD}$ = 40 mA,<br>$R_{LOAD}$ = 600 $\Omega$ | _ | 15 | _ | % | Table 3.5. Digital I/O Characteristics | Parameter | Symbol | Test Condition | Min | Тур | Max | Unit | |------------------------------------------------|-----------------|--------------------------------------------------------------------|-----------------------|-----|------------------|------| | High Level Input Voltage | V <sub>IH</sub> | SCLK, CSB, SPI_MOSI, PCLK, FSYNC, PCM_MOSI, RSTB | 2.0 | _ | V <sub>DDD</sub> | V | | Low Level Input Voltage | V <sub>IL</sub> | SCLK, CSB, SPI_MOSI, PCLK, FSYNC, PCM_MOSI, RSTB | 0 | | 0.8 | V | | High Level Output Voltage | V <sub>OH</sub> | SPI_MISO, SPI_MOSI_THRU,<br>PMC_MISO, INTB: I <sub>O</sub> = -4 mA | V <sub>DDD</sub> -0.6 | _ | _ | V | | Low Level Output Voltage | V <sub>OL</sub> | SPI_MISO, SPI_MOSI_THRU,<br>PMC_MISO, INTB: I <sub>O</sub> = 4 mA | _ | _ | 0.4 | V | | SPI_MOSI_THRU and RSTB Internal Pullup Current | | | 33 | 42 | 80 | μА | | Input Leakage Current | ΙL | | _ | _ | 10 | μΑ | Table 3.6. Charge Pump Characteristics | Parameter | Symbol | Test Condition | Min | Тур | Max | Unit | |------------------------------------|--------|----------------|-----------------------------|----------|----------------------|------| | Output Voltage (DCDRVa/b, DCFFa/b) | VCP | | 2 x V <sub>DDD</sub> –<br>1 | _ | 2 x V <sub>DDD</sub> | V | | Output Current | ICP | | _ | <u>—</u> | 3 <sup>1</sup> | mA | Table 3.7. Switching Characteristics General Inputs | Parameter | Symbol | Min | Тур | Max | Unit | |--------------------------------------------------------------------------------------------------------------|------------------|-----|-----|-----|------| | RSTB Pulse Width (PCM/SPI or ISI Interface) | t <sub>RST</sub> | 200 | _ | _ | μs | | RSTB High to First SPI Transfer<br>Start (PCM/SPI Interface) or First<br>Register/RAM Access (ISI Interface) | t <sub>RCS</sub> | 5 | _ | _ | ms | #### Note: 1. All timing is referenced to the 50% level of the waveform. Input test levels are $V_{IH} = V_{DD} - 0.4 \text{ V}$ , $V_{IL} = 0.4 \text{ V}$ . Rise and Fall times are referenced to the 20% and 80% levels of the waveform. Figure 3.1. Reset Timing Diagram <sup>1.</sup> Peak drive current capability is >60 mA. Table 3.8. Switching Characteristics SPI | Parameter | Symbol | Min | Тур | Max | Unit | |----------------------------------------------|------------------|-----|-----|-----|------| | Cycle Time SCLK | t <sub>c</sub> | 83 | _ | _ | ns | | Rise Time, SCLK | t <sub>r</sub> | _ | _ | 25 | ns | | Fall Time, SCLK | t <sub>f</sub> | _ | _ | 25 | ns | | Delay Time, SCLK Fall to SPI_MISO Active | t <sub>d1</sub> | _ | _ | 20 | ns | | Delay Time, SCLK Fall to SPI_MISO Transition | t <sub>d2</sub> | _ | _ | 20 | ns | | Delay Time, CSB Rise to SPI_MISO Tristate | t <sub>d3</sub> | _ | _ | 20 | ns | | Setup Time, CSB to SCLK Fall | t <sub>su1</sub> | 25 | _ | _ | ns | | Hold Time, CSB to SCLK Rise | t <sub>h1</sub> | 20 | _ | _ | ns | | Setup Time, SPI_MOSI to SCLK Rise | t <sub>su2</sub> | 25 | _ | _ | ns | | Hold Time, SPI_MOSI to SCLK Rise | t <sub>h2</sub> | 20 | _ | _ | ns | | Delay Time between Chip Selects | t <sub>cs</sub> | 220 | _ | _ | ns | | SPI_MOSI to SPI_MOSI_THRU Propagation Delay | t <sub>d4</sub> | _ | 4 | 10 | ns | - 1. All timing is referenced to the 50% level of the waveform. Input test levels are $V_{IH}$ = $V_{DDD}$ -0.4 V, $V_{IL}$ = 0.4 V. - 2. Characteristics for outputs specified with CL = 20 pF. Figure 3.2. SPI Timing Diagram Table 3.9. Switching Characteristics PCM Highway Interface | Parameter | Symbol | Min <sup>2</sup> | Typ <sup>2</sup> | Max <sup>2</sup> | Unit | |---------------------------------------------------------|---------------------|------------------|------------------|-------------------------|-------------------| | PCLK Period | t <sub>p</sub> | 122 | _ | 1953 | ns | | PCLK Jitter Tolerance | t <sub>jitter</sub> | _ | _ | 8 | ns <sub>RMS</sub> | | Valid PCLK Inputs <sup>3</sup> | | _ | 512 | _ | kHz | | | | | 768 | | kHz | | | | | 1.024 | | MHz | | | | | 1.536 | | MHz | | | | | 1.544 | | MHz | | | | | 2.048 | | MHz | | | | | 4.096 | | MHz | | | | | 8.192 | | MHz | | FSYNC Period <sup>4</sup> | t <sub>fs</sub> | _ | 125 | _ | μs | | PCLK Duty Cycle Tolerance | t <sub>dty</sub> | 40 | 50 | 60 | % | | FSYNC Jitter Tolerance <sup>5</sup> | t <sub>jitter</sub> | _ | _ | ±120 | ns | | Rise Time, PCLK | t <sub>r</sub> | _ | _ | 25 | ns | | Fall Time, PCLK | t <sub>f</sub> | _ | _ | 25 | ns | | Delay Time, PCLK Rise to PCM_MISO Active | t <sub>d1</sub> | _ | _ | 20 | ns | | Delay Time, PCLK Rise to PCM_MISO Transition | t <sub>d2</sub> | _ | _ | 20 | ns | | Delay Time, PCLK Rise to PCM_MISO Tristate <sup>6</sup> | t <sub>d3</sub> | _ | _ | 20 | ns | | Setup Time, FSYNC to PCLK Fall | t <sub>su1</sub> | 25 | _ | _ | ns | | Hold Time, FSYNC to PCLK Fall | t <sub>h1</sub> | 20 | _ | _ | ns | | Setup Time, PCM_MOSI to PCLK Fall | t <sub>su2</sub> | 25 | _ | _ | ns | | Hold Time, PCM_MOSI to PCLK Fall | t <sub>h2</sub> | 20 | _ | _ | ns | | FSYNC Pulse Width | t <sub>wfs</sub> | t <sub>p</sub> | _ | 125 µs – t <sub>p</sub> | μs | - 1. Characteristics for outputs specified with CL = 20 pF. - 2. All timing is referenced to the 50% level of the waveform. Input test levels are $V_{IH} = V_{DDD} 0.4 \text{ V}$ , $V_{IL} = 0.4 \text{ V}$ . - 3. A constant PCLK and FSYNC are required. - 4. FSYNC source is assumed to be 8 kHz under all operating conditions. - 5. FSYNC Jitter Tolerance relative to PCLK. - 6. Specification applies to PCLK fall to DTX tristate when that mode is selected. Figure 3.3. PCM Highway Interface Timing Diagram Table 3.10. Switching Characteristics ISI | Parameter | Symbol | Min | Тур | Max | Unit | |------------------------------------|-----------------|-----|-------|-----|------| | Setup Time, ISI_MOSI to PSCLK Fall | t <sub>su</sub> | 7.5 | _ | _ | ns | | Hold Time, ISI_MOSI to PSCLK Fall | t <sub>h</sub> | 5 | _ | _ | ns | | Delay Time, PSCLK Rise to ISI_MISO | t <sub>d</sub> | _ | _ | 16 | ns | | PSCLK Period | t <sub>p</sub> | _ | 40.69 | _ | ns | | PSCLK Duty Cycle | | 40 | 50 | 60 | % | <sup>1.</sup> Timing should be guaranteed by ISI-enabled host SoC. Figure 3.4. ISI Timing Diagram **Table 3.11. Thermal Conditions** | Parameter | Symbol | Test Condition | Value | Unit | |---------------------------|------------------|----------------|------------|------| | Storage Temperature Range | T <sub>STG</sub> | | -55 to 150 | °C | | Parameter | Symbol | Test Condition | Value | Unit | |---------------------------------------------------------------|------------------|----------------|-------|------| | Thermal Resistance, Typical <sup>1</sup> | $\theta_{JA}$ | | 27.9 | °C/W | | QFN-56 | θЈВ | | 13.8 | °C/W | | | $\theta_{JC}$ | | 14.3 | °C/W | | Thermal Resistance, Typical <sup>1</sup> | $\theta_{JA}$ | | 28.5 | °C/W | | QFN-48 | $\theta_{JB}$ | | 13.4 | °C/W | | | $\theta_{JC}$ | | 15.2 | °C/W | | Maximum Junction Temperature, (High Voltage Die) <sup>3</sup> | T <sub>JHV</sub> | Continuous | 145 | °C | | Maximum Junction Temperature | T <sub>JLV</sub> | Continuous | 125 | °C | | (Low Voltage Die) <sup>2</sup> | | | | | - 1. The thermal resistance of an exposed pad package is assured when the recommended printed circuit board layout guidelines are followed correctly. The specified performance requires that the exposed pad be soldered to an exposed copper surface of at least equal size and that multiple vias are added to enable heat transfer between the top-side copper surface and a large internal/bottom copper plane. Thermal resistance values are based on JEDEC thermal test standard JESD1. - 2. Operation of the Si3228x above 125 °C junction temperature may degrade device reliability. - 3. Si3228x linefeed is equipped with on-chip thermal limiting circuitry that shuts down the circuit when the junction temperature exceeds the thermal shutdown threshold. The thermal shutdown threshold is normally set to 145 °C; when in the ringing state the thermal shutdown is set to 200 °C. Table 3.12. Absolute Maximum Ratings | Parameter | Symbol | Value | Unit | |------------------------|--------------------------------------|-----------------------|------| | Supply Voltage | $V_{DDA,}V_{DDD}$ | -0.5 to 4.0 | V | | Digital Input Voltage | V <sub>IND</sub> | -0.5 to 4.0 | V | | Battery Supply Voltage | V <sub>BAT</sub> | +0.4 to -112 | V | | Tip or Ring Voltage | V <sub>TIP</sub> , V <sub>RING</sub> | V <sub>BAT</sub> –0.4 | V | | TIP, RING Current | I <sub>TIP</sub> , I <sub>RING</sub> | ±100 | mA | #### Note: 1. Permanent device damage may occur or the reliability of the device may be affected if the device is operated at or above the absolute maximum ratings. Figure 3.5. Transmit and Receive Path SNDR Figure 3.6. Overload Compression Performance Figure 3.7. Receive Path Frequency Response Figure 3.8. Transmit Path Frequency Response Figure 3.9. Transmit Group Delay Distortion Figure 3.10. Receive Group Delay Distortion Figure 3.11. Wideband Audio RX Path Figure 3.12. Wideband Audio TX Path #### 4. FXS Features #### 4.1 DC Feed Characteristics ProSLIC internal linefeed circuitry provides completely programmable dc feed characteristics. When in the active state, the ProSLIC operates in one of three dc linefeed operating regions: a constant-voltage region, a constant-current region, or a resistive region, as shown in the figure below. The constant-voltage region has a low resistance, typically 160 $\Omega$ . The constant-current region approximates infinite resistance. Figure 4.1. Dual ProSLIC DC Feed Characteristics #### 4.2 Linefeed Operating States The linefeed interface includes nine different register-programmable operating states as listed in Table 4.1 Linefeed Operating States on page 22. The open state is the default condition in the absence of any preloaded register settings. The device may also automatically enter the open state in the event of a linefeed fault condition. #### 4.3 Line Voltage and Current Monitoring The ProSLIC continuously monitors the TIP, RING, and battery voltages and currents via an on-chip Monitor ADC and stores the resulting values in individual RAM locations. Additionally, VTIP, VRING, loop current, and longitudinal current values are calculated based on the differential and common mode voltage measurements. The ADC updates all registers at a rate of 2 kHz or greater. # 4.4 Power Monitoring and Power Fault Detection The Si3228x line monitoring functions are used to continuously protect against excessive power conditions. If the Si3228x detects an overpower condition, it automatically sets that line to the open state and generates a "power alarm" interrupt. The interrupt can be masked, but masking the automatic transition to open is not recommended. #### 4.5 Thermal Overload If the die temperature exceeds the maximum junction temperature threshold (TJmax) of 145 or 200 °C, depending on the operating state, the device has the ability to shut itself down to a low-power state without user intervention. A thermal alarm interrupt is generated to notify host that the device has been switched to open state. **Table 4.1. Linefeed Operating States** | Linefeed State | Description | |----------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Open | Output is high-impedance, and audio is not transmitted. This is the default state after powerup or following a hardware reset. This state can also be used in the presence of line fault conditions and to generate open switch intervals (OSIs). This state is used in line diagnostics mode as a high impedance state during linefeed testing. A power fault condition may also force the device into the open state. | | Forward Active<br>Reverse Active | Linefeed circuitry is active, and audio is active when off hook. In Forward Active state, the TIP lead is more positive than the RING lead; in Reverse Active state, the RING lead is more positive than the TIP lead. | | Forward OHT<br>Reverse OHT | Provides data transmission during an on-hook loop condition (e.g., transmitting caller ID data between ringing bursts). Linefeed circuitry and audio are active. In Forward OHT state, the TIP lead is more positive than the RING lead; in Reverse OHT state, the RING lead is more positive than the TIP lead. | | TIP Open | Provides an active linefeed on the RING lead and sets the TIP lead to high impedance (>400 k $\Omega$ ) for ground start operation in forward polarity. Loop closure and ground key detect circuitry are active. | | RING Open | Provides an active linefeed on the TIP lead and sets the RING lead to high impedance (>400 k $\Omega$ ) for ground start operation in reverse polarity. Loop closure and ground key detect circuitry are active. | | Ringing | Drives programmable ringing signal onto TIP and RING leads with or without dc offset. | # 4.6 Loop Closure Detection The Si3228x provides a completely programmable loop closure detection mechanism. The loop closure detection scheme provides two thresholds to allow hysteresis, and also includes a programmable debounce filter to eliminate false detection. A loop closure detect status bit provides continuous status, and a maskable interrupt bit is also provided. # 4.7 Ground Key Detection The Si3228x provides a ground key detect mechanism using a programmable architecture similar to the loop closure scheme. The ground key detect scheme provides two thresholds to allow hysteresis and also includes a programmable debounce filter to eliminate false detection. A ground key detect status bit provides continuous status, and a maskable interrupt bit is also provided. #### 4.8 Ringing Generation The Si3228x supports the patented Low-Power Ringing (LPR) method exclusively, which when used with a tracking battery scheme, maximizes the ringing power transferred to the load and reduces overall power consumption. The figure below illustrates the fundamental differences between LPR and the traditional balanced or unbalanced ringing. Ringing is fully programmable including frequency, amplitude, dc offset, wave shape, and crest factor. The Si3228x also supports automatic ring cadencing and ringtrip detection (ac and dc). Smart ringing is available on some versions of the Si3228x to reduce the cost of ac-dc power adapters. Smart ringing reduces the peak current required by ringing the two channels out-of-phase with each other. Figure 4.2. Low Power Ringing #### 4.9 Polarity Reversal The Si3228x supports polarity reversal for message waiting and various other signaling modes. The ramp rate can be programmed for a smooth or abrupt transition to accommodate different application requirements. # 4.10 Two-Wire Impedance Synthesis The ac two-wire impedance synthesis is generated on-chip using a DSP-based scheme to optimally match the output impedance of the Si3228x to the reference impedance. Most real or complex two-wire impedances can be generated with appropriate register coefficients. #### 4.11 Transhybrid Balance Filter The trans-hybrid balance function is implemented on-chip using a DSP-based scheme to effectively cancel the reflected receive path signal from the transmit path. # 4.12 Tone Generators The Si3228x includes two digital tone generators that allow a wide variety of single- or dual-tone frequency and amplitude combinations. Each tone generator has its own set of registers that hold the desired frequency, amplitude, and cadence to allow generation of DTMF and call progress tones for different requirements. The tones can be directed to either receive or transmit paths. # 4.13 DTMF Detection (Si32281/3/5/7 Only) The Dual ProSLIC performs DTMF detection. #### 4.14 Pulse Metering The pulse metering system for the Si3228x is designed to inject a 12 or 16 kHz billing tone into the audio path with maximum amplitude of 1 VRMS at TIP and RING into a 200 $\Omega$ ac load impedance. The tone is generated in the DSP via a table lookup that guarantees spectral purity by not allowing drift. The tone will ramp up until it reaches a host-programmed threshold, at which point it will maintain that level until instructed to ramp down, thus creating a trapezoidal envelope. The amplitude is controlled by an automatic gain control circuit (AGC). While the tone is ramping up, the AGC takes the feedback audio and applies it to a band pass filter, which is programmed for the 12 or 16 kHz frequency of interest. When the peak is detected, the ramp is stopped. # 4.15 DC-DC Controller The Si3228x integrates two dc-dc controllers that can be used to control external dc-dc converters to generate high voltage supplies to the SLIC channels. The integrated line feeds are designed to work with a single tracking high voltage input, one for each channel. The Vbat voltage for each channel is optimized to minimize power consumption by closely tracking the SLIC state, even tracking the ringing waveforms. Both of the dc-dc controller outputs DCDRVa/b are driven by an internal charge pump which allows them to connect directly to the gate of the MOSFET switch of a dc-dc converter. This connection eliminates the need for external MOSFET pre-drive circuitry, even when VTH is greater than VDD. The Si3228x can use a capacitive boost tracking battery supply for lower power, cost, and footprint compared to other tracking or shared battery supplies in the industry. See Table 3.6 Charge Pump Characteristics on page 12. #### 4.16 Wideband Audio The Si3228x supports wideband audio (150Hz—6.8 kHz) compliant with PKT-SP-HDV-104-120823, and is configurable to support the full ITU-T-G.722-201209 bandwidth (50Hz–7 kHz). #### 4.17 Test Facilities The Si3228x supports a rich set of metallic loop tests to diagnose external faults, as well as a set of inward self-tests to support diagnostics of the Si3228x-based voice port. Implementation of metallic loop tests requires the ProSLIC<sup>TM</sup> MLT API, while the inward self-tests are included in the standard ProSLIC<sup>TM</sup> API. **Table 4.2. Supported Tests** | Test | Description | | | | |----------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--| | Metallic Loop Tests | | | | | | Voltages | Measures ac and dc voltages from T-R, T-G, and R-G. | | | | | Receiver Off-hook | Discriminates between resistive fault and off-hook terminating device. | | | | | REN | Measures Ringer Equivalence Number (REN). | | | | | REN Capacitance | Measures T-R capacitance of on-hook load. | | | | | Capacitance | Measures 3-Terminal Capacitance. | | | | | Resistance | Measures resistance from T-R, T-G, or R-G. | | | | | Inward Self-Tests | | | | | | PCM Loopback | Configures Si3228x for 8- or 16-bit PCM loopback. | | | | | DC Feed | Verify dc Feed I/V and loop closure using integrated test load. | | | | | Ringing and Ringtrip | Verify ringing voltage (ac and dc). Optional ringtrip check to support system level signaling verification. | | | | | Battery | Verify VBAT. | | | | | Audio Gain | Measure gain of RX (host to line) and TX (line to host) paths without using an external load, test equipment, or requiring the host to provide audio samples. | | | | In addition to these specific test suites, the user is free to use the general test facilities listed in the following table: **Table 4.3. General Test Facilities** | Test | Description | | |--------------------------|-------------------------------------------------------------------------------------------------------------|--| | Monitor ADC | Provides TIP/RING voltages (inside and outside overcurrent protection), TIP/RING currents and VBAT voltage. | | | Audio Diagnostic Filters | Three cascaded second-order Biquad filters with peak hold and averaging capabilities. | | | Loopback Modes | Digital and analog loopback modes to isolate portions of the audio path. | | | Tone Generators | The dual-tone generators may be used as general-purpose test signal generators. | | # 5. System Interfaces #### 5.1 SPI Control Interface The controller interface to the Si32282/3/6/7 is a 4-wire interface modeled after microcontroller and serial peripheral devices. The interface consists of a clock (SCLK), chip select (CSB), serial data input (SPI\_MOSI), and serial data output (SPI\_MISO). In addition, the ProSLIC devices feature a serial data through output (SPI\_MOSI\_THRU) to support operation of up to 16 channels using a single chip select line. The FXS port occupies one SPI channel. The device operates with both 8-bit and 16-bit SPI controllers. #### 5.2 PCM Interface and Companding The Si32282/3/6/7 contains a flexible, programmable interface for the transmission and reception of digital PCM samples. PCM data transfer is controlled by the PCM clock (PCLK) and frame sync (FSYNC) inputs as well as the PCM Mode Select, PCM Transmit Start, and PCM Receive Start settings. The interface can be configured to support from 8 to 128 8-bit time slots in each 125 µs frame, corresponding to a PCM clock (PCLK) frequency range of 512 kHz to 8.192 MHz. 1.544 MHz is also supported. The Si3228x supports both $\mu$ -255 Law ( $\mu$ -Law) and A-law companding formats in addition to 16-bit linear data mode with no companding # 5.3 Integrated Serial Interface The Si32280/1/4/5 devices' integrated serial interface (ISI) is a three-wire proprietary interface which serializes SPI and PCM communications and interrupts, reducing the SoC interface from nine wires to three (PSCLK, ISI\_MISO, ISI\_MOSI). SPI communications and PCM data transfers are embedded in the serial data. The host side of the ISI is integrated onto selected SoCs from several vendors. ISI is a point to point interface; therefore, it is not possible to daisy-chain more than one ISI ProSLIC device. Both μ-255 Law (μ-Law) and A-law companding formats are supported in addition to 16-bit linear data mode with no companding. #### 5.4 Input/Output Voltage Si3228x devices have the ability to gluelessly interface directly to 3.3 V devices via the PCM, SPI, Interrupt and RESET pins (SCLK, CSB, SPI\_MOSI, SPI\_MISO, SPI\_MOSI\_THRU, PCLK, FSYNC, PCM\_MISO, PCM\_MOSI, INTB, RSTB). # 6. Pin Descriptions # 6.1 Si32280/1/4/5 7x7 mm Pinout # Si3228x 7x7 mm | Pin # | Pin Name | Description | | |-------|----------|----------------------------------------------------------------|--| | 1 | STIPCa | TIP Coarse Sense Input—Channel A | | | | | TIP Channel A voltage sensing outside protection circuit. | | | 2 | SRINGDCa | RING DC Sense—Channel A | | | | | Analog dc input used to sense voltage on Channel A RING lead. | | | 3 | SRINGACa | RING AC Sense—Channel A | | | | | Analog ac input used to detect voltage on Channel A RING lead. | | | 4 | STIPACa | TIP AC Sense—Channel A | | | | | Analog ac input used to detect voltage on Channel A TIP lead. | | | 5 | STIPDCa | TIP DC Sense—Channel A | | | | | Analog dc input used to sense voltage on Channel A TIP lead. | | | 6 | CAPPa | SLIC Stabilization Capacitor—Channel A | | | | | Capacitor used in dc feed low-pass filter on channel A. | | | 7 | САРМа | SLIC Stabilization Capacitor—Channel A | | | | | Capacitor used in dc feed low-pass filter on channel A. | | | Pin# | Pin Name | Description | | |------|----------|--------------------------------------------------------------------------------------------|--| | 8 | SVBATa | VBAT Sense—Channel A | | | | | Input used to sense voltage on Channel A dc-dc converter output voltage lead. | | | 9 | NC | No Connect | | | | | This pin should be left unconnected. | | | 10 | NC | No Connect | | | | | This pin should be left unconnected. | | | 11 | RSTB | Reset Input | | | | | Active low input. Hardware reset used to place all control registers in the default state. | | | 12 | PSCLK | ISI Bus Clock Input | | | | | Clock input for ISI bus timing. | | | 13 | ISI_MISO | ISI Data Output | | | | | ISI Master Input, Slave Output. Output data to ISI bus. | | | 14 | ISI_MOSI | ISI Data Input | | | | | ISI Master Output, Slave Input. Input data from ISI bus. | | | 15 | SDCHa | DC Monitor—Channel A | | | | | DC-DC converter monitor input used to sense switch current in the Channel A converter. | | | 16 | SDCLa | DC Monitor—Channel A | | | | | DC-DC converter monitor input used to sense switch current in the Channel A converter. | | | 17 | DCDRVa | DC Drive—Channel A | | | | | DC-DC converter control signal output which drives external transistor on Channel A. | | | 18 | DCFF | DC-DC Charge Pump Output | | | 19 | DCDRVb | DC Drive—Channel B | | | | | DC-DC converter control signal output which drives external transistor on Channel B. | | | 20 | SDCLb | DC Monitor—Channel B | | | | | DC-DC converter monitor input used to sense switch current in the Channel B converter. | | | 21 | SDCHb | DC Monitor—Channel B | | | | | DC-DC converter monitor input used to sense switch current in the Channel B converter. | | | 22 | NC | No Connect | | | | | This pin should be left unconnected. | | | 23 | NC | No Connect | | | | | This pin should be left unconnected. | | | Pin# | Pin Name | Description | | |------|----------|-------------------------------------------------------------------------------------|--| | 24 | VDDD | IC Voltage Supply | | | | | 3.3 V digital supply for internal circuitry. | | | 25 | VDDREG | Regulated Core Power Supply | | | 26 | NC | No Connect | | | | | This pin should be left unconnected. | | | 27 | SVBATb | VBAT Sense—Channel B | | | | | Input used to sense voltage on Channel A dc-dc converter output voltage lead. | | | 28 | CAPMb | SLIC Stabilization Capacitor—Channel B | | | | | Capacitor used in dc feed low-pass filter on channel B. | | | 29 | CAPPb | SLIC Stabilization Capacitor—Channel B | | | | | Capacitor used in dc feed low-pass filter on channel B. | | | 30 | IREF | Current Reference Input | | | | | Connects to an external resistor used to provide a high accuracy reference current. | | | 31 | STIPDCb | TIP DC Sense—Channel B | | | | | Analog dc input used to sense voltage on Channel B TIP lead. | | | 32 | STIPACb | TIP AC Sense—Channel B | | | | | Analog ac input used to detect voltage on Channel B TIP lead. | | | 33 | SRINGACb | RING AC Sense—Channel B | | | | | Analog ac input used to detect voltage on Channel B RING lead. | | | 34 | SRINGDCb | RING DC Sense—Channel B | | | | | Analog dc input used to sense voltage on Channel B RING lead. | | | 35 | STIPCb | TIP Coarse Sense Input—Channel B | | | | | TIP Channel B voltage sensing outside protection circuit. | | | 36 | SRINGCb | RING Coarse Sense Input—Channel B | | | | | RING Channel B voltage sensing outside protection circuit. | | | 37 | VDDA | Analog Supply Voltage | | | | | Analog 3.3 V power supply for internal analog circuitry. | | | 38 | NC | No Connect | | | | | This pin should be left unconnected. | | | 39 | TIPb | TIP Terminal—Channel B | | | | | Connect to the Channel B TIP lead of the subscriber loop. | | | 40 | RINGb | RING Terminal—Channel B | | | | | Connect to the Channel B RING lead of the subscriber loop. | | | Pin # | Pin Name | Description | | |-------|----------|------------------------------------------------------------|--| | 41 | NC | No Connect | | | | | This pin should be left unconnected. | | | 42 | VBATb | Battery Voltage Supply—Channel B | | | | | Connect to Channel B battery supply from dc-dc converter. | | | 43 | VBATa | Battery Voltage Supply—Channel A | | | | | Connect to Channel A battery supply from dc-dc converter. | | | 44 | NC | No Connect | | | | | This pin should be left unconnected. | | | 45 | RINGa | Ring Terminal—Channel A | | | | | Connect to the Channel A RING lead of the subscriber loop. | | | 46 | TIPa | Tip Terminal—Channel A | | | | | Connect to the Channel A TIP lead of the subscriber loop. | | | 47 | NC | No Connect | | | | | This pin should be left unconnected. | | | 48 | SRINGCa | RING Coarse Sense Input—Channel A | | | | | RING Channel A voltage sensing outside protection circuit. | | #### 6.2 Si32282/3/6/7 8x8 mm Pinout # Si3228x 8x8 mm | Pin # | Pin Name | Description | |-------|----------|----------------------------------------------------------------| | 1 | SRINGCa | RING Coarse Sense Input—Channel A | | | | RING Channel A voltage sensing outside protection circuit. | | 2 | STIPCa | TIP Coarse Sense Input—Channel A | | | | TIP Channel A voltage sensing outside protection circuit. | | 3 | SRINGDCa | RING DC Sense—Channel A | | | | Analog dc input used to sense voltage on channel A RING lead. | | 4 | SRINGACa | RING AC Sense—Channel A | | | | Analog ac input used to detect voltage on channel A RING lead. | | 5 | STIPACa | TIP AC Sense—Channel A | | | | Analog ac input used to detect voltage on Channel A TIP lead. | | 6 | STIPDCa | TIP DC Sense—Channel A | | | | Analog dc input used to sense voltage on channel A TIP lead. | | 7 | CAPPa | SLIC Stabilization Capacitor—Channel A | | | | Capacitor used in dc feed low-pass filter on channel A. | | Pin # | Pin Name | Description | | |-------|---------------|--------------------------------------------------------------------------------------------|--| | 8 | CAPMa | SLIC Stabilization Capacitor—Channel A | | | | | Capacitor used in dc feed low-pass filter on channel A. | | | 9 | SVBATa | VBAT Sense—Channel A | | | | | Input used to sense voltage on Channel A dc-dc converter output voltage lead. | | | 10 | NC | No Connect | | | | | This pin must be left unconnected. | | | 11 | SVDC | DC-DC Input Voltage Sensor | | | | | Senses VDC input to dc-dc converters. | | | 12 | RSTB | Reset Input | | | | | Active low input. Hardware reset used to place all control registers in the default state. | | | 13 | INTB | Interrupt Output | | | | | Maskable interrupt output. Open drain output for wire-Ored operation. | | | 14 | FSYNC | Frame Sync Clock Input | | | | | 8 kHz frame synchronization signal for the PCM bus. May be short or long pulse format. | | | 15 | SPI_MOSI_THRU | SPI_MOSI Pass-Through | | | | | Cascaded SPI_MOSI signal for daisy-chain mode. | | | 16 | PCLK | PCM Clock Input | | | | | Clock input for PCM bus timing. | | | 17 | PCM_MISO | PCM Data Output | | | | | PCM Master Input, Slave Output. Output data to PCM bus. | | | 18 | PCM_MOSI | PCM Data Input | | | | | PCM Master Output, Slave Input. Input data from PCM bus. | | | 19 | SDCHa | DC Monitor—Channel A | | | | | DC-DC converter monitor input used to sense switch current in the Channel A converter. | | | 20 | SDCLa | DC Monitor—Channel A | | | | | DC-DC converter monitor input used to sense switch current in the Channel A converter. | | | 21 | DCDRVa | DC Drive—Channel A | | | | | DC-DC converter control signal output which drives external transistor on Channel A. | | | 22 | DCFFa | DC-DC Charge Pump Output—Channel A | | | 23 | DCFFb | DC-DC Charge Pump Output—Channel B | | | 24 | DCDRVb | DC Drive—Channel B | | | | | DC-DC converter control signal output which drives external transistor on Channel B. | | | Pin # | Pin Name | Description | | |-------|----------|---------------------------------------------------------------------------------------------------------------------------------------|--| | 25 | SDCLb | DC Monitor—Channel B | | | | | DC-DC converter monitor input used to sense switch current in the Channel B converter. | | | 26 | SDCHb | DC Monitor—Channel B | | | | | DC-DC converter monitor input used to sense switch current in the Channel B converter. | | | 27 | VDDD | IC Voltage Supply | | | | | 3.3 V digital power supply for internal circuitry. | | | 28 | VDDREG | Regulated Core Power Supply | | | 29 | CSB | Chip Select Input | | | | | Active low. When inactive, SCLK and SPI_MOSI are ignored and SPI_MISO is high impedance. When active, the serial port is operational. | | | 30 | SCLK | Serial Port Bit Clock Input | | | | | Serial port clock input. Controls the serial data on SPI_MISO and latches the data on SPI_MOSI. | | | 31 | SPI_MISO | Serial Port Data Output | | | | | SPI Master Input, Slave Output. Output control data to Serial Peripheral Interface bus. | | | 32 | SPI_MOSI | Serial Port Data Input | | | | | SPI Master Output, Slave Input. Input control data from Serial Peripheral Interface bus. | | | 33 | SVBATb | VBAT Sense—Channel B | | | | | Input used to sense voltage on channel A dc-dc converter output voltage lead. | | | 34 | CAPMb | SLIC Stabilization Capacitor—Channel B | | | | | Capacitor used in dc feed low-pass filter on channel B. | | | 35 | CAPPb | SLIC Stabilization Capacitor—Channel B | | | | | Capacitor used in dc feed low-pass filter on channel B. | | | 36 | IREF | Current Reference Input | | | | | Connects to an external resistor used to provide a high accuracy reference current. | | | 37 | STIPDCb | TIP DC Sense—Channel B | | | | | Analog dc input used to sense voltage on Channel B TIP lead. | | | 38 | STIPACb | TIP AC Sense—Channel B | | | | | Analog ac input used to detect voltage on Channel B TIP lead. | | | 39 | SRINGACb | RING AC Sense—Channel B | | | | | Analog ac input used to detect voltage on Channel B RING lead. | | | Pin # | Pin Name | Description | | |-------|----------|---------------------------------------------------------------|--| | 40 | SRINGDCb | RING DC Sense—Channel B | | | | | Analog dc input used to sense voltage on Channel B RING lead. | | | 41 | STIPCb | TIP Coarse Sense Input—Channel B | | | | | TIP channel B voltage sensing outside protection circuit. | | | 42 | SRINGCb | RING Coarse Sense Input—Channel B | | | | | RING channel B voltage sensing outside protection circuit. | | | 43 | VDDA | Analog Supply Voltage | | | | | Analog 3.3 V power supply for internal analog circuitry. | | | 44 | NC | No Connect | | | | | This pin must be left unconnected. | | | 45 | TIPb | TIP Terminal—Channel B | | | | | Connect to the Channel B TIP lead of the subscriber loop. | | | 46 | RINGb | RING Terminal—Channel B | | | | | Connect to the Channel B RING lead of the subscriber loop. | | | 47 | NC | No Connect | | | | | This pin should be left unconnected. | | | 48 | VBATb | Battery Voltage Supply—Channel B | | | | | Connect to Channel B battery supply from dc-dc converter. | | | 49 | IC | Internal Connect | | | | | This pin must be left unconnected. | | | 50 | IC | Internal Connect | | | | | This pin must be left unconnected. | | | 51 | IC | Internal Connect | | | | | This pin must be left unconnected. | | | 52 | VBATa | Battery Voltage Supply—Channel A | | | | | Connect to Channel A battery supply from dc-dc converter. | | | 53 | NC | No Connect | | | | | This pin must be left unconnected. | | | 54 | RINGa | RING Terminal—Channel A | | | | | Connect to the Channel A RING lead of the subscriber loop. | | | 55 | TIPa | TIP Terminal—Channel A | | | | | Connect to the Channel A TIP lead of the subscriber loop. | | | 56 | NC | No Connect | | | | | This pin must be left unconnected. | | # 7. Packaging # 7.1 Package Outline: 48-Pin QFN The figure below illustrates the package details for the 48-pin QFN package. The table lists the values for the dimensions shown in the illustration. Figure 7.1. 48-Pin QFN Package **Table 7.1. Package Dimensions** | Dimension | Min | Nom | Max | |-----------|----------|----------|------| | A | 0.80 | 0.85 | 0.90 | | A1 | 0.00 | 0.02 | 0.05 | | b | 0.18 | 0.25 | 0.30 | | D | | 7.00 BSC | | | D2 | 4.00 | 4.10 | 4.20 | | е | 0.50 BSC | | | | E | 7.00 BSC | | | | E2 | 5.40 | 5.50 | 5.60 | | L | 0.30 | 0.40 | 0.50 | | aaa | _ | _ | 0.15 | | bbb | _ | _ | 0.15 | | ccc | _ | _ | 0.08 | | ddd | _ | _ | 0.10 | - 1. All dimensions shown are in millimeters (mm) unless otherwise noted. - 2. Dimensioning and Tolerancing per ANSI Y14.5M-1994. - 3. Recommended card reflow profile is per the JEDEC/IPC J-STD-020D specification for Small Body Components. # 7.2 Package Outline: 56-Pin QFN The figure below illustrates the package details for the 56-pin QFN package. The table lists the values for the dimensions shown in the illustration. Figure 7.2. 56-Pin QFN Package Table 7.2. Package Dimensions | Dimension | Min | Nom | Max | |-----------|----------|----------|------| | A | 0.80 | 0.85 | 0.90 | | A1 | 0.00 | 0.02 | 0.05 | | b | 0.18 | 0.25 | 0.30 | | D | | 8.00 BSC | | | D2 | 4.40 | 4.50 | 4.60 | | е | 0.50 BSC | | | | E | | 8.00 BSC | | | E2 | 5.70 | 5.80 | 5.90 | | L | 0.30 | 0.40 | 0.50 | | aaa | _ | _ | 0.15 | | bbb | _ | _ | 0.15 | | ccc | _ | _ | 0.08 | | ddd | _ | _ | 0.10 | | eee | _ | _ | 0.05 | - 1. All dimensions shown are in millimeters (mm) unless otherwise noted. - 2. Dimensioning and Tolerancing per ANSI Y14.5M-1994. - 3. This drawing conforms to the JEDEC Solid State Outline MO-220. - 4. Recommended card reflow profile is per the JEDEC/IPC J-STD-020 specification for Small Body Components. #### 7.3 Land Pattern: 48-Pin QFN The figure below shows the recommended land pattern details for the 48-pin QFN package. The table lists the values for the dimensions shown in the illustration. Figure 7.3. 48-Pin QFN Land Pattern Table 7.3. PCB Land Pattern | Dimension | mm | |-----------|------| | C1 | 6.90 | | C2 | 6.90 | | E | 0.50 | | X1 | 0.30 | | Y1 | 0.85 | | X2 | 4.20 | | Y2 | 5.60 | - 1. All dimensions shown are in millimeters (mm) unless otherwise noted. - 2. This land pattern design is based on IPC-7351 guidelines. - 3. All dimensions shown are at Maximum Material Condition (MMC). Least Material Condition (LMC) is calculated based on a Fabrication Allowance of 0.05 mm. - 4. All metal pads are to be non-solder mask defined (NSMD). Clearance between the solder mask and the metal pad is to be 60 μm minimum, all the way around the pad. - 5. A stainless steel, laser-cut and electro-polished stencil with trapezoidal walls should be used to assure good solder paste release. - 6. The stencil thickness should be 0.125 mm (5 mils). - 7. The ratio of stencil aperture to land pad size should be 1:1 for the perimeter pads. - 8. A 4x3 array of 1.10 mm square openings on 1.40 mm pitch should be used for the center ground pad to achieve a target solder coverage of ~50%. - 9. A No-Clean, Type-3 solder paste is recommended. - 10. The recommended card reflow profile is per the JEDEC/IPC J-STD-020 specification for small body components. - 11. A minimum of eight thermal vias are required in each center pad. - 12. The recommended via diameter is 0.20-0.30 mm (8-12 mils). - 13. Thermal vias placed in the center pads must have a minimum spacing of 1.0 mm from the edge of the via to the closest pin pad metal (>1.0 mm). - 14. Vias placed within the center pad areas must be either filled or tented on the top side of the board to prevent solder thieving from under the device. #### 7.4 Land Pattern: 56-Pin QFN The figure below shows the recommended land pattern details for the 56-pin QFN package. The table lists the values for the dimensions shown in the illustration. Figure 7.4. 56-Pin QFN Land Pattern Table 7.4. PCB Land Pattern | Dimension | mm | |-----------|------| | C1 | 7.90 | | C2 | 7.90 | | E | 0.50 | | X1 | 0.30 | | Y1 | 0.85 | | X2 | 4.60 | | Y2 | 5.90 | - 1. All dimensions shown are at Maximum Material Condition (MMC). Least Material Condition (LMC) is calculated based on a Fabrication Allowance of 0.05 mm. - 2. This Land Pattern Design is based on the IPC-7351 guidelines. - 3. All metal pads are to be non-solder mask defined (NSMD). Clearance between the solder mask and the metal pad is to be 60 $\mu$ m minimum, all the way around the pad. - 4. A stainless steel, laser-cut and electro-polished stencil with trapezoidal walls should be used to assure good solder paste release. - 5. The stencil thickness should be 0.125mm (5 mils). - 6. The ratio of stencil aperture to land pad size should be 1:1 for all perimeter pads. - 7. A 4x3 array of 1.05 mm square openings on 1.5 mm pitch should be used for the center ground pad to achieve a target solder coverage of ~50%. - 8. A No-Clean, Type-3 solder paste is recommended. - 9. The recommended card reflow profile is per the JEDEC/IPC J-STD-020 specification for small body components. - 10. High-Tg PCB materials (Tg 170C) are recommended for Pb-free reflow profiles, per standard industry practice. - 11. A minimum of eight thermal vias are required in each center pad. - 12. The recommended via diameter is 0.20-0.30 mm (8-12 mils). - 13. Thermal vias placed in the center pad must have a minimum spacing of 1.0 mm from the edge of the via to the closest pin pad metal (≥1.0 mm). - 14. Vias placed within the center pad areas must be either filled or tented on the top side of the board to prevent solder thieving from under the device. # 7.5 Top Marking: 48-Pin QFN Figure 7.5. Top Marking **Table 7.5. Top Marking Explanation** | Line 1 Marking: | Device Root Part Number | e.g., Si32280 | |-----------------|---------------------------|------------------------------------------------------------------------------------------------| | Line 2 Marking: | Device Part Number Suffix | Revision, temperature rating, and package type | | Line 3 Marking: | YY = Year | Assigned by the Assembly House. Corresponds to the year and work week of the assembly release. | | | WW = Work Week | | | | TTTTTT=Manufacturing Code | Manufacturing code to track lot information. | | Line 4 Marking: | Circle = 0.5 mm Diameter | Pin 1 Identifier | | | Lower Left-Justified | | | | Circle = 1.3 mm Diameter | "e3" Pb-Free Symbol | | | Center-Justified | | | | Country of Origin | e.g., TW | | | ISO Code Abbreviation | | # 7.6 Top Marking: 56-Pin QFN Figure 7.6. Top Marking **Table 7.6. Top Marking Explanation** | Line 1 Marking: | Device Part Number | e.g., Si32282. Root part number, temperature rating, and package type. | |-----------------|-----------------------------------------------|------------------------------------------------------------------------------------------------| | Line 2 Marking: | YY = Year<br>WW = Work Week | Assigned by the Assembly House. Corresponds to the year and work week of the assembly release. | | | TTTTTT = Manufacturing Code | Manufacturing code to track lot information. | | Line 3 Marking: | Circle = 1.3 mm Diameter Center-Justified | "e3" Pb-Free Symbol | | | Country of Origin ISO Code Abbreviation | e.g., TW | | Line 4 Marking: | Circle = 0.5 mm Diameter Lower Left-Justified | Pin 1 Identifier | # 8. Document Change List # Revision 0.1 to Revision 0.2 - · Updated power supply characteristics. - · Updated timing diagrams. - · Updated pin references and descriptions. - · Added package outline information. - · Added PCB land pattern information. - · Added top mark information. # Revision 0.2 to Revision 0.3 - · Updated pinout. - Updated Vbat max to -106 V. - · Updated EVB and orderable part numbers. - · Added Smart Ringing functional description. # Revision 0.3 to Revision 0.4 - Replaced selectable PCM/ISI interface with dedicated PCM only interface using 8 x 8 mm QFN56. - · Added ISI only interface using 7 x 7 mm QFN48 #### Revision 0.4 to Revision 0.5 · Updated single frequency distortion spec. #### Revision 0.5 to Revision 1.0 - · Corrected DCCFa to DCFFa typo on 8x8 mm pinout. - · Corrected 8x8 mm description for pin numbers 41 and 42. - · Added orderable part numbers for Si3228x-A-ZMx. - Updated Table 3.2 Power Supply Characteristics on page 8. - · Numerous clarifications. www.skyworksinc.com/quality **Support & Resources** www.skyworksinc.com/support # Copyright © 2021 Skyworks Solutions, Inc. All Rights Reserved. Information in this document is provided in connection with Skyworks Solutions, Inc. ("Skyworks") products or services. These materials, including the information contained herein, are provided by Skyworks as a service to its customers and may be used for informational purposes only by the customer. Skyworks assumes no responsibility for errors or omissions in these materials or the information contained herein. Skyworks may change its documentation, products, services, specifications or product descriptions at any time, without notice. Skyworks makes no commitment to update the materials or information and shall have no responsibility whatsoever for conflicts, incompatibilities, or other difficulties arising from any future changes. No license, whether express, implied, by estoppel or otherwise, is granted to any intellectual property rights by this document. Skyworks assumes no liability for any materials, products or information provided hereunder, including the sale, distribution, reproduction or use of Skyworks products, information or materials, except as may be provided in Skyworks' Terms and Conditions of Sale. THE MATERIALS, PRODUCTS AND INFORMATION ARE PROVIDED "AS IS" WITHOUT WARRANTY OF ANY KIND, WHETHER EXPRESS, IMPLIED, STATUTORY, OR OTHERWISE, INCLUDING FITNESS FOR A PARTICULAR PURPOSE OR USE, MERCHANTABILITY, PERFORMANCE, QUALITY OR NON-INFRINGEMENT OF ANY INTELLECTUAL PROPERTY RIGHT; ALL SUCH WARRANTIES ARE HEREBY EXPRESSLY DISCLAIMED. SKYWORKS DOES NOT WARRANT THE ACCURACY OR COMPLETENESS OF THE INFORMATION, TEXT, GRAPHICS OR OTHER ITEMS CONTAINED WITHIN THESE MATERIALS. SKYWORKS SHALL NOT BE LIABLE FOR ANY DAMAGES, INCLUDING BUT NOT LIMITED TO ANY SPECIAL, INDIRECT, INCIDENTAL, STATUTORY, OR CONSEQUENTIAL DAMAGES, INCLUDING WITHOUT LIMITATION, LOST REVENUES OR LOST PROFITS THAT MAY RESULT FROM THE USE OF THE MATERIALS OR INFORMATION, WHETHER OR NOT THE RECIPIENT OF MATERIALS HAS BEEN ADVISED OF THE POSSIBILITY OF SUCH DAMAGE. Skyworks products are not intended for use in medical, lifesaving or life-sustaining applications, or other equipment in which the failure of the Skyworks products could lead to personal injury, death, physical or environmental damage. Skyworks customers using or selling Skyworks products for use in such applications do so at their own risk and agree to fully indemnify Skyworks for any damages resulting from such improper use or sale. Customers are responsible for their products and applications using Skyworks products, which may deviate from published specifications as a result of design defects, errors, or operation of products outside of published parameters or design specifications. Customers should include design and operating safeguards to minimize these and other risks. Skyworks assumes no liability for applications assistance, customer product design, or damage to any equipment resulting from the use of Skyworks products outside of Skyworks' published specifications or parameters. Skyworks, the Skyworks symbol, Sky5®, SkyOne®, SkyBlue™, Skyworks Green™, Clockbuilder®, DSPLL®, ISOmodem®, ProSLIC®, and SiPHY® are trademarks or registered trademarks of Skyworks Solutions, Inc. or its subsidiaries in the United States and other countries. Third-party brands and names are for identification purposes only and are the property of their respective owners. Additional information, including relevant terms and conditions, posted at www.skyworksinc.com, are incorporated by reference.