## INTEGRATED CIRCUITS # DATA SHEET SC28L91 3.3V-5.0V Universal Asynchronous Receiver/Transmitter (UART) Product specification Supersedes data of 2000 Apr 03 ## 3.3V-5.0V Universal Asynchronous Receiver/Transmitter (UART) ## SC28L91 ### **DESCRIPTION** The SC28L91 is a new member of the IMPACT family of Serial Communications Controllers. It is a single channel UART operating at 3.3 and 5.0 volts Vcc, 8 or 16 byte FIFOs and is quite compatible with software of the SC28L92 and previous UARTs offered by Philips. It is a new part that is similar to our previous one channel part but is vastly improved. The improvements being: 16 character receiver, 16 character transmit FIFOs, watch dog timer for the receiver, mode register 0 is added, extended baud rate, over all faster bus and data speeds, programmable receiver and transmitter interrupts and versatile I/O structure. (The previous one channel part, SCC2691, is NOT being discontinued.) Pin programming will allow the device to operate with either the Motorola or Intel bus interface. Bit 3 of the MR0 register allows the device to operate in an 8-byte FIFO mode if strict compliance with an 8-byte FIFO structure is required. The Philips Semiconductors SC28L91 Universal Asynchronous Receiver/Transmitter (UART) is a single-chip CMOS-LSI communications device that provides a full-duplex asynchronous receiver/transmitter channel in a single package. It interfaces directly with microprocessors and may be used in a polled or interrupt driven system with modem and DMA interface. The operating mode and data format of the channel can be programmed independently. Additionally, the receiver and transmitter can select its operating speed as one of 28 fixed baud rates; a 16X clock derived from a programmable counter/timer, or an external 1X or 16X clock. The baud rate generator and counter/timer can operate directly from a crystal or from external clock inputs. The ability to independently program the operating speed of the receiver and transmitter make the UART particularly attractive for dual-speed channel applications such as clustered terminal systems. The receiver and transmitter is buffered by 8 or 16 character FIFOs to minimize the potential of receiver overrun, transmitter underrun and to reduce interrupt overhead in interrupt driven systems. In addition, a flow control capability is provided via RTS/CTS signaling to disable a remote transmitter when the receiver buffer is full. DMA interface is and other general purpose signals are provided on the SC28L91 via a multipurpose 7-bit input port and a multipurpose 8-bit output port. These can be used as general-purpose ports or can be assigned specific functions (such as clock inputs or status/interrupt outputs, FIFO conditions) under program control. The SC28L91 is available in two package versions: a 44-pin PLCC and 44-pin plastic quad flat pack (PQFP). ## **FEATURES** - Member of IMPACT family: 3.3 to 5.0 volt, -40°C to +85°C and 68K for 80xxx bus interface for all devices. - A full-duplex independent asynchronous receiver/transmitter - 16 character FIFOs for each receiver and transmitter - Pin programming selects 68K or 80xxx-bus interface - Programmable data format - 5 to 8 data bits plus parity - Odd, even, no parity or force parity - - 1, 1.5 or 2 stop bits programmable in 1/16-bit increments - 16-bit programmable Counter/Timer - Programmable baud rate for each receiver and transmitter selectable from: - 28 fixed rates: 50 to 230.4 k baud - Other baud rates to 1 MHz at 16X - Programmable user-defined rates derived from a programmable counter/timer - External 1X or 16X clock - Parity, framing, and overrun error detection - False start bit detection - Line break detection and generation - Programmable channel mode - Normal (full-duplex) - Automatic echo - Local loop back - Remote loop back - Multi-drop mode (also called 'wake-up' or '9-bit') - Multi-function 7-bit input port (includes IACKN) - Can serve as clock or control inputs - Change of state detection on four inputs - Inputs have typically >100k pull-up resistors - Change of state detectors for modem control - Multi-function 8-bit output port - Individual bit set/reset capability - Outputs can be programmed to be status/interrupt signals - FIFO status for DMA interface - Versatile interrupt system - Single interrupt output with eight maskable interrupting conditions - Output port can be configured to provide a total of up to six separate interrupt outputs that may be wire ORed. - Each FIFO can be programmed for four different interrupt levels - Watch dog timer for the receiver - Maximum data transfer rates: - 1X 1Mb/sec, 16X 1Mb/sec - Automatic wake-up mode for multi-drop applications - Start-end break interrupt/status with mid-character break detect. - On-chip crystal oscillator - Power down mode - Receiver time-out mode - Single +3.3V or +5V power supply # 3.3V-5.0V Universal Asynchronous Receiver/Transmitter (UART) SC28L91 ## **ORDERING INORMATION** | | Industrial | | |-------------------------------------------|---------------------------------------|----------------| | | V <sub>CC</sub> = +3.3 ±10%, +5V ±10% | | | Description | T <sub>amb</sub> = -40 to +85°C | Drawing Number | | 44-Pin Plastic Leaded Chip Carrier (PLCC) | SC28L91A1A | SOT187-2 | | 44-Pin Plastic Quad Flat Pack (PQFP) | SC28L91A1B | SOT307-2 | ## 3.3V-5.0V Universal Asynchronous Receiver/Transmitter (UART) SC28L91 ## **PIN CONFIGURATION DIAGRAM** ## **80XXX PIN CONFIGURATION** Note: Pins marked "No Connection" must NOT be connected. ## 3.3V-5.0V Universal Asynchronous Receiver/Transmitter (UART) SC28L91 ## **PIN CONFIGURATION DIAGRAM** ## **68XXX PIN CONFIGURATION** Note: Pins marked "No Connection" must NOT be connected. Figure 1. Block Diagram (80XXX mode) Figure 2. Block Diagram (68XXX mode) # 3.3V-5.0V Universal Asynchronous Receiver/Transmitter (UART) SC28L91 ## PIN CONFIGURATION FOR 80XXX BUS INTERFACE (INTEL®) | Symbol | Pin<br>type | Name and function | |-----------------|-------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | I/M | I | Bus Configuration: When high or not connected configures the bus interface to the Conditions shown in this table. | | D0-D7 | I/O | <b>Data Bus:</b> Bi-directional 3-State data bus used to transfer commands, data and status between the UART and the CPU. D0 is the least significant bit. | | CEN | I | Chip Enable: Active-Low input signal. When Low, data transfers between the CPU and the UART are enabled on D0–D7 as controlled by the WRN, RDN and A0–A3 inputs. When High, places the D0–D7 lines in the 3-State condition. | | WRN | I | <b>Write Strobe:</b> When Low and CEN is also Low, the contents of the data bus is loaded into the addressed register. The transfer occurs on the rising edge of the signal. | | RDN | I | Read Strobe: When Low and CEN is also Low, causes the contents of the addressed register to be presented on the data bus. The read cycle begins on the falling edge of RDN. | | A0-A3 | I | Address Inputs: Select the UART internal registers and ports for read/write operations. | | RESET | I | <b>Reset:</b> A High level clears internal registers (SR, IMR, ISR, OPR, OPCR), puts OP0–OP7 in the High state, stops the counter/timer, and puts the Channel in the inactive state, with the TxD outputs in the mark (High) state. Sets MR pointer to MR1. See Figure 4 | | INTRN | 0 | <b>Interrupt Request:</b> Active-Low, open-drain, output which signals the CPU that one or more of the eight maskable interrupting conditions are true. This pin requires a pull-up device. | | X1/CLK | I | <b>Crystal 1:</b> Crystal or external clock input. A crystal or clock of the specified limits must be supplied at all times. When a crystal is used, a capacitor must be connected from this pin to ground (see Figure 11). | | X2 | 0 | <b>Crystal 2:</b> Connection for other side of the crystal. When a crystal is used, a capacitor must be connected from this pin to ground (see Figure 11). If X1/CLK is driven from an external source, this pin must be left open. | | RxD | I | Receiver Serial Data Input: The least significant bit is received first. "Mark" is High; "space" is Low. | | TxD | 0 | <b>Transmitter Serial Data Output:</b> The least significant bit is transmitted first. This output is held in the "mark" condition when the transmitter is disabled, idle or operating in local loop back mode. "Mark" is High; "space" is Low. | | OP0 | 0 | Output 0: General-purpose output or request to send (RTSN, active-Low). Can be deactivated automatically on receive or transmit. | | OP1 | 0 | Output 1: General-purpose output. | | OP2 | 0 | Output 2: General-purpose output, or transmitter 1X or 16X clock output, or receiver 1X clock output. | | OP3 | 0 | Output 3: General-purpose output. | | OP4 | 0 | Output 4: General-purpose output or open-drain, active-Low, Rx interrupt ISR[1] output. DMA Control | | OP5 | 0 | Output 5: General-purpose output | | OP6 | 0 | Output 6: General-purpose output or open-drain, active-Low, Tx interrupt ISR[0] output. DMA Control | | OP7 | 0 | Output 7: General-purpose output. | | IP0 | I | Input 0: General-purpose input or clear to send active-Low input (CTSN). Has Change of State Dector. | | IP1 | I | Input 1: General-purpose input. Has Change of State Dector. | | IP2 | I | Input 2: General-purpose input or counter/timer external clock input. Has Change of State Dector. | | IP3 | I | <b>Input 3:</b> General-purpose input or transmitter external clock input (TxC). When the external clock is used by the transmitter, the transmitted data is clocked on the falling edge of the clock. Has Change of State Dector. | | IP4 | I | <b>Input 4:</b> General-purpose input or receiver external clock input (RxC). When the external clock is used by the receiver, the received data is sampled on the rising edge of the clock. | | IP5 | I | Input 5: General-purpose input | | IP6 | I | Input 6: General-purpose input | | V <sub>CC</sub> | Pwr | Power Supply: +3.3 or +5V supply input ±10% | | GND | Pwr | Ground | # 3.3V-5.0V Universal Asynchronous Receiver/Transmitter (UART) SC28L91 ## PIN CONFIGURATION FOR 68XXX BUS INTERFACE (MOTOROLA®) | Symbol | Pin<br>type | Name and function | |-----------------|-------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | I/M | I | Bus Configuration: When low configures the bus interface to the Conditions shown in this table. | | D0-D7 | I/O | <b>Data Bus</b> : Bi-directional 3-State data bus used to transfer commands, data and status between the UART and the CPU. Do is the least significant bit. | | CEN | 1 | Chip Enable: Active-Low input signal. When Low, data transfers between the CPU and the UART are enabled on D0–D7 as controlled by the R/WN and A0–A3 inputs. When High, places the D0–D7 lines in the 3-State condition. | | R/WN | I | Read/Write: Input Signal. When CEN is low R/WN high input indicates a read cycle; when low indicates a write cycle. | | IACKN | I | Interrupt Acknowledge: Active low input indicating an interrupt acknowledge cycle. Usually asserted by the CPU in response to an interrupt request. When asserted places the interrupt vector on the bus and asserts DACKN. | | DACKN | 0 | <b>Data Transfer Acknowledge</b> : A3-State active-low output asserted in a write, read, or interrupt acknowledge cycle to indicate proper transfer of data between the CPU and the UART. | | A0-A3 | I | Address Inputs: Select the UART internal registers and ports for read/write operations. | | RESETN | I | Reset: A low level clears internal registers (SRA, SRB, IMR, ISR, OPR, OPCR), puts OP0–OP7 in the High state, stops the counter/timer, and puts the Channel in the inactive state, with the TxD outputs in the mark (High) state. Sets MR pointer to MR1. See Figure 4 | | INTRN | 0 | Interrupt Request: Active-Low, open-drain, output which signals the CPU that one or more of the eight maskable interrupting conditions are true. This pin requires a pullup. | | X1/CLK | I | <b>Crystal 1</b> : Crystal or external clock input. A crystal or clock of the specified limits must be supplied at all times. When a crystal is used, a capacitor must be connected from this pin to ground (see Figure 11). | | X2 | 0 | Crystal 2: Connection for other side of the crystal. When a crystal is used, a capacitor must be connected from this pin to ground (see Figure 11). If X1/CLK is driven from an external source, this pin must be left open. | | RxD | I | Receiver Serial Data Input: The least significant bit is received first. "Mark" is High, "space" is Low. | | TxD | 0 | <b>Transmitter Serial Data Output</b> : The least significant bit is transmitted first. This output is held in the 'mark' condition when the transmitter is disabled, idle, or when operating in local loop back mode. 'Mark' is High; 'space' is Low. | | OP0 | 0 | Output 0: General purpose output or request to send (RTSAN, active-Low). Can be deactivated automatically on receive or transmit. | | OP1 | 0 | Output 1: General-purpose output. | | OP2 | 0 | Output 2: General purpose output or transmitter 1X or 16X clock output, or receiver 1X clock output. | | OP3 | 0 | Output 3: General purpose output. | | OP4 | 0 | Output 4: General purpose output or open-drain, active-Low, RxA interrupt ISR [1] output. DMA Control | | OP5 | 0 | Output 5: General-purpose output. | | OP6 | 0 | Output 6: General purpose output or open-drain, active-Low, TxA interrupt ISR[0] output. DMA Control | | OP7 | 0 | Output 7: General-purpose output. | | IP0 | 1 | Input 0: General purpose input or clear to send active-Low input (CTSAN). Has Change of State Dector. | | IP1 | 1 | Input 1: General purpose input. Has Change of State Dector. | | IP2 | 1 | Input 2: General-purpose input or counter/timer external clock input. Has Change of State Dector. | | IP3 | I | <b>Input 3</b> : General purpose input or transmitter external clock input (TxC). When the external clock is used by the transmitter, the transmitted data is clocked on the falling edge of the clock. Has Change of State Dector. | | IP4 | 1 | <b>Input 4</b> : General purpose input or receiver external clock input (RxC). When the external clock is used by the receiver, the received data is sampled on the rising edge of the clock. | | IP5 | I | Input 5: General purpose input. | | V <sub>CC</sub> | Pwr | Power Supply: +3.3 or +5V supply input ±10% | | GND | Pwr | Ground | ## 3.3V–5.0V Universal Asynchronous Receiver/Transmitter (UART) SC28L91 ### ABSOLUTE MAXIMUM RATINGS<sup>1</sup> | Symbol | Parameter | Rating | Unit | |------------------|--------------------------------------------------|------------------------------|-------| | T <sub>amb</sub> | Operating ambient temperature range <sup>2</sup> | Note 4 | °C | | T <sub>stg</sub> | Storage temperature range | -65 to +150 | °C | | V <sub>CC</sub> | Voltage from V <sub>CC</sub> to GND <sup>3</sup> | -0.5 to +7.0 | V | | V <sub>S</sub> | Voltage from any pin to GND <sup>3</sup> | −0.5 to V <sub>CC</sub> +0.5 | V | | $P_{D}$ | Package power dissipation (PLCC44) | 2.4 | W | | P <sub>D</sub> | Package power dissipation (PQFP44) | 1.78 | W | | | Derating factor above 25°C (PLCC44) | 19 | mW/°C | | | Derating factor above 25°C (PQFP44) | 14 | mW/°C | #### NOTES: - Stresses above those listed under Absolute Maximum Ratings may cause permanent damage to the device. This is a stress rating only and functional operation of the device at these or any other condition above those indicated in the operation section of this specification is not implied. - 2. For operating at elevated temperatures, the device must be derated based on +150°C maximum junction temperature. - 3. This product includes circuitry specifically designed for the protection of its internal devices from damaging effects of excessive static charge. Nonetheless, it is suggested that conventional precautions be taken to avoid applying any voltages larger than the rated maxima. - 4. Parameters are valid over specified temperature and voltage range. ## DC ELECTRICAL CHARACTERISTICS<sup>1, 2, 3</sup> $V_{CC} = 5V \pm 10\%$ , $T_{amb} = -40$ °C to +85°C, unless otherwise specified. | Symbol | Parameter | Conditions | Min | Тур | Max | Unit | | |--------------------|------------------------------------------------------|--------------------------|----------------------|------|------|------|--| | V <sub>IL</sub> | Input low voltage | | | | 0.8 | V | | | V <sub>IH</sub> | Input high voltage (except X1/CLK) | | 2.4 | 1.5 | | V | | | $V_{IH}$ | Input high voltage (X1/CLK) | | 0.8*V <sub>CC</sub> | 2.4 | | V | | | V <sub>OL</sub> | Output low voltage | I <sub>OL</sub> = 2.4mA | | 0.2 | 0.4 | V | | | V <sub>OH</sub> | Output high voltage (except OD outputs) <sup>4</sup> | I <sub>OH</sub> = -400μA | V <sub>CC</sub> -0.5 | | | V | | | I <sub>IX1PD</sub> | X1/CLK input current - power down | $V_{IN} = 0$ to $V_{CC}$ | 0.5 | 0.05 | 0.5 | μΑ | | | I <sub>ILX1</sub> | X1/CLK input low current - operating | V <sub>IN</sub> = 0 | -130 | | 0 | μΑ | | | I <sub>IHX1</sub> | X1/CLK input high current - operating | $V_{IN} = V_{CC}$ | 0 | | 130 | μΑ | | | | Input leakage current: | | | | | | | | II | All except input port pins | $V_{IN} = 0$ to $V_{CC}$ | -0.5 | 0.05 | +0.5 | μΑ | | | | Input port pins <sup>5</sup> | $V_{IN} = 0$ to $V_{CC}$ | -8 | 0.05 | +0.5 | μΑ | | | l <sub>ozh</sub> | Output off current high, 3-State data bus | $V_{IN} = V_{CC}$ | | | 0.5 | μΑ | | | I <sub>OZL</sub> | Output off current low, 3-State data bus | $V_{IN} = 0V$ | -0.5 | | | μΑ | | | I <sub>ODL</sub> | Open-drain output low current in off-state | V <sub>IN</sub> = 0 | -0.5 | | | μΑ | | | I <sub>ODH</sub> | Open-drain output high current in off-state | $V_{IN} = V_{CC}$ | | | 0.5 | μΑ | | | | Power supply current <sup>6</sup> | | | | | | | | I <sub>CC</sub> | Operating mode | CMOS input levels | | 7 | 25 | mA | | | | Power down mode | CMOS input levels | | ≤1 | 5 | μΑ | | #### NOTES: - 1. Parameters are valid over specified temperature and voltage range. - All voltage measurements are referenced to ground (GND). For testing, all inputs swing between 0.4 V and 3.0 V with a transition time of 5ns maximum. For X1/CLK, this swing is between 0.4 V and 0.8\*V<sub>CC</sub>. All time measurements are referenced at input voltages of 0.8V and 2.0V and output voltages of 0.8 V and 2.0 V, as appropriate. - 3. Typical values are at +25°C, typical supply voltages, and typical processing parameters. - Test conditions for outputs: C<sub>L</sub> = 125 pF, except open drain outputs. Test conditions for open drain outputs: C<sub>L</sub> = 125 pF, constant current source = 2.6 mA. - Input port pins have active pull-up transistors that will source a typical 2 μA from V<sub>CC</sub> when the input pins are at V<sub>SS</sub>. Input port pins at V<sub>CC</sub> source 0.0 μA. - 6. All outputs are disconnected. Inputs are switching between CMOS levels of $V_{CC}$ -0.2 V and $V_{SS}$ + 0.2 V. ## 3.3V-5.0V Universal Asynchronous Receiver/Transmitter (UART) SC28L91 ## DC ELECTRICAL CHARACTERISTICS<sup>1, 2, 3</sup> $V_{CC}$ = 3.3V $\pm$ 10%, $T_{amb}$ = -40°C to +85°C, unless otherwise specified. | Symbol | Parameter | Conditions | Min | Тур | Max | Unit | |--------------------|------------------------------------------------------|--------------------------|----------------------|----------------------|---------------------|------| | V <sub>IL</sub> | Input low voltage | | | 0.65 | 0.2*V <sub>CC</sub> | V | | V <sub>IH</sub> | Input high voltage | | 0.8*V <sub>CC</sub> | 1.7 | | V | | $V_{OL}$ | Output low voltage | I <sub>OL</sub> = 2.4mA | | 0.2 | 0.4 | V | | V <sub>OH</sub> | Output high voltage (except OD outputs) <sup>4</sup> | $I_{OH} = -400 \mu A$ | V <sub>CC</sub> -0.5 | V <sub>CC</sub> -0.2 | | V | | I <sub>IX1PD</sub> | X1/CLK input current - power down | $V_{IN} = 0$ to $V_{CC}$ | -0.5 | 0.05 | +0.5 | μΑ | | I <sub>ILX1</sub> | X1/CLK input low current - operating | V <sub>IN</sub> = 0 | -80 | | 0 | μΑ | | I <sub>IHX1</sub> | X1/CLK input high current - operating | $V_{IN} = V_{CC}$ | 0 | | 80 | μΑ | | | Input leakage current: | | | | | - | | II | All except input port pins | $V_{IN} = 0$ to $V_{CC}$ | -0.5 | 0.05 | +0.5 | μΑ | | | Input port pins <sup>5</sup> | $V_{IN} = 0$ to $V_{CC}$ | -8 | 0.5 | +0.5 | μΑ | | l <sub>OZH</sub> | Output off current high, 3-State data bus | $V_{IN} = V_{CC}$ | | | 0.5 | μΑ | | I <sub>OZL</sub> | Output off current low, 3-State data bus | V <sub>IN</sub> = 0V | -0.5 | | | μΑ | | I <sub>ODL</sub> | Open-drain output low current in off-state | V <sub>IN</sub> = 0 | -0.5 | | | μΑ | | I <sub>ODH</sub> | Open-drain output high current in off-state | $V_{IN} = V_{CC}$ | | | 0.5 | μΑ | | | Power supply current <sup>6</sup> | | - | | | - | | I <sub>CC</sub> | Operating mode | CMOS input levels | | | 5 | mA | | | Power down mode | CMOS input levels | | ≤1 | 5.0 | μΑ | #### NOTES: - 1. Parameters are valid over specified temperature and voltage range. - 2. All voltage measurements are referenced to ground (GND). For testing, all inputs swing between 0.4 V and 3.0 V with a transition time of 5ns maximum. For X1/CLK, this swing is between 0.4 V and 0.8\*V<sub>CC</sub>. All time measurements are referenced at input voltages of 0.8 V and 2.0V and output voltages of 0.8 V and 2.0 V, as appropriate. - 3. Typical values are at +25°C, typical supply voltages, and typical processing parameters. - 4. Test conditions for outputs: $C_L = 125 \text{ pF}$ , except open drain outputs. Test conditions for open drain outputs: $C_L = 125 \text{ pF}$ , constant current source = 2.6 mA. - 5. Input port pins have active pull-up transistors that will source a typical 2 μA from V<sub>CC</sub> when the input pins are at V<sub>SS</sub>. Input port pins at $V_{CC}$ source 0.0 $\mu$ A. 6. All outputs are disconnected. Inputs are switching between CMOS levels of $V_{CC}$ –0.2 V and $V_{SS}$ +0.2 V. ## 3.3V-5.0V Universal Asynchronous Receiver/Transmitter (UART) SC28L91 AC CHARACTERISTICS (5 VOLT) <sup>1, 2, 3, 4</sup> $V_{CC} = 5.0V \pm 10\%, \ T_{amb} = -40^{\circ}\text{C to } +85^{\circ}\text{C, unless otherwise specified.}$ | Symbol | Parameter | Min | Тур | Max | Unit | |-------------------|--------------------------------------------------------------------------|-----|-------|-----|----------| | Reset Tin | ning (See Figure 4) | | • | | <u> </u> | | t <sub>RES</sub> | Reset pulse width | 100 | 18 | | ns | | Bus Timir | ng <sup>5</sup> (See Figure 5) | | • | | <u> </u> | | t <sub>*AS</sub> | A0-A3 setup time to RDN, WRN Low | 10 | 6 | | ns | | t <sub>*AH</sub> | A0–A3 hold time from RDN, WRN low | 20 | 12 | | ns | | t <sub>*CS</sub> | CEN setup time to RDN, WRN low | 0 | | | ns | | t <sub>*CH</sub> | CEN Hold time from RDN. WRN low | 0 | 1 | | ns | | t <sub>*RW</sub> | WRN, RDN pulse width (Low time) | 15 | 8 | | ns | | t <sub>*DD</sub> | Data valid after RDN low (125pF load. See Figure 3 for smaller loads.) | | 40 | 55 | ns | | t <sub>*DA</sub> | RDN low to data bus active <sup>6</sup> | 0 | | | ns | | t <sub>*DF</sub> | Data bus floating after RDN or CEN high | | | 20 | ns | | t <sub>*DI</sub> | RDN or CEN high to data bus invalid <sup>7</sup> | 0 | | | ns | | t <sub>*DS</sub> | Data bus setup time before WRN or CEN high (write cycle) | 25 | 17 | | ns | | t <sub>*DH</sub> | Data hold time after WRN high | 0 | -12 | | ns | | t <sub>*RWD</sub> | High time between read and/or write cycles <sup>5, 7</sup> | 15 | 10 | | ns | | Port Timi | ng <sup>5</sup> (See Figure 9) | | • | | <u> </u> | | t <sub>*PS</sub> | Port in setup time before RDN low (Read IP ports cycle) | 0 | -20 | | ns | | t <sub>*PH</sub> | Port in hold time after RDN high | 0 | -20 | | ns | | t <sub>*PD</sub> | OP port valid after WRN or CEN high (OPR write cycle) | | 40 | 60 | ns | | Interrupt | Timing (See Figure 10) | • | | | • | | t <sub>*IR</sub> | INTRN (or OP3–OP7 when used as interrupts) negated from: | | | | | | | Read RxFIFO (RxRDY/FFULL interrupt) | | 40 | 60 | ns | | | Write TxFIFO (TxRDY interrupt) | | 40 | 60 | ns | | | Reset Command (delta break change interrupt) | | 40 | 60 | ns | | | Stop C/T command (Counter/timer interrupt | | 40 | 60 | ns | | | Read IPCR (delta input port change interrupt) | | 40 | 60 | ns | | | Write IMR (Clear of change interrupt mask bit(s)) | | 40 | 60 | ns | | Clock Tin | ning (See Figure 11) | | | | | | t <sub>*CLK</sub> | X1/CLK high or low time | 30 | 20 | | ns | | f <sub>*CLK</sub> | X1/CLK frequency <sup>8</sup> (for higher speeds contact factory) | 0.1 | 3.686 | 8.0 | MHz | | f <sub>*CTC</sub> | C/T Clk (IP2) high or low time (C/T external clock input) | 30 | 10 | | ns | | f <sub>*CTC</sub> | C/T Clk (IP2) frequency <sup>8</sup> (for higher speeds contact factory) | 0 | | 8.0 | MHz | | t <sub>*RX</sub> | RxC high or low time (16X) | 30 | 10 | | ns | | f <sub>*RX</sub> | RxC Frequency (16X)(for higher speeds contact factory) | 0 | | 16 | MHz | | | RxC Frequency (1x) <sup>8, 9</sup> | 0 | | 1 | MHz | | t <sub>*TX</sub> | TxC High or low time (16X) | 30 | 10 | | ns | | f <sub>*TX</sub> | TxC frequency (16X) (for higher speeds contact factory) | | | 16 | MHz | | | TxC frequency (1X) <sup>8, 9</sup> | 0 | | 1 | MHz | | Transmitt | er Timing, external clock (See Figure 12) | | | | | | t <sub>*TXD</sub> | TxD output delay from TxC low (TxC input pin) | | 40 | 60 | ns | | t <sub>*TCS</sub> | Output delay from TxC output pin low to TxD data output | | 6 | 30 | ns | ## 3.3V–5.0V Universal Asynchronous Receiver/Transmitter (UART) SC28L91 | Symbol | Parameter | Min | Тур | Max | Unit | |-------------------|------------------------------------------------------------|-----|-----|-----|------| | Receiver Ti | ming, external clock (See Figure 13) | • | | | | | t <sub>*RXS</sub> | RxD data setup time to RxC high | 50 | 40 | | ns | | t <sub>*RXH</sub> | RxD data hold time from RxC high | 50 | 40 | | ns | | 68000 or M | otorola bus timing (See Figures 6, 7, 8) <sup>10</sup> | | | _ | | | t <sub>DCR</sub> | DACKN Low (read cycle) from X1 High <sup>10</sup> | | 15 | 20 | ns | | t <sub>DCW</sub> | DACKN Low (write cycle) from X1 High | | 15 | 20 | ns | | t <sub>DAT</sub> | DACKN High impedance from CEN or IACKN High | | 8 | 10 | ns | | t <sub>CSC</sub> | CEN or IACKN setup time to X1 High for minimum DACKN cycle | 10 | 8 | | ns | ### NOTES: - 1. Parameters are valid over specified temperature and voltage range. - All voltage measurements are referenced to ground (GND). For testing, all inputs swing between 0.4 V and 3.0 V with a transition time of 5 ns maximum. For X1/CLK this swing is between 0.4 V and 0.8\*V<sub>CC</sub>. All time measurements are referenced at input voltages of 0.8 V and 2.0 V and output voltages of 0.8 V and 2.0 V, as appropriate. - 3. Test conditions for outputs: CL = 125 pF, except open drain outputs. Test conditions for open drain outputs: C<sub>L</sub> = 125 pF, constant current source = 2.6 mA. - 4. Typical values are the average values at +25°C and 5 V. - 5. Timing is illustrated and referenced to the WRN and RDN Inputs. Also, CEN may be the "strobing" input. CEN and RDN (also CEN and WRN) are ORed internally. The signal asserted last initiates the cycle and the signal negated first terminates the cycle. - 6. Guaranteed by characterization of sample units. - If CEN is used as the "strobing" input, the parameter defines the minimum High times between one CEN and the next. The RDN signal must be negated for t<sub>RWD</sub> to guarantee that any status register changes are valid. - 8. Minimum frequencies are not tested but are guaranteed by design. - 9. Clocks for 1X mode should maintain a 60/40 duty cycle or better. - 10. Minimum DACKN time is t<sub>DCR</sub> = t<sub>DSC</sub> + t<sub>DCR</sub> + two positive edges of the X1 clock. For faster bus cycles, the 80XXX bus timing may be used while in the 68XXX mode. It is not necessary to wait for DACKN to insure the proper operation of the SC28C91. In all cases the data will be written to the SC28L91 on the falling edge of DACKN or the rise of CEN. The fall of CEN initializes the bus cycle. The rise of CEN ends the bus cycle. DACKN low or CEN high completes the write cycle. ## NOTES: Bus cycle times: (80XXX mode): $t_{DD} + t_{RWD} = 70$ ns @ 5V, 40 ns @ 3.3 V + rise and fall time of control signals (68XXX mode) = $t_{CSC} + t_{DAT} + 1$ cycle of the X1 clock @ 5 V + rise and fall time of control signals Figure 3. Port Timing vs. Capacitive Loading at typical conditions ## 3.3V-5.0V Universal Asynchronous Receiver/Transmitter (UART) SC28L91 AC CHARACTERISTICS (3.3 VOLT) <sup>1, 2, 3, 4</sup> $V_{CC}=3.3V\pm10\%,\,T_{amb}=-40^{\circ}\text{C}$ to +85°C, unless otherwise specified. | Symbol | Parameter | Min | Тур | Max | Unit | |-------------------|--------------------------------------------------------------------------|-----|-------|-----|------| | Reset Tin | ning (See Figure 4) | | • | • | | | t <sub>RES</sub> | Reset pulse width | 100 | 20 | | ns | | Bus Timii | ng <sup>5</sup> (See Figure 5) | | | | | | t <sub>*AS</sub> | A0–A3 setup time to RDN, WRN Low | 10 | 6 | | ns | | t <sub>*AH</sub> | A0–A3 hold time from RDN, WRN low | 25 | 16 | | ns | | t <sub>*CS</sub> | CEN setup time to RDN, WRN low | 0 | | | ns | | t <sub>*CH</sub> | CEN Hold time from RDN. WRN low | 0 | | | ns | | t <sub>*RW</sub> | WRN, RDN pulse width (Low time) | 20 | 10 | | ns | | t <sub>*DD</sub> | Data valid after RDN low (125pF load. See Figure 3 for smaller loads.) | | 46 | 75 | ns | | t <sub>*DA</sub> | RDN low to data bus active <sup>6</sup> | 0 | | İ | ns | | t <sub>*DF</sub> | Data bus floating after RDN or CEN high | | 15 | 20 | ns | | t <sub>*DI</sub> | RDN or CEN high to data bus invalid <sup>7</sup> | 0 | | | ns | | t <sub>*DS</sub> | Data bus setup time before WRN or CEN high (write cycle) | 25 | 20 | | ns | | t <sub>*DH</sub> | Data hold time after WRN high | 0 | -15 | | ns | | t <sub>*RWD</sub> | High time between read and/or write cycles <sup>5, 7</sup> | 20 | 10 | | ns | | Port Timi | ng <sup>5</sup> (See Figure 9) | | | | • | | t <sub>*PS</sub> | Port in setup time before RDN low (Read IP ports cycle) | 0 | -20 | | ns | | t <sub>*PH</sub> | Port in hold time after RDN high | 0 | -20 | | ns | | t <sub>*PD</sub> | OP port valid after WRN or CEN high (OPR write cycle) | | 50 | 70 | ns | | Interrupt | Timing (See Figure 10) | | | | | | t <sub>*IR</sub> | INTRN (or OP3–OP7 when used as interrupts) negated from: | | | | | | | Read RxFIFO (RxRDY/FFULL interrupt) | | 40 | 60 | ns | | | Write TxFIFO (TxRDY interrupt) | | 40 | 60 | ns | | | Reset Command (delta break change interrupt) | | 40 | 60 | ns | | | Stop C/T command (Counter/timer interrupt) | | 40 | 60 | ns | | | Read IPCR (delta input port change interrupt) | | 40 | 60 | ns | | | Write IMR (Clear of change interrupt mask bit(s)) | | 40 | 60 | ns | | Clock Tin | ning (See Figure 11) | | | | | | t <sub>*CLK</sub> | X1/CLK high or low time | 30 | 25 | | ns | | f <sub>*CLK</sub> | X1/CLK frequency <sup>8</sup> (for higher speeds contact factory) | 0.1 | 3.686 | 8 | MHz | | f <sub>*CTC</sub> | C/T Clk (IP2) high or low time (C/T external clock input) | 30 | 15 | | ns | | f <sub>*CTC</sub> | C/T Clk (IP2) frequency <sup>8</sup> (for higher speeds contact factory) | 0 | | 8 | MHz | | t <sub>*RX</sub> | RxC high or low time (16X) | 30 | 10 | | ns | | f <sub>*RX</sub> | RxC Frequency (16X) (for higher speeds contact factory) | 0 | | 16 | MHz | | | RxC Frequency (1x) <sup>8, 9</sup> | 0 | | 1 | MHz | | t <sub>*TX</sub> | TxC High or low time (16X) | 30 | 15 | | ns | | f <sub>*TX</sub> | TxC frequency (16X) (for higher speeds contact factory) | | | 16 | MHz | | | TxC frequency (1X) <sup>8, 9</sup> | 0 | | 1 | MHz | | Transmitt | ter Timing, external clock (See Figure 12) | | | | | | t <sub>*TXD</sub> | TxD output delay from TxC low (TxC input pin) | | 40 | 60 | ns | | t <sub>*TCS</sub> | Output delay from TxC output pin low to TxD data output | | 8 | 30 | ns | ## 3.3V–5.0V Universal Asynchronous Receiver/Transmitter (UART) SC28L91 | Symbol | Parameter | Min | Тур | Max | Unit | |-------------------|------------------------------------------------------------|-----|-----|-----|------| | Receiver T | iming, external clock (See Figure 13) | | | | | | t <sub>*RXS</sub> | RxD data setup time to RxC high | 50 | 10 | | ns | | t <sub>*RXH</sub> | RxD data hold time from RxC high | 50 | 10 | | ns | | 68000 or N | otorola bus timing (See Figures 6, 7, 8) <sup>10</sup> | | • | - | | | t <sub>DCR</sub> | DACKN Low (read cycle) from X1 High <sup>10</sup> | | 18 | 25 | ns | | t <sub>DCW</sub> | DACKN Low (write cycle) from X1 High | | 18 | 25 | ns | | t <sub>DAT</sub> | DACKN High impedance from CEN or IACKN High | | 10 | 15 | ns | | tcsc | CEN or IACKN setup time to X1 High for minimum DACKN cycle | 15 | 10 | | ns | ## NOTES: - 1. Parameters are valid over specified temperature and voltage range. - All voltage measurements are referenced to ground (GND). For testing, all inputs swing between 0.4 V and 3.0 V with a transition time of 5 ns maximum. For X1/CLK this swing is between 0.4 V and 0.8\*V<sub>CC</sub>. All time measurements are referenced at input voltages of 0.8 V and 2.0 V and output voltages of 0.8 V and 2.0 V, as appropriate. - Test conditions for outputs: CL = 125 pF, except open drain outputs. Test conditions for open drain outputs: C<sub>L</sub> = 125 pF, constant current source = 2.6 mA. - 4. Typical values are the average values at +25°C and 3.3 V. - 5. Timing is illustrated and referenced to the WRN and RDN Inputs. Also, CEN may be the "strobing" input. CEN and RDN (also CEN and WRN) are ORed internally. The signal asserted last initiates the cycle and the signal negated first terminates the cycle. - 6. Guaranteed by characterization of sample units. - 7. If CEN is used as the "strobing" input, the parameter defines the minimum High times between one CEN and the next. The RDN signal must be negated for t<sub>RWD</sub> to guarantee that any status register changes are valid. - 8. Minimum frequencies are not tested but are guaranteed by design. - 9. Clocks for 1X mode should maintain a 60/40 duty cycle or better. - 10. Minimum DACKN time is t<sub>DCR</sub> = t<sub>DSC</sub> + t<sub>DCR</sub> + two positive edges of the X1 clock. For faster bus cycles, the 80XXX bus timing may be used while in the 68XXX mode. It is not necessary to wait for DACKN to insure the proper operation of the SC28C91. In all cases the data will be written to the SC28L91 on the falling edge of DACKN or the rise of CEN. The fall of CEN initializes the bus cycle. The rise of CEN ends the bus cycle. DACKN low or CEN high completes the write cycle. ## 3.3V–5.0V Universal Asynchronous Receiver/Transmitter (UART) SC28L91 ## **Block Diagram** The SC28L91 UART consists of the following seven major sections: data bus buffer, operation control, interrupt control, timing, Rx and Tx FIFO Buffers, input port and output port control. Refer to the Block Diagram. #### **Data Bus Buffer** The data bus buffer provides the interface between the external and internal data buses. It is controlled by the operation control block to allow read and write operations to take place between the controlling CPU and the UART. ## **Operation Control** The operation control logic receives operation commands from the CPU and generates appropriate signals to internal sections to control device operation. It contains address decoding and read and write circuits to permit communications with the microprocessor via the data bus. ## **Interrupt Control** A single active-Low interrupt output (INTRN) is provided which is activated upon the occurrence of any of eight internal events. Associated with the interrupt system are the Interrupt Mask Register (IMR) and the Interrupt Status Register (ISR). The IMR can be programmed to select only certain conditions to cause INTRN to be asserted. The ISR can be read by the CPU to determine all currently active interrupting conditions. Outputs OP3–OP7 can be programmed to provide discrete interrupt outputs for the transmitter, receiver, and counter/timer. Programming the OP3 to OP7 pins as interrupts causes their output buffers to change to an open drain active low configuration. The OP pins may be used for DMA and modem control as well. (See output port notes). ## **FIFO Configuration** Each receiver and transmitter has a 16 byte FIFO. These FIFOs may be configured to operate at a fill capacity of either 8 or 16 bytes. This feature may be used if it is desired to operate the 28L91 in close compliance to 26C92 software. The 8-byte/16-byte mode is controlled by the MR0[3] bit. A 0 value for this bit sets the 8-bit mode ( the default); a 1 sets the 16-byte mode. The FIFO fill interrupt level automatically follow the programming of the MR0[3] bit. See Tables 3 and 4. ## 68XXX mode When the I/M pin is connected to $V_{SS}$ (ground), the operation of the SC28L91 switches to the bus interface compatible with the Motorola bus interfaces. Several of the pins change their function as follows: - IP6 becomes IACKN input - RDN becomes DACKN - WRN becomes R/WN The interrupt vector is enabled and the interrupt vector will be placed on the data bus when IACKN is asserted low. The interrupt vector register is located at address 0xC. The contents of this register are set to 0x0F on the application of RESETN. The generation of DACKN uses two positive edges of the X1 clock as the DACKN delay from the falling edge of CEN. If the CEN is withdrawn before two edges of the X1 clock occur, the generation of DACKN is terminated. Systems not strictly requiring DACKN may use the 68XXX mode with the bus timing of the 80XXX mode greatly decreasing the bus cycle time. #### TIMING CIRCUITS ## **Crystal Clock** The timing block consists of a crystal oscillator, a baud rate generator, a programmable 16-bit counter/timer, and four clock selectors. The crystal oscillator operates directly from a crystal connected across the X1/CLK and X2 inputs. If an external clock of the appropriate frequency is available, it may be connected to X1/CLK. The clock serves as the basic timing reference for the Baud Rate Generator (BRG), the counter/timer, and other internal circuits. A clock signal within the limits specified in the specifications section of this data sheet must always be supplied to the UART. If an external clock is used instead of a crystal, X1 should be driven using a configuration similar to the one in Figure 11. X2 should be open or driving a nominal gate load. Nominal crystal rate is 3.6864 MHz. Rates up to 8 MHz may be used. ## **BRG** The baud rate generator operates from the oscillator or external clock input and is capable of generating 28 commonly used data communications baud rates ranging from 50 to 38.4 K baud. Programming bit 0 of MR0 to a "1" gives additional baud rates of 57.6 kB, 115.2 kB and 230.4 kB (500 kHz with X1 at 8.0 MHz). These will be in the 16X mode. A 3.6864 MHz crystal or external clock must be used to get the standard baud rates. The clock outputs from the BRG are at 16X the actual baud rate. The counter/timer can be used as a timer to produce a 16X clock for any other baud rate by counting down the crystal clock or an external clock. The four clock selectors allow the independent selection, for the receiver and transmitter, of any of these baud rates or external timing signal. ### Counter/Timer The counter timer is a 16-bit programmable divider that operates in one of three modes: counter, timer, and time out. In the timer mode it generates a square wave. In the counter mode it generates a time delay. In the time out mode it monitors the time between received characters. The C/T uses the numbers loaded into the Counter/Timer Lower Register (CTLR) and the Counter/Timer Upper Register (CTUR) as its divisor. The counter/timer clock source and mode of operation (counter or timer) is selected by the Auxiliary Control Register bits 6 to 4 (ACR[6:4]). The output of the counter/timer may be used for a baud rate and/or may be output to the OP pins for some external function that may be totally unrelated to data transmission. The counter/timer also sets the counter/timer ready bit in the Interrupt Status Register (ISR) when its output transitions from 1 to 0. A register read address (see Table 1) is reserved to issue a start counter/timer command and a second register read address is reserved to issue a stop command. The value of D[7:0] is ignored. The START command always loads the contents of CTUR, CTLR to the counting registers. The STOP command always resets the ISR[3] bit in the interrupt status register. ## **Timer Mode** In the timer mode a symmetrical square wave is generated whose half period is equal in time to division of the selected counter/timer clock frequency by the 16-bit number loaded in the CTLR CTUR. Thus, the frequency of the counter/timer output will be equal to the counter/timer clock frequency divided by twice the value of the CTUR CTLR. While in the timer mode the ISR bit 3 (ISR[3]) will be set each time the counter/timer transitions from 1 to 0. (High to low) ## 3.3V–5.0V Universal Asynchronous Receiver/Transmitter (UART) SC28L91 This continues regardless of issuance of the stop counter command. ISR[3] is reset by the stop counter command. NOTE: Reading of the CTU and CTL registers in the timer mode is not meaningful. When the C/T is used to generate a baud rate and the C/T is selected through the CSR then the receiver and/or transmitter will be operating in the 16x mode. Calculation for the number 'n' to program the counter timer upper and lower registers is shown below. $$N = \frac{c/t \text{ clock rate}}{2*16* \text{ Baud rate}}$$ Often this division will result in a non-integer number; 26.3 for example. One can only program integer numbers to a digital divider. Therefore 26 would be chosen. This gives a baud rate error of 0.3/26.3 which is 1.14%; well within the ability of the asynchronous mode of operation. #### **Counter Mode** In the counter mode the counter/timer counts the value of the CTLR CTUR down to zero and then sets the ISR[3] bit and sets the counter/timer output from 1 to 0. It then rolls over to 65,365 and continues counting with no further observable effect. Reading the C/T in the counter mode outputs the present state of the C/T. If the C/T is not stopped, a read of the C/T may result in changing data on the data bus. ### **Timeout Mode** The timeout mode uses the received data stream to control the counter. The time-out mode forces the C/T into the timer mode. Each time a received character is transferred from the shift register to the RxFIFO, the counter is restarted. If a new character is not received before the counter reaches zero count, the counter ready bit is set, and an interrupt can be generated. This mode can be used to indicate when data has been left in the Rx FIFO for more than the programmed time limit. If the receiver has been programmed to interrupt the CPU when the receive FIFO is full, and the message ends before the FIFO is full, the CPU will not be interrupted for the remaining characters in the RxFIFO. By programming the C/T such that it would time out in just over one character time, the above situation could be avoided. The processor would be interrupted any time the data stream had stopped for more than one character time. NOTE: This is very similar to the watch dog timer of MR0. The difference is in the programmability of the delay timer and that this indicates that the data stream has stopped. The watchdog timer is more of an indicator that data is in the FIFO is not enough to cause an interrupt. The watchdog is restarted by either a receiver load to the RxFIFO or a system read from it. This mode is enabled by writing the appropriate command to the command register. Writing an '0xAn' to CR will invoke the timeout mode for that channel. Writing a 'Cx' to CR will disable the timeout mode. The timeout mode disables the regular START/STOP counter commands and puts the C/T into counter mode under the control of the received data stream. Each time a received character is transferred from the shift register to the RxFIFO, the C/T is stopped after one C/T clock, reloaded with the value in CTUR and CTLR and then restarted on the next C/T clock. If the C/T is allowed to end the count before a new character has been received, the counter ready Bit, ISR[3], will be set. If IMR [3] is set, this will generate an interrupt. Since receiving a character restarts the C/T, the receipt of a character after the C/T has timed out will clear the counter ready bit, ISR [3], and the interrupt. Invoking the 'Set Timeout Mode On' command, CRx = 0xAn, will also clear the counter ready bit and stop the counter until the next character is received. The counter timer is controlled with six commands: Start/Stop C/T, Read/Write Counter/Timer lower register and Read/Write Counter/Timer upper register. These commands have slight differences depending on the mode of operation. Please see the detail of the commands under the CTLR CTUR Register descriptions. ### **Time Out Mode Caution** When operating in the special time out mode it is possible to generate what appears to be a "false interrupt", i.e. an interrupt without a cause. This may result when a time-out interrupt occurs and then, BEFORE the interrupt is serviced, another character is received, i.e., the data stream has started again. (The interrupt latency is longer than the pause in the data stream.) In this case, when a new character has been receiver, the counter/timer will be restarted by the receiver, thereby withdrawing its interrupt. If, at this time, the interrupt service begins for the previously seen interrupt, a read of the ISR will show the "Counter Ready" bit not set. If nothing else is interrupting, this read of the ISR will return a x'00 character. This action may present the appearance of a spurious interrupt. #### Communications The communications channel of the SC28L91 comprises a full-duplex asynchronous receiver/transmitter (UART). The operating frequency for the receiver and transmitter can be selected independently from the baud rate generator, the counter/timer, or from an external input. The transmitter accepts parallel data from the CPU, converts it to a serial bit stream, inserts the appropriate start, stop, and optional parity bits and outputs a composite serial stream of data on the TxD output pin. The receiver accepts serial data on the RxD pin, converts this serial input to parallel format, checks for start bit, stop bit, parity bit (if any), or break condition and sends an assembled character to the CPU via the receive FIFO. Three status bits (Break Received, Framing and Parity Errors) are also FIFOed with the data character. ## **Input Port** The inputs to this unlatched 7-bit (6-bit for 68xxx mode) port can be read by the CPU by performing a read operation at address 0xD. A High input results in a logic 1 while a Low input results in a logic 0. D7 will always read as a logic 1. The pins of this port can also serve as auxiliary inputs to certain portions of the UART logic, modem and DMA. Four change-of-state detectors are provided which are associated with inputs IP3, IP2, IP1 and IP0. A High-to-Low or Low-to-High transition of these inputs, lasting longer than 25–50 $\propto$ s, will set the corresponding bit in the input port change register. The bits are cleared when the register is read by the CPU. Any change-of-state can also be programmed to generate an interrupt to the CPU. The input port change of state detection circuitry uses a $38.4 \, \text{kHz}$ sampling clock derived from one of the baud rate generator taps. This results in a sampling period of slightly more than $25 \, \approx s$ (this assumes that the clock input is $3.6864 \, \text{MHz}$ ). The detection circuitry, in order to guarantee that a true change in level has occurred, requires two successive samples at the new logic level be observed. As a consequence, the minimum duration of the signal change is $25 \, \approx s$ if the transition occurs "coincident with the first sample pulse". The $50 \, \approx s$ time refers to the situation in which the change-of-state is ## 3.3V–5.0V Universal Asynchronous Receiver/Transmitter (UART) SC28L91 "just missed" and the first change-of-state is not detected until 25 ${\it \propto}s$ later. ## **Output Port** The output ports are controlled from six places: the OPCR, OPR, MR, Command, SOPR and ROPR registers. The OPCR register controls the source of the data for the output ports OP2 through OP7. The data source for output ports OP0 and OP1 is controlled by the MR and CR registers. When the OPR is the source of the data for the output ports, the data at the ports is inverted from that in the OPR register. The content of the OPR register is controlled by the "Set Output Port Bits Command" and the "Reset Output Bits Command". These commands are at E and F, respectively. When these commands are used, action takes place only at the bit locations where ones exist. For example, a one in bit location 5 of the data word used with the "Set Output Port bits" command will result in OPR[5] being set to one. The OP5 would then be set to zero (VSS). Similarly, a one in bit position 5 of the data word associated with the "Reset Output Ports Bits" command would set OPR[5] to zero and, hence, the pin OP5 to a one (V<sub>DD</sub>). These pins along with the IP pins and their change of state detectors are often used for modem and DMA control. ### **OPERATION** ### **Transmitter** The SC28L91 is conditioned to transmit data when the transmitter is enabled through the command register. The SC28L91 indicates to the CPU that it is ready to accept a character by setting the TxRDY bit in the status register. This condition can be programmed to generate an interrupt request at OP6 or OP7 and INTRN. When the transmitter is initially enabled the TxRDY and TxEMPT bits will be set in the status register. When a character is loaded to the transmit FIFO the TxEMPT bit will be reset. The TxEMPT will not set until: 1) the transmit FIFO is empty and the transmit shift register has finished transmitting the stop bit of the last character written to the transmit FIFO, or 2) the transmitter is disabled and then re-enabled. The TxRDY bit is set whenever the transmitter is enabled and the TxFIFO is not full. Data is transferred from the holding register to transmit shift register when it is idle or has completed transmission of the previous character. Characters cannot be loaded into the TxFIFO while the transmitter is disabled. The transmitter converts the parallel data from the CPU to a serial bit stream on the TxD output pin. It automatically sends a start bit followed by the programmed number of data bits, an optional parity bit, and the programmed number of stop bits. The least significant bit is sent first. Following the transmission of the stop bits, if a new character is not available in the TxFIFO, the TxD output remains High and the TxEMT bit in the Status Register (SR) will be set to 1. Transmission resumes and the TxEMT bit is cleared when the CPU loads a new character into the TxFIFO. If the transmitter is disabled it continues operating until the character currently being transmitted and any characters in the TxFIFO, including parity and stop bits, have been transmitted. New data cannot be loaded to the TxFIFO when the transmitter is disabled. When the transmitter is reset it stops sending data immediately. The transmitter can be forced to send a break (a continuous low condition) by issuing a START BREAK command via the CR register. The break is terminated by a STOP BREAK command or a transmitter reset. If CTS option is enabled (MR2[4] = 1), the CTS input at IP0 or IP1 must be Low in order for the character to be transmitted. The transmitter will check the state of the CTS input at the beginning of the character transmitted. If it is found to be High, the transmitter will delay the transmission of any following characters until the CTS has returned to the low state. CTS going high during the serialization of a character will not affect that character. The transmitter can also control the RTSN outputs, OP0 or OP1 via MR2[5]. When this mode of operation is set, the meaning of the OP0 or OP1 signals will usually be 'end of message'. See description of the MR2[5] bit for more detail. This feature may be used to automatically "turn around" a transceiver in simplex systems. ### Receiver The SC28L91 is conditioned to receive data when enabled through the command register. The receiver looks for a High-to-Low (mark-to-space) transition of the start bit on the RxD input pin. If a transition is detected, the state of the RxD pin is sampled the 16X clock for 7-1/2 clocks (16X clock mode) or at the next rising edge of the bit time clock (1X clock mode). If RxD is sampled high, the start bit is invalid and the search for a valid start bit begins again. If RxD is still Low, a valid start bit is assumed and the receiver continues to sample the input at one-bit time intervals at the theoretical center of the bit. When the proper number of data bits and parity bit (if any) have been assembled, and one/half stop bit has been detected the byte is loaded to the RxFIFO. The least significant bit is received first. The data is then transferred to the Receive FIFO and the RxRDY bit in the SR is set to a 1. This condition can be programmed to generate an interrupt at OP4 or OP5 and INTRN. If the character length is less than 8 bits, the most significant unused bits in the RxFIFO are set to zero. After the stop bit is detected, the receiver will immediately look for the next start bit. However if a framing error occurs (a non-zero character was received without a stop bit) and then RxD remains low one/half bit time the receiver operates as if a new start bit was detected. It then continues to assemble the next character. The parity error, framing error, and overrun error (if any) are strobed into the SR from the next byte to be read from the Rx FIFO. If a break condition is detected (RxD is Low for the entire character including the stop bit), a character consisting of all zeros will be loaded into the RxFIFO and the received break bit in the SR is set to 1. The RxD input must return to high for two (2) clock edges of the X1 crystal clock for the receiver to recognize the end of the break condition and begin the search for a start bit. This will usually require a high time of one X1 clock period or 3 X1 edges since the clock of the controller is not synchronous to the X1 clock. ## **Transmitter Reset and Disable** Note the difference between transmitter disable and reset. A transmitter reset stops transmitter action immediately, clears the transmitter FIFO and returns the idle state. A transmitter disable withdraws the transmitter interrupts but allows the transmitter to continue operation until all bytes in its FIFO and shift register have been transmitted including the final stop bits. It then returns to its idle state. ## **Receiver FIFO** The RxFIFO consists of a First-In-First-Out (FIFO) stack with a capacity of 8 or 16 characters. Data is loaded from the receive shift register into the topmost empty position of the FIFO. The RxRDY bit ## 3.3V–5.0V Universal Asynchronous Receiver/Transmitter (UART) SC28L91 in the status register is set whenever one or more characters are available to be read, and a FFULL status bit is set if all 8 or 16 stack positions are filled with data. Either of these bits can be selected to cause an interrupt. A read of the RxFIFO outputs the data at the top of the FIFO. After the read cycle, the data FIFO and its associated status bits (see below) are 'popped' thus emptying a FIFO position for new data. A disabled receiver with data in its FIFO may generate an interrupt (see "Receiver Status Bits", below). Its status bits remain active and its watchdog, if enabled, will continue to operate. ## **Receiver Status Bits** In addition to the data word, three status bits (parity error, framing error, and received break) are also appended to the data character in the FIFO. The overrun error, MR1[5], and the change of break (ISR[2]) are not FIFOed. The status of the Rx FIFO may be provided in two ways, as programmed by the error mode control bit in the mode register (MR1[5]). In the 'character' mode, status is provided on a character-by-character basis; the status applies only to the character at the top of the FIFO. In the 'block' mode, the status provided in the SR for these three bits is the logical-OR of the status for all characters coming to the top of the FIFO since the last 'reset error' from the command register was issued. In either mode reading the SR does not affect the FIFO. The FIFO is 'popped' only when the RxFIFO is read. Therefore the status register should be read prior to reading the FIFO. If the FIFO is full when a new character is received, that character is held in the receive shift register until a FIFO position is available. If an additional character is received while this state exits, the contents of the FIFO are not affected; the character previously in the shift register is lost and the overrun error status bit (SR[4]) will be set-upon receipt of the start bit of the new (overrunning) character. The receiver can control the deactivation of RTS. If programmed to operate in this mode, the RTSN output will be negated when a valid start bit was received and the FIFO is full. When a FIFO position becomes available, the RTSN output will be re-asserted (set low) automatically. This feature can be used to prevent an overrun, in the receiver, by connecting the RTSN output to the CTSN input of the transmitting device. If the receiver is disabled, the FIFO characters can be read. However, no additional characters can be received until the receiver is enabled again. If the receiver is reset, the FIFO and all of the receiver status, and the corresponding output ports and interrupt are reset. No additional characters can be received until the receiver is enabled again. ## **Receiver Reset and Disable** Receiver disable stops the receiver immediately—data being assembled in the receiver shift register is lost. Data and status in the FIFO is preserved and may be read. A re-enable of the receiver after a disable will cause the receiver to begin assembling characters at the next start bit detected. A receiver reset will discard the present shift register date, reset the receiver ready bit (RxRDY), clear the status of the byte at the top of the FIFO and re-align the FIFO read/write pointers. ## Watchdog A 'watchdog timer' is associated with the receiver. Its interrupt is enabled by MR0[7]. The purpose of this timer is to alert the control processor that characters are in the RxFIFO which have not been read. This situation may occur at the end of a transmission when the last few characters received are not sufficient to cause an interrupt. This counter times out after 64 bit times. It is reset each time a character is transferred from the receiver shift register to the RxFIFO or a read of the RxFIFO is executed. ### **Receiver Time-out Mode** In addition to the watch dog timer described in the receiver section, the counter/timer may be used for a similar function. Its 16-bit programmability allows much greater precision of time out intervals. The time-out mode uses the received data stream to control the counter. Each time a received character is transferred from the shift register to the RxFIFO, the counter is restarted. If a new character is not received before the counter reaches zero count, the counter ready bit is set, and an interrupt can be generated. This mode can be used to indicate when data has been left in the RxFIFO for more than the programmed time limit. Otherwise, if the receiver has been programmed to interrupt the CPU when the receive FIFO is full, and the message ends before the FIFO is full, the CPU may not know there is data left in the FIFO. The CTU and CTL value would be programmed for just over one character time, so that the CPU would be interrupted as soon as it has stopped receiving continuous data. This mode can also be used to indicate when the serial line has been marking for longer than the programmed time limit. In this case, the CPU has read all of the characters from the FIFO, but the last character received has started the count. If there is no new data during the programmed time interval, the counter ready bit will get set, and an interrupt can be generated. The time-out mode is enabled by writing the appropriate command to the command register. Writing an 0xAn to CR will invoke the time-out mode for that channel. Writing a 'Cx' to CR will disable the time-out mode. The time-out mode should only be used by one channel at once, since it uses the C/T. CTU and CTL must be loaded with a value greater than the normal receive character period. The time-out mode disables the regular START/STOP Counter commands and puts the C/T into counter mode under the control of the received data stream. Each time a received character is transferred from the shift register to the RxFIFO, the C/T is stopped after 1 C/T clock, reloaded with the value in CTU and CTL and then restarted on the next C/T clock. If the C/T is allowed to end the count before a new character has been received, the counter ready bit, ISR[3], will be set. If IMR[3] is set, this will generate an interrupt. Receiving a character after the C/T has timed out will clear the counter ready bit, ISR[3], and the interrupt. Invoking the 'Set Time-out Mode On' command, CRx = 'Ax', will also clear the counter ready bit and stop the counter until the next character is received. ## **Watchdog and Time Out Mode Differences** The watchdog timer is restarted each time a character is read from or written to the Rx FIFO. It is an indicator that data is in the FIFO that has not been read. If the Rx FIFO is empty no action occurs. In the time out mode the C/T is stopped and restarted each time a character is written to the Rx FIFO. From this point of view the time out of the C/T is an indication that the data stream has stopped. After the time out mode is invoked the timer will not start until the first character is written to the Rx FIFO. ## **Time Out Mode Caution** When operating in the special time out mode, it is possible to generate what appears to be a "false interrupt", i.e. an interrupt without a cause. This may result when a time-out interrupt occurs and then, BEFORE the interrupt is serviced, another character is received, i.e., the data stream has started again. (The interrupt ## 3.3V–5.0V Universal Asynchronous Receiver/Transmitter (UART) SC28L91 latency is longer than the pause in the data stream.) In this case, when a new character has been received, the counter/timer will be restarted by the receiver, thereby withdrawing its interrupt. If, at this time, the interrupt service begins for the previously seen interrupt, a read of the ISR will show the "Counter Ready" bit not set. If nothing else is interrupting, this read of the ISR will return a x'00 character. ## Multi-drop Mode (9-bit or Wake-Up) The UART is equipped with a wake up mode for multi-drop applications. This mode is selected by programming bits MR1[4:3]or to '11'. In this mode of operation, a 'master' station transmits an address character followed by data characters for the addressed 'slave' station. The slave station(s) whose receiver(s) that are normally disabled, examine the received data stream and 'wakeup' the CPU (by setting RxRDY) only upon receipt of an address character. The CPU compares the received address to its station address and enables the receiver if it wishes to receive the subsequent data characters. Upon receipt of another address character, the CPU may disable the receiver to initiate the process again. A transmitted character consists of a start bit, the programmed number of data bits, and Address/Data (A/D) bit, and the programmed number of stop bits. The polarity of the transmitted A/D bit is selected by the CPU by programming bit MR1[2]. MR1[2]= 0 transmits a zero in the A/D bit position, which identifies the corresponding data bits as data. MR1[2] = 1 transmits a one in the A/D bit position, which identifies the corresponding data bits as an address. The CPU should program the mode register prior to loading the corresponding data bits into the TxFIFO. MR1[2] = 1 transmits a one in the A/D bit position, which identifies the corresponding data bits as an address. The CPU should program the mode register prior to loading the corresponding data bits into the TxFIFO. In this mode, the receiver continuously looks at the received data stream, whether it is enabled or disabled. If disabled, it sets the RxRDY status bit and loads the character into the RxFIFO if the received A/D bit is a one (address tag), but discards the received character if the received A/D bit is a zero (data tag). If enabled, all received characters are transferred to the CPU via the RxFIFO. In either case, the data bits are loaded into the data FIFO while the A/D bit is loaded into the status FIFO position normally used for parity error (SR[5]). Framing error, overrun error, and break detect operate normally whether or not the receiver is enabled. ### **PROGRAMMING** The operation of the UART is programmed by writing control words into the appropriate registers. Operational feedback is provided via status registers which can be read by the CPU. The addressing of the registers is described in Table 1. The contents of certain control registers are initialized to zero on RESET. Care should be exercised if the contents of a register are changed during operation, since certain changes may cause operational problems. For example, changing the number of bits per character while the transmitter is active may cause the transmission of an incorrect character. In general, the contents of the MR, the CSR, and the OPCR should only be changed while the receiver(s) and transmitter(s) are not enabled, and certain changes to the ACR should only be made while the C/T is stopped. The channel has 3 mode registers (MR0, 1, 2) which control the basic configuration of the channel. Access to these registers is controlled by independent MR address pointers. These pointers are set to 0 or 1 by MR control commands in the command register "Miscellaneous Commands". Each time the MR registers are accessed the MR pointer increments, stopping at MR2. It remains pointing to MR2 until set to 0 or 1 via the miscellaneous commands of the command register. The pointer is set to 1 on reset for compatibility with previous Philips Semiconductors UART software. Refer to Table 2 for register bit descriptions. The reserved registers at addresses 0x02 and 0x0A should never be read during normal operation since they are reserved for internal diagnostics. Table 1. SC28L91 register addressing | | Address Bits<br>A[3:0] | | | READ (RDN = 0) | WRITE (WRN = 0) | |---|------------------------|---|---|-----------------------------------------------------------|-----------------------------------------------------------| | 0 | 0 | 0 | 0 | Mode Register(MR0, MR1, MR2) | Mode Register(MR0, MR1, MR2) | | 0 | 0 | 0 | 1 | Status Register(SR) | Clock Select Register(CSR) | | 0 | 0 | 1 | 0 | Reserved | Command Register(CR) | | 0 | 0 | 1 | 1 | Rx Holding Register(RxFIFO) | Tx Holding Register(RxFIFO) | | 0 | 1 | 0 | 0 | Input Port Change Register (IPCR) | Aux. Control Register (ACR) | | 0 | 1 | 0 | 1 | Interrupt Status Register (ISR) | Interrupt Mask Register (IMR) | | 0 | 1 | 1 | 0 | Counter/Timer Upper (CTU) | C/T Upper Preset Register (CTPU) | | 0 | 1 | 1 | 1 | Counter/Timer Lower (CTL) | C/T Lower Preset Register (CTPL) | | 1 | 1 | 0 | 0 | Interrupt vector (68K mode), Misc. register in Intel mode | Interrupt vector (68K mode), Misc. register in Intel mode | | 1 | 1 | 0 | 0 | IVR Motorola mode, Misc. register (Intel mode) | IVR Motorola mode, Misc. register (Intel mode) | | 1 | 1 | 0 | 1 | Input Port (IPR) | Output Port Configuration Register (OPCR) | | 1 | 1 | 1 | 0 | Start Counter Command | Set Output Port Bits Command (SOPR) | | 1 | 1 | 1 | 1 | Stop Counter Command | Reset output Port Bits Command (ROPR) | ### NOTE: <sup>1.</sup> The three MR registers are accessed via the MR Pointer and Commands 0x1n and 0xBn (where n = represents receiver and transmitter enable bits) # 3.3V-5.0V Universal Asynchronous Receiver/Transmitter (UART) SC28L91 | Register Acronyms and Read / Write Capability (R/W = Read/Write, R = Read only, W = Write only) | | | | | | | |-------------------------------------------------------------------------------------------------|--------|---|--|--|--|--| | Mode Register MRn R/W | | | | | | | | Status Register | SR | R | | | | | | Clock Select | CSR | W | | | | | | Command Register | CR | W | | | | | | Receiver FIFO | RxFIFO | R | | | | | | Transmitter FIFO | RxFIFO | W | | | | | | Input Port Change Register | IPCR | R | | | | | | Auxiliary Control Register | ACR | W | | | | | | Interrupt Status Register | ISR | R | | | | | | Interrupt Mask Register | IMR | W | |---------------------------------|--------|-----| | Counter Timer Upper Value | CTU | R | | Counter Timer Lower Value | CTL | R | | Counter Timer Preset Upper | CTPU | W | | Counter Timer Preset Lower | CTPL | W | | Input Port Register | IPR | R | | Output Configuration Register | OPCR | W | | Set Output Port | Bits | W | | Reset Output Port | Bits | W | | Interrupt vector or GP register | IVR/GP | R/W | ## Table 2. Condensed Register bit formats | Name | Adr | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 | | |----------|-----|---------------------------------------|--------------------|--------------------|-------------------|---------------------------|-----------------------------|----------------|-------------------------|--| | MR0 | 0 | WATCH<br>DOG | RxINT BIT 2 | TxINT [1:0] | | FIFO SIZE | BAUD RATE<br>EXTENDED<br>II | TEST 2 | BAUD RATE<br>EXTENDED 1 | | | MR1 | 0 | RxRTS<br>Control | RxINT BIT 1 | Error Mode | Parity Mode | | Parity Type | Bits per Chara | cter | | | MR2 | 0 | Channel Mod | le | TxRTS Con-<br>trol | CTSN Enable<br>Tx | Stop Bit Length | ו | | | | | CSR | 1 | Receiver Clo | ck, Select Code | | • | Transmitter Clo | ock select code, | | | | | SR | 1 | Received<br>Break | Framing Er-<br>ror | Parity Error | Overrun Error | TxEMT | TxRDY | RxFULL | RxRDY | | | CR | 2 | Channel Com | nmand codes | | | Disable Tx | Enable Tx | Disable Rx | Enable Rx | | | RxFIFO | 3 | Read 8 bits fr | om Rx FIFO | | | | | | | | | TxFIFO | 3 | Write 8 bits to | Tx FIFO | , | , | | | | | | | IPCR | 4 | Delta IP3 | Delta IP2 | Delta IP1 | Delta IP0 | State of IP3 | State of IP2 | State of IP1 | State of IP0 | | | ACR | 4 | Baud Group | Counter Timer | mode and clock | select | Enable IP3 | Enable IP2 | Enable IP1 | Enable IP0 | | | ISR | 5 | Change Input Port | Ignore in ISR F | Reads | | Counter<br>Ready | Change<br>Break | RxRDY | TxRDY | | | IMR | 5 | Change In-<br>put Port | Set to 0 | Set to 0 | Set to 0 | Counter<br>Ready | Change<br>Break | RxRDY | TxRDY | | | CTU | 6 | Read 8 MSb | of the BRG Time | er divisor. | | | | | | | | CTPU | 6 | Write 8 MSb | of the BRG Time | er divisor. | | | | | | | | CTL | 7 | Read 8 LSb o | of the BRG Time | r divisor. | | | | | | | | CTPL | 7 | Write 8 LSb of the BRG Timer divisor. | | | | | | | | | | IPR | D | State of IP | State of IP 6 | State of IP 5 | State of IP 4 | State of IP 3 | State of IP 2 | State of IP1 | State of IP 0 | | | OPCR | D | Configure<br>OP7 | Configure<br>OP6 | Configure<br>OP5 | Configure<br>OP4 | Configure OP3 Configure 0 | | Configure OP2 | )P2 | | | Strt C/T | Е | Read Addres | s E to start Cour | nter Timer | | | | | | | | SOPR | E | Set OP 7 | Set OP 6 | Set OP 5 | Set OP 4 | Set OP 3 | Set OP 2 | Set OP 1 | Set OP 0 | | | Stp C/T | F | Read Addres | s F to stop coun | ter Timer | | | | | | | | ROPR | F | Reset OP 7 | Reset OP 6 | Reset OP 5 | Reset OP 4 | Reset OP 3 | Reset OP 2 | Reset OP 1 | Reset OP 0 | | ## 3.3V–5.0V Universal Asynchronous Receiver/Transmitter (UART) SC28L91 ## REGISTER DESCRIPTIONS MODE REGISTERS ## MR0 - Mode Register 0 Mode Register 0. MR0 is accessed by setting the MR pointer to 0 via the command register command B. | Addr | Bit 7 | BIT 6 | BITS 5:4 | BIT 3 | BIT 2 | BIT 1 | BIT 0 | |--------------|---------------------------|---------------------------------------|-------------|-------------------------------------|-----------------------------|----------|--------------------------| | MR0 | Rx<br>WATCHDOG | RxINT BIT 2 | TxINT (1:0) | FIFO SIZE | BAUD RATE<br>EXTENDED II | TEST 2 | BAUD RATE<br>EXTENDED 1 | | 0x00<br>0x08 | 0 = Disable<br>1 = Enable | See Tables in<br>MR0 descrip-<br>tion | See Table 4 | 0 = 8 byte FIFO<br>1 = 16 byte FIFO | 0 = Normal<br>1 = Extend II | Set to 0 | 0 = Normal<br>1 = Extend | ## MR0[7]—Watchdog Control This bit controls the receiver watchdog timer. 0 = disable, 1 = enable. When enabled, the watch dog timer will generate a receiver interrupt if the receiver FIFO has not been accessed within 64 bit times of the receiver 1X clock. This is used to alert the control processor that data is in the RxFIFO that has not been read. This situation may occur when the byte count of the last part of a message is not large enough to generate an interrupt. ### MR0[6]—Rx Interrupt bit 2 Bit 2 of receiver FIFO interrupt level. This bit along with Bit 6 of MR1 sets the fill level of the FIFO that generates the receiver interrupt. ### MR0[6], MR1[6] Rx Interrupt bits Note that this control is split between MR0 and MR1. This is for backward compatibility to legacy software of the SC2692 and SCN2681 dual UART devices. #### Table 3. Receiver FIFO Interrupt fill level (MR0(3) = 0 (8 bytes) | MR0[6] MR1[6] | Interrupt Condition | |---------------|----------------------------------| | 00 | 1 or more bytes in FIFO (Rx RDY) | | 01 | 6 or more bytes in FIFO | | 10 | 4 or more bytes in FIFO | | 11 | 8 bytes in FIFO (Rx FULL) | ## Table 3a. Receiver FIFO Interrupt fill level(MR0(3)=1 (16 bytes) | MR0[6] MR1[6] | Interrupt Condition | |---------------|----------------------------------| | 00 | 1 or more bytes in FIFO (Rx RDY) | | 01 | 8 or more bytes in FIFO | | 10 | 12 or more bytes in FIFO | | 11 | 16 bytes in FIFO (Rx FULL) | For the receiver these bits control the number of FIFO positions filled when the receiver will attempt to interrupt. After the reset the receiver FIFO is empty. The default setting of these bits cause the receiver to attempt to interrupt when it has one or more bytes in it. ## MR0[5:4]—Tx interrupt fill level. ### **Table 4. Transmitter FIFO** Interrupt fill level MR0(3) = 0 (8 bytes) | MR0[5:4] | Interrupt Condition | |----------|--------------------------------| | 00 | 8 bytes empty (Tx EMPTY) | | 01 | 4 or more bytes empty | | 10 | 6 or more bytes empty | | 11 | 1 or more bytes empty (Tx RDY) | #### Table 4a. Transmitter FIFO Interrupt fill level MR0(3) = 1 (16 bytes) | MR0[5:4] | Interrupt Condition | |----------|--------------------------------| | 00 | 16 bytes empty (Tx EMPTY) | | 01 | 8 or more bytes empty | | 10 | 12 or more bytes empty | | 11 | 1 or more bytes empty (Tx RDY) | For the transmitter these bits control the number of FIFO positions empty when the transmitter will attempt to interrupt. After the reset the transmit FIFO has 8 bytes empty. It will then attempt to interrupt as soon as the transmitter is enabled. The default setting of the MRO bits [5:4] condition the transmitter to attempt to interrupt only when it is completely empty. As soon as one—byte is loaded, it is no longer empty and hence will withdraw its interrupt request. ## MR0[3]—FIFO size Selects the FIFO depth at 8 or 16 bytes. See Tables 3 and 4 ## MR0[2:0]—Baud Rate Group Selection These bits are used to select one of the six-baud rate groups. See Table 5 for the group organization. - 000 Normal mode - 001 Extended mode I - 100 Extended mode II Other combinations of MR2[2:0] should not be used. ## 3.3V–5.0V Universal Asynchronous Receiver/Transmitter (UART) SC28L91 ## MR1 – Mode Register 1 | Addr | BIT 7 | BIT 6 | BIT 5 | BIT 4 | BIT 3 | BIT 2 | BIT 1 | BIT 0 | |------|--------------------|------------------------|-----------------------|---------------------------------------------------------------------------------|-------|---------------------|--------------------------------------|-------| | MR1 | Rx CONTROLS<br>RTS | RxINT<br>BIT 1 | ERROR<br>MODE | PARITY MOD | ÞΕ | PARITY TYPE | BITS PER<br>CHARACT | ER | | 0x00 | 0 = No<br>1 = Yes | 0 = RxRDY<br>1 = FFULL | 0 = Char<br>1 = Block | 00 = With Parity<br>01 = Force Parity<br>10 = No Parity<br>11 = Multi-drop Mode | | 0 = Even<br>1 = Odd | 00 = 5<br>01 = 6<br>10 = 7<br>11 = 8 | | ### NOTE: In block error mode, block error conditions must be cleared by using the error reset command (command 4x) or a receiver reset. MR1 is accessed when the MR pointer points to MR1. The pointer is set to MR1 by RESET or by a 'set pointer' command applied via CR command 0x10. After reading or writing MR1, the pointer will point to MR2 and will not move from MR2 on subsequent MR reads or writes. ### MR1[7]— Receiver Request-to-Send Control (Flow Control) This bit controls the deactivation of the RTSN output (OP0) by the receiver. This output is normally asserted by setting OPR[0] and negated by resetting OPR[0]. Proper automatic operation of flow control requires OPR[0] to be set to logical 1. MR1[7] = 1 causes RTSN to be negated (OP0 is driven to a '1' [ $V_{CC}$ ]) upon receipt of a valid start bit if the FIFO is full. This is the beginning of the reception of the ninth byte. If the FIFO is not read before the start of the tenth or 17th byte, an overrun condition will occur and the tenth or 17th or 17th byte will be lost. However, the bit in OPR[0] is not reset and RTSN will be asserted again when an empty FIFO position is available. This feature can be used for flow control to prevent overrun in the receiver by using the RTSN output signal to control the CTSN input of the transmitting device. ## MR1[6]—Rx Interrupt Bit 1 Bit 1 of the receiver interrupt control. See description under MR0[6]. ## MR1[5]— Error Mode Select This bit selects the operating mode of the three FIFOed status bits (FE, PE, and received break) for. In the 'character' mode, status is provided on a character-by-character basis; the status applies only to the character at the top of the FIFO. In the 'block' mode, the status provided in the SR for these bits is the accumulation (logical-OR) of the status for all characters coming to the top of the FIFO since the last 'reset error' command was issued. ### MR1[4:3|— Parity Mode Select If 'with parity' or 'force parity' is selected a parity bit is added to the transmitted character and the receiver performs a parity check on incoming data MR1[4:3] = 11 selects operation in the special multi–drop mode described in the Operation section. #### MR1[2]— Parity Type Select This bit selects the parity type (odd or even) if the 'with parity' mode is programmed by MR1[4:3], and the polarity of the forced parity bit if the 'force parity' mode is programmed. It has no effect if the 'no parity' mode is programmed. In the special multi-drop mode it selects the polarity of the A/D bit. ## MR1[1:0]— Bits Per Character Select This field selects the number of data bits per character to be transmitted and received. The character length does not include the start, parity, and stop bits. ## 3.3V–5.0V Universal Asynchronous Receiver/Transmitter (UART) SC28L91 ## MR2 – Mode Register 2 MR2 is accessed when the MR pointer points to MR2, which occurs after any access to MR1. Accesses to MR2 do not change the pointer. | ADDR | BIT 7 | BIT 6 | BIT 5 | BIT 4 | BIT 3 | BIT 2 | BIT 1 | BIT 0 | | |------|----------------|-------|--------------------|------------------|----------------------------------------------------------------------------|-----------|-----------|-----------|--| | MR | CHANNEL MODE | | Tx CONTROLS<br>RTS | CTS<br>ENABLE Tx | STOP BIT LENGTH NOTE: Add 0.5 to binary codes 0–7 for 5 bit character leng | | | | | | 0x00 | 00 = Normal | | | | 0 = 0.563 | 4 = 0.813 | 8 = 1.563 | C = 1.813 | | | | 01 = Auto-Echo | | 0 = No | 0 = No | 1 = 0.625 | 5 = 0.875 | 9 = 1.625 | D = 1.875 | | | | 10 = Local loc | ор | 1 = Yes | 1 = Yes | 2 = 0.688 | 6 = 0.938 | A = 1.688 | E = 1.938 | | | | 11 = Remote | loop | | | 3 = 0.750 | 7 = 1.000 | B = 1.750 | F = 2.000 | | #### NOTE: Add 0.5 to values shown for 0-7 if channel is programmed for 5 bits/char. ## MR2[7:6]— Mode Select The channel of the UART can operate in one of four modes. MR2[7:6] = 00 is the normal mode, with the transmitter and receiver operating independently. MR2[7:6] = 01 places the channel in the automatic echo mode, which automatically retransmits the received data. The following conditions are true while in automatic echo mode: - 1. Received data is reclocked and retransmitted on the TxD output. - 2. The receive clock is used for the transmitter. - The receiver must be enabled, but the transmitter needs not be enabled. - 4. The TxRDY and TxEMT status bits are inactive. - The received parity is checked, but is not regenerated for transmission, i.e. transmitted parity bit is as received. - Character framing is checked, but the stop bits are retransmitted as received. - A received break is echoed as received until the next valid start bit is detected. - CPU to receiver communication continues normally, but the CPU to transmitter link is disabled. MR2[7:6] = 10 selects local loop back diagnostic mode. In this mode: - The transmitter output is internally connected to the receiver input. - 2. The transmit clock is used for the receiver. - 3. The TxD output is held High. - The RxD input is ignored. - The transmitter must be enabled, but the receiver need not be enabled. - CPU to transmitter and receiver communications continue normally. MR2[7:6] = 11 selects remote loop back diagnostic mode. In this mode: - Received data is reclocked and retransmitted on the TxD out-put. - 2. The receive clock is used for the transmitter. - Received data is not sent to the local CPU, and the error status conditions are inactive. - 4. The received parity is not checked and is not regenerated for transmission, i.e., transmitted parity is as received. - 5. The receiver must be enabled. - Character framing is not checked, and the stop bits are retransmitted as received. - A received break is echoed as received until the next valid start bit is detected. The user must exercise care when switching into and out of the various modes. The selected mode will be activated immediately upon mode selection, even if this occurs in the middle of a received or transmitted character. Likewise, if a mode is deselected the device will switch out of the mode immediately. An exception to this occurs when switching out of auto echo or remote loop back modes. If the de-selection occurs just after the receiver has sampled the stop bit (indicated in auto echo by assertion of RxRDY) and the transmitter is enabled, then the transmitter will remain in auto echo mode until the stop bit(s) have been re-transmitted. In most situations the above is rendered transparent by other system considerations. However recall that the stop bit sequence may be very long compared to bus cycles. If rapid reconfiguration of the transmitter is desired in the above conditions the controlling system should wait for the TxEMT bit to set or issue a Tx software reset before reconfiguration begins. ## MR2[5]— Transmitter Request-to-Send Control This bit controls the deactivation of the RTSN output (OP0) by the transmitter. This output is normally asserted by setting OPR[0] and negated by resetting OPR[0]. MR2[5] = 1 caused OPR[0] to be reset automatically one bit time after the characters in the transmit shift register and in the TxFIFO, if any, are completely transmitted including the programmed number of stop bits, if the transmitter is not enabled. This feature can be used to automatically terminate the transmission of a message as follows ("line turnaround"): - 1. Program auto-reset mode: MR2[5] = 1. - 2. Enable transmitter. - 3. Asset RTSN: OPR[0] = 1. - 4. Send message. - Disable transmitter after the last character is loaded into the TxFIFO. ## 3.3V–5.0V Universal Asynchronous Receiver/Transmitter (UART) SC28L91 The last character will be transmitted and OPR[0] will be reset one bit time after the last stop bit, causing RTSN to be negated. ## MR2[4]— Clear-to-Send Control If this bit is 0, CTSN has no effect on the transmitter. If this bit is a 1, the transmitter checks the state of CTSN (IP0) the time it is ready to send a character. If IP0 is asserted (Low), the character is transmitted. If it is negated (High), the TxD output remains in the marking state and the transmission is delayed until CTSN goes low. Changes in CTSN while a character is being transmitted do not affect the transmission of that character. ## MR2[3:0]— Stop Bit Length Select This field programs the length of the stop bit appended to the transmitted character. Stop bit lengths of 9/16 to 1 and 1–9/16 to 2 bits, in increments of 1/16 bit, can be programmed for character lengths of 6, 7, and 8 bits. For a character lengths of 5 bits, 1–1/16 to 2 stop bits can be programmed in increments of 1/16 bit. In all cases, the receiver only checks for a 'mark' condition at the center of the stop bit position (one half-bit time after the last data bit, or after the parity bit if enabled is sampled). If an external 1X clock is used for the transmitter, then MR2[3] = 0 selects one stop bit and MR2[3] = 1 selects two stop bits to be transmitted. ## 3.3V-5.0V Universal Asynchronous Receiver/Transmitter (UART) SC28L91 ## **CSR CLOCK SELECT REGISTER** | Addr | CSR (7:4) | CSR (3:0) | |------|-----------------------|--------------------------| | CSR | RECEIVER CLOCK SELECT | TRANSMITTER CLOCK SELECT | | 0x01 | See Text and table 5 | See Text and table 5 | Table 5. Baud rate (base on a 3.6864MHz crystal clock) | | MR0[0] = 0 (Normal Mode) | | MR0[0] = 1 (Ext | ended Mode I) | MR0[2] = 1 (Ext | ended Mode II) | |-----------|--------------------------|------------|-----------------|---------------|-----------------|----------------| | CSRA[7:4] | ACR[7] = 0 | ACR[7] = 1 | ACR[7] = 0 | ACR[7] = 1 | ACR[7] = 0 | ACR[7] = 1 | | 0000 | 50 | 75 | 300 | 450 | 4,800 | 7,200 | | 0001 | 110 | 110 | 110 | 110 | 880 | 880 | | 0010 | 134.5 | 134.5 | 134.5 | 134.5 | 1,076 | 1,076 | | 0011 | 200 | 150 | 1200 | 900 | 19.2K | 14.4K | | 0100 | 300 | 300 | 1800 | 1800 | 28.8K | 28.8K | | 0101 | 600 | 600 | 3600 | 3600 | 57.6K | 57.6K | | 0110 | 1,200 | 1,200 | 7200 | 7,200 | 115.2K | 115.2K | | 0111 | 1,050 | 2,000 | 1,050 | 2,000 | 1,050 | 2,000 | | 1000 | 2,400 | 2,400 | 14.4K | 14.4K | 57.6K | 57.6K | | 1001 | 4,800 | 4,800 | 28.8K | 28.8K | 4,800 | 4,800 | | 1010 | 7,200 | 1,800 | 7,200 | 1,800 | 57.6K | 14.4K | | 1011 | 9,600 | 9,600 | 57.6K | 57.6K | 9,600 | 9,600 | | 1100 | 38.4K | 19.2K | 230.4K | 115.2K | 38.4K | 19.2K | | 1101 | Timer | Timer | Timer | Timer | Timer | Timer | | 1110 | IP4-16X | IP4-16X | IP4-16X | IP4-16X | IP4-16X | IP4-16X | | 1111 | IP4-1X | IP4-1X | IP4-1X | IP4-1X | IP4-1X | IP4-1X | ## NOTE: The field definition is as shown in Table 5, except as follows: | CSR[3:0] | | |----------|----------| | 1110 | IP3 –16X | | 1111 | IP3 –1X | The transmitter clock is always a 16X clock except for CSR[3:0] = 1111. Table 6. Bit rate generator characteristics for Crystal or Clock = 3.6864MHz | NORMAL RATE (BAUD) | ACTUAL 16X CLOCK (KHz) | ERROR (%) | | |--------------------|------------------------|-----------|--| | 50 | 0.8 | 0 | | | 75 | 1.2 | 0 | | | 110 | 1.759 | -0.069 | | | 134.5 | 2.153 | 0.059 | | | 150 | 2.4 | 0 | | | 200 | 3.2 | 0 | | | 300 | 4.8 | 0 | | | 600 | 9.6 | 0 | | | 1050 | 16.756 | -0.260 | | | 1200 | 19.2 | 0 | | | 1800 | 28.8 | 0 | | | 2000 | 32.056 | 0.175 | | | 2400 | 38.4 | 0 | | | 4800 | 76.8 | 0 | | | 7200 | 115.2 | 0 | | | 9600 | 153.6 | 0 | | | 19.2K | 307.2 | 0 | | | 38.4K | 614.4 | 0 | | NOTE: Duty cycle of 16X clock is 50% $\pm$ 1% <sup>1.</sup> The receiver clock is always a 16X clock except for CSR[7:4] = 1111. CSR[3:0]— Transmitter Clock Select. This field selects the baud rate clock for the transmitter. ## 3.3V–5.0V Universal Asynchronous Receiver/Transmitter (UART) SC28L91 ## CR—Command Register CR is a register used to supply commands to the UART. Multiple commands can be specified in a single write to CR as long as the commands are non–conflicting, e.g., the 'enable transmitter' and 'reset transmitter' commands cannot be specified in a single command word. ## **CR COMMAND REGISTER** | Addr | Bit 7 | BIT 6 | BIT 5 | BIT 4 | BIT 3 | BIT 2 | BIT 1 | BIT 0 | |------|--------------------------------------|-------|-------|-------------------|-------------------|-------------------|-------------------|-----------| | CR | MISCELLANEOUS COMMANDS | | | | Disable Tx | Enable Tx | Disable Rx | Enable Rx | | 0x02 | See Text of Channel Command Register | | | 1 = Yes<br>0 = No | 1 = Yes<br>0 = No | 1 = Yes<br>0 = No | 1 = Yes<br>0 = No | | #### NOTES: Access to the miscellaneous commands should be separated by 3 X1 clock edges. A disabled transmitter cannot be loaded. ### CR[7:4]—Miscellaneous Commands Execution of the commands in the upper four bits of this register must be separated by 3 X1 clock edges. Other reads or writes (including writes to the lower four bits) may be inserted to achieve this separation. ## CR[7:4]—Commands | 0000 | No comman | А | |------|------------|----| | UUUU | ino comman | u. | - 0001 Reset MR pointer. Causes the MR pointer to point to MR1 - 0010 Reset receiver. Resets the receiver as if a hardware reset had been applied. The receiver is disabled and the FIFO is flushed. - 0011 Reset transmitter. Resets the transmitter as if a hardware reset had been applied. - 0100 Reset error status. Clears the Received Break, Parity Error, and Overrun Error bits in the status register (SR[7:4]). Used in character mode to clear OE status (although Received Break, PE and FE bits will also be cleared) and in block mode to clear all error status after a block of data has been received. - 0101 Reset break change interrupt. Causes the break detect change bit in the interrupt status register (ISR[2]) to be cleared to zero - O110 Start break. Forces the TxD output Low (spacing). If the transmitter is empty the start of the break condition will be delayed up to two bit times. If the transmitter is active the break begins when transmission of the character is completed. If a character is in the TxFIFO, the start of the break will be delayed until that character, or any other loaded subsequently are transmitted. The transmitter must be enabled for this command to be accepted. - O111 Stop break. The TxD line will go High (marking) within two bit times. TxD will remain High for one bit time before the next character, if any, is transmitted. - 1000 Assert RTSN. Causes the RTSN output to be asserted (Low). - 1001 Negate RTSN. Causes the RTSN output to be negated (High) - 1010 Set Timeout Mode On. The receiver in this channel will restart the C/T as the receive character is transferred from the shift register to the RxFIFO. The C/T is placed in the counter mode, the START/STOP counter commands are disabled, the counter is stopped, and the Counter Ready Bit, ISR[3], is reset. (See also Watchdog timer description in the receiver section.) - 1011 Set MR pointer to '0' - 1100 Disable Timeout Mode. This command returns control of the C/T to the regular START/STOP counter commands. It does not stop the counter, or clear any pending interrupts. After disabling the timeout mode, a 'Stop Counter' command should be issued to force a reset of the ISR[3] bit - 1101 Not used. - 1110 Power Down Mode On. In this mode, the UART oscillator is stopped and all functions requiring this clock are suspended. The execution of commands other than disable power down mode (1111) requires a X1/CLK. While in the power down mode, do not issue any commands to the CR except the disable power down mode command. The contents of all registers will be saved while in this mode. It is recommended that the transmitter and receiver be disabled prior to placing the UART into power down mode. - 1111 Disable Power Down Mode. This command restarts the oscillator. After invoking this command, wait for the oscillator to start up before writing further commands to the CR. ## CR[3]—Disable Transmitter This command terminates transmitter operation and reset the TxRDY and TxEMT status bits. However, if a character is being transmitted or if a character is in the TxFIFO when the transmitter is disabled, the transmission of the character(s) is completed before assuming the inactive state. ### CR[2]—Enable Transmitter Enables operation of the transmitter. The TxRDY and TxEMT status bits will be asserted if the transmitter is idle. ## CR[1]—Disable Receiver This command terminates operation of the receiver immediately—a character being received will be lost. The command has no effect on the receiver status bits or any other control registers. If the special multi-drop mode is programmed, the receiver operates even if it is disabled. See Operation section. ## CR[0]—Enable Receiver Enables operation of the receiver. If not in the special wakeup mode, this also forces the receiver into the search for start–bit state. ## 3.3V–5.0V Universal Asynchronous Receiver/Transmitter (UART) SC28L91 ## **SR Status Register** | Addr | Bit 7 | BIT 6 | BIT 5 | BIT 4 | BIT 3 | BIT 2 | BIT 1 | BIT 0 | |------|--------------------------------|-------------------------------|------------------------------|-------------------|-------------------|-------------------|-------------------|-------------------| | SR | RECEIVED<br>BREAK <sup>1</sup> | FRAMING<br>ERROR <sup>1</sup> | PARITY<br>ERROR <sup>1</sup> | OVERRUN<br>ERROR | TxEMT | TxRDY | FFULL | RxRDY | | 0x01 | 0 = No<br>1 = Yes <sup>1.</sup> These status bits are appended to the corresponding data character in the receive FIFO. A read of the status provides these bits [7:5] from the top of the FIFO together with bits [4:0]. These bits are cleared by a "reset error status" command. In character mode they are discarded when the corresponding data character is read from the FIFO. In block error mode, the error—reset command (command 4x or receiver reset) must used to clear block error conditions. ### SR[7]— Received Break This bit indicates that an all zero character of the programmed length has been received without a stop bit. Only a single FIFO position is occupied when a break is received: further entries to the FIFO are inhibited until the RxD line returns to the marking state for at least one-half a bit time two successive edges of the internal or external 1X clock. This will usually require a high time of one X1 clock period or 3 X1 edges since the clock of the controller is not synchronous to the X1 clock. When this bit is set, the 'change in break' bit in the ISR (ISR[2]) is set. ISR[2] is also set when the end of the break condition, as defined above, is detected. The break detect circuitry can detect breaks that originate in the middle of a received character. However, if a break begins in the middle of a character, it must persist until at least the end of the next character time in order for it to be detected. This bit is reset by command 4 (0100) written to the command register or by receiver reset. ## SR[6]— Framing Error This bit, when set, indicates that a stop bit was not detected (not a logical 1) when the corresponding data character in the FIFO was received. The stop bit check is made in the middle of the first stop bit position. ### SR[5]— Parity Error This bit is set when the 'with parity' or 'force parity' mode is programmed and the corresponding character in the FIFO was received with incorrect parity. In the special multi-drop mode the parity error bit stores the receive A/D (Address/Data) bit. ### SR[4]— Overrun Error This bit, when set, indicates that one or more characters in the received data stream have been lost. It is set upon receipt of a new character when the FIFO is full and a character is already in the receive shift register waiting for an empty FIFO position. When this occurs, the character in the receive shift register (and its break detect, parity error and framing error status, if any) is lost. This bit is cleared by a 'reset error status' command. ### SR[3]— Transmitter Empty (TxEMT) This bit will be set when the transmitter under runs, i.e., both the TxEMT and TxRDY bits are set. This bit and TxRDY are set when the transmitter is first enabled and at any time it is re-enabled after either (a) reset, or (b) the transmitter has assumed the disabled state. It is always set after transmission of the last stop bit of a character if no character is in the THR awaiting transmission. It is reset when the THR is loaded by the CPU, a pending transmitter disable is executed, the transmitter is reset, or the transmitter is disabled while in the under run condition. ## SR[2]— Transmitter Ready (TxRDY) This bit, when set, indicates that the transmit FIFO is not full and ready to be loaded with another character. This bit is cleared when the transmit FIFO is loaded by the CPU and there are (after this load) no more empty locations in the FIFO. It is set when a character is transferred to the transmit shift register. TxRDY is reset when the transmitter is disabled and is set when the transmitter is first enabled. Characters loaded to the TxFIFO while this bit is 0 will be lost. This bit has different meaning from ISR[0]. ### SR[1]— FIFO Full (FFULL) This bit is set when a character is transferred from the receive shift register to the receive FIFO and the transfer causes the FIFO to become full, i.e., all eight (or 16) FIFO positions are occupied. It is reset when the CPU reads the receive FIFO. If a character is waiting in the receive shift register because the FIFO is full, FFULL will not be reset when the CPU reads the receive FIFO. This bit has different meaning from IRS when MR1 6 is programmed to a '1'. ## SR[0]— Receiver Ready (RxRDY) This bit indicates that a character has been received and is waiting in the FIFO to be read by the CPU. It is set when the character is transferred from the receive shift register to the FIFO and reset when the CPU reads the receive FIFO, only if (after this read) there are no more characters in the FIFO – the Rx FIFO becomes empty. ## 3.3V–5.0V Universal Asynchronous Receiver/Transmitter (UART) SC28L91 ## **OPCR Output Port Configuration Register** | Addr | Bit 7 | BIT 6 | BIT 5 | BIT 4 | BIT 3 | BIT 2 | BIT 1 | BIT 0 | |------|--------------|------------|--------------|-----------------|-----------------|-------|----------|-------| | OPCR | OP7 | OP6 | OP5 | OP4 | OP3 | OP2 | OP1 | OP0 | | 0x0D | 0 = OPR[7] | 0 = OPR[6] | 0 = OPR[5] | 0 = OPR[4] | 00 = OPR[ | 3] | 00 = OPR | R[2] | | | 1 = Reserved | 1 = TxRDY | 1 = Reserved | 1 = RxRDY/FFULL | 01 = C/T OUTPUT | | 01 = TxC | (16X) | | | | | | | 10 = Rese | rved | 10 = TxC | (1X) | | | | | | | 11 = Rese | rved | 11 = RxC | (1X) | ## OPCR[7]—OP7 Output Select This bit programs the OP7 output to provide one of the following: - 0 The complement of OPR[7]. - 1 reserved ## OPCR[6]—OP6 Output Select This bit programs the OP6 output to provide one of the following: - 0 The complement of OPR[6]. - 1 The transmitter interrupt output which is the complement of ISR[0]. When in this mode OP6 acts as an open-drain output. Note that this output is not masked by the contents of the IMR. ## OPCR[5]—OP5 Output Select This bit programs the OP5 output to provide one of the following: - 0 The complement of OPR[5]. - 1 Reserved ### OPCR[4]—OP4 Output Select This field programs the OP4 output to provide one of the following: - 0 The complement of OPR[4]. - 1 The receiver interrupt output which is the complement of ISR[1]. When in this mode OP4 acts as an open-drain output. Note that this output is not masked by the contents of the IMR. ## OPCR[3:2]—OP3 Output Select This bit programs the OP3 output to provide one of the following: - 00 The complement of OPR[3]. - O1 The counter/timer output, in which case OP3 acts as an open-drain output. In the timer mode, this output is a square wave at the programmed frequency. In the counter mode, the output remains High until terminal count is reached, at which time it goes Low. The output returns to the High state when the counter is stopped by a stop counter command. Note that this output is not masked by the contents of the IMR. - 10 Reserved - 11 Reserved ### OPCR[1:0]—OP2 Output Select This field programs the OP2 output to provide one of the following: - 00 The complement of OPR[2]. - 01 The 16X clock for the transmitter. This is the clock selected by CSR[3:0], and will be a 1X clock if CSR[3:0] = 1111. - 10 The 1X clock for the transmitter, which is the clock that shifts the transmitted data. If data is not being transmitted, a free running 1X clock is output. - 11 The 1X clock for the receiver, which is the clock that samples the received data. If data is not being received, a free running 1X clock is output. ### SOPR—Set the Output Port Bits (OPR) SOPR[7:0]—Ones in the byte written to this register will cause the corresponding bit positions in the OPR to set to 1. Zeros have no effect. This allows software to set individual bits with our keeping a copy of the OPR bit configuration. | | | | | | - | | | | |------|---------------|---------------|---------------|---------------|---------------|---------------|---------------|---------------| | Addr | Bit 7 | BIT 6 | BIT 5 | BIT 4 | BIT 3 | BIT 2 | BIT 1 | BIT 0 | | SOPR | OP 7 | OP 6 | OP 5 | OP 4 | OP 3 | OP 2 | OP 1 | OP 0 | | 0x0E | 1 = set bit | | 0 = no change ## ROPR—Reset Output Port Bits (OPR) ROPR[7:0]—Ones in the byte written to the ROPR will cause the corresponding bit positions in the OPR to set to 0. Zeros have no effect. This allows software to reset individual bits with our keeping a copy of the OPR bit configuration. | | | | | | - | | | | |------|---------------|---------------|---------------|---------------|---------------|---------------|---------------|---------------| | Addr | Bit 7 | BIT 6 | BIT 5 | BIT 4 | BIT 3 | BIT 2 | BIT 1 | BIT 0 | | ROPR | OP 7 | OP 6 | OP 5 | OP 4 | OP 3 | OP 2 | OP 1 | OP 0 | | 0x0F | 1 = reset bit | 1 | 0 = no change ## 3.3V–5.0V Universal Asynchronous Receiver/Transmitter (UART) SC28L91 ## **OPR Output Port Register** The output pins (OP pins) drive the compliment of the data in this register as controlled by SOPR and ROPR. | Addr | Bit 7 | BIT 6 | BIT 5 | BIT 4 | BIT 3 | BIT 2 | BIT 1 | BIT 0 | |------|--------------|--------------|--------------|--------------|--------------|--------------|--------------|--------------| | N/A | OP 7 | OP 6 | OP 5 | OP 4 | OP 3 | OP 2 | OP 1 | OP 0 | | N/A | 0 = Pin High | | 1 = Pin Low ## **ACR Auxiliary Control Register** | Addr | Bit 7 | BIT 6 | BIT 5 | BIT 4 | BIT 3 | BIT 2 | BIT 1 | BIT 0 | |------|-------------------|-------------|-------|-------|----------------------|----------------------|----------------------|----------------------| | ACR | BRG SET<br>Select | | | | Delta IP3 int enable | Delta IP3 int enable | Delta IP3 int enable | Delta IP3 int enable | | 0x04 | 0 = set 1 | See table 7 | | | 0 = off | 0 = off | 0 = off | 0 = off | | | 1 = set 2 | | | | 1 = enabled | 1 = enabled | 1 = enabled | 1 = enabled | ## **ACR—Auxiliary Control Register** #### ACR[7]—Baud Rate Generator Set Select This bit selects one of two sets of baud rates to be generated by the BRG (see Table 5). The selected set of rates is available for use by the receiver and transmitter as described in CSR. Baud rate generator characteristics are given in Table 6. ## ACR[6:4]—Counter/Timer Mode And Clock Source Select This field selects the operating mode of the counter/timer and its clock source as shown in Table 7 ## ACR [3:0]—IP3, IP2, IP1, IP0 Change-of-State Interrupt Enable This field selects which bits of the input port change register (IPCR) cause the input change bit in the interrupt status register (ISR [7]) to be set. If a bit is in the 'on' state the setting of the corresponding bit in the IPCR will also result in the setting of ISR [7], which results in the generation of an interrupt output if IMR [7] = 1. If a bit is in the 'off' state, the setting of that bit in the IPCR has no effect on ISR [7]. ### Table 7. ACR 6:4 field definition | ACR<br>6:4 | MODE | CLOCK SOURCE | |------------|---------|--------------------------------------------------| | 000 | Counter | External (IP2) | | 001 | Counter | TxC – 1X clock of transmitter | | 010 | | reserved | | 011 | Counter | Crystal or X1/CLK clock divided by 16 | | 100 | Timer | External (IP2) | | 101 | Timer | External (IP2) divided by 16 | | 110 | Timer | Crystal or external clock (X1/CLK) | | 111 | Timer | Crystal or external clock (X1/CLK) divided by 16 | #### NOTE: ## **IPCR Input Port change Register** | Addr | Bit 7 | BIT 6 | BIT 5 | BIT 4 | BIT 3 | BIT 2 | BIT 1 | BIT 0 | |------|---------------|---------------|---------------|---------------|----------|----------|----------|----------| | IPCR | Delta IP3 | Delta IP3 | Delta IP3 | Delta IP3 | IP 3 | IP 2 | IP 1 | IP 0 | | 0x04 | 0 = no change | 0 = no change | 0 = no change | 0 = no change | 0 = low | 0 = low | 0 = low | 0 = low | | | 1 = change | 1 = change | 1 = change | 1 = change | 1 = High | 1 = High | 1 = High | 1 = High | ## IPCR [7:4]—IP3, IP2, IP1, IP0 Change-of-State These bits are set when a change-of-state, as defined in the input port section of this data sheet, occurs at the respective input pins. They are cleared when the IPCR is read by the CPU. A read of the IPCR also clears ISR [7], the input change bit in the interrupt status register. The setting of these bits can be programmed to generate an interrupt to the CPU. ## IPCR [3:0]—IP3, IP2, IP1, IP0 Change-of-State These bits provide the current state of the respective inputs. The information is unlatched and reflects the state of the input pins at the time the IPCR is read. <sup>1.</sup> The timer mode generates a square wave ## 3.3V–5.0V Universal Asynchronous Receiver/Transmitter (UART) SC28L91 ## ISR—Interrupt Status Register This register provides the status of all potential interrupt sources. The contents of this register are masked by the Interrupt Mask Register (IMR). If a bit in the ISR is a '1' and the corresponding bit in the IMR is also a '1', the INTRN output will be asserted (Low). If the corresponding bit in the IMR is a zero, the state of the bit in the ISR has no effect on the INTRN output. Note that the IMR does not mask the reading of the ISR – the true status will be provided regardless of the contents of the IMR. The contents of this register are initialized to 0x00' when the UART is reset. ## ISR Interrupt Status Register | Addr | Bit 7 | Bits[6:4] | BIT 3 | BIT 2 | BIT 1 | BIT 0 | |------|------------------------------|------------------------------------------------------|------------------------------|------------------------------|------------------------------|------------------------------| | ISR | INPUT<br>PORT<br>CHANGE | Ignore in ISR reads.<br>Reserved for future function | Counter<br>Ready | Delta<br>Break | RxRDY/<br>FFULL | TxRDY | | 0x05 | 0 = not active<br>1 = active | | 0 = not active<br>1 = active | 0 = not active<br>1 = active | 0 = not active<br>1 = active | 0 = not active<br>1 = active | ### ISR[7]—Input Port Change Status This bit is a '1' when a change—of—state has occurred at the IP0, IP1, IP2, or IP3 inputs and that event has been selected to cause an interrupt by the programming of ACR[3:0]. The bit is cleared when the CPU reads the IPCR. ### ISR[6:4]—Not used, Ignore in ISR read. ### ISR[3]—Counter Ready. In the counter mode, this bit is set when the counter reaches terminal count and is reset when the counter is stopped by a stop counter command. In the timer mode, this bit is set once the cycle of the generated square wave (every other time that the counter/timer reaches zero count). The bit is reset by a stop counter command. The command, however, does not stop the counter/timer. ## ISR[2]— Change in Break This bit, when set, indicates that the receiver has detected the beginning or the end of a received break. It is reset when the CPU issues a 'reset break change interrupt' command. ## ISR[1]—Rx Interrupt This bit indicates that the receiver is interrupting according to the fill level programmed by the MR0 and MR1 registers. This bit has a different meaning than the receiver ready/full bit in the status register. ## ISR[0]—Tx Interrupt This bit indicates that the transmitter is interrupting according to the interrupt level programmed in the MR0[5:4] bits. This bit has a different meaning than the TxRDY bit in the status register. ## IMR—Interrupt Mask Register The programming of this register selects which bits in the ISR causes an interrupt output. If a bit in the ISR is a '1' and the corresponding bit in the IMR is also a '1' the INTRN output will be asserted. If the corresponding bit in the IMR is a zero, the state of the bit in the ISR has no effect on the INTRN output. Note that the IMR does not mask the programmable interrupt outputs OP3–OP7 or the reading of the ISR. ### IMR Interrupt Mask Register | | | ' | | | | | | | |------|-------------------------------------|----------|----------|----------|-------------------------------------|-------------------------------------|-------------------------------------|-------------------------------------| | Addr | Bit 7 | BIT 6 | BIT 5 | BIT 4 | BIT 3 | BIT 2 | BIT 1 | BIT 0 | | IMR | INPUT<br>PORT<br>CHANGE | Reserved | Reserved | Reserved | Counter<br>Ready | Delta<br>Break | RxRDY/<br>FFULL | TxRDY | | 0x05 | 0 = not en-<br>abled<br>1 = enabled | Set to 0 | Set to 0 | Set to 0 | 0 = not en-<br>abled<br>1 = enabled | 0 = not en-<br>abled<br>1 = enabled | 0 = not en-<br>abled<br>1 = enabled | 0 = not en-<br>abled<br>1 = enabled | ## IVR/GP- Interrupt Vector Register (68k mode) or General-purpose register (80XXX mode) | | IVR/GP | Bit 7 | BIT 6 | BIT 5 | BIT 4 | BIT 3 | BIT 2 | BIT 1 | BIT 0 | |---|--------|-----------------|------------------|-----------------|------------------|------------------|-------|-------|-------| | Ī | 0x0C | Interrupt Vecto | r Register (68X) | (X mode) or Ger | neral-purpose re | egister (80XXX r | node) | | | This register stores the Interrupt Vector. It is initialized to 0x0F on hardware reset and is usually changed from this value during initialization of the SC28L91 for the 68K Mode. The contents of this register will be placed on the data bus when IACKN is asserted low or a read of address 0xC is performed. When not operating in the 68XXX mode, this register may be used as a general-purpose one-byte storage register. A convenient use may the storing a "shadow" of the contents of another SC28L91 register (IMR, for example). ## 3.3V–5.0V Universal Asynchronous Receiver/Transmitter (UART) SC28L91 ## CTPU and CTPL - Counter/Timer Registers ## **CTPU Counter Timer Preset Upper** | CTPU | Bit 7 | BIT 6 | BIT 5 | BIT 4 | BIT 3 | BIT 2 | BIT 1 | BIT 0 | |------|----------------|--------------------|--------------------|-------------------|-------|-------|-------|-------| | 0x06 | The lower eigh | t (8) bits for the | 16 bit counter tir | ner preset regist | ter | | | | ### CTPL Counter -Timer Preset Low | CTPL | Bit 7 | BIT 6 | BIT 5 | BIT 4 | BIT 3 | BIT 2 | BIT 1 | BIT 0 | |------|----------------|---------------------|-------------------|-------------------|-------|-------|-------|-------| | 0x07 | The Upper eigh | nt (8) bits for the | 16 bit counter ti | imer preset regis | ster | | | | The CTPU and CTPL hold the eight MSbs and eight Labs, respectively, of the value to be used by the counter/timer in either the counter or timer modes of operation. The minimum value which may be loaded into the CTPU/CTPL registers is H'0002'. Note that these registers are write-only and cannot be read by the CPU. In the timer mode, the C/T generates a square wave whose period is twice the value (in C/T clock periods) of the CTPU and CTPL. The waveform so generated is often used for a data clock. The formula for calculating the divisor n to load to the CTPU and CTPL for a particular 1X data clock is shown below. $n = (C/T \text{ Clock Frequency}) \text{ divided by } (2 \times 16 \times Baud \text{ rate desired})$ Often this division will result in a non-integer number; 26.3, for example. One can only program integer numbers in a digital divider. Therefore 26 would be chosen. This gives a baud rate error of 0.3/26.3 which is 1.14%; well within the ability asynchronous mode of operation. The C/T will not be running until it receives an initial 'Start Counter' command (read at address A3–A0 = 1110). After this, while in timer mode, the C/T will run continuously. Receipt of a start counter command (read with A3–A0 = 1110) causes the counter to terminate the current timing cycle and to begin a new cycle using the values in CTPU and CTPL. If the value in CTPU and CTPL is changed, the current half-period will not be affected, but subsequent half periods will be affected. The counter ready status bit (ISR[3]) is set once each cycle of the square wave. The bit is reset by a stop counter command (read with A3-A0 = 0xF). The command however, does not stop the C/T. The generated square wave is output on OP3 if it is programmed to be the C/T output. In the counter mode, the value C/T loaded into CTPU and CTPL by the CPU is counted down to 0. Counting begins upon receipt of a start counter command. Upon reaching terminal count 0x0000, the counter ready interrupt bit (ISR[3]) is set. The counter continues counting past the terminal count until stopped by the CPU. If OP3 is programmed to be the output of the C/T, the output remains high until terminal count is reached, at which time it goes low. The output returns to the High state and ISR[3] is cleared when the counter is stopped by a stop counter command. The CPU may change the values of CTPU and CTPL at any time, but the new count becomes effective only on the next start counter commands. If new values have not been loaded, the previous count values are preserved and used for the next count cycle. In the counter mode, the current value of the upper and lower 8 bits of the counter (CTU, CTL) may be read by the CPU. It is recommended that the counter be stopped when reading to prevent potential problems which may occur if a carry from the lower 8 bits to the upper 8 bits occurs between the times that both halves of the counter are read. However, note that a subsequent start counter command will cause the counter to begin a new count cycle using the values in CTPU and CTPL. When the C/T clock divided by 16 is selected, the maximum divisor becomes 1,048,575. ### **Output Port Notes** The output ports are controlled from four places: the OPCR register, the OPR register, the MR registers and the command register (except the 2681 and 68681) The OPCR register controls the source of the data for the output ports OP2 through OP7. The data source for output ports OP0 and OP1 is controlled by the MR and CR registers. When the OPR is the source of the data for the output ports, the data at the ports is inverted from that in the OPR register. The content of the OPR register is controlled by the "Set Output Port Bits Command" and the "Reset Output Bits Command". These commands are at E and F, respectively. When these commands are used, action takes place only at the bit locations where ones exist. For example, a one in bit location 5 of the data word used with the "Set Output Port Bits" command will result in OPR[5] being set to one. The OP5 would then be set to zero (V ss ). Similarly, a one in bit position 5 of the data word associated with the "Reset Output Ports Bits" command would set OPR[5] to zero and, hence, the pin OP5 to a one $(\mathsf{V}_{\mathsf{DD}})$ . ## The CTS, RTS, CTS Enable Tx signals CTS (Clear To Send) is usually meant to be a signal to the transmitter meaning that it may transmit data to the receiver. The CTS input is on pin IP0 for Tx. The CTS signal is active low; thus, it is called CTSN for TxRTS is usually meant to be a signal from the receiver indicating that the receiver is ready to receive data. It is also active low and is, thus, called RTSN for Rx. RTSN is on pin OP0. A receiver's RTS output will usually be connected to the CTS input of the associated transmitter. Therefore, one could say that RTS and CTS are different ends of the same wire! MR2[4] is the bit that allows the transmitter to be controlled by the CTS pin (IP0 or IP1). When this bit is set to one AND the CTS input is driven high, the transmitter will stop sending data at the end of the present character being serialized. It is usually the RTS output of the receiver that will be connected to the transmitter's CTS input. The receiver will set RTS high when the receiver FIFO is full AND the start bit of the ninth or 17th character is sensed. Transmission then stops with nine or 17 valid characters in the receiver. When MR2[4] is set to one, CTSN must be at zero for the transmitter to operate. If MR2[4] is set to zero, the IP pin will have no effect on the operation of the transmitter. MR1[7] is the bit that allows the receiver to control OP0. When OP0 (or OP1) is controlled by the receiver, the meaning of that pin will be. # 3.3V-5.0V Universal Asynchronous Receiver/Transmitter (UART) SC28L91 Figure 4. Reset Timing NOTE: Bus action in the 80XXX mode terminates on the rise of CEN, WRN, or RDN which ever one occurs first. Figure 5. Bus Timing (80XXX mode) ## 3.3V-5.0V Universal Asynchronous Receiver/Transmitter (UART) SC28L91 Figure 6. Bus Timing (Read Cycle) (68XXX mode) Figure 7. Bus Timing (Write Cycle) (68XXX mode) ### NOTE: For Figures 6 and 7 WRN changing within the time of CEN low may cause short read or write pulses that could upset internal pointers and registers. Bus action terminates on the rise of CEN or the fall of DACKN, which ever occurs first. Figure 8. Interrupt Cycle Timing (68XXX mode) Figure 9. Port Timing ## 3.3V-5.0V Universal Asynchronous Receiver/Transmitter (UART) SC28L91 Figure 10. Interrupt Timing (80xxx mode) Figure 11. Clock Timing ## 3.3V-5.0V Universal Asynchronous Receiver/Transmitter (UART) SC28L91 Figure 12. Transmitter External Clocks Figure 13. Receiver External Clock Figure 14. Transmitter Timing ## 3.3V-5.0V Universal Asynchronous Receiver/Transmitter (UART) SC28L91 Figure 15. Receiver Timing Figure 16. Wake-Up Mode # 3.3V-5.0V Universal Asynchronous Receiver/Transmitter (UART) SC28L91 Figure 17. Test Conditions on Outputs ## 3.3V-5.0V Universal Asynchronous Receiver/Transmitter (UART) SC28L91 PLCC44: plastic leaded chip carrier; 44 leads SOT187-2 ### DIMENSIONS (millimetre dimensions are derived from the original inch dimensions) | UNIT | А | A <sub>1</sub><br>min. | A <sub>3</sub> | A <sub>4</sub><br>max. | bp | b <sub>1</sub> | D <sup>(1)</sup> | E <sup>(1)</sup> | е | e <sub>D</sub> | еE | H <sub>D</sub> | HE | k | k <sub>1</sub><br>max. | Lp | v | w | у | Z <sub>D</sub> <sup>(1)</sup><br>max. | Z <sub>E</sub> <sup>(1)</sup><br>max. | β | |--------|----------------|------------------------|----------------|------------------------|--------------|----------------|------------------|------------------|------|----------------|----------------|----------------|----|---|------------------------|----------------|-------|-------|-------|---------------------------------------|---------------------------------------|-----------------| | mm | 4.57<br>4.19 | 0.51 | 0.25 | 3.05 | 0.53<br>0.33 | 0.81<br>0.66 | 16.66<br>16.51 | 16.66<br>16.51 | 1.27 | ı | 16.00<br>14.99 | | 1 | | 0.51 | 1.44<br>1.02 | 0.18 | 0.18 | 0.10 | 2.16 | 2.16 | 45 <sup>0</sup> | | inches | 0.180<br>0.165 | 0.020 | 0.01 | 0.12 | | | 0.656<br>0.650 | | | ı | 0.630<br>0.590 | | 1 | | | 0.057<br>0.040 | 0.007 | 0.007 | 0.004 | 0.085 | 0.085 | 45 | ## Note 1. Plastic or metal protrusions of 0.01 inches maximum per side are not included. | OUTLINE | | REFER | ENCES | EUROPEAN | ISSUE DATE | |----------|--------|----------|-------|------------|---------------------------------| | VERSION | IEC | JEDEC | EIAJ | PROJECTION | ISSUE DATE | | SOT187-2 | 112E10 | MO-047AC | | | <del>95-02-25</del><br>97-12-16 | ## 3.3V-5.0V Universal Asynchronous Receiver/Transmitter (UART) SC28L91 QFP44: plastic quad flat package; 44 leads (lead length 1.3 mm); body 10 x 10 x 1.75 mm SOT307-2 | UNIT | A<br>max. | Α1 | A <sub>2</sub> | A <sub>3</sub> | Ьp | С | D <sup>(1)</sup> | E <sup>(1)</sup> | е | H <sub>D</sub> | HE | L | Lp | v | w | у | Z <sub>D</sub> <sup>(1)</sup> | Z <sub>E</sub> <sup>(1)</sup> | θ | |------|-----------|--------------|----------------|----------------|--------------|--------------|------------------|------------------|-----|----------------|--------------|-----|--------------|------|------|-----|-------------------------------|-------------------------------|-----------| | mm | 2.10 | 0.25<br>0.05 | 1.85<br>1.65 | 0.25 | 0.40<br>0.20 | 0.25<br>0.14 | 10.1<br>9.9 | 10.1<br>9.9 | 0.8 | 12.9<br>12.3 | 12.9<br>12.3 | 1.3 | 0.95<br>0.55 | 0.15 | 0.15 | 0.1 | 1.2<br>0.8 | 1.2<br>0.8 | 10°<br>0° | ## Note 1. Plastic or metal protrusions of 0.25 mm maximum per side are not included. | OUTLINE | | REFER | RENCES | EUROPEAN | ISSUE DATE | |----------|-----|-------|--------|------------|----------------------------------| | VERSION | IEC | JEDEC | EIAJ | PROJECTION | ISSUE DATE | | SOT307-2 | | | | | <del>-95-02-04</del><br>97-08-01 | ## 3.3V-5.0V Universal Asynchronous Receiver/Transmitter (UART) SC28L91 #### Data sheet status | Data sheet status | Product status | Definition [1] | |---------------------------|----------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Objective specification | Development | This data sheet contains the design target or goal specifications for product development. Specification may change in any manner without notice. | | Preliminary specification | Qualification | This data sheet contains preliminary data, and supplementary data will be published at a later date. Philips Semiconductors reserves the right to make chages at any time without notice in order to improve design and supply the best possible product. | | Product specification | Production | This data sheet contains final specifications. Philips Semiconductors reserves the right to make changes at any time without notice in order to improve design and supply the best possible product. | <sup>[1]</sup> Please consult the most recently issued datasheet before initiating or completing a design. #### **Definitions** **Short-form specification** — The data in a short-form specification is extracted from a full data sheet with the same type number and title. For detailed information see the relevant data sheet or data handbook. Limiting values definition — Limiting values given are in accordance with the Absolute Maximum Rating System (IEC 134). Stress above one or more of the limiting values may cause permanent damage to the device. These are stress ratings only and operation of the device at these or at any other conditions above those given in the Characteristics sections of the specification is not implied. Exposure to limiting values for extended periods may affect device reliability. **Application information** — Applications that are described herein for any of these products are for illustrative purposes only. Philips Semiconductors make no representation or warranty that such applications will be suitable for the specified use without further testing or modification. #### **Disclaimers** **Life support** — These products are not designed for use in life support appliances, devices or systems where malfunction of these products can reasonably be expected to result in personal injury. Philips Semiconductors customers using or selling these products for use in such applications do so at their own risk and agree to fully indemnify Philips Semiconductors for any damages resulting from such application. Right to make changes — Philips Semiconductors reserves the right to make changes, without notice, in the products, including circuits, standard cells, and/or software, described or contained herein in order to improve design and/or performance. Philips Semiconductors assumes no responsibility or liability for the use of any of these products, conveys no license or title under any patent, copyright, or mask work right to these products, and makes no representations or warranties that these products are free from patent, copyright, or mask work right infringement, unless otherwise specified. Philips Semiconductors 811 East Arques Avenue P.O. Box 3409 Sunnyvale, California 94088–3409 Telephone 800-234-7381 © Copyright Philips Electronics North America Corporation 2000 All rights reserved. Printed in U.S.A. Date of release: 09-00 Document order number: 9397 750-07549 Let's make things better. Philips Semiconductors