# SC18IS600/601 # SPI to I<sup>2</sup>C-bus interface Rev. 05 — 28 July 2008 **Product data sheet** ### 1. General description The SC18IS600/601 is designed to serve as an interface between the standard SPI of a host (microcontroller, microprocessor, chip set, etc.) and the serial I<sup>2</sup>C-bus. This allows the host to communicate directly with other I<sup>2</sup>C-bus devices. The SC18IS600/601 can operate as an I<sup>2</sup>C-bus master-transmitter or master-receiver. The SC18IS600/601 controls all the I<sup>2</sup>C-bus specific sequences, protocol, arbitration and timing. The key distinction between the SC18IS600 and the SC18IS601 lies in the clock source: internal (SC18IS600) versus external (SC18IS601). #### 2. Features - SPI slave interface - SPI Mode 3 - Master I<sup>2</sup>C-bus controller - General Purpose Input/Output (GPIO) pins: 4 (SC18IS600); 3 (SC18IS601) - Two quasi-bidirectional I/O pins - 5 V tolerant I/O pins - High-speed SPI: - Up to 3 Mbit/s (SC18IS601) - Up to 1.2 Mbit/s (SC18IS600) - High-speed I<sup>2</sup>C-bus: 400 kbit/s - 96-byte transmit buffer - 96-byte receive buffer - 2.4 V to 3.6 V operation - Power-down mode with WAKEUP pin - Oscillator: internal (SC18IS600); external (SC18IS601) - Active LOW interrupt output - Available in very small TSSOP16 and HVQFN24 packages # 3. Ordering information Table 1. Ordering information | Type number | Package | | | | | | | | | |--------------|---------|-------------------------------------------------------------------------------------------------------------------|----------|--|--|--|--|--|--| | | Name | Description | Version | | | | | | | | SC18IS600IPW | TSSOP16 | plastic thin shrink small outline package; 16 leads; body width 4.4 mm | SOT403-1 | | | | | | | | SC18IS601IPW | | | | | | | | | | | SC18IS600IBS | HVQFN24 | plastic thermal enhanced very thin quad flat package; no leads; 24 terminals; body $4\times4\times0.85~\text{mm}$ | SOT616-3 | | | | | | | # 4. Block diagram # 5. Pinning information #### 5.1 Pinning ## 5.2 Pin description Table 2. Pin description | Symbol | Pin | | | Туре | Description | |------------|-----------|-----------|------------------------------------|------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | | TSSOP16 | | HVQFN24 | | | | | SC18IS600 | SC18IS601 | SC18IS600 | | | | GPIO0 | 1 | 1 | 23 | I/O | programmable I/O pin | | CS | 2 | 2 | 1 | I | Chip select. When $\overline{\text{CS}}$ is LOW, the SC18IS600/601 is selected. | | RESET | 3 | 3 | 2 | I | Master Reset. When active (LOW), RESET sets internal registers to the default values, and resets the I <sup>2</sup> C-bus and SPI hardware. See Table 3. | | $V_{SS}$ | 4 | 4 | 3[1] | I | ground supply voltage | | MISO | 5 | 5 | 4 | 0 | SPI slave data output | | MOSI | 6 | 6 | 5 | I | SPI slave data input | | SDA | 7 | 7 | 6 | I/O | I <sup>2</sup> C-bus serial data input/output | | SCL | 8 | 8 | 8 | 0 | I <sup>2</sup> C-bus serial clock output | | GPIO1 | 9 | 9 | 11 | I/O | programmable I/O pin | | GPIO2 | 10 | 10 | 13 | I/O | programmable I/O pin | | SCLK | 11 | 11 | 14 | ı | SPI clock input | | $V_{DD}$ | 12 | 12 | 15 | ı | 2.4 V to 3.6 V supply voltage | | GPIO3 | 13 | - | 16 | I/O | programmable I/O pin | | CLKIN | - | 13 | - | ı | external clock input | | ĪNT | 14 | 14 | 17 | 0 | Interrupt. When active (LOW), $\overline{\text{INT}}$ informs the CPU that the SC18IS600/601 has an interrupt to be serviced. | | | | | | | $\overline{\text{INT}}$ is reset (deactivated) either when the I2CStat register is read or as a result of a master reset (RESET). This pin is an open-drain pin. | | WAKEUP/IO4 | 15 | 15 | 18 | I/O | Wake up the SC18IS600/601 from the Power-down mode. Pulled LOW by the host to wake-up from low power state. This pin can also be used as a quasi-bidirectional I/O when not in a power-down state. | | IO5 | 16 | 16 | 20 | I/O | quasi-bidirectional I/O pin | | n.c. | - | - | 7, 9, 10, 12,<br>19, 21, 22,<br>24 | - | not connected | <sup>[1]</sup> HVQFN24 package die supply ground is connected to both V<sub>SS</sub> pin and exposed center pad. V<sub>SS</sub> pin must be connected to supply ground for proper device operation. For enhanced thermal, electrical, and board level performance, the exposed pad needs to be soldered to the board using a corresponding thermal pad on the board and for proper heat conduction through the board, thermal vias need to be incorporated in the PCB in the thermal pad region. # 6. Functional description The SC18IS600/601 acts as a bridge between a SPI interface and an I<sup>2</sup>C-bus. It allows a SPI master device to communicate with I<sup>2</sup>C-bus slave devices. The SPI interface supports Mode 3 of the SPI specification and can operate up to 3 Mbit/s (SC18IS601). #### 6.1 Internal registers The SC18IS600/601 provides internal registers for monitoring and control. These registers are shown in <u>Table 3</u>. Register functions are more fully described in the following paragraphs. Table 3. Internal registers summary | Register address | Register | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 | R/W | Default value | |------------------|----------|----------|----------|-------|-------|----------------------|----------|----------|----------|-----|---------------| | 0x00 | IOConfig | IO3.1[1] | IO3.0[1] | IO2.1 | IO2.0 | IO1.1 | IO1.0 | IO0.1 | IO0.0 | R/W | 0x00 | | 0x01 | IOState | 0 | 0 | GPIO5 | GPIO4 | GPIO3 <sup>[2]</sup> | GPIO2 | GPIO1 | GPIO0 | R/W | 0x3F | | 0x02 | I2CClock | CR7 | CR6 | CR5 | CR4 | CR3 | CR2 | CR1 | CR0 | R/W | 0x19 | | 0x03 | I2CTO | TO6 | TO5 | TO4 | TO3 | TO2 | TO1 | TO0 | TE | R/W | 0xFE | | 0x04 | I2CStat | 1 | 1 | 1 | 1 | I2CSTAT3 | I2CSTAT2 | I2CSTAT1 | I2CSTAT0 | R | 0xF0 | | 0x05 | I2CAdr | ADR7 | ADR6 | ADR5 | ADR4 | ADR3 | ADR2 | ADR1 | X | R/W | 0x00 | <sup>[1]</sup> For SC18IS601, these bits are 'Don't care'. #### 6.2 Register descriptions #### 6.2.1 Programmable IO port configuration register (IOConfig) Pins GPIO0 to GPIO3 may be configured by software to one of four types. These are: quasi-bidirectional, push-pull, open-drain, and input-only. Two configuration bits per pin, located in the IOConfig register, select the IO type for each pin. Each pin has Schmitt-triggered input that also has a glitch suppression circuit. IO4 and IO5 are quasi-bidirectional pins and are not user-configurable. For SC18IS601, GPIO3 is non-existent. <u>Table 4</u> shows the configurations for the programmable I/O pins. IOx.1 and IOx.0 correspond to GPIOx. Table 4. Pin configurations | IOx.1 | IOx.0 | Pin configuration | |-------|-------|------------------------------------------| | 0 | 0 | quasi-bidirectional output configuration | | 0 | 1 | input-only configuration | | 1 | 0 | push-pull output configuration | | 1 | 1 | open-drain output configuration | <sup>[2]</sup> For SC18IS601 GPIO3 is not used. #### 6.2.1.1 Quasi-bidirectional output configuration Quasi-bidirectional outputs can be used both as an input and output without the need to reconfigure the pin. This is possible because when the pin outputs a logic HIGH, it is weakly driven, allowing an external device to pull the pin LOW. When the pin is driven LOW, it is driven strongly and able to sink a large current. There are three pull-up transistors in the quasi-bidirectional output that serve different purposes. One of these pull-ups, called the 'very weak' pull-up, is turned on whenever the pin latch for the pin contains a logic 1. This very weak pull-up sources a very small current that will pull the pin HIGH if it is left floating. A second pull-up, called the 'weak' pull-up, is turned on when the pin latch for the pin contains a logic 1 and the pin itself is also at a logic 1 level. This pull-up provides the primary source current for a quasi-bidirectional pin that is outputting a 1. If this pin is pulled LOW by an external device, the weak pull-up turns off, and only the very weak pull-up remains on. In order to pull the pin LOW under these conditions, the external device has to sink enough current to overpower the weak pull-up and pull the pin below its input threshold voltage. The third pull-up is referred to as the 'strong' pull-up. This pull-up is used to speed up LOW-to-HIGH transitions on a quasi-bidirectional pin when the pin latch changes from a logic 0 to a logic 1. When this occurs, the strong pull-up turns on for two system clock cycles quickly pulling the pin HIGH. The quasi-bidirectional pin configuration is shown in Figure 6. Although the SC18IS600/601 is a 3 V device, most of the pins are 5 V tolerant. If 5 V is applied to a pin configured in quasi-bidirectional mode, there will be a current flowing from the pin to $V_{DD}$ causing extra power consumption. Therefore, applying 5 V to pins configured in quasi-bidirectional mode is discouraged. A quasi-bidirectional pin has a Schmitt-triggered input that also has a glitch suppression circuit. #### 6.2.1.2 Open-drain output configuration The open-drain output configuration turns off all pull-ups and only drives the pull-down transistor of the pin when the pin latch contains a logic 0. To be used as a logic output, a pin configured in this manner must have an external pull-up, typically a resistor tied to $V_{DD}$ . The pull-down for this mode is the same as for the quasi-bidirectional mode. The open-drain pin configuration is shown in Figure 7. An open-drain pin has a Schmitt-triggered input that also has a glitch suppression circuit. #### 6.2.1.3 Input-only configuration The input-only pin configuration is shown in <u>Figure 8</u>. It is a Schmitt-triggered input that also has a glitch suppression circuit. #### 6.2.1.4 Push-pull output configuration The push-pull output configuration has the same pull-down structure as both the open-drain and the quasi-bidirectional output modes, but provides a continuous strong pull-up when the pin latch contains a logic 1. The push-pull mode may be used when more source current is needed from a pin output. The push-pull pin configuration is shown in Figure 9. A push-pull pin has a Schmitt-triggered input that also has a glitch suppression circuit. #### 6.2.2 I/O pins state register (IOState) When read, this register returns the actual state of all programmable and quasi-bidirectional I/O pins. When written, each register bit will be transferred to the corresponding I/O pin programmed as output. Table 5. IOState - I/O pins state register (address 0x01) bit description | Bit | Symbol | Description | |-----|------------------------|-------------------------------------------------------| | 7:6 | - | reserved | | 5 | IO5 | Set the logic level on the output pins. | | 4 | IO4 | Write to this register: | | 3 | GPIO3 (SC18IS600 only) | logic 0 = set output pin to zero | | 2 | GPIO2 | logic 1 = set output pin to one | | 1 | GPIO1 | A read from this register returns states of all pins. | | 0 | GPIO0 | | #### 6.2.3 I<sup>2</sup>C-bus address register (I2CAdr) The contents of the register represents the device's own I<sup>2</sup>C-bus address. The most significant bit corresponds to the first bit received from the I<sup>2</sup>C-bus after a START condition. The least significant bit is not used, but should be programmed with a '0'. I2CAdr is not needed for device operation, but should be configured so that its address does not conflict with an $I^2$ C-bus device address used by the bus master. #### 6.2.4 I<sup>2</sup>C-bus clock rates register (I2CCIk) This register determines the I<sup>2</sup>C-bus clock frequency. Various clock rates are shown in Table 6 for the SC18IS600. The frequency can be determined using Equation 1: $$I^{2}C\text{-bus clock frequency} = \frac{7.3728 \times 10^{6}}{4 \times I2CClk}(Hz)$$ (1) The I<sup>2</sup>C-bus clock frequency for the SC18IS601 can be determined using Equation 2: $$I^2C$$ -bus clock frequency = $\frac{CLKIN}{4 \times I2CCIk}(Hz)$ (2) Table 6. I<sup>2</sup>C-bus clock frequency example at 7.3728 MHz | I2CCIk (decimal) | I <sup>2</sup> C-bus clock frequency | |------------------|--------------------------------------| | 5 (minimum) | 369 kHz | | 7 | 263 kHz | | 9 | 204 kHz | | 19 | 97 kHz | | 255 (maximum) | 7.2 kHz | #### 6.2.5 I<sup>2</sup>C-bus time-out register (I2CTO) The time-out register is used to determine the maximum time that the I<sup>2</sup>C-bus master is allowed to complete a transfer before setting an I<sup>2</sup>C-bus time-out interrupt. Table 7. I2CTO - I<sup>2</sup>C-bus time-out register (address 0x04) bit description | Bit | Symbol | Description | |-----|---------|----------------------------------| | 7:1 | TO[7:1] | Time-out value | | 0 | TE | Enable/disable time-out function | | | | logic 0 = disable | | | | logic 1 = enable | The least significant bit of I2CTO (TE bit) is used as a time-out enable/disable. A logic 1 will enable the time-out function. On the SC18IS600 the time-out oscillator operates at 57.6 kHz. For the SC18IS601 the time-out oscillator frequency can be determined using Equation 3: $$Time-out\ oscillator\ frequency = \frac{CLKIN}{128}(Hz) \tag{3}$$ This oscillator is fed into a 16-bit down counter. The down counter's lower nine bits are loaded with '1', while the upper seven bits are loaded with the contents of I2CTO. The time-out value is an approximate value. In the case of arbitration loss, the SC18IS600/601 will transmit a START condition when the bus becomes free unless the time-out condition is reached. If the time-out condition is reached, an interrupt will be generated on the $\overline{\text{INT}}$ pin. The 'I²C-bus time-out' status can be read in I2CStat. # 6.2.6 I<sup>2</sup>C-bus status register (I2CStat) This register reports the results of I<sup>2</sup>C-bus transmit and receive transaction between SC18IS600/601 and an I<sup>2</sup>C-bus slave device. Table 8. I<sup>2</sup>C-bus status | Register value | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 | I <sup>2</sup> C-bus status description | |----------------|-------|-------|-------|-------|-------|-------|-------|-------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 0xF0 | 1 | 1 | 1 | 1 | 0 | 0 | 0 | 0 | Transmission successful. The SC18IS600/601 has successfully completed an I <sup>2</sup> C-bus read or write transaction. An interrupt is generated on INT. This is also the default status after reset. No interrupt is generated after reset. | | 0xF1 | 1 | 1 | 1 | 1 | 0 | 0 | 0 | 1 | I <sup>2</sup> C-bus device address not acknowledged. No I <sup>2</sup> C-bus slave device has acknowledged the slave address that has been sent out in an I <sup>2</sup> C-bus read or write transaction. An interrupt is generated on INT. | | 0xF2 | 1 | 1 | 1 | 1 | 0 | 0 | 1 | 0 | I <sup>2</sup> C-bus device address not acknowledged. An I <sup>2</sup> C-bus slave has not acknowledged the byte that has just been transmitted by the SC18IS600/601. An interrupt is generated on INT. | | 0xF3 | 1 | 1 | 1 | 1 | 0 | 0 | 1 | 1 | I <sup>2</sup> C-bus busy. The SC18IS600/601 is busy performing an I <sup>2</sup> C-bus transaction, no new transaction should be initiated by the host. No interrupt is generated. | | 0xF8 | 1 | 1 | 1 | 1 | 1 | 0 | 0 | 0 | I <sup>2</sup> C-bus time-out (see Section 6.2.5 "I <sup>2</sup> C-bus time-out register (I2CTO)"). The SC18IS600/601 has started an I <sup>2</sup> C-bus transaction that has taken longer than the time programmed in I2CTO register. This could happen after a period of unsuccessful arbitration or when an I <sup>2</sup> C-bus slave is (continuously) pulling the SCL clock LOW. An interrupt is generated on INT.) | | 0xF9 | 1 | 1 | 1 | 1 | 1 | 0 | 0 | 1 | I <sup>2</sup> C-bus invalid data count. The number of bytes specified in a read or write command to the SC18IS600/601. An interrupt is generated on $\overline{\text{INT}}$ . | #### 6.3 External clock input (SC18IS601) In this device, the processor clock is derived from an external source driving the CLKIN pin. The clock rate may be from 0 Hz up to 18 MHz. #### 6.4 I<sup>2</sup>C-bus serial interface I<sup>2</sup>C-bus uses two wires (SDA and SCL) to transfer information between devices connected to the bus, and it has the following features: - · Bidirectional data transfer between masters and slaves - Multi-master bus (no central master) - Arbitration between simultaneously transmitting masters without corruption of serial data on the bus - Serial clock synchronization allows devices with different bit rates to communicate via one serial bus - Serial clock synchronization can be used as a handshake mechanism to suspend and resume serial transfer - The I<sup>2</sup>C-bus may be used for test and diagnostic purposes. A typical I<sup>2</sup>C-bus configuration is shown in <u>Figure 11</u>. The SC18IS600/601 device provides a byte-oriented I<sup>2</sup>C-bus interface that supports data transfers up to 400 kHz. (Refer to *UM10204*, "I<sup>2</sup>C-bus specification and user manual".) #### 6.5 Serial Peripheral Interface (SPI) The host communicates with the SC18IS600/601 via the SPI interface. The SC18IS600/601 operates in Slave mode up to 3 Mbit/s. The SPI interface has four pins: SCLK, MOSI, MISO, and CS. - SCLK, MOSI and MISO are typically tied together between two or more SPI devices. Data flows from the master to the SC18IS600/601 on the MOSI (Master Out Slave In) pin and flows from SC18IS600/601 to the master on the MISO (Master In Slave Out) pin. The SCLK signal is an input to the SC18IS600/601. - <del>CS</del> is the slave select pin. In a typical configuration, an SPI master selects one SPI device as the current slave. An SPI slave device uses its <del>CS</del> pin to determine whether it is selected. The <del>CS</del> pin may be tied LOW if it is the only device on the bus. Typical connections are shown in Figure 12. #### 6.6 SPI message format #### 6.6.1 Write N bytes to I<sup>2</sup>C-bus slave device The SPI host issues the write command by sending a 0x00 command followed by the total number of bytes (maximum 96 bytes excluding the address) to send and an I<sup>2</sup>C-bus slave device address followed by I<sup>2</sup>C-bus data bytes, beginning with the first byte (data byte 1) and ending with the last byte (data byte N). Once the SPI host issues this command, the SC18IS600/601 will access the I<sup>2</sup>C-bus slave device and start sending the I<sup>2</sup>C-bus data bytes. When the I<sup>2</sup>C-bus write transaction has successfully finished, and interrupt is generated on the INT pin, and the 'transaction completed' status can be read in I2CStat. Note that the third byte sent by the host is the device I<sup>2</sup>C-bus slave address. The SC18IS600/601 will ignore the least significant bit so a write will always be performed even if the least significant bit is a '1'. #### 6.6.2 Read N bytes from I<sup>2</sup>C-bus slave device Once the host issues this command, the SC18IS600/601 will start an $I^2C$ -bus read transaction on the $I^2C$ -bus to the specified slave address. Once the data is received, the SC18IS600/601 will place this data in the receiver buffer, and will generate an interrupt on the $\overline{INT}$ pin. The 'transaction completed' status can be read in the I2CStat. Note that the data is not returned until a Read Buffer command is performed (see Section 6.6.4 "Read buffer"). Note that the third byte sent by the host is the device slave address. The SC18IS600/601 will ignore the least significant bit so a read will always be performed even if the least significant bit is a '0'. The maximum number of bytes to be read is 96. #### 6.6.3 I<sup>2</sup>C-bus read after write Once the host issues this command, the SC18IS600/601 will start a write transaction on the $I^2C$ -bus to the specified slave address. Once the data is written, the SC18IS600/601 will read data from the specified slave, place the data in the Receiver Buffer and generate an interrupt on the $\overline{INT}$ pin. The 'transaction completed' status can be read in I2CStat. Note that the data is not returned until a 'Read Buffer' command is performed. #### 6.6.4 Read buffer When the host issues a Read Buffer command, the SC18IS600/601 will return the data in the Read Buffer on the MISO pin. Note that the Read Buffer will be overwritten if an additional 'Read N bytes' or a 'Read after write' command is executed before the Read Buffer command. #### 6.6.5 I<sup>2</sup>C-bus write after write When the host issues this command, the SC18IS600/601 will first write N data bytes to the I<sup>2</sup>C-bus slave 1 device followed by a write of M data bytes to the I<sup>2</sup>C-bus slave 2 device. #### 6.6.6 SPI configuration Table 9. SPI configuration | SPI configuration | Data order | |-------------------|---------------------| | 0x81 | LSB first | | 0x42 | MSB first (default) | The SPI configuration command can be used to change the order in which the bits of SPI data byte are sent on the SPI bus. In the LSB first configuration (SPI configuration data is 0x81), bit 0 is the first bit sent of any SPI byte. In MSB first (SPI configuration data is 0x42), bit 7 is the first bit sent. Table 9 shows the two possible configurations that can be programmed. #### 6.6.7 Write to SC18IS600/601 internal registers A Write Register function is initiated by sending a 0x20 command followed by an internal register address to be written (see Section 6.1). The register data byte follows the register address. Only one register can be accessed in a single transaction. There is no auto-incrementing of the register address. #### 6.6.8 Read from SC18IS600/601 internal register A Read Register function is initiated by sending a 0x21 command followed by an internal register address to be read (see Section 6.1) and a dummy byte. The data byte of the read register is returned by the SC18IS600 on the MISO pin. Only one register can be accessed in a single transaction. There is no auto-incrementing of the register address. Note that write and read from internal registers are processed immediately as soon as the SC18IS600/601 determines the intended register. #### 6.6.9 Power-down mode The SC18IS600/601 can be placed in a low-power mode where the internal oscillator is stopped and it will no longer respond to SPI messages. Enter the Power-down mode by sending the power-down command (0x30) followed by the two defined bytes, which are 0x5A followed by 0xA5. If the exact message is not received, the device will not enter the power-down state. Before entering the power-down state, WAKEUP/IO4 should be placed in a HIGH state. To exit the power-down state, the WAKEUP/IO4 should be brought LOW. After leaving the power-down state, the WAKEUP/IO4 can once again be used as a general-purpose IO pin. # 7. Limiting values #### Table 10. Limiting values In accordance with the Absolute Maximum Rating System (IEC 60134).[1][2] | Symbol | Parameter | Conditions | Min | Max | Unit | |----------------------------|------------------------------------------------|-------------------------------|-------|------|------| | T <sub>amb(bias)</sub> | bias ambient temperature | operating | -55 | +125 | °C | | T <sub>stg</sub> | storage temperature | | -65 | +150 | °C | | V <sub>n</sub> | voltage on any other pin | referenced to V <sub>SS</sub> | -0.5 | +5.5 | V | | I <sub>OH(I/O)</sub> | HIGH-level output current per input/output pin | | - | 8 | mA | | I <sub>OL(I/O)</sub> | LOW-level output current per input/output pin | | - | 20 | mA | | I <sub>I/O(tot)(max)</sub> | maximum total I/O current | | - | 120 | mA | | P <sub>tot</sub> /pack | total power dissipation per package | | [3] _ | 1.5 | W | <sup>[1]</sup> This product includes circuitry specifically designed for the protection of its internal devices from the damaging effects of excessive static charge. Nonetheless, it is suggested that conventional precautions be taken to avoid applying greater than the rated maximum. [3] Based on package heat transfer, not device power consumption. <sup>[2]</sup> Parameters are valid over the operating temperature range unless otherwise specified. All voltages are with respect to V<sub>SS</sub> unless otherwise noted. ### 8. Static characteristics Table 11. Static characteristics $V_{DD}$ = 2.4 V to 3.6 V; $T_{amb}$ = -40 °C to +85 °C (industrial); unless otherwise specified. | Symbol | Parameter | Conditions | | Min | Typ[1] | Max | Unit | |---------------------------|------------------------------------------|---------------------------------------------------------------------------------|--------|---------------------|----------------|-------------|------| | I <sub>DD(oper)</sub> | operating supply current | $V_{DD} = 3.6 \text{ V}; f = 12 \text{ MHz}$ | | - | 7 | 13 | mA | | | | $V_{DD} = 3.6 \text{ V}; f = 18 \text{ MHz}$ | | - | 11 | 16 | mA | | I <sub>DD(idle)</sub> | Idle mode supply current | $V_{DD} = 3.6 \text{ V}; f = 12 \text{ MHz}$ | | - | 3.6 | 4.8 | mA | | | | $V_{DD} = 3.6 \text{ V}; f = 18 \text{ MHz}$ | | - | 4 | 6 | mA | | $I_{DD(tpd)}$ | total Power-down mode supply | V <sub>DD</sub> = 3.6 V; industrial | | - | < 0.1 | 5 | μΑ | | | current | $V_{DD} = 3.6 \text{ V}$ ; extended | | - | - | 50 | μΑ | | $V_{th(HL)}$ | HIGH-LOW threshold voltage | Schmitt trigger input | | $0.22V_{DD}$ | $0.4V_{DD}$ | - | V | | $V_{th(LH)}$ | LOW-HIGH threshold voltage | Schmitt trigger input | | - | $0.6V_{DD}$ | $0.7V_{DD}$ | V | | V <sub>hys</sub> | hysteresis voltage | | | - | $0.2V_{DD}$ | - | V | | V <sub>OL</sub> | LOW-level output voltage | all pins; I <sub>OL</sub> = 20 mA | | - | 0.6 | 1.0 | V | | | | all pins; I <sub>OL</sub> = 10 mA | | - | 0.3 | 0.5 | V | | | | all pins; I <sub>OL</sub> = 3.2 mA | | - | 0.2 | 0.3 | V | | V <sub>OH</sub> | HIGH-level output voltage | all pins; $I_{OH} = -8 \text{ mA}$ ; push-pull mode | | V <sub>DD</sub> – 1 | - | - | V | | | | all pins; $I_{OH} = -3.2 \text{ mA}$ ; push-pull mode | | $V_{DD} - 0.7$ | $V_{DD} - 0.4$ | - | V | | | | all pins; $I_{OH} = -20 \mu A$ ; quasi-bidirectional mode | | $V_{DD}-0.3$ | $V_{DD} - 0.2$ | - | V | | C <sub>ig</sub> | input capacitance at gate | | [2] | - | - | 15 | pF | | I <sub>IL</sub> | LOW-level input current | logical 0; V <sub>I</sub> = 0.4 V | [3] | - | - | -80 | μΑ | | I <sub>LI</sub> | input leakage current | all ports; $V_I = V_{IL}$ or $V_{IH}$ | [4] | - | - | ±10 | μΑ | | I <sub>THL</sub> | HIGH-LOW transition current | all ports; logical 1-to-0;<br>$V_I = 2.0 \text{ V}$ at $V_{DD} = 3.6 \text{ V}$ | [5][6] | -30 | - | -450 | μΑ | | R <sub>RESET_N(int)</sub> | internal pull-up resistance on pin RESET | | | 10 | - | 30 | kΩ | <sup>[1]</sup> Typical ratings are not guaranteed. The values listed are at room temperature, 3 V. <sup>[2]</sup> Pin capacitance is characterized but not tested. <sup>[3]</sup> Measured with pins in quasi-bidirectional mode. <sup>[4]</sup> Measured with pins in high-impedance mode. <sup>[5]</sup> Pins in quasi-bidirectional mode with weak pull-up (applies to all pins with pull-ups). <sup>[6]</sup> Pins source a transition current when used in quasi-bidirectional mode and externally driven from logic 1 to logic 0. This current is highest when V<sub>I</sub> is approximately 2 V. # 9. Dynamic characteristics Table 12. Dynamic characteristics $V_{DD} = 2.4 \text{ V to } 3.6 \text{ V}; T_{amb} = -40 \,^{\circ}\text{C} \text{ to } +85 \,^{\circ}\text{C} \text{ (industrial); unless otherwise specified.}$ | Symbol | Parameter | Conditions | | Var | iable clock | f <sub>osc</sub> = 12 MHz | | Unit | |----------------------|----------------------------------|------------------------------------------------------------------------------|-----|--------|-----------------------|---------------------------|-------|------| | | | | | Min | Max | Min | Max | | | f <sub>osc(RC)</sub> | internal RC oscillator frequency | SC18IS600; nominal f = 7.3728 MHz; trimmed to $\pm 1$ % at $T_{amb}$ = 25 °C | ' | 7.189 | 7.557 | 7.189 | 7.557 | MHz | | External | clock input (SC18IS601) | ; see <u>Figure 23</u> | | | | | | | | f <sub>osc</sub> | oscillator frequency | $V_{DD} = 2.4 \text{ V to } 3.6 \text{ V}$ | | 0 | 12 | - | - | MHz | | $T_{CLCL}$ | clock cycle time | | | 83 | - | - | - | ns | | t <sub>CHCX</sub> | clock HIGH time | | | 22 | $T_{CLCL} - t_{CLCX}$ | 22 | - | ns | | t <sub>CLCX</sub> | clock LOW time | | | 22 | $T_{CLCL} - t_{CHCX}$ | 22 | - | ns | | t <sub>CLCH</sub> | clock rise time | | | - | 8 | - | 8 | ns | | t <sub>CHCL</sub> | clock fall time | | | - | 8 | - | 8 | ns | | Glitch file | ter | | | | | | | | | t <sub>gr</sub> | glitch rejection time | RESET pin | [2] | - | 50 | - | 50 | ns | | | | any pin except RESET | [2] | - | 15 | - | 15 | ns | | t <sub>sa</sub> | signal acceptance time | RESET pin | | 125 | - | 125 | - | ns | | | | any pin except RESET | | 50 | - | 50 | - | ns | | SPI slave | interface | | | | | | | | | f <sub>SPI</sub> | SPI operating frequency | 2.0 MHz | | 0 | fosc/6 | 0 | 2.0 | MHz | | T <sub>SPICYC</sub> | SPI cycle time | 2.0 MHz | | 6/fosc | - | 500 | - | ns | | t <sub>SPILEAD</sub> | SPI enable lead time | 2.0 MHz | | 4 | - | 4 | - | μs | | t <sub>SPILAG</sub> | SPI enable lag time | | | 4 | - | 4 | - | μs | | t <sub>SCLKH</sub> | SCLK HIGH time | | | 3/fosc | - | 190 | - | ns | | t <sub>SCLKL</sub> | SCLK LOW time | | | 3/fosc | - | 190 | - | ns | | t <sub>SPIDSU</sub> | SPI data set-up time | | | 100 | - | 100 | - | ns | | t <sub>SPIDH</sub> | SPI data hold time | | | 100 | - | 100 | - | ns | | t <sub>SPIA</sub> | SPI access time | | | 0 | 120 | 0 | 120 | ns | | t <sub>SPIDIS</sub> | SPI disable time | 2.0 MHz | | 0 | 240 | - | 240 | ns | | t <sub>SPIDV</sub> | SPI enable to output | 2.0 MHz | | 0 | 240 | - | 240 | ns | | | data valid time | 3.0 MHz | | 0 | 167 | - | 167 | ns | | t <sub>SPIOH</sub> | SPI output data hold time | | | 0 | - | 0 | - | ns | | t <sub>SPIR</sub> | SPI rise time | SPI outputs (SCLK, MOSI, MISO) | | - | 100 | - | 100 | ns | | | | SPI inputs (SCLK, MOSI, MISO, CS) | | - | 2000 | - | 2000 | ns | | t <sub>SPIF</sub> | SPI fall time | SPI outputs (SCLK, MOSI, MISO) | | - | 100 | - | 100 | ns | | | | SPI inputs (SCLK, MOSI, MISO, $\overline{CS}$ ) | | - | 2000 | - | 2000 | ns | <sup>[1]</sup> Parameters are valid over operating temperature range unless otherwise specified. Parts are tested to 2 MHz, but are guaranteed to operate down to 0 Hz. <sup>[2]</sup> SCL and SDA do not have glitch suppression circuits. Table 13. Dynamic characteristics $V_{DD} = 3.0 \text{ V to } 3.6 \text{ V}; T_{amb} = -40 \,^{\circ}\text{C} \text{ to } +85 \,^{\circ}\text{C} \text{ (industrial); unless otherwise specified.}$ | Symbol | Parameter | Conditions | | Var | iable clock | f <sub>osc</sub> = 18 MHz | | Unit | | |----------------------------------------|--------------------------------------|---------------------------------------------------------------------------------------|-----|--------|-------------------------------------|---------------------------|-------|------|--| | | | | | Min | Max | Min | Max | | | | f <sub>osc(RC)</sub> | internal RC oscillator frequency | SC18IS600;<br>nominal f = 7.3728 MHz;<br>trimmed to $\pm 1$ % at<br>$T_{amb} = 25$ °C | | 7.189 | 7.557 | 7.189 | 7.557 | MHz | | | External | clock input (SC18IS601); se | ee Figure 23 | | | | | | | | | f <sub>osc</sub> | oscillator frequency | | | 0 | 18 | - | - | MHz | | | T <sub>CLCL</sub> | clock cycle time | | | 55 | - | - | - | ns | | | t <sub>CHCX</sub> | clock HIGH time | | | 22 | $T_{\text{CLCL}} - t_{\text{CLCX}}$ | 22 | - | ns | | | $t_{CLCX}$ | clock LOW time | | | 22 | $T_{\text{CLCL}} - t_{\text{CHCX}}$ | 22 | - | ns | | | t <sub>CLCH</sub> | clock rise time | | | - | 5 | - | 5 | ns | | | t <sub>CHCL</sub> | clock fall time | | | - | 5 | - | 5 | ns | | | Glitch filt | er | | | | | | | | | | t <sub>gr</sub> | glitch rejection time | RESET pin | [2] | - | 50 | - | 50 | ns | | | | | any pin except RESET | [2] | - | 15 | - | 15 | ns | | | t <sub>sa</sub> signal acceptance time | | RESET pin | | 125 | - | 125 | - | ns | | | | | any pin except RESET | | 50 | - | 50 | - | ns | | | SPI slave | interface | | | | | | | | | | f <sub>SPI</sub> | SPI operating frequency | 3.0 MHz | | 0 | fosc/6 | 0 | 3 | MHz | | | T <sub>SPICYC</sub> | SPI cycle time | 3.0 MHz | | 6/fosc | - | 333 | - | ns | | | t <sub>SPILEAD</sub> | SPI enable lead time | 3.0 MHz | | 4 | - | 4 | - | μs | | | t <sub>SPILAG</sub> | SPI enable lag time | 3.0 MHz | | 4 | - | 4 | - | μs | | | t <sub>SCLKH</sub> | SCLK HIGH time | | | 3/fosc | - | 167 | - | ns | | | t <sub>SCLKL</sub> | SCLK LOW time | | | 3/fosc | - | 167 | - | ns | | | t <sub>SPIDSU</sub> | SPI data set-up time | | | 100 | - | 100 | - | ns | | | t <sub>SPIDH</sub> | SPI data hold time | | | 100 | - | 100 | - | ns | | | t <sub>SPIA</sub> | SPI access time | | | 0 | 80 | 0 | 80 | ns | | | t <sub>SPIDIS</sub> | SPI disable time | 3.0 MHz | | 0 | 160 | - | 160 | ns | | | t <sub>SPIDV</sub> | SPI enable to output data valid time | 3.0 MHz | | 0 | 160 | - | 160 | ns | | | t <sub>SPIOH</sub> | SPI output data hold time | | | 0 | - | 0 | - | ns | | | t <sub>SPIR</sub> | SPI rise time | SPI outputs (SCLK,<br>MOSI, MISO) | | - | 100 | - | 100 | ns | | | | | SPI inputs (SCLK, MOSI, MISO, CS) | | - | 2000 | - | 2000 | ns | | | t <sub>SPIF</sub> | SPI fall time | SPI outputs (SCLK,<br>MOSI, MISO) | | - | 100 | - | 100 | ns | | | | | SPI inputs (SCLK, MOSI, MISO, CS) | | - | 2000 | - | 2000 | ns | | <sup>[1]</sup> Parameters are valid over operating temperature range unless otherwise specified. Parts are tested to 2 MHz, but are guaranteed to operate down to 0 Hz. <sup>[2]</sup> SCL and SDA do not have glitch suppression circuits. Table 14. Additional SPI AC characteristics | Symbol | Parameter | Conditions | Min | Тур | Max | Unit | |----------------------|-----------------------|------------------------------------------------------------------------------|----------|----------|-----|------| | t <sub>SPICLKW</sub> | SPICLK HIGH time | between two SPI bytes | 8 | - | - | μs | | t <sub>CSW</sub> | CS HIGH time | between two SPI transactions | refer to | S Figure | 25 | μs | | t <sub>SPILAG1</sub> | SPI enable lag time 1 | in a SPI to I <sup>2</sup> C-bus transaction | refer to | S Figure | 26 | μs | | t <sub>d</sub> | delay time | from last SCLK pulse to SDA LOW in a SPI to I <sup>2</sup> C-bus transaction | refer to | Figure | 27 | μs | tspilAg1 (µs) 4 3 2 1.843 3.687 7.373 12.00 18.00 CLKIN frequency (MHz) Fig 25. t<sub>CSW</sub> as a function of CLKIN frequency Fig 26. t<sub>SPILAG1</sub> as a function of CLKIN frequency Fig 27. t<sub>d</sub> as a function of CLKIN frequency # 10. Package outline TSSOP16: plastic thin shrink small outline package; 16 leads; body width 4.4 mm SOT403-1 | UNIT | A<br>max. | A <sub>1</sub> | A <sub>2</sub> | А3 | bp | C | D <sup>(1)</sup> | E <sup>(2)</sup> | е | HE | L | Lp | Q | v | w | у | Z <sup>(1)</sup> | θ | |------|-----------|----------------|----------------|------|--------------|------------|------------------|------------------|------|------------|---|--------------|------------|-----|------|-----|------------------|----------| | mm | 1.1 | 0.15<br>0.05 | 0.95<br>0.80 | 0.25 | 0.30<br>0.19 | 0.2<br>0.1 | 5.1<br>4.9 | 4.5<br>4.3 | 0.65 | 6.6<br>6.2 | 1 | 0.75<br>0.50 | 0.4<br>0.3 | 0.2 | 0.13 | 0.1 | 0.40<br>0.06 | 8°<br>0° | #### Notes - 1. Plastic or metal protrusions of 0.15 mm maximum per side are not included. - 2. Plastic interlead protrusions of 0.25 mm maximum per side are not included. | OUTLINE | | REFER | EUROPEAN | ISSUE DATE | | | | |----------|-----|--------|----------|------------|------------|---------------------------------|--| | VERSION | IEC | JEDEC | JEITA | | PROJECTION | ISSUE DATE | | | SOT403-1 | | MO-153 | | | | <del>99-12-27</del><br>03-02-18 | | Fig 28. Package outline SOT403-1 (TSSOP16) # HVQFN24: plastic thermal enhanced very thin quad flat package; no leads; 24 terminals; body $4 \times 4 \times 0.85 \text{ mm}$ SOT616-3 Fig 29. Package outline SOT616-3 (HVQFN24) ### 11. Soldering of SMD packages This text provides a very brief insight into a complex technology. A more in-depth account of soldering ICs can be found in Application Note *AN10365 "Surface mount reflow soldering description"*. #### 11.1 Introduction to soldering Soldering is one of the most common methods through which packages are attached to Printed Circuit Boards (PCBs), to form electrical circuits. The soldered joint provides both the mechanical and the electrical connection. There is no single soldering method that is ideal for all IC packages. Wave soldering is often preferred when through-hole and Surface Mount Devices (SMDs) are mixed on one printed wiring board; however, it is not suitable for fine pitch SMDs. Reflow soldering is ideal for the small pitches and high densities that come with increased miniaturization. #### 11.2 Wave and reflow soldering Wave soldering is a joining technology in which the joints are made by solder coming from a standing wave of liquid solder. The wave soldering process is suitable for the following: - Through-hole components - Leaded or leadless SMDs, which are glued to the surface of the printed circuit board Not all SMDs can be wave soldered. Packages with solder balls, and some leadless packages which have solder lands underneath the body, cannot be wave soldered. Also, leaded SMDs with leads having a pitch smaller than ~0.6 mm cannot be wave soldered, due to an increased probability of bridging. The reflow soldering process involves applying solder paste to a board, followed by component placement and exposure to a temperature profile. Leaded packages, packages with solder balls, and leadless packages are all reflow solderable. Key characteristics in both wave and reflow soldering are: - Board specifications, including the board finish, solder masks and vias - · Package footprints, including solder thieves and orientation - The moisture sensitivity level of the packages - Package placement - Inspection and repair - · Lead-free soldering versus SnPb soldering #### 11.3 Wave soldering Key characteristics in wave soldering are: - Process issues, such as application of adhesive and flux, clinching of leads, board transport, the solder wave parameters, and the time during which components are exposed to the wave - Solder bath specifications, including temperature and impurities ### 11.4 Reflow soldering Key characteristics in reflow soldering are: - Lead-free versus SnPb soldering; note that a lead-free reflow process usually leads to higher minimum peak temperatures (see Figure 30) than a SnPb process, thus reducing the process window - Solder paste printing issues including smearing, release, and adjusting the process window for a mix of large and small components on one board - Reflow temperature profile; this profile includes preheat, reflow (in which the board is heated to the peak temperature) and cooling down. It is imperative that the peak temperature is high enough for the solder to make reliable solder joints (a solder paste characteristic). In addition, the peak temperature must be low enough that the packages and/or boards are not damaged. The peak temperature of the package depends on package thickness and volume and is classified in accordance with **Table 15 and 16** Table 15. SnPb eutectic process (from J-STD-020C) | Package thickness (mm) | Package reflow temperature (°C) | | | | | |------------------------|---------------------------------|-------|--|--|--| | | Volume (mm³) | | | | | | | < 350 | ≥ 350 | | | | | < 2.5 | 235 | 220 | | | | | ≥ 2.5 | 220 | 220 | | | | Table 16. Lead-free process (from J-STD-020C) | Package thickness (mm) | Package reflow temperature (°C) | | | | | | |------------------------|---------------------------------|-------------|--------|--|--|--| | | Volume (mm <sup>3</sup> ) | | | | | | | | < 350 | 350 to 2000 | > 2000 | | | | | < 1.6 | 260 | 260 | 260 | | | | | 1.6 to 2.5 | 260 | 250 | 245 | | | | | > 2.5 | 250 | 245 | 245 | | | | Moisture sensitivity precautions, as indicated on the packing, must be respected at all times. Studies have shown that small packages reach higher temperatures during reflow soldering, see Figure 30. For further information on temperature profiles, refer to Application Note AN10365 "Surface mount reflow soldering description". ### 12. Abbreviations Table 17. Abbreviations | Acronym | Description | |----------------------|----------------------------------------------------| | ASCII | American Standard Code for Information Interchange | | CPU | Central Processing Unit | | GPIO | General Purpose Input/Output | | I/O | Input/Output | | I <sup>2</sup> C-bus | Inter-Integrated Circuit bus | | LSB | Least Significant Bit | | MSB | Most Significant Bit | | PCB | Printed-Circuit Board | | SPI | Serial Peripheral Interface | | UART | Universal Asynchronous Receiver/Transmitter | # 13. Revision history #### Table 18. Revision history | Document ID | Release date | Data sheet status | Change notice | Supersedes | | | | | |-----------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------|---------------|-----------------|--|--|--|--| | SC18IS600_601_5 | 20080728 | Product data sheet | - | SC18IS600_601_4 | | | | | | Modifications: | <ul> <li>Table 9 "SPI configuration": <ul> <li>SPI configuration for LSB first data order changed from "0x42" to "0x81"</li> <li>SPI configuration for MSB first data order changed from "0x81" to "0x42"</li> </ul> </li> <li>Section 6.6.6 "SPI configuration", first paragraph: <ul> <li>2<sup>nd</sup> sentence: changed from "0x42" to "0x81"</li> <li>3<sup>rd</sup> sentence: changed from "0x81" to "0x42"</li> </ul> </li> </ul> | | | | | | | | | SC18IS600 601 4 | 20080320 | Product data sheet | - | SC18IS600_601_3 | | | | | | SC18IS600_601_3 | 20061213 | Product data sheet | - | SC18IS600_601_2 | | | | | | SC18IS600_601_2 | 20060811 | Product data sheet | - | SC18IS600_601_1 | | | | | | SC18IS600_601_1 | 20060224 | Product data sheet | - | - | | | | | | | | | | | | | | | ## 14. Legal information #### 14.1 Data sheet status | Document status[1][2] | Product status[3] | Definition | |--------------------------------|-------------------|---------------------------------------------------------------------------------------| | Objective [short] data sheet | Development | This document contains data from the objective specification for product development. | | Preliminary [short] data sheet | Qualification | This document contains data from the preliminary specification. | | Product [short] data sheet | Production | This document contains the product specification. | - [1] Please consult the most recently issued document before initiating or completing a design. - [2] The term 'short data sheet' is explained in section "Definitions" - [3] The product status of device(s) described in this document may have changed since this document was published and may differ in case of multiple devices. The latest product status information is available on the Internet at URL http://www.nxp.com. #### 14.2 Definitions Draft — The document is a draft version only. The content is still under internal review and subject to formal approval, which may result in modifications or additions. NXP Semiconductors does not give any representations or warranties as to the accuracy or completeness of information included herein and shall have no liability for the consequences of use of such information. Short data sheet — A short data sheet is an extract from a full data sheet with the same product type number(s) and title. A short data sheet is intended for quick reference only and should not be relied upon to contain detailed and full information. For detailed and full information see the relevant full data sheet, which is available on request via the local NXP Semiconductors sales office. In case of any inconsistency or conflict with the short data sheet, the full data sheet shall prevail. #### 14.3 Disclaimers **General** — Information in this document is believed to be accurate and reliable. However, NXP Semiconductors does not give any representations or warranties, expressed or implied, as to the accuracy or completeness of such information and shall have no liability for the consequences of use of such information. Right to make changes — NXP Semiconductors reserves the right to make changes to information published in this document, including without limitation specifications and product descriptions, at any time and without notice. This document supersedes and replaces all information supplied prior to the publication hereof. Suitability for use — NXP Semiconductors products are not designed, authorized or warranted to be suitable for use in medical, military, aircraft, space or life support equipment, nor in applications where failure or malfunction of an NXP Semiconductors product can reasonably be expected to result in personal injury, death or severe property or environmental damage. NXP Semiconductors accepts no liability for inclusion and/or use of NXP Semiconductors products in such equipment or applications and therefore such inclusion and/or use is at the customer's own risk. **Applications** — Applications that are described herein for any of these products are for illustrative purposes only. NXP Semiconductors makes no representation or warranty that such applications will be suitable for the specified use without further testing or modification. Limiting values — Stress above one or more limiting values (as defined in the Absolute Maximum Ratings System of IEC 60134) may cause permanent damage to the device. Limiting values are stress ratings only and operation of the device at these or any other conditions above those given in the Characteristics sections of this document is not implied. Exposure to limiting values for extended periods may affect device reliability. Terms and conditions of sale — NXP Semiconductors products are sold subject to the general terms and conditions of commercial sale, as published at <a href="http://www.nxp.com/profile/terms">http://www.nxp.com/profile/terms</a>, including those pertaining to warranty, intellectual property rights infringement and limitation of liability, unless explicitly otherwise agreed to in writing by NXP Semiconductors. In case of any inconsistency or conflict between information in this document and such terms and conditions, the latter will prevail. **No offer to sell or license** — Nothing in this document may be interpreted or construed as an offer to sell products that is open for acceptance or the grant, conveyance or implication of any license under any copyrights, patents or other industrial or intellectual property rights. #### 14.4 Trademarks Notice: All referenced brands, product names, service names and trademarks are the property of their respective owners. I<sup>2</sup>C-bus — logo is a trademark of NXP B.V. #### 15. Contact information For more information, please visit: http://www.nxp.com For sales office addresses, please send an email to: salesaddresses@nxp.com ### 16. Contents | 1 | General description | . 1 | |----------------|-------------------------------------------------------------------------------------------|----------| | 2 | Features | . 1 | | 3 | Ordering information | . 2 | | 4 | Block diagram | | | 5 | Pinning information | | | 5.1 | Pinning | | | 5.2 | Pin description | | | 6 | Functional description | | | 6.1 | Internal registers | | | 6.2 | Register descriptions | | | 6.2.1 | Programmable IO port configuration register | | | | (IOConfig) | . 6 | | 6.2.1.1 | Quasi-bidirectional output configuration | . 7 | | 6.2.1.2 | Open-drain output configuration | | | 6.2.1.3 | Input-only configuration | | | 6.2.1.4 | Push-pull output configuration | | | 6.2.2 | I/O pins state register (IOState) | | | 6.2.3 | I <sup>2</sup> C-bus address register (I2CAdr) | | | 6.2.4 | I <sup>2</sup> C-bus clock rates register (I2CClk) | | | 6.2.5 | I <sup>2</sup> C-bus time-out register (I2CTO) | | | 6.2.6 | I <sup>2</sup> C-bus status register (I2CStat) | | | 6.3 | External clock input (SC18IS601) | 12 | | 6.4 | I <sup>2</sup> C-bus serial interface | 12 | | 6.5 | Serial Peripheral Interface (SPI) | | | 6.6 | SPI message format | 13 | | 6.6.1 | Write N bytes to I <sup>2</sup> C-bus slave device | 13 | | 6.6.2<br>6.6.3 | Read N bytes from I <sup>2</sup> C-bus slave device I <sup>2</sup> C-bus read after write | 14<br>14 | | 6.6.4 | Read buffer | 14 | | 6.6.5 | I <sup>2</sup> C-bus write after write | 15 | | 6.6.6 | SPI configuration | 15 | | 6.6.7 | Write to SC18IS600/601 internal registers | 16 | | 6.6.8 | Read from SC18IS600/601 internal registers | 16 | | 6.6.9 | Power-down mode | 17 | | 7 | Limiting values | 17 | | 8 | Static characteristics | 18 | | - | | | | 9 | Dynamic characteristics | 19 | | 10 | Package outline | 23 | | 11 | Soldering of SMD packages | | | 11.1 | Introduction to soldering | | | 11.2 | Wave and reflow soldering | | | 11.3 | Wave soldering | | | 11.4 | Reflow soldering | 26 | | 12 | Abbreviations | 27 | | 13 | Revision history | 28 | | 14 | Legal information | 29 | |------|---------------------|----| | 14.1 | Data sheet status | 29 | | 14.2 | Definitions | 29 | | 14.3 | Disclaimers | 29 | | 14.4 | Trademarks | 29 | | 15 | Contact information | 29 | | 16 | Contents | 30 | 14 Please be aware that important notices concerning this document and the product(s) described herein, have been included in section 'Legal information'.