

## STR71xFxx STR710RZ

# ARM7TDMI<sup>™</sup> 32-bit MCU with Flash, USB, CAN, 5 timers, ADC, 10 communication interfaces

## Features

#### Core

- ARM7TDMI 32-bit RISC CPU
- 59 MIPS @ 66 MHz from SRAM
- 45 MIPS @ 50 MHz from Flash

#### Memories

- Up to 256 Kbytes Flash program memory (10 kcycles endurance, 20 years retention @ 85 ° C)
- 16 Kbytes Flash data memory (100 kcycles endurance, 20 years retention@ 85 ° C)
- Up to 64 Kbytes RAM
- External Memory Interface (EMI) for up to 4 banks of SRAM, Flash, ROM
- Multi-boot capability

#### Clock, reset and supply management

- 3.0 to 3.6 V application supply and I/Os
- Internal 1.8 V regulator for core supply
- Clock input from 0 to 16.5 MHz
- Embedded RTC osc. running from external 32 kHz crystal
- Embedded PLL for CPU clock
- Realtime Clock for clock-calendar function
- 5 power saving modes: SLOW, WAIT, LPWAIT, STOP and STANDBY modes

#### Nested interrupt controller

- Fast interrupt handling with multiple vectors
- 32 vectors with 16 IRQ priority levels
- 2 maskable FIQ sources

#### Up to 48 I/O ports

 - 30/32/48 multifunctional bidirectional I/Os Up to 14 ports with interrupt capability



#### ■ 5 timers

- 16-bit watchdog timer
- 3 16-bit timers with 2 input captures, 2 output compares, PWM and pulse counter
- 16-bit timer for timebase functions

#### 10 communication interfaces

- 2 I<sup>2</sup>C interfaces (1 multiplexed with SPI)
- 4 UART asynchronous serial interfaces
- Smartcard ISO7816-3 interface on UART1
- 2 BSPI synchronous serial interfaces
- CAN interface (2.0B Active)
- USB Full Speed (12 Mbit/s) Device Function with Suspend and Resume
- HDLC synchronous communications

#### 4-channel 12-bit A/D converter

- Sampling frequency up to 1 kHz
- Conversion range: 0 to 2.5 V

#### Development tools support

- Atomic bit SET and RES operations

#### Table 1. Device summary

| Reference | Root part number                                                                                          |
|-----------|-----------------------------------------------------------------------------------------------------------|
| STR71xFxx | STR710FZ1, STR710FZ2<br>STR711FR0, STR711FR1, STR711FR2,<br>STR712FR0, STR712FR1, STR712FR2,<br>STR715FR0 |
| STR710RZ  | STR710RZ                                                                                                  |

## Contents

| 1 | Intro | duction   |                                               |
|---|-------|-----------|-----------------------------------------------|
| 2 | Desc  | cription  |                                               |
| 3 | Syst  | em arch   | nitecture                                     |
|   | 3.1   | On-chi    | p peripherals                                 |
|   | 3.2   | Relate    | d documentation                               |
|   | 3.3   | Pin de    | scription for 144-pin packages 13             |
|   | 3.4   | Pin de    | scription for 64-pin packages 23              |
|   | 3.5   | Extern    | al connections                                |
|   | 3.6   |           | t configuration                               |
|   | 3.7   | •         | ry mapping                                    |
| 4 | Elec  | trical pa | arameters                                     |
|   | 4.1   | Param     | eter conditions                               |
|   |       | 4.1.1     | Minimum and maximum values                    |
|   |       | 4.1.2     | Typical values                                |
|   |       | 4.1.3     | Typical curves                                |
|   |       | 4.1.4     | Loading capacitor                             |
|   |       | 4.1.5     | Pin input voltage                             |
|   | 4.2   | Absolu    | te maximum ratings 35                         |
|   | 4.3   | Operat    | ing conditions                                |
|   |       | 4.3.1     | Supply current characteristics                |
|   |       | 4.3.2     | Clock and timing characteristics              |
|   |       | 4.3.3     | Memory characteristics                        |
|   |       | 4.3.4     | EMC characteristics                           |
|   |       | 4.3.5     | I/O port pin characteristics51                |
|   |       | 4.3.6     | TIM timer characteristics                     |
|   |       | 4.3.7     | EMI - external memory interface               |
|   |       | 4.3.8     | I2C - inter IC control interface60            |
|   |       | 4.3.9     | BSPI - buffered serial peripheral interface63 |
|   |       | 4.3.10    | USB characteristics65                         |
|   |       | 4.3.11    | ADC characteristics                           |



#### STR71xFxx STR710RZ

| 5 | Package characteristics     |
|---|-----------------------------|
|   | 5.1 Package mechanical data |
|   | 5.2 Thermal characteristics |
| 6 | Product history             |
| 7 | Ordering information        |
| 8 | Known limitations           |
| 9 | Revision history            |



## List of tables

| Table 1.  | Device summary                                               |
|-----------|--------------------------------------------------------------|
| Table 2.  | Device overview                                              |
| Table 3.  | STR710 BGA ball connections                                  |
| Table 4.  | STR710 pin description                                       |
| Table 5.  | STR711/STR712/STR715 pin description                         |
| Table 6.  | Port bit configuration table                                 |
| Table 7.  | RAM memory mapping                                           |
| Table 8.  | Voltage characteristics                                      |
| Table 9.  | Current characteristics                                      |
| Table 10. | Thermal characteristics                                      |
| Table 11. | General operating conditions                                 |
| Table 12. | Operating conditions at power-up / power-down                |
| Table 13. | Total current consumption                                    |
| Table 14. | Typical power consumption data                               |
| Table 15. | Peripheral current consumption                               |
| Table 16. | CK external clock characteristics                            |
| Table 17. | RTCXT1 external clock characteristics                        |
| Table 18. | 32K oscillator characteristics (fOSC32K= 32.768 kHz)         |
| Table 19. | PLL1 characteristics                                         |
| Table 20. | PLL2 characteristics                                         |
| Table 21. | Low-power mode wakeup timing                                 |
| Table 22. | Flash memory characteristics                                 |
| Table 23. | EMS data                                                     |
| Table 24. | EMI data                                                     |
| Table 25. | ESD absolute maximum ratings                                 |
| Table 26. | Static and dynamic latch-up                                  |
| Table 27. | I/O static characteristics                                   |
| Table 28. | Output driving current                                       |
| Table 29. | RESET pin characteristics                                    |
| Table 30. | TIM characteristics                                          |
| Table 31. | EMI general characteristics                                  |
| Table 32. | EMI read operation                                           |
| Table 33. | EMI write operation                                          |
| Table 34. | I2C characteristics                                          |
| Table 35. | SCL Frequency Table (fPCLK1=8 MHz., V33 = 3.3 V)             |
| Table 36. | BSPI characteristics                                         |
| Table 37. | USB startup time                                             |
| Table 38. | USB DC characteristics                                       |
| Table 39. | USB: Full speed driver electrical characteristics            |
| Table 40. | ADC characteristics                                          |
| Table 41. | ADC accuracy with fPCLK2 = 20 MHz, fADC=10 MHz, AVDD=3.3 V67 |
| Table 42. | Thermal characteristics                                      |
| Table 43. | A, Z and X version differences                               |
| Table 44. | Document revision history                                    |



## List of figures

| Figure 1.  | STR71x block diagram                                   | . 11 |
|------------|--------------------------------------------------------|------|
| Figure 2.  | STR710 LQFP pinout                                     |      |
| Figure 3.  | STR712/STR715 LQFP64 pinout                            | . 23 |
| Figure 4.  | STR711 LQFP64 pinout                                   | . 24 |
| Figure 5.  | Recommended external connection of V18 and V18BKP pins | . 29 |
| Figure 6.  | Memory map                                             | . 31 |
| Figure 7.  | Mapping of Flash memory versions                       | . 32 |
| Figure 8.  | External memory map.                                   | . 33 |
| Figure 9.  | Pin loading conditions                                 | . 34 |
| Figure 10. | Pin input voltage                                      | . 34 |
| Figure 14. | CK external clock source                               |      |
| Figure 15. | Typical application with a 32 kHz crystal              | . 44 |
| Figure 16. | RTC crystal oscillator and resonator.                  |      |
| Figure 17. | RPU vs. V33 with VIN=VSS                               |      |
| Figure 18. | IPU vs. V33 with VIN=VSS                               |      |
| Figure 19. | RPD vs. V33 with VIN=V33                               |      |
| Figure 20. | IPD vs. V33 with VIN=V33                               |      |
| Figure 21. | Typical VOL and VOH at V33=3.3V (high current ports)   |      |
| Figure 22. | Typical VOL vs. V33                                    |      |
| Figure 23. | Typical VOH vs. V33                                    |      |
| Figure 24. | Recommended RSTIN pin protection.1)                    |      |
| Figure 25. | Read cycle timing: 16-bit read on 16-bit memory        |      |
| Figure 26. | Read cycle timing: 32-bit read on 16-bit memory        |      |
| Figure 27. | Read cycle timing: 16-bit read on 8-bit memory         |      |
| Figure 28. | Read cycle timing: 32-bit read on 8-bit memory         |      |
| Figure 29. | Write cycle timing: 16-bit write on 16-bit memory      |      |
| Figure 30. | Write cycle timing: 32-bit write on 16-bit memory      |      |
| Figure 31. | Write cycle timing: 16-bit write on 8-bit memory       |      |
| Figure 32. | Write cycle timing: 32-bit write on 8-bit memory       |      |
| Figure 33. | Typical application with I2C bus and timing diagram    |      |
| Figure 34. | SPI slave timing diagram with CPHA=01)                 |      |
| Figure 35. | SPI slave timing diagram with CPHA=11)                 |      |
| Figure 36. | SPI master timing diagram1)                            |      |
| Figure 37. | USB: data signal rise and fall time                    |      |
| Figure 38. | ADC accuracy characteristics                           |      |
| Figure 39. | Power supply filtering                                 |      |
| Figure 40. | 64-Pin low profile quad flat package (10x10)           |      |
| Figure 41. | 144-Pin low profile quad flat package                  |      |
| Figure 42. | 64-Low profile fine pitch ball grid array package      |      |
| Figure 43. | 144-low profile fine pitch ball grid array package     |      |
| Figure 44. | Recommended PCB design rules (0.80/0.75mm pitch BGA)   |      |
| Figure 45. | LQFP144 STR710 version "A"                             |      |
| Figure 46. | LQFP64 STR712 version "Z"                              |      |
| Figure 47. | BGA144 STR710 version "Z"                              |      |
| Figure 48. | BGA64 STR711 version "X"                               |      |
| Figure 49. | STR71xF ordering information scheme                    | . 76 |
| 0          | 5                                                      | -    |



## 1 Introduction

This datasheet provides the STR71x pinout, ordering information, mechanical and electrical device characteristics.

For complete information on the STR71x microcontroller memory, registers and peripherals. please refer to the STR71x reference manual.

For information on programming, erasing and protection of the internal Flash memory please refer to the STR7 Flash programming reference manual.

For information on the ARM7TDMI core please refer to the ARM7TDMI technical reference manual.

| Features                                                                        | STR710 STR710<br>FZ1 FZ2   |          | STR710<br>RZ | STR711<br>FR0 | STR711<br>FR1 | STR711<br>FR2 | STR712<br>FR0        | STR712<br>FR1 | STR712<br>FR2 | STR715<br>FRx |  |
|---------------------------------------------------------------------------------|----------------------------|----------|--------------|---------------|---------------|---------------|----------------------|---------------|---------------|---------------|--|
| Flash - Kbytes                                                                  | 128+16 256+16 0            |          | 64+16        | 64+16 128+16  |               | 64+16         | 128+16               | 256+16        | 64+16         |               |  |
| RAM - Kbytes                                                                    | s 32 64 64                 |          | 64           | 16            | 32            | 64            | 16                   | 32            | 64            | 16            |  |
| Peripheral<br>Functions                                                         | CAN, E                     | MI, USB, | 48 I/Os      | ι             | JSB, 30 I/0   | Os            | CAN, 32 I/Os 32 I/Os |               |               |               |  |
| Operating<br>Voltage                                                            |                            |          |              |               | 3.0 te        | o 3.6 V       |                      |               |               |               |  |
| Operating<br>Temperature                                                        | -40 to +85°C or 0 to 70° C |          |              |               |               |               |                      |               |               |               |  |
| Packages         T=LQFP144 20 x 20<br>H=LFBGA144 10 x10         T=LQFP64 10 x10 |                            |          |              |               |               |               |                      |               |               |               |  |

Table 2. Device overview





## 2 Description

#### ARM® core with embedded Flash and RAM

The STR71x series is a family of ARM-powered 32-bit microcontrollers with embedded Flash and RAM. It combines the high performance ARM7TDMI CPU with an extensive range of peripheral functions and enhanced I/O capabilities. STR71xF devices have on-chip high-speed single voltage FLASH memory and high-speed RAM. STR710R devices have high-speed RAM but no internal Flash. The STR71x family has an embedded ARM core and is therefore compatible with all ARM tools and software.

#### Extensive tools support

STMicroelectronics' 32-bit, ARM core-based microcontrollers are supported by a complete range of high-end and low-cost development tools to meet the needs of application developers. This extensive line of hardware/software tools includes starter kits and complete development packages all tailored for ST's ARM core-based MCUs. The range of development packages includes third-party solutions that come complete with a graphical development environment and an in-circuit emulator/programmer featuring a JTAG application interface. These support a range of embedded operating systems (OS), while several royalty-free OSs are also available.

For more information, please refer to ST MCU site http://www.st.com/mcu



## **3** System architecture

#### Package choice: low pin-count 64-pin or feature-rich 144-pin LQFP or BGA

The STR71x family is available in 5 main versions.

The 144-pin versions have the full set of all features including CAN, USB and External Memory Interface (EMI).

- **STR710F:** 144-pin BGA or LQFP with CAN, USB and EMI
- STR710R: Flashless 144-pin BGA or LQFP with CAN, USB and EMI (no internal Flash memory)

The three 64-pin versions (LQFP) do not include External Memory Interface.

- STR715F: 64-pin LQFP without CAN or USB
- STR711F: 64-pin LQFP with USB
- STR712F: 64-pin LQFP with CAN

#### High speed Flash memory (STR71xF)

The Flash program memory is organized in two banks of 32-bit wide Burst Flash memories enabling true read-while-write (RWW) operation. Device Bank 0 is up to 256 Kbytes in size, typically for the application program code. Bank 1 is 16 Kbytes, typically used for storing data constants. Both banks are accessed by the CPU with zero wait states @ 33 MHz

Bank 0 memory endurance is 10K write/erase cycles and Bank 1 endurance is 100K write/erase cycles. Data retention is 20 years at 85°C on both banks. The two banks can be accessed independently in read or write. Flash memory can be accessed in two modes:

- Burst mode: 64-bit wide memory access at up to 50 MHz.
- Direct 32-bit wide memory access for deterministic operation at up to 33 MHz.

The STR7 embedded Flash memory can be programmed using In-Circuit Programming or In-Application programming.

**IAP (in-application programming):** The IAP is the ability to re-program the Flash memory of a microcontroller while the user program is running.

**ICP (in-circuit programming):** The ICP is the ability to program the Flash memory of a microcontroller using JTAG protocol while the device is mounted on the user application board.

The Flash memory can be protected against different types of unwanted access (read/write/erase). There are two types of protection:

- Sector Write Protection
- Flash Debug Protection (locks JTAG access)

Refer to the STR7 Flash Programming Reference manual for details.

#### **Optional external memory (STR710)**

The non-multiplexed 16-bit data/24-bit address bus available on the STR710 (144-pin) supports four 16-Mbyte banks of external memory. Wait states are programmable individually for each bank allowing different memory types (Flash, EPROM, ROM, SRAM etc.) to be used to store programs or data.

Figure 1 shows the general block diagram of the device family.



#### Flexible power management

To minimize power consumption, you can program the STR71x to switch to SLOW, WAIT, LPWAIT (low power wait), STOP or STANDBY mode depending on the current system activity in the application.

#### Flexible clock control

Two external clock sources can be used, a main clock and a 32 kHz backup clock. The embedded PLL allows the internal system clock (up to 66 MHz) to be generated from a main clock frequency of 16 MHz or less. The PLL output frequency can be programmed using a wide selection of multipliers and dividers. The microcontroller core, APB1 and APB2 peripherals are in separate clock domains and can be programmed to run at different frequencies during application runtime. The clock to each peripheral is gated with an individual control bit to optimize power usage by turning off peripherals any time they are not required.

#### Voltage regulators

The STR71x requires an external 3.0-3.6V power supply. There are two internal Voltage Regulators for generating the 1.8V power supply for the core and peripherals. The main VR is switched off during low power operation.

#### Low voltage detectors

Both the Main Voltage Regulator and the Low Power Voltage Regulator contain each a low voltage detection circuitry which keep the device under reset when the corresponding controlled voltage value ( $V_{18}$  or  $V_{18BKP}$ ) falls below 1.35V (+/- 10%). This enhances the security of the system by preventing the MCU from going into an unpredictable state.

An external reset circuit must be used to provide the RESET at  $V_{33}$  power-up. It is not sufficient to rely on the RESET generated by the LVD in this case. This is because LVD operation is guaranteed only when  $V_{33}$  is within the specification.

### 3.1 On-chip peripherals

#### CAN interface (STR710 and STR712)

The CAN module is compliant with the CAN specification V2.0 part B (active). The bit rate can be programmed up to 1 MBaud.

#### USB interface (STR710 and STR711)

The full-speed USB interface is USB V2.0 compliant and provides up to 16 bidirectional/32 unidirectional endpoints, up to 12 Mb/s (full-speed), support for bulk transfer, isochronous transfers and USB Suspend/Resume functions.

#### Standard timers

Each of the four timers have a 16-bit free-running counter with 7-bit prescaler

Three timers each provide up to two input capture/output compare functions, a pulse counter function, and a PWM channel with selectable frequency.

The fourth timer is not connected to the I/O ports. It can be used by the application software for general timing functions.



#### **Realtime clock (RTC)**

The RTC provides a set of continuously running counters driven by the 32 kHz external crystal. The RTC can be used as a general timebase or clock/calendar/alarm function. When the STR71x is in Standby mode the RTC can be kept running, powered by the low power voltage regulator and driven by the 32 kHz external crystal.

#### UARTs

The 4 UARTs allow full duplex, asynchronous, communications with external devices with independently programmable TX and RX baud rates up to 1.25 Mb/s.

#### Smartcard interface

UART1 is configurable to function either as a general purpose UART or as an asynchronous Smartcard interface as defined by ISO 7816-3. It includes Smartcard clock generation and provides support features for synchronous cards.

#### Buffered serial peripheral interfaces (BSPI)

Each of the two SPIs allow full duplex, synchronous communications with external devices, master or slave communication at up to 5.5 Mb/s in Master mode and 4 Mb/s in Slave mode.

#### I<sup>2</sup>C interfaces

The two  $I^2C$  Interfaces provide multi-master and slave functions, support normal and fast  $I^2C$  mode (400 kHz) and 7 or 10-bit addressing modes.

One I<sup>2</sup>C Interface is multiplexed with one SPI, so either  $2xSPI+1x I^2C$  or  $1xSPI+2x I^2C$  may be used at a time.

#### HDLC interface

The High Level Data Link Controller (HDLC) unit supports full duplex operation and NRZ, NRZI, FM0 or MANCHESTER protocols. It has an internal 8-bit baud rate generator.

#### A/D converter

The Analog to Digital Converter, converts in single channel or up to 4 channels in singleshot or round robin mode. Resolution is 12-bit with a sampling frequency of up to 1 kHz. The input voltage range is 0-2.5V.

#### Watchdog

The 16-bit Watchdog Timer protects the application against hardware or software failures and ensures recovery by generating a reset.

#### I/O ports

The 48 I/O ports are programmable as Inputs or Outputs.

#### External interrupts

Up to 14 external interrupts are available for application use or to wake up the application from STOP mode.





Figure 1. STR71x block diagram

Doc ID 10350 Rev 13



## 3.2 Related documentation

Available from www.arm.com:

ARM7TDMI Technical reference manual

Available from http://www.st.com:

STR71x Reference manual

STR7 Flash programming manual

AN1774 - STR71x Software development getting started

AN1775 - STR71x Hardware development getting started

AN1776 - STR71x Enhanced interrupt controller

AN1777 - STR71x memory mapping

AN1780 - Real time clock with STR71x

AN1781 - Four 7 segment display drive using the STR71x

The above is a selected list only, a full list STR71x application notes can be viewed at http://www.st.com.



## 3.3 Pin description for 144-pin packages



Figure 2. STR710 LQFP pinout



| Table 5. STR/TO BGA ball connections |       |       |       |       |      |                 |            |                 |             |            |               |            |
|--------------------------------------|-------|-------|-------|-------|------|-----------------|------------|-----------------|-------------|------------|---------------|------------|
|                                      | Α     | В     | С     | D     | Е    | F               | G          | н               | J           | к          | L             | М          |
| 1                                    | P0.10 | P2.0  | P2.1  | VSS   | P2.2 | P2.6            | BOOT<br>EN | P2.12           | P2.13       | P2.15      | JTDI          | N.C.       |
| 2                                    | VSS   | RDn   | P0.11 | V33   | P2.3 | P2.8            | P2.9       | JTMS            | JTRSTn      | TEST       | TEST          | N.C.       |
| 3                                    | V33   | P0.9  | P0.12 | P0.13 | P2.4 | N.C.            | P2.10      | JTCK            | NU          | V33        | N.C.          | DBG<br>RQS |
| 4                                    | P0.6  | P0.7  | P0.8  | P0.14 | P2.5 | N.C.            | P2.11      | .11 JTDO C      |             | CKOUT      | VSSIO-<br>PLL | N.C.       |
| 5                                    | A.19  | WEn.1 | WEn.0 | P0.5  | P2.7 | VSS             | P2.14 N.C. |                 | RTCX-<br>TO | RTCXTI     | N.C.          | P0.15      |
| 6                                    | P0.3  | A.15  | A.16  | A.17  | A.18 | V33             | V18        | N.C.            | N.C.        | V18BK<br>P | VSS<br>BKP    | STDBY      |
| 7                                    | P0.2  | P0.1  | P0.4  | VSS18 | V18  | A.14            | D.12       | D.1             | D.0         | nc         | VSS18         | RSTIN      |
| 8                                    | A.9   | A.10  | A.11  | A.13  | P0.0 | A.0             | D.11       | P1.12/<br>CANTX | N.C.        | AVSS       | D.3           | D.2        |
| 9                                    | VSS   | V33   | A.5   | A.6   | V33  | D.15            | D.10       | P1.8            | D.9         | P1.0       | N.C.          | N.C.       |
| 10                                   | A.8   | N.C.  | P1.15 | P1.13 | VSS  | D.14            | USBDN      | P1.7            | D.8         | P1.5       | P1.1          | D.4        |
| 11                                   | A.7   | N.C.  | P1.14 | P1.10 | A.2  | D.13            | USBDP      | VSS             | D.5         | P1.4       | P1.3          | AVDD       |
| 12                                   | A.12  | A.4   | A.3   | P1.9  | A.1  | P1.11/<br>CANRX | N.C.       | V33IO-<br>PLL   | P1.6        | D.7        | D.6           | P1.2       |

STR710 BGA ball connections Table 3

#### Legend / abbreviations for Table 4:

Type:

I = input, O = output, S = supply, HiZ= high impedance,

In/Output level: C = CMOS  $0.3V_{DD}/0.7V_{DD}$ C<sub>T</sub>= CMOS  $0.3V_{DD}/0.7V_{DD}$  with input trigger T<sub>T</sub>= TTL 0.8 V/2 V with input trigger C/T = Programmable levels: CMOS  $0.3V_{DD}/0.7V_{DD}$  or TTL 0.8 V / 2 V

Port and control configuration:

| Input:  | pu/pd= software enabled internal pull-up or pull down                     |
|---------|---------------------------------------------------------------------------|
|         | pu= in reset state, the internal 100k $\Omega$ weak pull-up is enabled.   |
|         | pd = in reset state, the internal $100k\Omega$ weak pull-down is enabled. |
| Output: | OD = open drain (logic level)                                             |

PP = push-pull

T = true OD, (P-Buffer and protection diode to  $V_{DD}$  not implemented), 5 V tolerant.





| Pin     | n n°   |                                   |      | -                         | Inp            | ut        | Οι         | utpu | t  | lby             |                                      |                                                                                                                                                                                                                                 |                                            |  |
|---------|--------|-----------------------------------|------|---------------------------|----------------|-----------|------------|------|----|-----------------|--------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------|--|
| LQFP144 | BGA144 | Pin name                          | Type | Reset state <sup>1)</sup> | Input level    | interrupt | Capability | QD   | ЪР | Active in Stdby | Main<br>function<br>(after<br>reset) | Altern                                                                                                                                                                                                                          | ate function                               |  |
|         |        |                                   |      |                           |                |           |            |      |    |                 |                                      | UART1:<br>Receive Data<br>input                                                                                                                                                                                                 | UART1: Transmit<br>data output.            |  |
| 1       | A1     | P0.10/U1.RX/<br>U1.TX/<br>SC.DATA | I/O  | pd                        | C <sub>T</sub> | x         | 4mA        | Т    |    |                 | Port 0.10                            | Note: This pin may be used for<br>Smartcard DataIn/DataOut or single<br>wire UART (half duplex) if<br>programmed as Alternate Function<br>Output. The pin will be tri-stated<br>except when UART transmission is in<br>progress |                                            |  |
| 2       | B2     | RD                                | 0    | 5)                        |                |           |            |      | x  |                 | for externa                          | emory Interface: Active low read signal<br>I memory. It maps to the OE_N input of<br>al components.                                                                                                                             |                                            |  |
| 3       | C2     | P0.11/BOOT.1<br>/U1.TX            | I/O  | pd                        | C <sub>T</sub> |           | 4mA        | х    | x  |                 | Port 0.11                            | Select Boot<br>Configuration<br>input                                                                                                                                                                                           | UART1: Transmit<br>data output.            |  |
| 4       | C3     | P0.12/SC.CLK                      | I/O  | pd                        | C <sub>T</sub> |           | 4mA        | Х    | Х  |                 | Port 0.12                            | Smartcard refer                                                                                                                                                                                                                 | rence clock output                         |  |
| 5       | D1     | V <sub>SS</sub>                   | S    |                           |                |           |            |      |    |                 | Ground vo                            | Itage for digital I/Os <sup>4)</sup>                                                                                                                                                                                            |                                            |  |
| 6       | D2     | V <sub>33</sub>                   | S    |                           |                |           |            |      |    |                 | Supply vol                           | tage for digital I/0                                                                                                                                                                                                            | Os <sup>4)</sup>                           |  |
| 7       | B1     | P2.0/CS.0                         | I/O  | 8)                        | CT             |           | 8mA        | x    | x  |                 | Port 2.0                             | Memory Bank (<br><b>Note:</b> This pin i                                                                                                                                                                                        | s forced to output<br>de at reset to allow |  |
| 8       | C1     | P2.1/CS.1                         | I/O  | pu<br>2)                  | CT             |           | 8mA        | х    | х  |                 | Port 2.1                             | External Memo<br>Memory Bank 1                                                                                                                                                                                                  | ry Interface: Select<br>output             |  |
| 9       | D3     | P0.13/U2.RX/<br>T2.OCMPA          | I/O  | pu                        | CT             | x         | 4mA        | х    | x  |                 | Port 0.13                            | UART2:<br>Receive Data<br>input                                                                                                                                                                                                 | Timer2: Output<br>Compare A output         |  |
| 10      | D4     | P0.14/U2.TX/<br>T2.ICAPA          | I/O  | pu                        | CT             |           | 4mA        | х    | х  |                 | Port 0.14                            | UART2:<br>Transmit data<br>output                                                                                                                                                                                               | Timer2: Input<br>Capture A input           |  |
| 11      | E1     | P2.2/CS.2                         | I/O  | pu<br>2)                  | CT             |           | 8mA        | х    | х  |                 | Port 2.2                             | External Memory Interface: Select<br>Memory Bank 2 output                                                                                                                                                                       |                                            |  |
| 12      | E2     | P2.3/CS.3                         | I/O  | pu<br>2)                  | C <sub>T</sub> |           | 8mA        | х    | х  |                 | Port 2.3                             | External Memo<br>Memory Bank 3                                                                                                                                                                                                  | ry Interface: Select<br>3 output           |  |

#### Table 4.STR710 pin description



| Pin     | n n°   |                 |      | e                         | Inp            | ut        | Οι         | utpu | t  | Stdby         | Main                                          |                                        |  |  |
|---------|--------|-----------------|------|---------------------------|----------------|-----------|------------|------|----|---------------|-----------------------------------------------|----------------------------------------|--|--|
| LQFP144 | BGA144 | Pin name        | Type | Reset state <sup>1)</sup> | Input level    | interrupt | Capability | ОD   | ЪР | Active in Ste | function<br>(after<br>reset)                  | Alternate function                     |  |  |
| 13      | E3     | P2.4/A.20       | I/O  | pd<br>3)                  | CT             |           | 8mA        | х    | х  |               | Port 2.4                                      |                                        |  |  |
| 14      | E4     | P2.5/A.21       | I/O  | pd<br>3)                  | CT             |           | 8mA        | х    | х  |               | Port 2.5                                      | External Memory Interface: address bus |  |  |
| 15      | F1     | P2.6/A.22       | I/O  | pd<br>3)                  | CT             |           | 8mA        | х    | х  |               | Port 2.6                                      |                                        |  |  |
| 16      | G1     | BOOTEN          | I    |                           | CT             |           |            |      |    |               | Boot contro<br>BOOT[1:0]                      | ol input. Enables sampling of pins     |  |  |
| 17      | E5     | P2.7/A.23       | I/O  | pd<br>3)                  | CT             |           | 8mA        | х    | х  |               | Port 2.7                                      | External Memory Interface: address bus |  |  |
| 18      | F2     | P2.8            | I/O  | pu                        | CT             | Х         | 4mA        | Х    | Х  |               | Port 2.8                                      | External interrupt INT2                |  |  |
| 19      | F3     | N.C.            |      |                           |                |           |            |      |    |               | Not conne                                     | cted (not bonded)                      |  |  |
| 20      | F4     | N.C.            |      |                           |                |           |            |      |    |               | Not connected (not bonded)                    |                                        |  |  |
| 21      | F5     | V <sub>SS</sub> | S    |                           |                |           |            |      |    |               | Ground voltage for digital I/Os <sup>4)</sup> |                                        |  |  |
| 22      | F6     | V <sub>33</sub> | S    |                           |                |           |            |      |    |               | Supply vol                                    | tage for digital I/Os <sup>4)</sup>    |  |  |
| 23      | G2     | P2.9            | I/O  | pu                        | C <sub>T</sub> | Х         | 4mA        | Х    | Х  |               | Port 2.9                                      | External interrupt INT3                |  |  |
| 24      | G3     | P2.10           | I/O  | pu                        | C <sub>T</sub> | Х         | 4mA        | Х    | Х  |               | Port 2.10                                     | External interrupt INT4                |  |  |
| 25      | G4     | P2.11           | I/O  | pu                        | C <sub>T</sub> | Х         | 4mA        | Х    | Х  |               | Port 2.11                                     | External interrupt INT5                |  |  |
| 26      | H1     | P2.12           | I/O  | pu                        | CT             |           | 4mA        | Х    | Х  |               | Port 2.12                                     |                                        |  |  |
| 27      | J1     | P2.13           | I/O  | pu                        | C <sub>T</sub> |           | 4mA        | Х    | Х  |               | Port 2.13                                     |                                        |  |  |
| 28      | G5     | P2.14           | I/O  | pu                        | C <sub>T</sub> |           | 4mA        | Х    | Х  |               | Port 2.14                                     |                                        |  |  |
| 29      | K1     | P2.15           | I/O  | pu                        | CT             |           | 4mA        | Х    | Х  |               | Port 2.15                                     |                                        |  |  |
| 30      | L1     | JTDI            | Ι    |                           | Τ <sub>Τ</sub> |           |            |      |    |               | JTAG Data                                     | input. External pull-up required.      |  |  |
| 31      | H2     | JTMS            | I    |                           | Τ <sub>Τ</sub> |           |            |      |    |               | JTAG Mod required.                            | e Selection Input. External pull-up    |  |  |
| 32      | НЗ     | ЈТСК            | I    |                           | с              |           |            |      |    |               | JTAG Cloc<br>required.                        | k Input. External pull-up or pull-down |  |  |
| 33      | H4     | JTDO            | 0    |                           |                |           | 8mA        |      | Х  |               | JTAG Data                                     | i output. Note: Reset state = HiZ.     |  |  |
| 34      | J2     | JTRST           | Ι    |                           | Τ <sub>T</sub> |           |            |      |    |               | JTAG Rese                                     | et Input. External pull-up required.   |  |  |
| 35      | J3     | NU              |      |                           |                |           |            |      |    |               | Reserved,                                     | must be forced to ground.              |  |  |
| 36      | K2     | TEST            |      |                           |                |           |            |      |    |               | Reserved,                                     | must be forced to ground.              |  |  |
| 37      | M1     | N.C.            |      |                           |                |           |            |      |    |               | Not connected (not bonded)                    |                                        |  |  |
| 38      | L2     | TEST            |      |                           |                |           |            |      |    |               | Reserved, must be forced to ground.           |                                        |  |  |
| 39      | L3     | N.C.            |      |                           |                |           |            |      |    |               | Not connected (not bonded)                    |                                        |  |  |



| Pir     | n n°   |                       |      | (1e                       | Inp            | ut        | Οι         | utpu | t  | Stdby         | Main                                                                                                                                                                                                                                                                                                         |                                                                                                                                                                                                                                             |  |
|---------|--------|-----------------------|------|---------------------------|----------------|-----------|------------|------|----|---------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| LQFP144 | BGA144 | Pin name              | Type | Reset state <sup>1)</sup> | Input level    | interrupt | Capability | OD   | ЪР | Active in Ste | function<br>(after<br>reset)                                                                                                                                                                                                                                                                                 | Alternate function                                                                                                                                                                                                                          |  |
| 40      | K3     | V <sub>33IO-PLL</sub> | S    |                           |                |           |            |      |    |               | Supply volt reference                                                                                                                                                                                                                                                                                        | age for digital I/O circuitry and for PLL                                                                                                                                                                                                   |  |
| 41      | M4     | N.C.                  |      |                           |                |           |            |      |    |               | Not connec                                                                                                                                                                                                                                                                                                   | cted (not bonded)                                                                                                                                                                                                                           |  |
| 42      | L4     | V <sub>SSIO-PLL</sub> | s    |                           |                |           |            |      |    |               | Ground vol reference <sup>4)</sup>                                                                                                                                                                                                                                                                           | tage for digital I/O circuitry and for PLL                                                                                                                                                                                                  |  |
| 43      | M2     | N.C.                  |      |                           |                |           |            |      |    |               | Not connec                                                                                                                                                                                                                                                                                                   | cted (not bonded)                                                                                                                                                                                                                           |  |
| 44      | М3     | DBGRQS                | I    |                           | CT             |           |            |      |    |               | Debug Mod                                                                                                                                                                                                                                                                                                    | de request input (active high)                                                                                                                                                                                                              |  |
| 45      | K4     | СКОИТ                 | 0    |                           |                |           | 8mA        |      | х  |               |                                                                                                                                                                                                                                                                                                              | ut (f <sub>PCLK2</sub> ) <b>Note:</b> Enabled by CKDIS<br>APB Bridge 2                                                                                                                                                                      |  |
| 46      | J4     | СК                    | Ι    |                           | С              |           |            |      |    |               | Reference                                                                                                                                                                                                                                                                                                    | clock input                                                                                                                                                                                                                                 |  |
| 47      | M5     | P0.15/                | 1    |                           | Τ <sub>Τ</sub> | х         |            |      |    | х             | Port 0.15                                                                                                                                                                                                                                                                                                    | Wakeup from Standby mode input.                                                                                                                                                                                                             |  |
| 47      | IVID   | WAKEUP                |      |                           | Τ              | ^         |            |      |    | ^             | Note: This                                                                                                                                                                                                                                                                                                   | port is input only.                                                                                                                                                                                                                         |  |
| 48      | L5     | N.C.                  |      |                           |                |           |            |      |    |               | Not connected (not bonded)                                                                                                                                                                                                                                                                                   |                                                                                                                                                                                                                                             |  |
| 49      | K5     | RTCXTI                |      |                           |                |           |            |      |    |               | Realtime Clock input and input of 32 kHz oscillator amplifier circuit                                                                                                                                                                                                                                        |                                                                                                                                                                                                                                             |  |
| 50      | J5     | RTCXTO                |      |                           |                |           |            |      |    |               | Output of 3                                                                                                                                                                                                                                                                                                  | 2 kHz oscillator amplifier circuit                                                                                                                                                                                                          |  |
| 51      | M6     | STDBY                 | I/O  |                           | C <sub>T</sub> |           | 4mA        | x    |    | x             | low. <b>Cautic</b><br>select norm<br>Output: Sta<br>Software S<br><b>Note</b> : In St                                                                                                                                                                                                                        | ware Standby mode entry input active<br>on: External pull-up to $V_{33}$ required to<br>nal mode.<br>andby mode active low output following<br>tandby mode entry.<br>andby mode all pins are in high<br>except those marked Active in Stdby |  |
| 52      | M7     | RSTIN                 | Ι    |                           | CT             |           |            |      |    | Х             | Reset inpu                                                                                                                                                                                                                                                                                                   | t                                                                                                                                                                                                                                           |  |
| 53      | H5     | N.C.                  |      |                           |                |           |            |      |    |               | Not connec                                                                                                                                                                                                                                                                                                   | cted (not bonded)                                                                                                                                                                                                                           |  |
| 54      | L6     | V <sub>SSBKP</sub>    |      |                           | S              |           |            |      |    | Х             | Stabilizatio                                                                                                                                                                                                                                                                                                 | n for low power voltage regulator.                                                                                                                                                                                                          |  |
| 55      | K6     | V <sub>18BKP</sub>    |      |                           | S              |           |            |      |    | x             | Stabilization for low power voltage regulator.<br>Requires external capacitors of at least $1\mu$ F<br>between V <sub>18BKP</sub> and V <sub>SS18BKP</sub> See <i>Figure 5</i> .<br><b>Note:</b> If the low power voltage regulator is<br>bypassed, this pin can be connected to an<br>external 1.8V supply. |                                                                                                                                                                                                                                             |  |
| 56      | J6     | N.C.                  |      |                           |                |           |            |      |    |               | Not connec                                                                                                                                                                                                                                                                                                   | cted (not bonded)                                                                                                                                                                                                                           |  |
| 57      | H6     | N.C.                  |      |                           |                |           |            |      |    |               | Not connec                                                                                                                                                                                                                                                                                                   | cted (not bonded)                                                                                                                                                                                                                           |  |
| 58      | G6     | V <sub>18</sub>       | s    |                           |                |           |            |      |    |               | external ca                                                                                                                                                                                                                                                                                                  | n for main voltage regulator. Requires pacitors of at least $10\mu$ F + $33$ nF $_{18}$ and V <sub>SS18</sub> . See <i>Figure 5</i> .                                                                                                       |  |

## Table 4. STR710 pin description



| Pin n°     STR/10 pin description $\widehat{P}$ in n° $\widehat{P}$ input     Output |                  |                                       |      |                           |                |           |            |      |    |                                     |                              |                                                           |                                  |  |
|--------------------------------------------------------------------------------------|------------------|---------------------------------------|------|---------------------------|----------------|-----------|------------|------|----|-------------------------------------|------------------------------|-----------------------------------------------------------|----------------------------------|--|
| Pin                                                                                  | I N <sup>2</sup> |                                       |      | lte <sup>1)</sup>         | _              | ut        | 01         | itpu | [  | Stdby                               | Main                         |                                                           |                                  |  |
| LQFP144                                                                              | BGA144           | Pin name                              | Type | Reset state <sup>1)</sup> | Input level    | interrupt | Capability | ОD   | dd | Active in S                         | function<br>(after<br>reset) | Alternate function                                        |                                  |  |
| 59                                                                                   | L7               | V <sub>SS18</sub>                     | S    |                           |                |           |            |      |    |                                     | Stabilizatio                 | on for main volta                                         | ge regulator.                    |  |
| 60                                                                                   | K7               | N.C.                                  |      |                           |                |           |            |      |    |                                     | Not connee                   | cted (not bonded                                          | l)                               |  |
| 61                                                                                   | J7               | D.0                                   | I/O  | 6)                        |                |           | 8mA        |      |    |                                     |                              |                                                           |                                  |  |
| 62                                                                                   | H7               | D.1                                   | I/O  | 6)                        |                |           | 8mA        |      |    |                                     |                              |                                                           |                                  |  |
| 63                                                                                   | M8               | D.2                                   | I/O  | 6)                        |                |           | 8mA        |      |    |                                     | External M                   | emory Interface                                           | data bus                         |  |
| 64                                                                                   | L8               | D.3                                   | I/O  | 6)                        |                |           | 8mA        |      |    |                                     |                              |                                                           |                                  |  |
| 65                                                                                   | M10              | D.4                                   | I/O  | 6)                        |                |           | 8mA        |      |    |                                     |                              |                                                           |                                  |  |
| 66                                                                                   | M11              | V <sub>DDA</sub>                      | S    |                           |                |           |            |      |    |                                     | Supply volt                  | tage for A/D Cor                                          | verter                           |  |
| 67                                                                                   | K8               | V <sub>SSA</sub>                      | S    |                           |                |           |            |      |    |                                     | Ground vo                    | Itage for A/D Co                                          | nverter                          |  |
| 68                                                                                   | J8               | N.C.                                  |      |                           |                |           |            |      |    |                                     | Not connee                   | cted (not bonded                                          | l)                               |  |
| 69                                                                                   | M9               | N.C.                                  |      |                           |                |           |            |      |    |                                     | Not connee                   | cted (not bonded                                          | l)                               |  |
| 70                                                                                   | L9               | N.C.                                  |      |                           |                |           |            |      |    |                                     | Not connee                   | cted (not bonded                                          | I)                               |  |
| 71                                                                                   | K9               | P1.0/T3.OCM<br>PB/AIN.0               | I/O  | pu                        | CT             |           | 4mA        | x    | x  |                                     | Port 1.0                     | Timer 3:<br>Output<br>Compare B                           | ADC: Analog input 0              |  |
| 72                                                                                   | L10              | P1.1/T3.ICAP<br>A/T3.EXTCLK/<br>AIN.1 | I/O  | pu                        | CT             |           | 4mA        | x    | x  |                                     | Port 1.1                     | Timer 3: Input<br>Capture A or<br>External Clock<br>input | ADC: Analog input 1              |  |
| 73                                                                                   | M12              | P1.2/T3.OCM<br>PA/AIN.2               | I/O  | pu                        | CT             |           | 4mA        | x    | х  |                                     | Port 1.2                     | Timer 3:<br>Output<br>Compare A                           | ADC: Analog input 2              |  |
| 74                                                                                   | L11              | P1.3/T3.ICAP<br>B/AIN.3               | I/O  | pu                        | CT             |           | 4mA        | х    | х  |                                     | Port 1.3                     | Timer 3: Input<br>Capture B                               | ADC: Analog input 3              |  |
| 75                                                                                   | K11              | P1.4/T1.ICAP<br>A/T1.EXTCLK           | I/O  | pu                        | C <sub>T</sub> |           | 4mA        | х    | х  |                                     | Port 1.4                     | Timer 1: Input<br>Capture A                               | Timer 1: External<br>Clock input |  |
| 76                                                                                   | K10              | P1.5/T1.ICAP<br>B                     | I/O  | pu                        | CT             |           | 4mA        | х    | х  |                                     | Port 1.5                     | Timer 1: Input<br>Capture B                               |                                  |  |
| 77                                                                                   | J12              | P1.6/T1.OCM<br>PB                     | I/O  | pu                        | CT             |           | 4mA        | х    | х  |                                     | Port 1.6                     | Timer 1:<br>Output<br>Compare B                           |                                  |  |
| 78                                                                                   | J11              | D.5                                   | I/O  | 6)                        |                |           | 8mA        |      |    |                                     |                              |                                                           |                                  |  |
| 79                                                                                   | L12              | D.6                                   | I/O  | 6)                        |                |           | 8mA        |      |    |                                     |                              |                                                           |                                  |  |
| 80                                                                                   | K12              | D.7                                   | I/O  | 6)                        |                |           | 8mA        |      |    | External Memory Interface: data bus |                              |                                                           |                                  |  |
| 81                                                                                   | J10              | D.8                                   | I/O  | 6)                        |                |           | 8mA        |      |    |                                     |                              |                                                           |                                  |  |
| 82                                                                                   | J9               | D.9                                   | I/O  | 6)                        |                |           | 8mA        |      |    |                                     |                              |                                                           |                                  |  |



## Table 4.STR710 pin description

| Pir     | n n°   |                       |      | ا                         | Inp         | ut        | Οι         | utput | t  | dby                                                    | Main                                                                                                                                                                           |                                                 |                   |  |
|---------|--------|-----------------------|------|---------------------------|-------------|-----------|------------|-------|----|--------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------|-------------------|--|
| LQFP144 | BGA144 | Pin name              | Type | Reset state <sup>1)</sup> | Input level | interrupt | Capability | OD    | dd | Active in Stdby                                        | function<br>(after<br>reset)                                                                                                                                                   | Alternate function                              |                   |  |
| 83      | H12    | V <sub>33IO-PLL</sub> | s    |                           |             |           |            |       |    |                                                        | Supply volt<br>reference4                                                                                                                                                      | age for digital I/O circu                       | uitry and for PLL |  |
| 84      | H11    | V <sub>SSIO-PLL</sub> | s    |                           |             |           |            |       |    |                                                        | Ground vo<br>reference <sup>4</sup>                                                                                                                                            | tage for digital I/O circ                       | uitry and for PLL |  |
| 85      | H10    | P1.7/T1.OCM<br>PA     | I/O  | pu                        | CT          |           | 4mA        | x     | x  |                                                        | Port 1.7                                                                                                                                                                       | Timer 1:<br>Output<br>Compare A                 |                   |  |
| 86      | H9     | P1.8                  | I/O  | pd                        | $C_{T}$     |           | 4mA        | Х     | Х  |                                                        | Port 1.8                                                                                                                                                                       | · · ·                                           |                   |  |
| 87      | G12    | N.C.                  |      |                           |             |           |            |       |    |                                                        | Not conne                                                                                                                                                                      | cted (not bonded)                               |                   |  |
| 88      | F12    | P1.11/CANRX           | I/O  | pu                        | CT          | х         | 4mA        | х     | х  |                                                        | Port 1.11                                                                                                                                                                      | CAN: receive data inp<br>Note: On STR710 an     |                   |  |
| 89      | H8     | P1.12/CANTX           | I/O  | pu                        | CT          |           | 4mA        | х     | х  |                                                        | Port 1.12                                                                                                                                                                      | CAN: Transmit data o<br>Note: On STR710 an      |                   |  |
| 90      | G11    | USBDP                 | I/O  |                           | CT          |           |            |       |    |                                                        | USB bidirectional data (data +). Reset state = Hiz<br><b>Note:</b> On STR710 and STR711 only<br>This pin requires an external pull-up to $V_{33}$ to<br>maintain a high level. |                                                 |                   |  |
| 91      | G10    | USBDN                 | I/O  |                           | CT          |           |            |       |    |                                                        |                                                                                                                                                                                | ctional data (data -). F<br>STR710 and STR711 o |                   |  |
| 92      | G9     | D.10                  | I/O  | 6)                        |             |           | 8mA        |       |    |                                                        |                                                                                                                                                                                |                                                 |                   |  |
| 93      | G8     | D.11                  | I/O  | 6)                        |             |           | 8mA        |       |    |                                                        |                                                                                                                                                                                |                                                 |                   |  |
| 94      | G7     | D.12                  | I/O  | 6)                        |             |           | 8mA        |       |    |                                                        | External M                                                                                                                                                                     | emory Interface: data                           | bue               |  |
| 95      | F11    | D.13                  | I/O  | 6)                        |             |           | 8mA        |       |    |                                                        |                                                                                                                                                                                | emory menace. data                              | bus               |  |
| 96      | F10    | D.14                  | I/O  | 6)                        |             |           | 8mA        |       |    |                                                        |                                                                                                                                                                                |                                                 |                   |  |
| 97      | F9     | D.15                  | I/O  | 6)                        |             |           | 8mA        |       |    |                                                        |                                                                                                                                                                                |                                                 |                   |  |
| 98      | F8     | A.0                   | 0    | 7)                        |             |           | 8mA        |       | Х  |                                                        |                                                                                                                                                                                |                                                 |                   |  |
| 99      | E12    | A.1                   | 0    | 7)                        |             |           | 8mA        |       | Х  |                                                        |                                                                                                                                                                                |                                                 |                   |  |
| 100     | E11    | A.2                   | 0    | 7)                        |             |           | 8mA        |       | Х  |                                                        | External M                                                                                                                                                                     | emory Interface: addre                          | ess bus           |  |
| 101     | C12    | A.3                   | 0    | 7)                        |             |           | 8mA        |       | Х  |                                                        |                                                                                                                                                                                |                                                 |                   |  |
| 102     | B12    | A.4                   | 0    | 7)                        |             |           | 8mA        |       | Х  |                                                        |                                                                                                                                                                                |                                                 |                   |  |
| 103     | E10    | V <sub>SS</sub>       | S    |                           |             |           |            |       |    | Ground voltage for digital I/O circuitry <sup>4)</sup> |                                                                                                                                                                                |                                                 |                   |  |
| 104     | E9     | V <sub>33</sub>       | S    |                           |             |           |            |       |    | Supply voltage for digital I/O circuitry <sup>4)</sup> |                                                                                                                                                                                |                                                 |                   |  |
| 105     | D12    | P1.9                  | I/O  | pd                        | CT          |           | 4mA        | Х     | Х  |                                                        |                                                                                                                                                                                |                                                 |                   |  |
| 106     | D11    | P1.10/<br>USBCLK      | I/O  | pd                        | C/<br>T     |           | 4mA        | х     | х  |                                                        | Port 1.10 USB: 48 MHZ<br>clock input                                                                                                                                           |                                                 |                   |  |



| Table 4. | STR710 pin description |
|----------|------------------------|
|----------|------------------------|

| Pir     | n n°   | -                      |      | te.                       | Inp            | ut        | Οι         | utpu | t  | dby             | Main                                                                                                                                | ain                                                 |                              |  |  |
|---------|--------|------------------------|------|---------------------------|----------------|-----------|------------|------|----|-----------------|-------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------|------------------------------|--|--|
| LQFP144 | BGA144 | Pin name               | Type | Reset state <sup>1)</sup> | Input level    | interrupt | Capability | ОD   | ЪР | Active in Stdby | function<br>(after<br>reset)                                                                                                        | Alterr                                              | ate function                 |  |  |
| 107     | D10    | P1.13/HCLK/<br>I0.SCL  | I/O  | pd                        | C <sub>T</sub> | x         | 4mA        | х    | x  |                 | Port 1.13                                                                                                                           | HDLC:<br>reference<br>clock input                   | I2C clock                    |  |  |
| 108     | C11    | P1.14/HRXD/<br>I0.SDA  | I/O  | pu                        | CT             | x         | 4mA        | х    | х  |                 | Port 1.14                                                                                                                           | HDLC:<br>Receive data<br>input                      | I2C serial data              |  |  |
| 109     | B11    | N.C.                   |      |                           |                |           |            |      |    |                 | Not conne                                                                                                                           | cted (not bonded                                    | l)                           |  |  |
| 110     | B10    | N.C.                   |      |                           |                |           |            |      |    |                 | Not conne                                                                                                                           | cted (not bonded)                                   |                              |  |  |
| 111     | C10    | P1.15/HTXD             | I/O  | pu                        | $C_T$          |           | 4mA        | Х    | Х  |                 | Port 1.15                                                                                                                           | HDLC: Transmi                                       | t data output                |  |  |
| 112     | A9     | V <sub>SS</sub>        | S    |                           |                |           |            |      |    |                 | Ground vo                                                                                                                           | Ind voltage for digital I/O circuitry <sup>4)</sup> |                              |  |  |
| 113     | B9     | V <sub>33</sub>        | S    |                           |                |           |            |      |    |                 | Supply vol                                                                                                                          | ply voltage for digital I/O circuitry <sup>4)</sup> |                              |  |  |
| 114     | C9     | A.5                    | 0    | 7)                        |                |           | 8mA        |      | Х  |                 |                                                                                                                                     |                                                     |                              |  |  |
| 115     | D9     | A.6                    | 0    | 7)                        |                |           | 8mA        |      | Х  |                 | -                                                                                                                                   |                                                     |                              |  |  |
| 116     | A11    | A.7                    | 0    | 7)                        |                |           | 8mA        |      | Х  |                 |                                                                                                                                     |                                                     |                              |  |  |
| 117     | A10    | A.8                    | 0    | 7)                        |                |           | 8mA        |      | Х  |                 |                                                                                                                                     |                                                     |                              |  |  |
| 118     | A8     | A.9                    | 0    | 7)                        |                |           | 8mA        |      | Х  |                 | External N                                                                                                                          | lemory Interface                                    | address bus                  |  |  |
| 119     | B8     | A.10                   | 0    | 7)                        |                |           | 8mA        |      | Х  |                 |                                                                                                                                     |                                                     |                              |  |  |
| 120     | C8     | A.11                   | 0    | 7)                        |                |           | 8mA        |      | Х  |                 |                                                                                                                                     |                                                     |                              |  |  |
| 121     | A12    | A.12                   | 0    | 7)                        |                |           | 8mA        |      | Х  |                 |                                                                                                                                     |                                                     |                              |  |  |
| 122     | D8     | A.13                   | 0    | 7)                        |                |           | 8mA        |      | Х  |                 |                                                                                                                                     |                                                     |                              |  |  |
|         |        |                        |      |                           |                |           |            |      |    |                 |                                                                                                                                     | SPI0 Master<br>in/Slave out<br>data                 | UART3 Transmit data output   |  |  |
| 123     | E8     | P0.0/S0.MISO<br>/U3.TX | I/O  | pu                        | CT             |           | 4mA        | Х    | х  |                 | Port 0.0 Note: Programming AF function<br>selects UART by default. BSPI must<br>be enabled by SPI_EN bit in the<br>BOOTCR register. |                                                     |                              |  |  |
|         |        | P0.1/S0.MOSI           |      |                           |                |           |            |      |    |                 |                                                                                                                                     | BSPI0: Master<br>out/Slave in<br>data               | UART3: Receive<br>Data input |  |  |
| 124     | Β7     | /U3.RX                 | I/O  | pu                        | CT             | х         | 4mA        | Х    | х  |                 | Port 0.1 Note: Programming AF function<br>selects UART by default. BSPI must<br>be enabled by SPI_EN bit in the<br>BOOTCR register. |                                                     |                              |  |  |



| Pin     | n°     |                         |      | e <sup>1)</sup>           | Inp            | ut        | Οι         | utpu | t  | Stdby                                   | Main                                                          | Alternate function                                                                    |                                       |
|---------|--------|-------------------------|------|---------------------------|----------------|-----------|------------|------|----|-----------------------------------------|---------------------------------------------------------------|---------------------------------------------------------------------------------------|---------------------------------------|
| LQFP144 | BGA144 | Pin name                | Type | Reset state <sup>1)</sup> | Input level    | interrupt | Capability | OD   | dd | Active in St                            | function<br>(after<br>reset)                                  |                                                                                       |                                       |
|         |        |                         |      |                           |                |           |            |      |    |                                         | BSPI0: Serial<br>Clock I2C1: Serial clock                     |                                                                                       |                                       |
| 125     | A7     | P0.2/S0.SCLK<br>/I1.SCL | I/O  | pu                        | C <sub>T</sub> | x         | 4mA        | х    | х  |                                         | Port 0.2                                                      | Note: Programn<br>selects I2C by d<br>enabled by SPI_<br>BOOTCR registe               | efault. BSPI must be<br>EN bit in the |
|         |        | P0.3/S0. <u>SS</u> /    |      |                           |                |           |            |      |    |                                         |                                                               | SPI0: Slave<br>Select input<br>active low.                                            | I2C1: Serial Data                     |
| 126     | A6     | I1.SDA                  | I/O  | pu                        | CT             |           | 4mA        | х    | х  |                                         | Port 0.3                                                      | Note: Programm<br>selects I2C by d<br>enabled by SPI_<br>BOOTCR registe               | efault. BSPI must be<br>EN bit in the |
| 127     | C7     | P0.4/S1.MISO            | I/O  | pu                        | $C_{T}$        |           | 4mA        | Х    | Х  |                                         | Port 0.4                                                      | SPI1: Master in/                                                                      | Slave out data                        |
| 128     | D7     | V <sub>SS18</sub>       | S    |                           |                |           |            |      |    |                                         | Stabilizatio                                                  | on for main voltag                                                                    | e regulator.                          |
| 129     | E7     | V <sub>18</sub>         | S    |                           |                |           |            |      |    |                                         | external ca                                                   | on for main voltag<br>apacitors of at lea<br><sub>18</sub> and V <sub>SS18</sub> . Se |                                       |
| 130     | F7     | A.14                    | 0    | 7)                        |                |           | 8mA        |      | Х  |                                         |                                                               |                                                                                       |                                       |
| 131     | B6     | A.15                    | 0    | 7)                        |                |           | 8mA        |      | Х  |                                         |                                                               |                                                                                       |                                       |
| 132     | C6     | A.16                    | 0    | 7)                        |                |           | 8mA        |      | Х  |                                         | Extornal                                                      | lemory Interface:                                                                     | addraaa bua                           |
| 133     | D6     | A.17                    | 0    | 7)                        |                |           | 8mA        |      | Х  |                                         |                                                               | lemory interface.                                                                     | address bus                           |
| 134     | E6     | A.18                    | 0    | 7)                        |                |           | 8mA        |      | Х  |                                         |                                                               |                                                                                       |                                       |
| 135     | A5     | A.19                    | 0    | 7)                        |                |           | 8mA        |      | Х  |                                         |                                                               |                                                                                       |                                       |
| 136     | B5     | WE.1                    | 0    | 5)                        |                |           | 8mA        |      | х  |                                         | External N<br>enable out                                      | •                                                                                     | active low MSB write                  |
| 137     | C5     | WE.0                    | 0    | 5)                        |                |           | 8mA        |      | х  |                                         | External Memory Interface: active low LSB write enable output |                                                                                       |                                       |
| 138     | A3     | V <sub>33</sub>         | S    |                           |                |           |            |      |    |                                         | Supply voltage for digital I/Os <sup>4)</sup>                 |                                                                                       |                                       |
| 139     | A2     | V <sub>SS</sub>         | S    |                           |                |           |            |      |    |                                         | Ground voltage for digital I/Os <sup>4)</sup>                 |                                                                                       |                                       |
| 140     | D5     | P0.5/S1.MOSI            | I/O  | pu                        | CT             |           | 4mA        | Х    | Х  | Port 0.5 SPI1: Master out/Slave In data |                                                               |                                                                                       |                                       |
| 141     | A4     | P0.6/S1.SCLK            | I/O  | pu                        | CT             | Х         | 4mA        | Х    | Х  | Port 0.6 SPI1: Serial Clock             |                                                               |                                                                                       |                                       |
| 142     | B4     | P0.7/S1.SS              | I/O  | pu                        | C <sub>T</sub> |           | 4mA        | Х    | Х  |                                         | Port 0.7 SPI1: Slave Select input active low                  |                                                                                       |                                       |

## Table 4. STR710 pin description



|         |        | •••••                 |      |                 |             |           |            |      |   |                              |                           |                                       |                                                                                |
|---------|--------|-----------------------|------|-----------------|-------------|-----------|------------|------|---|------------------------------|---------------------------|---------------------------------------|--------------------------------------------------------------------------------|
| Pin     | n°     |                       |      | e <sup>1)</sup> | Inp         | ut        | Οι         | utpu | t | tdby                         | Main                      |                                       |                                                                                |
| LQFP144 | BGA144 | Pin name              | Type | Reset state     | Input level | interrupt | Capability |      |   | function<br>(after<br>reset) | Alternate function        |                                       |                                                                                |
|         |        | P0.8/U0.RX/           |      |                 |             |           |            |      |   |                              | Port 0.8                  | UART0:<br>Receive Data<br>input       | UART0: Transmit<br>data output.                                                |
| 143     | C4     | U0.TX                 | I/O  | pd              | CT          | х         | 4mA        | Т    |   |                              | (half duple<br>Output. Th | x) if programmed                      | d for single wire UART<br>as Alternate Function<br>tated except when<br>ogress |
| 144     | В3     | P0.9/U0.TX/<br>BOOT.0 | I/O  | pd              | CT          |           | 4mA        | х    | х |                              | Port 0.9                  | Select Boot<br>Configuration<br>input | UART0: Transmit<br>data output                                                 |

#### Table 4. STR710 pin description

 The Reset configuration of the I/O Ports is IPUPD (input pull-up/pull down). Refer to Table 6 on page 30. The Port bit configuration at reset is PC0=1, PC1=1, PC2=0. The port data register bit (PD) value depends on the pu/pd column which specifies whether the pull-up or pull-down is enabled at reset

2. In reset state, these pins configured as Input PU/PD with weak pull-up enabled. They must be configured by software as Alternate Function (see *Table 6: Port bit configuration table on page 30*) to be used by the External Memory Interface.

- In reset state, these pins configured as Input PU/PD with weak pull-down enabled to output Address 0x0000 0000 using the External Memory Interface. To access memory banks greater than 1Mbyte, they need to be configured by software as Alternate Function (see *Table 6: Port bit configuration table on* page 30).
- 4.  $V_{33IO-PLL}$  and  $V_{33}$  are internally connected.  $V_{SSIO-PLL}$  and  $V_{SS}$  are internally connected.
- 5. During the reset phase, these pins are in input pull-up state. When reset is released, they are configured as Output Push-Pull.
- 6. During the reset phase, these pins are in input pull-up state. When reset is released, they are configured as Hi-Z.
- 7. During the reset phase, these pins are in input pull-down state. When reset is released, they are configured as Output Push-Pull.
- 8. During the reset phase, this pin is in input floating state. When reset is released, it is configured as Output Push-Pull.



## 3.4 Pin description for 64-pin packages





1. CANTX and CANRX in STR712F only, in STR715F they are general purpose I/Os.





#### Figure 4. STR711 LQFP64 pinout

#### Legend / abbreviations for Table 5:

| Туре:                               | I = input, O = output, S = supply, HiZ= high impedance,                                                                                                                                                                                                                                                                                                                  |
|-------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| In/Output level:<br>Port and contro | $\label{eq:constraint} \begin{array}{l} C = CMOS \; 0.3 V_{DD} / 0.7 V_{DD} \\ C_T = CMOS \; 0.3 V_{DD} / 0.7 V_{DD} \; \text{with input trigger} \\ T_T = TTL \; 0.8 V \; / \; 2 V \; \text{with input trigger} \\ C/T = Programmable \; \text{levels: CMOS } \; 0.3 V_{DD} / 0.7 V_{DD} \; \text{or TTL } \; 0.8 V \; / \; 2 V \\ \text{I configuration:} \end{array}$ |
| Input:                              | pu/pd= software enabled internal pull-up or pull down<br>pu= in reset state, the internal $100k\Omega$ weak pull-up is enabled.<br>pd = in reset state, the internal $100k\Omega$ weak pull-down is enabled.                                                                                                                                                             |
| Output:                             | OD = open drain (logic level)<br>PP = push-pull<br>T = true OD, (P-Buffer and protection diode to VDD not implemented),                                                                                                                                                                                                                                                  |
| 5V tolerant.                        |                                                                                                                                                                                                                                                                                                                                                                          |



| Pin n° |                                   |      | ( <b>1</b>                | Inp            | ut        | Οι         | Itput | t  | dby             | Main                                                                         |                                       |                                                                                             |
|--------|-----------------------------------|------|---------------------------|----------------|-----------|------------|-------|----|-----------------|------------------------------------------------------------------------------|---------------------------------------|---------------------------------------------------------------------------------------------|
| LQFP64 | Pin name                          | Type | Reset state <sup>1)</sup> | Input level    | interrupt | Capability | ОD    | ЬР | Active in Stdby | Main<br>function<br>(after<br>reset)                                         | Alterr                                | nate function                                                                               |
|        |                                   |      |                           |                |           |            |       |    |                 |                                                                              | UART1:<br>Receive Data<br>input       | UART1: Transmit data output.                                                                |
| 1      | P0.10/U1.RX/<br>U1.TX/<br>SC.DATA | I/O  | pd                        | CT             | x         | 4mA        | Т     |    |                 | Port 0.10                                                                    | wire UART (half<br>as Alternate Fur   | In/DataOut or single<br>duplex) if programmed<br>action Output. The pin<br>except when UART |
| 2      | P0.11/BOOT.1<br>/U1.TX            | I/O  | pd                        | CT             |           | 4mA        | х     | x  |                 | Port 0.11                                                                    | Select Boot<br>Configuration<br>input | UART1: Transmit data output.                                                                |
| 3      | P0.12/SC.CLK                      | I/O  | pd                        | CT             |           | 4mA        | Х     | Х  |                 | Port 0.12                                                                    | Smartcard refere                      | ence clock output                                                                           |
| 4      | V <sub>SS</sub>                   | S    |                           |                |           |            |       |    |                 | Ground vo                                                                    | oltage for digital I/                 | Os <sup>2)</sup>                                                                            |
| 5      | P0.13/U2.RX/<br>T2.OCMPA          | I/O  | pu                        | CT             | x         | 4mA        | х     | x  |                 | Port 0.13                                                                    | UART2:<br>Receive Data<br>input       | Timer2: Output<br>Compare A output                                                          |
| 6      | P0.14/U2.TX/<br>T2.ICAPA          | I/O  | pu                        | CT             |           | 4mA        | х     | x  |                 | Port 0.14                                                                    | UART2:<br>Transmit data<br>output     | Timer2: Input Capture<br>A input                                                            |
| 7      | BOOTEN                            | I    |                           | CT             |           |            |       |    |                 | Boot conti<br>pins                                                           | ol input. Enables                     | sampling of BOOT[1:0]                                                                       |
| 8      | V <sub>SS</sub>                   | S    |                           |                |           |            |       |    |                 | Ground vo                                                                    | oltage for digital I/                 | Os <sup>2)</sup>                                                                            |
| 9      | V <sub>33</sub>                   | S    |                           |                |           |            |       |    |                 | Supply vo                                                                    | Itage for digital I/0                 | Os <sup>2)</sup>                                                                            |
| 10     | JTDI                              | I    |                           | Τ <sub>Τ</sub> |           |            |       |    |                 | JTAG Data                                                                    | a input. External p                   | oull-up required.                                                                           |
| 11     | JTMS                              | I    |                           | Τ <sub>Τ</sub> |           |            |       |    |                 | JTAG Moo<br>required.                                                        | le Selection Input                    | t. External pull-up                                                                         |
| 12     | JTCK                              | Ι    |                           | С              |           |            |       |    |                 | JTAG Cloo<br>required.                                                       | ck Input. External                    | pull-up or pull-down                                                                        |
| 13     | JTDO                              | 0    |                           |                |           | 8mA        |       | х  |                 | JTAG Data                                                                    | a output. <b>Note:</b> R              | eset state = HiZ.                                                                           |
| 14     | JTRST                             | Ι    |                           | Τ <sub>Τ</sub> |           |            |       |    |                 | JTAG Res                                                                     | et Input. External                    | pull-up required.                                                                           |
| 15     | NU                                |      |                           |                |           |            |       |    |                 | Reserved                                                                     | , must be forced t                    | o ground.                                                                                   |
| 16     | TEST                              |      |                           |                |           |            |       |    |                 | Reserved, must be forced to ground.                                          |                                       |                                                                                             |
| 17     | V <sub>33IO-PLL</sub>             | S    |                           |                |           |            |       |    |                 | Supply voltage for digital I/O circuitry and for PLL reference <sup>2)</sup> |                                       |                                                                                             |
| 18     | V <sub>SSIO-PLL</sub>             | S    |                           |                |           |            |       |    |                 | Ground voltage for digital I/O circuitry and for PLL reference <sup>2)</sup> |                                       |                                                                                             |
| 19     | СК                                | I    |                           | С              |           |            |       |    |                 | Reference clock input                                                        |                                       |                                                                                             |

### Table 5. STR711/STR712/STR715 pin description



| Pin n° |                                       |      | e <sup>1)</sup>           | Inp            | ut        | Οι         | Itpu | t  | dby             | Main                                                                                                                                                                                                                                                                                                                                         |                                                                                         |                                                            |
|--------|---------------------------------------|------|---------------------------|----------------|-----------|------------|------|----|-----------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------|------------------------------------------------------------|
| LQFP64 | Pin name                              | Type | Reset state <sup>1)</sup> | Input level    | interrupt | Capability | ОD   | РР | Active in Stdby | function<br>(after<br>reset)                                                                                                                                                                                                                                                                                                                 | Alternate function                                                                      |                                                            |
| 20     | P0.15/                                |      |                           | Τ <sub>Τ</sub> | х         |            |      |    | х               | Port 0.15                                                                                                                                                                                                                                                                                                                                    | Wakeup from Sta                                                                         | andby mode input.                                          |
| 20     | WAKEUP                                | 1    |                           | • 1            | ~         |            |      |    | ~               | Note: This                                                                                                                                                                                                                                                                                                                                   | s port is input only                                                                    | <b>/</b> .                                                 |
| 21     | RTCXTI                                |      |                           |                |           |            |      |    |                 | Realtime (<br>amplifier c                                                                                                                                                                                                                                                                                                                    |                                                                                         | put of 32 kHz oscillator                                   |
| 22     | RTCXTO                                |      |                           |                |           |            |      |    |                 | Output of                                                                                                                                                                                                                                                                                                                                    | 32 kHz oscillator                                                                       | amplifier circuit                                          |
| 23     | STDBY                                 | I/O  |                           | CT             |           | 4mA        | x    |    | x               | Input: Hardware Standby mode entry input active<br>low.<br><b>Caution:</b> External pull-up to V <sub>33</sub> required to select<br>normal mode.<br>Output: Standby mode active low output following<br>Software Standby mode entry.<br><b>Note:</b> In Standby mode all pins are in high<br>impedance except those marked Active in Stdby. |                                                                                         |                                                            |
| 24     | RSTIN                                 | Ι    |                           | $C_{T}$        |           |            |      |    | Х               | Reset inpu                                                                                                                                                                                                                                                                                                                                   | ut                                                                                      |                                                            |
| 25     | V <sub>SSBKP</sub>                    |      |                           | S              |           |            |      |    | Х               | Stabilizatio                                                                                                                                                                                                                                                                                                                                 | on for low power v                                                                      | voltage regulator.                                         |
| 26     | V <sub>18BKP</sub>                    |      |                           | S              |           |            |      |    | х               | Requires of between \ <b>Note:</b> If the                                                                                                                                                                                                                                                                                                    | e low power volta<br>this pin can be co                                                 | rs of at least 1µF<br><sub>BKP</sub> See <i>Figure 5</i> . |
| 27     | V <sub>18</sub>                       | s    |                           |                |           |            |      |    |                 | external c                                                                                                                                                                                                                                                                                                                                   | on for main voltag<br>apacitors of at lea<br>/ <sub>18</sub> and V <sub>SS18</sub> . Se |                                                            |
| 28     | V <sub>SS18</sub>                     | S    |                           |                |           |            |      |    |                 | Stabilizati                                                                                                                                                                                                                                                                                                                                  | on for main voltag                                                                      | je regulator.                                              |
| 29     | V <sub>DDA</sub>                      | S    |                           |                |           |            |      |    |                 | Supply vo                                                                                                                                                                                                                                                                                                                                    | Itage for A/D Con                                                                       | verter                                                     |
| 30     | V <sub>SSA</sub>                      | S    |                           |                |           |            |      |    |                 | Ground vo                                                                                                                                                                                                                                                                                                                                    | oltage for A/D Cor                                                                      | nverter                                                    |
| 31     | P1.0/T3.OCM<br>PB/AIN.0               | I/O  | pu                        | CT             |           | 4mA        | х    | х  |                 | Port 1.0                                                                                                                                                                                                                                                                                                                                     | Timer 3: Output<br>Compare B                                                            | ADC: Analog input 0                                        |
| 32     | P1.1/T3.ICAP<br>A/T3.EXTCLK<br>/AIN.1 | I/O  | pu                        | CT             |           | 4mA        | х    | х  |                 | Port 1.1 Timer 3: Input<br>Capture A or<br>External Clock<br>input ADC: Analog input 1                                                                                                                                                                                                                                                       |                                                                                         |                                                            |
| 33     | P1.2/T3.OCM<br>PA/AIN.2               | I/O  | pu                        | CT             |           | 4mA        | х    | х  |                 | Port 1.2                                                                                                                                                                                                                                                                                                                                     | Timer 3: Output<br>Compare A                                                            | ADC: Analog input 2                                        |
| 34     | P1.3/T3.ICAP<br>B/AIN.3               | I/O  | pu                        | C <sub>T</sub> |           | 4mA        | х    | х  |                 | Port 1.3 Timer 3: Input<br>Capture B ADC: Analog input 3                                                                                                                                                                                                                                                                                     |                                                                                         |                                                            |
| 35     | P1.4/T1.ICAP<br>A/T1.EXTCLK           | I/O  | pu                        | CT             |           | 4mA        | х    | х  |                 | Port 1.4                                                                                                                                                                                                                                                                                                                                     | Timer 1: Input<br>Capture A                                                             | Timer 1: External<br>Clock input                           |

 Table 5.
 STR711/STR712/STR715 pin description (continued)



| Pin n° |                       |      | (Lé                       | Inp            | ut        | Ou         | Itput | t  | dby             | Main                                                   |                                      |                                                                          |
|--------|-----------------------|------|---------------------------|----------------|-----------|------------|-------|----|-----------------|--------------------------------------------------------|--------------------------------------|--------------------------------------------------------------------------|
| LQFP64 | Pin name              | Type | Reset state <sup>1)</sup> | Input level    | interrupt | Capability | ОD    | dd | Active in Stdby | function<br>(after<br>reset)                           | Alterr                               | nate function                                                            |
| 36     | P1.5/T1.ICAP<br>B     | I/O  | pu                        | C <sub>T</sub> |           | 4mA        | х     | х  |                 | Port 1.5                                               | Timer 1: Input<br>Capture B          |                                                                          |
| 37     | P1.6/T1.OCM<br>PB     | I/O  | pu                        | CT             |           | 4mA        | х     | х  |                 | Port 1.6                                               | Timer 1: Output<br>Compare B         |                                                                          |
| 38     | V <sub>33IO-PLL</sub> | s    |                           |                |           |            |       |    |                 | Supply vo<br>reference <sup>2</sup>                    |                                      | O circuitry and for PLL                                                  |
| 39     | V <sub>SSIO-PLL</sub> | S    |                           |                |           |            |       |    |                 | Ground vo                                              |                                      | O circuitry and for PLL                                                  |
| 40     | P1.7/T1.OCM<br>PA     | I/O  | pu                        | CT             |           | 4mA        | х     | х  |                 | Port 1.7                                               | Timer 1: Output<br>Compare A         |                                                                          |
| 41     | P1.8                  | I/O  | pd                        | $C_{T}$        |           | 4mA        | Х     | Х  |                 | Port 1.8                                               |                                      |                                                                          |
| 42     | P1.11/CANRX           | I/O  | pu                        | C <sub>T</sub> | х         | 4mA        | х     | х  |                 | Port 1.11                                              | CAN: receive da <b>Note:</b> On STR7 | ta input<br>10 and STR712 only                                           |
| 43     | P1.12/CANTX           | I/O  | pu                        | C <sub>T</sub> |           | 4mA        | х     | х  |                 | Port 1.12                                              | CAN: Transmit d<br>Note: On STR7     | ata output<br>10 and STR712 only                                         |
| 42     | USBDP                 | I/O  |                           | CT             |           |            |       |    |                 | Note: On<br>This pin re                                | STR710 and STF                       | a +). Reset state = HiZ<br>R711 only<br>al pull-up to V <sub>33</sub> to |
| 43     | USBDN                 | I/O  |                           | C <sub>T</sub> |           |            |       |    |                 |                                                        | ectional data (dat<br>STR710 and STF | a -). Reset state = HiZ<br>3711 only.                                    |
| 44     | V <sub>SS</sub>       | S    |                           |                |           |            |       |    |                 | Ground vo                                              | ltage for digital I/                 | O circuitry <sup>2)</sup>                                                |
| 45     | P1.9                  | I/O  | pd                        | C <sub>T</sub> |           | 4mA        | Х     | Х  |                 | Port 1.9                                               |                                      |                                                                          |
| 46     | P1.10/USBCL<br>K      | I/O  | pd                        | C/<br>T        |           | 4mA        | х     | х  |                 | Port 1.10                                              | USB: 48 MHZ<br>clock input           |                                                                          |
| 47     | P1.13/HCLK/I<br>0.SCL | I/O  | pd                        | CT             | х         | 4mA        | х     | х  |                 | Port 1.13                                              | HDLC:<br>reference clock<br>input    | I2C clock                                                                |
| 48     | P1.14/HRXD/I<br>0.SDA | I/O  | pu                        | C <sub>T</sub> | х         | 4mA        | х     | х  |                 | Port 1.14                                              | HDLC: Receive data input             | I2C serial data                                                          |
| 49     | P1.15/HTXD            | I/O  | pu                        | $C_T$          |           | 4mA        | Х     | Х  |                 | Port 1.15 HDLC: Transmit data output                   |                                      |                                                                          |
| 50     | V <sub>SS</sub>       | S    |                           |                |           |            |       |    |                 | Ground voltage for digital I/O circuitry <sup>2)</sup> |                                      |                                                                          |
| 51     | V <sub>33</sub>       | S    |                           |                |           |            |       |    |                 | Supply voltage for digital I/O circuitry <sup>2)</sup> |                                      |                                                                          |

## Table 5. STR711/STR712/STR715 pin description (continued)



| Pin n° | _                       | e <sup>1)</sup> | Inp                       | ut             | Ou        | Itput      | t  | dby | Main            | ŕ                            |                                                                                         |                                                                         |
|--------|-------------------------|-----------------|---------------------------|----------------|-----------|------------|----|-----|-----------------|------------------------------|-----------------------------------------------------------------------------------------|-------------------------------------------------------------------------|
| LQFP64 | Pin name                | Type            | Reset state <sup>1)</sup> | Input level    | interrupt | Capability | до | dd  | Active in Stdby | function<br>(after<br>reset) | Alterr                                                                                  | ate function                                                            |
|        | P0.0/S0.MISO            |                 |                           |                |           |            |    |     |                 |                              | SPI0 Master<br>in/Slave out<br>data                                                     | UART3 Transmit data<br>output                                           |
| 52     | /U3.TX                  | I/O             | pu                        | CT             |           | 4mA        | Х  | Х   |                 | Port 0.0                     | UART by default                                                                         | ning AF function selects<br>. BSPI must be<br>EN bit in the BOOTCR      |
|        | P0.1/S0.MOSI            |                 |                           |                |           |            |    |     |                 |                              | BSPI0: Master<br>out/Slave in<br>data                                                   | UART3: Receive Data input                                               |
| 53     | /U3.RX                  | I/O             | pu                        | CT             | x         | 4mA        | х  | х   |                 | Port 0.1                     | UART by default                                                                         | ning AF function selects<br>. BSPI must be<br>.EN bit in the BOOTCR     |
|        |                         |                 |                           |                |           |            |    |     |                 |                              | BSPI0: Serial<br>Clock                                                                  | I2C1: Serial clock                                                      |
| 54     | P0.2/S0.SCLK<br>/I1.SCL | I/O             | pu                        | C <sub>T</sub> | Х         | 4mA        | х  | х   |                 | Port 0.2                     | I2C by default. E                                                                       | ning AF function selects<br>SPI must be enabled<br>the BOOTCR register. |
|        | P0.3/S0. <u>SS</u> /I1  | -               |                           | 0              |           | 1          | V  | v   |                 | Dart 0.0                     | SPI0: Slave<br>Select input<br>active low.                                              | I2C1: Serial Data                                                       |
| 55     | .SDA                    | I/O             | pu                        | CT             |           | 4mA        | Х  | Х   |                 | Port 0.3                     | I2C by default. E                                                                       | hing AF function selects<br>SPI must be enabled<br>the BOOTCR register. |
| 56     | P0.4/S1.MISO            | I/O             | pu                        | $C_{T}$        |           | 4mA        | Х  | Х   |                 | Port 0.4                     | SPI1: Master in/                                                                        | Slave out data                                                          |
| 57     | V <sub>SS18</sub>       | S               |                           |                |           |            |    |     |                 | Stabilizati                  | on for main voltag                                                                      | je regulator.                                                           |
| 58     | V <sub>18</sub>         | S               |                           |                |           |            |    |     |                 | external c                   | on for main voltag<br>apacitors of at lea<br>/ <sub>18</sub> and V <sub>SS18</sub> . Se |                                                                         |
| 59     | V <sub>SS</sub>         | S               |                           |                |           |            |    |     |                 | Ground vo                    | d voltage for digital I/Os                                                              |                                                                         |
| 60     | P0.5/S1.MOSI            | I/O             | pu                        | $C_T$          |           | 4mA        | Х  | Х   |                 | Port 0.5                     | .5 SPI1: Master out/Slave In data                                                       |                                                                         |
| 61     | P0.6/S1.SCLK            | I/O             | pu                        | $C_T$          | Х         | 4mA        | Х  | Х   |                 | Port 0.6                     | .6 SPI1: Serial Clock                                                                   |                                                                         |
| 62     | P0.7/S1.SS              | I/O             | pu                        | $C_T$          |           | 4mA        | Х  | Х   |                 | Port 0.7                     | SPI1: Slave Sele                                                                        | ect input active low                                                    |

 Table 5.
 STR711/STR712/STR715 pin description (continued)



| Pin n° |                       |      | e <sup>1</sup> )          | Inp         | ut        | Οι         | Itput | t  | Stdby        | Main                         | Alternate function                                                                                                                                                                    |                                |  |
|--------|-----------------------|------|---------------------------|-------------|-----------|------------|-------|----|--------------|------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------|--|
| LQFP64 | Pin name              | Type | Reset state <sup>1)</sup> | Input level | interrupt | Capability | ao    | dd | Active in St | function<br>(after<br>reset) |                                                                                                                                                                                       |                                |  |
|        | P0.8/U0.RX/U          |      |                           |             |           |            |       |    |              | Port 0.8                     | UART0:<br>Receive Data<br>input                                                                                                                                                       | UART0: Transmit data output.   |  |
| 63     | 0.TX                  | I/O  | pd                        | CT          | Х         | 4mA        | Т     |    |              | (half duple<br>Output. Th    | ote: This pin may be used for single wire UART<br>alf duplex) if programmed as Alternate Function<br>utput. The pin will be tri-stated except when<br>ART transmission is in progress |                                |  |
| 64     | P0.9/U0.TX/B<br>OOT.0 | I/O  | pd                        | CT          |           | 4mA        | х     | x  |              | Port 0.9                     | Select Boot<br>Configuration<br>input                                                                                                                                                 | UART0: Transmit data<br>output |  |

#### Table 5. STR711/STR712/STR715 pin description (continued)

 The Reset configuration of the I/O Ports is IPUPD (input pull-up/pull down). Refer to Table 6 on page 30. The Port bit configuration at reset is PC0=1, PC1=1, PC2=0. The port data register bit (PD) value depends on the pu/pd column which specifies whether the pull-up or pull-down is enabled at reset

2.  $V_{\rm 33IO\text{-}PLL}$  and  $V_{\rm 33}$  are internally connected.  $V_{\rm SSIO\text{-}PLL}$  and  $V_{\rm SS}$  are internally connected.

## 3.5 External connections







## 3.6 I/O port configuration

#### Table 6. Port bit configuration table

|        | Configuration mode              | Input              |                       | kD<br>ister     | PxC2     | PxC1     | PxC0     |  |
|--------|---------------------------------|--------------------|-----------------------|-----------------|----------|----------|----------|--|
|        |                                 | buffer             | Read<br>access        | Write<br>access | register | register | register |  |
|        | TTL Input Floating              | TTL floating       | I/O pin               | don't care      | 0        | 0        | 1        |  |
|        | CMOS Input Floating             | CMOS floating      | I/O pin               | don't care      | 0        | 1        | 0        |  |
| INPUT  | CMOS Input Pull-Down<br>(IPUPD) | CMOS Pull-<br>Down | I/O pin               | 0               | 0        | 1        | 1        |  |
|        | CMOS Input Pull-Up (IPUPD)      | CMOS<br>Pull-Up    | I/O pin               | 1               | 0        | 1        | 1        |  |
|        | Analog input                    | AIN                | 0                     | don't care      | 0        | 0        | 0        |  |
|        | Output Open-Drain               | N.A.               | I/O pin               | 0 or 1          | 1        | 0        | 0        |  |
| OUTPUT | Output Push-Pull                | N.A.               | last value<br>written | 0 or 1          | 1        | 0        | 1        |  |
|        | Alternate Function Open-Drain   | CMOS floating      | I/O pin               | don't care      | 1        | 1        | 0        |  |
|        | Alternate Function Push-Pull    | CMOS floating      | I/O pin               | don't care      | 1        | 1        | 1        |  |

#### Legend:

AIN: Analog Input

CMOS: CMOS Input levels

IPUPD: Input Pull Up /Pull Down

TTL: TTL Input levels

N.A.: not applicable. In Output mode, a read access to the port gets the output latch value.



57

## 3.7 Memory mapping





Doc ID 10350 Rev 13

|                                                          | Memory Space<br>+ 16K RWW + I             |                |                                                          | Memory Space<br>+ 16K RWW +               |                |                                                          | Memory Space<br>+ 16K RWW +               |             |
|----------------------------------------------------------|-------------------------------------------|----------------|----------------------------------------------------------|-------------------------------------------|----------------|----------------------------------------------------------|-------------------------------------------|-------------|
| x4010 DFBF                                               | FLASH Registers                           | 36b            | 0x4010 DFBF<br>0x4010 0000                               | FLASH Registers                           | 36b            | 0x4010 DFBF<br>0x4010 0000                               | FLASH Registers                           | 30          |
| 0x400C 4000                                              | reserved                                  |                | 0x400C 4000                                              | reserved                                  |                | 0x400C 4000                                              | reserved                                  | ļ           |
| 0x400C 4000                                              | B1F1                                      | 8К             | 0x400C 4000                                              | B1F1                                      | 8К             | 0x4000 4000                                              | B1F1                                      | ε           |
| 0x400C 2000                                              | B1F0                                      | 8K             | 0x400C 2000                                              | B1F0                                      | 8K             | 0x400C 2000                                              | B1F0                                      | 8           |
| 0x400C 0000                                              | reserved                                  |                | 0x400C 0000                                              | reserved                                  |                | 0x400C 0000                                              | reserved                                  |             |
| 0x4004 0000                                              |                                           |                | 0x4004 0000                                              |                                           |                | 0x4004 0000                                              |                                           |             |
|                                                          | reserved                                  | 64K            |                                                          | reserved                                  | 64K            |                                                          | B0F7                                      | 6           |
| 0x4003 0000                                              |                                           |                | 0x4003 0000                                              |                                           |                | 0x4003 0000                                              |                                           |             |
|                                                          | reserved                                  | 64K            |                                                          | reserved                                  | 64K            |                                                          | B0F6                                      | 6           |
| 0x4002 0000                                              |                                           |                | 0x4002 0000                                              |                                           |                | 0x4002 0000                                              |                                           | -           |
|                                                          | reserved                                  | 64K            |                                                          | B0F5                                      | 64K            |                                                          | B0F5                                      | 6           |
| 0x4001 0000                                              |                                           |                | 0x4001 0000                                              |                                           |                | 0x4001 0000                                              |                                           | -           |
| 0x4000 8000                                              | B0F4<br>B0F3                              | 32K<br>8K      | 0x4000 8000                                              | B0F4<br>B0F3                              | 32K<br>8K      | 0x4000 8000.                                             | B0F4<br>B0F3                              | 3           |
| 0x4000 6000<br>0x4000 4000<br>0x4000 2000<br>0x4000 0000 | B0F2<br>B0F1<br>B0F0                      | 8K<br>8K<br>8K | 0x4000 6000<br>0x4000 4000<br>0x4000 2000<br>0x4000 0000 | B0F2<br>B0F1<br>B0F0                      | 8K<br>8K<br>8K | 0x4000 6000<br>0x4000 4000<br>0x4000 2000<br>0x4000 0000 | B0F2<br>B0F1<br>B0F0                      | 8<br>8<br>8 |
|                                                          | STR715FR0xx<br>STR711FR0xx<br>STR712FR0xx | ſ              |                                                          | STR710FZ1xx<br>STR711FR1xx<br>STR712FR1xx |                | :                                                        | STR710F72xx<br>STR711FR2xx<br>STR712FR2xx | ſ           |

#### Figure 7. Mapping of Flash memory versions

#### Table 7. RAM memory mapping

| Part number                                            | RAM size  | Start address | End address |
|--------------------------------------------------------|-----------|---------------|-------------|
| STR715FR0xx<br>STR711FR0xx<br>STR712FR0xx              | 16 Kbytes | 0x2000 0000   | 0x2000 3FFF |
| STR710FZ1xx<br>STR711FR1xx<br>STR712FR1xx              | 32 Kbytes | 0x2000 0000   | 0x2000 7FFF |
| STR710FR2xx<br>STR710Rxx<br>STR711FR2xx<br>STR712FR2xx | 64 Kbytes | 0x2000 0000   | 0x2000 FFFF |



57





Doc ID 10350 Rev 13

#### **Electrical parameters** 4

#### 4.1 Parameter conditions

Unless otherwise specified, all voltages are referred to V<sub>SS</sub>.

#### 4.1.1 Minimum and maximum values

Unless otherwise specified the minimum and maximum values are guaranteed in the worst conditions of ambient temperature, supply voltage and frequencies by tests in production on 100% of the devices with an ambient temperature at  $T_A=25^{\circ}C$  and  $T_A=T_Amax$  (given by the selected temperature range).

Data based on characterization results, design simulation and/or technology characteristics are indicated in the table footnotes and are not tested in production. Based on characterization, the minimum and maximum values refer to sample tests and represent the mean value plus or minus three times the standard deviation (mean $\pm 3\Sigma$ ).

#### 4.1.2 **Typical values**

Unless otherwise specified, typical data are based on  $T_A=25^{\circ}C$ ,  $V_{33}=3.3V$  (for the 3.0V≰/33\$.6V voltage range) and V18=1.8V. They are given only as design guidelines and are not tested.

Typical ADC accuracy values are determined by characterization of a batch of samples from a standard diffusion lot over the full temperature range, where 95% of the devices have an error less than or equal to the value indicated (mean $\pm 2\Sigma$ ).

#### 4.1.3 Typical curves

Unless otherwise specified, all typical curves are given only as design guidelines and are not tested.

#### 4.1.4 Loading capacitor

The loading conditions used for pin parameter measurement are shown in Figure 9.

#### 4.1.5 Pin input voltage

The input voltage measurement on a pin of the device is described in *Figure 10*.

#### Figure 9. **Pin loading conditions** Figure 10.





## 4.2 Absolute maximum ratings

Stresses above those listed as "absolute maximum ratings" may cause permanent damage to the device. This is a stress rating only and functional operation of the device under these conditions is not implied. Exposure to maximum rating conditions for extended periods may affect device reliability.

| Symbol                                                                                                          | Ratings                                                                                             | Min                              | Мах                  | Unit |
|-----------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------|----------------------------------|----------------------|------|
| V <sub>33</sub> - V <sub>SS</sub>                                                                               | External 3.3V Supply voltage (including AV <sub>DD</sub> and V <sub>33IO</sub> . PLL) <sup>2)</sup> | -0.3                             | 4.0                  |      |
| V <sub>18BKP</sub> - V <sub>SSBKP</sub>                                                                         | Digital 1.8V Supply voltage on $V_{18BKP}$ backup supply <sup>2)</sup>                              | -0.3                             | 2.0                  | v    |
| V <sub>IN</sub>                                                                                                 | Input voltage on true open drain pin (P0.10) <sup>1)</sup>                                          | V <sub>ss</sub> -0.3             | +5.5                 |      |
| in a second s | Input voltage on any other pin 1)                                                                   | V <sub>ss</sub> -0.3             | V <sub>33</sub> +0.3 |      |
| l∆V <sub>33x</sub> l                                                                                            | Variations between different<br>3.3V power pins                                                     | 50                               | 50                   |      |
| l∆V <sub>18x</sub> l                                                                                            | Variations between different 1.8V power pins <sup>5)</sup>                                          | 25                               | 25                   | mV   |
| IV <sub>SSX</sub> - V <sub>SS</sub> I                                                                           | Variations between all the different ground pins                                                    | 50                               | 50                   |      |
| V <sub>ESD(HBM)</sub>                                                                                           | Electro-static discharge<br>voltage (Human Body Model)                                              | ) see : Absolute maximum ratings |                      |      |
| V <sub>ESD(MM)</sub>                                                                                            | Electro-static discharge voltage (Machine Model)                                                    | (electrical sensit               | ivity) on page 49    |      |

Table 8. Voltage characteristics



| Symbol                      | Ratings                                                                      | Max. | Unit |
|-----------------------------|------------------------------------------------------------------------------|------|------|
| I <sub>V33</sub>            | Total current into $V_{33}/V_{33IO-PLL}$ power lines (source) <sup>2)</sup>  | 150  |      |
| I <sub>VSS</sub>            | Total current out of $V_{SS}/V_{SSIO-PLL}$ ground lines (sink) <sup>2)</sup> | 150  |      |
| Ι.                          | Output current sunk by any I/O and control pin                               | 25   | mA   |
| I <sub>IO</sub>             | Output current source by any I/Os and control pin                            | - 25 |      |
|                             | Injected current on RSTIN pin                                                | ± 5  | ША   |
| I <sub>INJ(PIN)</sub> 1) 3) | Injected current on CK pin                                                   | ± 5  |      |
|                             | Injected current on any other pin 4)                                         | ± 5  |      |
| $\Sigma I_{INJ(PIN)}^{1)}$  | Total injected current (sum of all I/O and control pins) <sup>4)</sup>       | ± 25 |      |

Table 9. Current characteristics

The I<sub>INJ(PIN)</sub> must never be exceeded. This is implicitly insured if V<sub>IN</sub> maximum is respected. If V<sub>IN</sub> maximum cannot be respected, the injection current must be limited externally to the I<sub>INJ(PIN)</sub> value. A positive injection is induced by V<sub>IN</sub>>V<sub>33</sub> while a negative injection is induced by V<sub>IN</sub><V<sub>SS</sub>. For true open-drain pads, there is no positive injection current, and the corresponding V<sub>IN</sub> maximum must always be respected. Data based on T<sub>A</sub> = 25 °C.

All 3.3V power (V<sub>33</sub>, AV<sub>DD</sub>, V<sub>33IO-PLL</sub>) and ground (V<sub>SS</sub>, AV<sub>SS</sub>, V<sub>SSIO-PLL</sub>) pins must always be connected to the external 3.3V supply.

Negative injection disturbs the analog performance of the device. See note in *Section 4.3.11: ADC characteristics on page 66.* 

When several inputs are submitted to a current injection, the maximum  $\Sigma I_{INJ(PIN)}$  is the absolute sum of the positive and negative injected currents (instantaneous values). These results are based on characterization with  $\Sigma I_{INJ(PIN)}$  maximum current injection on four I/O port pins of the device.

Only when using external 1.8V power supply. All the power ( $V_{18}$ ,  $V_{18BKP}$ ) and ground ( $V_{SS18}$ ,  $V_{SSBKP}$ ) pins must always be connected to the external 1.8V supply.

| Symbol           | Ratings                                                      | Value                | Unit       |
|------------------|--------------------------------------------------------------|----------------------|------------|
| T <sub>STG</sub> | Storage temperature range                                    | -65 to +150          | °C         |
| TJ               | Maximum junction temperature (see <i>Section 5 page 73</i> ) | .2: Thermal characte | ristics on |

Table 10. Thermal characteristics


# 4.3 Operating conditions

Subject to general operating conditions for  $V_{\rm 33},$  and  $T_{\rm A}.$ 

|                    | deneral operating contaitons                           |                                                         |     |                  |         |  |  |
|--------------------|--------------------------------------------------------|---------------------------------------------------------|-----|------------------|---------|--|--|
| Symbol             | Parameter                                              | Conditions                                              | Min | Max              | Unit    |  |  |
| fMCLK              |                                                        | Accessing SRAM or external<br>memory with 0 wait states | 0   | 66               |         |  |  |
|                    | Internal CPU Clock                                     | Accessing FLASH in burst mode                           | 0   | 50               | MHz     |  |  |
|                    | frequency                                              | Executing from FLASH with RWW                           | 0   | 45 <sup>1)</sup> | IVILITZ |  |  |
|                    |                                                        | Accessing FLASH with 0 wait states                      | 0   | 33               |         |  |  |
| f <sub>PCLK</sub>  | Internal APB Clock<br>frequency                        |                                                         | 0   | 33               | MHz     |  |  |
| V <sub>33</sub>    | Standard Operating Voltage (includes $V_{3310\_PLL}$ ) |                                                         | 3.0 | 3.6              | V       |  |  |
| V <sub>18BKP</sub> | Backup Operating Voltage                               |                                                         | 1.4 | 1.8              | V       |  |  |
| T <sub>A</sub>     | Ambient temperature range                              | 6 Partnumber Suffix                                     | -40 | 85               | °C      |  |  |

 Table 11.
 General operating conditions

1. Data guaranteed by characterization, not tested in production

### Table 12. Operating conditions at power-up / power-down

| Symbol           | Parameter             | Conditions                                          | Min | Тур | Max | Unit |
|------------------|-----------------------|-----------------------------------------------------|-----|-----|-----|------|
|                  | M statistics a set of | Subject to general operating conditions for $T_A$ . | 20  |     |     | μs/V |
| t <sub>V33</sub> |                       |                                                     |     |     | 20  | ms/V |



# 4.3.1 Supply current characteristics

The current consumption is measured as described in *Figure 9 on page 34* and *Figure 10 on page 34*.

# **Total current consumption**

The MCU is placed under the following conditions:

- All I/O pins in input mode with a static value at  $V_{33}$  or  $V_{SS}$  (no load)
- All peripherals are disabled except if explicitly mentioned.
- Embedded Regulators are used to provide 1.8V (except if explicitly mentioned)

Subject to general operating conditions for  $V_{33}$ , and  $T_A$ .

| Table 13. | Total | current | consumption |
|-----------|-------|---------|-------------|
|-----------|-------|---------|-------------|

| Symbol                        | Parameter                         | Conditions                                           | <b>Typ</b> <sup>1)</sup> | Max <sup>2)</sup> | Unit |
|-------------------------------|-----------------------------------|------------------------------------------------------|--------------------------|-------------------|------|
| I <sub>DD</sub> <sup>4)</sup> | Supply current in RUN mode        | f <sub>MCLK</sub> =66 MHz, RAM execution             | 73.6                     | 100               |      |
|                               |                                   | f <sub>MCLK</sub> =32 MHz, Flash non-burst execution | 49.3                     |                   | mA   |
|                               | Supply current in STOP mode       | T <sub>A</sub> =25°C                                 | 10                       | 50 <sup>3)</sup>  | μA   |
|                               | Supply current in<br>STANDBY mode | OSC32K bypassed                                      | 12                       | 30                | μA   |

### Notes:

- 1. Typical data are based on  $T_A=25^{\circ}C$ ,  $V_{33}=3.3V$ .
- 2. Data based on characterization results, tested in production at  $V_{33}$ ,  $f_{MCLK}$  max. and  $T_A$  max.
- 3. Based on device characterisation, device power consumption in STOP mode at  $T_A\,25^\circ C$  is predicted to be  $30\mu A$  or less in 99.730020% of parts.
- 4. The conditions for these consumption measurements are described in application note AN2100.



| Symbol              | Parameter                         |                        | Conditions                                            | Typical<br>current<br>on V33 | Unit |
|---------------------|-----------------------------------|------------------------|-------------------------------------------------------|------------------------------|------|
|                     |                                   |                        | MCLK = 16 MHz, PCLK1 = PCLK2 = 16<br>MHz              | 23                           |      |
|                     |                                   | All poriphe ON         | MCLK = 32 MHz, PCLK1 = PCLK2 = 32<br>MHz              | 40                           |      |
|                     | RUN mode                          | All periphs ON         | MCLK = 48 MHz, PCLK1 = PCLK2 = 24<br>MHz              | 50                           |      |
|                     | current from<br>RAM               |                        | MCLK = 64 MHz, PCLK1 = PCLK2 = 32<br>MHz              | 63                           |      |
|                     |                                   |                        | MCLK = 16 MHz                                         | 16                           |      |
|                     |                                   | All periphs OFF        | MCLK = 32 MHz                                         | 26                           |      |
| IDDRUN              |                                   |                        | MCLK = 48 MHz                                         | 39                           |      |
| _                   |                                   |                        | MCLK = 64 MHz                                         | 48                           | m۸   |
|                     | RUN mode<br>current from<br>FLASH |                        | MCLK = 16 MHz, PCLK1 = PCLK2 = 16<br>MHz              | 27                           | mA   |
|                     |                                   | urrent from<br>FLASH   | MCLK = 32 MHz, PCLK1 = PCLK2 = 32<br>MHz              | 47                           |      |
|                     |                                   |                        | MCLK = 48 MHz, PCLK1 = PCLK2 = 24<br>MHz              | 62                           |      |
|                     |                                   |                        | MCLK = 16 MHz                                         | 21                           |      |
|                     |                                   |                        | MCLK = 32 MHz                                         | 36                           |      |
|                     |                                   |                        | MCLK = 48 MHz                                         | 53                           |      |
| IDDSLOW             | SLOW m                            | ode current            | MCLK = CK_AF (32 kHz), MVR off                        | 1.7                          |      |
| I <sub>DDWAIT</sub> |                                   | de current<br>iphs ON) | PCLK1 = PCLK2 = 1 MHz                                 | 13                           |      |
| IDDLPWAIT           | LPWAIT m                          | node current           | CK_AF (32 kHz), Main VReg off, FLASH in power-down    | 37                           |      |
|                     | STOD m                            | de eurrent             | Main VReg off, FLASH in power down, RTC on            | 18                           |      |
| IDDSTOP             | STOP Inc                          | ode current            | Main VReg off, FLASH in power down, RTC off           | 10                           |      |
|                     |                                   |                        | LP VReg on, LVD on, RTC on                            | 10                           | μA   |
|                     |                                   |                        | LP VReg off (ext 1.8V on V18BKP), LVD on,<br>RTC on   | 9                            |      |
| I <sub>DDSB</sub>   | STANDBY                           | mode current           | LP VReg off (ext1.8V on V18BKP), LVD off,<br>RTC on   | 5                            |      |
|                     |                                   |                        | LP VReg off (ext 1.8V on V18BKP), LVD off,<br>RTC off | 1                            |      |

# Table 14. Typical power consumption data





TA=-40 to +90°C

3.5

3.6

Figure 11. STOP I<sub>DD</sub> vs. V<sub>33</sub>

Figure 12. STANDBY  $I_{DD}$  vs.  $V_{33}$ 

60 50 3

3.1

3.2

3.3

V33 (V)

3.4



# **On-chip peripherals**

| Table 15. | Peripheral current consumption |
|-----------|--------------------------------|
|           |                                |

| Symbol                | Parameter                                        | Conditions                                     | Тур  | Unit |
|-----------------------|--------------------------------------------------|------------------------------------------------|------|------|
| I <sub>DD(PLL1)</sub> | PLL1 supply current                              | T <sub>A</sub> = 25°C                          | 3.42 |      |
| I <sub>DD(PLL2)</sub> | PLL2 supply current                              | 1 <sub>A</sub> - 23 0                          | 5.81 |      |
| I <sub>DD(TIM)</sub>  | TIM Timer supply current <sup>1)</sup>           |                                                | 0.88 |      |
| I <sub>DD(BSPI)</sub> | BSPI supply current <sup>2)</sup>                |                                                | 1.1  |      |
| I <sub>DD(UART)</sub> | UART supply current <sup>2)</sup>                |                                                | 1.05 |      |
| I <sub>DD(I2C)</sub>  | I2C supply current <sup>2)</sup>                 | T <sub>A</sub> = 25°C,                         | 0.45 | mA   |
| I <sub>DD(ADC)</sub>  | ADC supply current when converting <sup>5)</sup> | f <sub>PCLK1=</sub> f <sub>PCLK2</sub> =33 MHz | 1.89 |      |
| I <sub>DD(HDLC)</sub> | HDLC supply current <sup>2)</sup>                |                                                | 1.82 |      |
| I <sub>DD(USB)</sub>  | USB supply current <sup>2)</sup>                 |                                                | 2.08 |      |
| I <sub>DD(CAN)</sub>  | CAN supply current <sup>2)</sup>                 |                                                | 1.11 |      |

#### Notes:

- Data based on a differential I<sub>DD</sub> measurement between reset configuration and timer counter running at 16MHz. No IC/OC programmed (no I/O pads toggling).
- 2. Data based on a differential  $I_{DD}$  measurement between the on-chip peripheral when kept under reset and not clocked and the on-chip peripheral when clocked and not kept under reset. No I/O pads toggling.
- 3. Data based on a differential  ${\rm I}_{\rm DD}$  measurement between reset configuration and continuous A/D conversions.



# 4.3.2 Clock and timing characteristics

# **External clock sources**

Subject to general operating conditions for  $V_{33},$  and  $T_{A}.$ 

| Table 16. | CK external clock characteristics |
|-----------|-----------------------------------|
|-----------|-----------------------------------|

| Symbol                                   | Parameter                          | Conditions                                       | Min                 | Тур | Мах                 | Unit |
|------------------------------------------|------------------------------------|--------------------------------------------------|---------------------|-----|---------------------|------|
| f <sub>CK</sub>                          | External clock source<br>frequency |                                                  | 0                   |     | 16.5                | MHz  |
| V <sub>СКН</sub>                         | CK input pin high level voltage    |                                                  | 0.7xV <sub>33</sub> |     | V <sub>33</sub>     | V    |
| V <sub>CKL</sub>                         | CK input pin low level voltage     |                                                  | V <sub>SS</sub>     |     | 0.3xV <sub>33</sub> | v    |
| t <sub>w(CK)</sub><br>t <sub>w(CK)</sub> | CK high or low time <sup>1)</sup>  |                                                  | 25                  |     |                     | ns   |
| t <sub>r(CK)</sub><br>t <sub>f(CK)</sub> | CK rise or fall time <sup>1)</sup> |                                                  |                     |     | 20                  | 115  |
| C <sub>IN(CK)</sub>                      | CK input capacitance <sup>1)</sup> |                                                  |                     | 5   |                     | pF   |
| DuCy(XT1)                                | Duty cycle                         |                                                  | 40                  |     | 60                  | %    |
| ١L                                       | CK Input leakage current           | V <sub>SS</sub> ⋬∕ <sub>IN</sub> ⋬ <sub>33</sub> |                     |     | ±1                  | μA   |

### Notes:

1. Data based on design simulation and/or technology characteristics, not tested in production.

# Figure 14. CK external clock source





| Symbol                                           | Parameter                                 | Conditions                                      | Min                 | Тур | Max                 | Unit |
|--------------------------------------------------|-------------------------------------------|-------------------------------------------------|---------------------|-----|---------------------|------|
| f <sub>RTCXT1</sub>                              | External clock source<br>frequency        |                                                 | 0                   |     | 500                 | kHz  |
| V <sub>RTCXT1H</sub>                             | RTCXT1 input pin high level voltage       |                                                 | 0.7xV <sub>33</sub> |     | V <sub>33</sub>     | V    |
| V <sub>RTCXT1L</sub>                             | RTCXT1 input pin low level voltage        |                                                 | V <sub>SS</sub>     |     | 0.3xV <sub>33</sub> | v    |
| t <sub>w(RTCXT1)</sub><br>t <sub>w(RTCXT1)</sub> | RTCXT1 high or low time <sup>1)</sup>     |                                                 | 100                 |     |                     | ns   |
| t <sub>r(RTCXT1)</sub><br>t <sub>f(RTCXT1)</sub> | RTCXT1 rise or fall time <sup>1)</sup>    |                                                 |                     |     | 5                   | 115  |
| C <sub>IN(RTCXT1)</sub>                          | RTCXT1 input<br>capacitance <sup>1)</sup> |                                                 |                     | 5   |                     | pF   |
| DuCy(RTCXT1)                                     | Duty cycle                                |                                                 | 30                  |     | 70                  | %    |
| Ι <sub>L</sub>                                   | RTCXT1 Input leakage<br>current           | V <sub>SS</sub> ⋬ <sub>IN</sub> ⋬ <sub>33</sub> |                     |     | ±1                  | μA   |

Table 17. RTCXT1 external clock characteristics

#### Notes:

1. Data based on design simulation and/or technology characteristics, not tested in production.



# OSC32K crystal / ceramic resonator oscillator

The STR7 RTC clock can be supplied with a 32 kHz Crystal/Ceramic resonator oscillators. All the information given in this paragraph are based on characterization results with specified typical external components. In the application, the resonator and the load capacitors have to be placed as close as possible to the oscillator pins in order to minimize output distortion and start-up stabilization time. Refer to the crystal resonator manufacturer for more details (frequency, package, accuracy...).

| Symbol                                  | Parameter                                                                                                             | Conditions                                                 | Тур  | Unit          |
|-----------------------------------------|-----------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------|------|---------------|
| R <sub>F</sub>                          | Feedback resistor                                                                                                     |                                                            | 2.7  | MΩ            |
| C <sub>L1</sub><br>C <sub>L2</sub>      | Recommended load capacitance<br>versus equivalent serial resistance of<br>the crystal (R <sub>S</sub> ) <sup>1)</sup> | R <sub>S</sub> =40K Ω                                      | 12.5 | pF            |
| i <sub>2</sub>                          | RTCXT2 driving current                                                                                                | V <sub>33</sub> =3.3 V<br>V <sub>IN</sub> =V <sub>SS</sub> | 3.2  | μΑ            |
| 9 <sub>m</sub>                          | Oscillator Transconductance                                                                                           |                                                            | 8    | μ <b>A</b> /V |
| t <sub>SU(OSC32KHZ)</sub> <sup>2)</sup> | Startup time                                                                                                          | $V_{33}$ is stabilized                                     | 5    | S             |

Table 18. 32K oscillator characteristics (f<sub>OSC32K=</sub> 32.768 kHz)

#### Notes:

- 1. The oscillator selection can be optimized in terms of supply current using an high quality resonator with small  $R_S$  value for example MSIV-TIN32.768kHz. Refer to crystal manufacturer for more details
- t<sub>SU(OSC32KHZ)</sub> is the start-up time measured from the moment it is enabled (by software) to a stabilized 32 kHz oscillation is reached. This value is measured for a standard crystal resonator and it can vary significantly with the crystal manufacturer











# **PLL electrical characteristics**

 $V_{33}$  = 3.0 to 3.6V,  $V_{33IOPLL}$  = 3.0 to 3.6V,  $T_A$  = -40 / 85  $^\circ C$  unless otherwise specified.

|                      | Parameter                   |                                                                                       | Value |     |      |      |
|----------------------|-----------------------------|---------------------------------------------------------------------------------------|-------|-----|------|------|
| Symbol               |                             | Test conditions                                                                       | Min   | Тур | Max  | Unit |
| f <sub>PLLCLK1</sub> | PLL multiplier output clock |                                                                                       |       |     | 165  | MHz  |
|                      |                             | FREF_RANGE = 0                                                                        | 1.5   |     | 3.0  | MHz  |
|                      |                             | FREF_RANGE = 1                                                                        | 3.0   |     | 8.25 | MHz  |
| f <sub>PLL1</sub>    | PLL input clock             | MX[1:0]='00' or '01'<br>FREF_RANGE = 1<br>MX[1:0]='10' or '11'                        | 3.0   |     | 6    | MHz  |
|                      | PLL input clock duty cycle  |                                                                                       | 25    |     | 75   | %    |
|                      | PLL free running frequency  | FREF_RANGE = 0<br>MX[1:0]='01' or '11'                                                |       | 125 |      | kHz  |
|                      |                             | FREF_RANGE = 0<br>MX[1:0]='00' or '10'                                                |       | 250 |      | kHz  |
| f <sub>FREE1</sub>   |                             | FREF_RANGE = 1<br>MX[1:0]='01' or '11'                                                |       | 250 |      | kHz  |
|                      |                             | FREF_RANGE = 1<br>MX[1:0]='00' or '10'                                                |       | 500 |      | kHz  |
| t <sub>LOCK1</sub>   | PLL lock time               | FREF_RANGE = 0<br>Stable Input Clock<br>Stable $V_{33IOPLL}$ , $V_{18}$               |       |     | 300  | μs   |
|                      |                             | FREF_RANGE = 1<br>Stable Input Clock<br>Stable V <sub>33IOPLL</sub> , V <sub>18</sub> |       |     | 600  | μs   |



| Symbol               | Parameter                 | Test conditions                                                                                           | Value |     |     | Unit |
|----------------------|---------------------------|-----------------------------------------------------------------------------------------------------------|-------|-----|-----|------|
| Symbol               |                           |                                                                                                           | Min   | Тур | Max | Unit |
| $\Delta t_{JITTER1}$ | PLL jitter (peak to peak) | $t_{PLL} = 4 \text{ MHz},$<br>MX[1:0]='11'<br>Global Output division<br>= 32<br>(Output Clock = 2<br>MHz) |       | 0.7 | 2   | ns   |

 Table 19.
 PLL1 characteristics (continued)

# Table 20.PLL2 characteristics

| Symbol                 | Parameter                      | Test conditions                                                                                 | Value |     |     | Unit |
|------------------------|--------------------------------|-------------------------------------------------------------------------------------------------|-------|-----|-----|------|
| Symbol                 | Falameter                      | Test conditions                                                                                 | Min   | Тур | Max | onic |
| f <sub>PLLCLK2</sub>   | PLL multiplier output<br>clock |                                                                                                 |       |     | 140 | MHz  |
| f <sub>PLL2</sub>      | PLL input clock                | FREF_RANGE = 0                                                                                  | 1.5   |     | 3.0 | MHz  |
|                        | PLL input clock                | FREF_RANGE = 1                                                                                  | 3.0   |     | 5   | MHz  |
| t <sub>LOCK2</sub> PLL | PLL lock time                  | FREF_RANGE = 0<br>Stable Input Clock<br>Stable $V_{33IOPLL}$ , $V_{18}$                         |       |     | 300 | μs   |
|                        |                                | FREF_RANGE = 1<br>Stable Input Clock<br>Stable $V_{33IOPLL}$ , $V_{18}$                         |       |     | 600 | μs   |
| Δt <sub>JITTER2</sub>  | PLL jitter (peak to peak)      | t <sub>PLL</sub> = 4 MHz, MX[1:0]='11'<br>Global Output division = 32<br>(Output Clock = 2 MHz) |       | 0.7 | 2   | ns   |

# Table 21. Low-power mode wakeup timing

| Symbol               | Parameter                | Тур                                               | Unit                            |
|----------------------|--------------------------|---------------------------------------------------|---------------------------------|
| t <sub>WULPWFI</sub> | Wakeup from LPWFI mode   | 26 <sup>(1)</sup>                                 | μs                              |
| t <sub>WUSTOP</sub>  | Wakeup from STOP mode    | 2048                                              | CLK<br>Cycles<br><sup>(2)</sup> |
| t <sub>WUSTBY</sub>  | Wakeup from STANDBY mode | 2048 CLK Cycles<br>+ 8 CLK2 Cycles <sup>(3)</sup> | Cycles                          |

1. Clock selected is CK2\_16, Main VReg OFF and Flash in power-down

2. The CLK clock is derived from the external oscillator.

3. Refer to Figure 7. Reset General Timing in the STR71xF Reference Manual (UM0084)



# 4.3.3 Memory characteristics

# Flash memory

 $V_{33}$  = 3.0 to 3.6V,  $T_A$  = -40 to 85  $^\circ C$  unless otherwise specified.

| Sumhal                         | Parameter                             | Testereditions                                         | Value |            |                   | Unit    |
|--------------------------------|---------------------------------------|--------------------------------------------------------|-------|------------|-------------------|---------|
| Symbol                         |                                       | Test conditions                                        | Min.  | Тур        | Max <sup>1)</sup> | Unit    |
| t <sub>PW</sub>                | Word Program                          |                                                        |       | 40         |                   | μs      |
| t <sub>PDW</sub>               | Double Word Program                   |                                                        |       | 60         |                   | μs      |
| t <sub>PB0</sub>               | Bank 0 Program (256K)                 | Double Word Program                                    |       | 1.6        | 2.1               | s       |
| t <sub>PB1</sub>               | Bank 1 Program (16K)                  | Double Word Program                                    |       | 130        | 170               | ms      |
| t <sub>ES</sub>                | Sector Erase (64K)                    | Not preprogrammed<br>Preprogrammed                     |       | 2.3<br>1.9 | 4.0<br>3.3        | s       |
| t <sub>ES</sub>                | Sector Erase (8K)                     | Not preprogrammed<br>Preprogrammed                     |       | 0.7<br>0.6 | 1.1<br>1.0        | s       |
| t <sub>ES</sub>                | Bank 0 Erase (256K)                   | Not preprogrammed<br>Preprogrammed                     |       | 8.0<br>6.6 | 13.7<br>11.2      | s       |
| t <sub>ES</sub>                | Bank 1 Erase (16K)                    | Not preprogrammed<br>Preprogrammed                     |       | 0.9<br>0.8 | 1.5<br>1.3        | s       |
| t <sub>RPD</sub> <sup>2)</sup> | Recovery when disabled                |                                                        |       |            | 20                | μs      |
| t <sub>PSL</sub> 2)            | Program Suspend Latency               |                                                        |       |            | 10                | μs      |
| t <sub>ESL</sub> 2)            | Erase Suspend Latency                 |                                                        |       |            | 300               | μs      |
| N <sub>END_B0</sub>            | Endurance (Bank 0 sectors)            |                                                        | 10    |            |                   | kcycles |
| N <sub>END_B1</sub>            | Endurance (Bank 1 sectors)            |                                                        | 100   |            |                   | kcycles |
| t <sub>RET</sub>               | Data Retention (Bank 0<br>and Bank 1) | T <sub>A</sub> =85°                                    | 20    |            |                   | Years   |
| t <sub>ESR</sub>               | Erase Suspend Rate                    | Min time from Erase<br>Resume to next Erase<br>Suspend | 20    |            |                   | ms      |

#### Notes:

1.  $T_A\!=\!45^\circ\!C$  after 0 cycles. Guaranteed by characterization, not tested in production.

2. Guaranteed by design, not tested in production





# 4.3.4 EMC characteristics

Susceptibility tests are performed on a sample basis during product characterization.

# Functional EMS (electro magnetic susceptibility)

Based on a simple running application on the product (toggling 2 LEDs through I/O ports), the product is stressed by two electro magnetic events until a failure occurs (indicated by the LEDs).

- **ESD**: Electro-Static Discharge (positive and negative) is applied on all pins of the device until a functional disturbance occurs. This test conforms with the IEC 1000-4-2 standard.
- FTB: A Burst of Fast Transient voltage (positive and negative) is applied to V<sub>DD</sub> and V<sub>SS</sub> through a 100pF capacitor, until a functional disturbance occurs. This test conforms with the IEC 1000-4-4 standard.

A device reset allows normal operations to be resumed. The test results are given in the table below based on the EMS levels and classes defined in application note AN1709.

### Designing hardened software to avoid noise problems

EMC characterization and optimization are performed at component level with a typical application environment and simplified MCU software. It should be noted that good EMC performance is highly dependent on the user application and the software in particular.

Therefore it is recommended that the user applies EMC software optimization and prequalification tests in relation with the EMC level requested for his application.

### Software recommendations:

The software flowchart must include the management of runaway conditions such as:

- Corrupted program counter
- Unexpected reset
- Critical Data corruption (control registers...)

### Prequalification trials:

Most of the common failures (unexpected reset and program counter corruption) can be reproduced by manually forcing a low state on the RESET pin or the Oscillator pins for 1 second.

To complete these trials, ESD stress can be applied directly on the device, over the range of specification values. When unexpected behavior is detected, the software can be hardened to prevent unrecoverable errors occurring (see application note AN1015).

In the case of an ARM7 CPU, in order to write robust code that can withstand all kinds of stress, such as very strong electromagnetic disturbance, it is mandatory that the Data Abort, Prefetch Abort and Undefined Instruction exceptions are managed by the application software. This will prevent the code going into an undefined state or performing any unexpected operation.



| Symbol            | DI Parameter Conditions                                                                                                          |                                                                                                      | Level/<br>Class |
|-------------------|----------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------|-----------------|
| V <sub>FESD</sub> | Voltage limits to be applied on any I/O pin to induce a functional disturbance                                                   | $V_{33}$ =3.3 V, T <sub>A</sub> =+25°C, f <sub>MCLK</sub> =32 MHz conforms to IEC 1000-4-2           | 2B              |
| V <sub>EFTB</sub> | Fast transient voltage burst limits to be applied through 100pF on $V_{DD}$ and $V_{SS}$ pins to induce a functional disturbance | V <sub>33</sub> =3.3 V, T <sub>A</sub> =+25°C, f <sub>MCLK</sub> =32 MHz<br>conforms to IEC 1000-4-4 | 4A              |

# Table 23. EMS data

### Electro magnetic interference (EMI)

Based on a simple application running on the product (toggling 2 LEDs through the I/O ports), the product is monitored in terms of emission. This emission test is in line with the norm SAE J 1752/3 which specifies the board and the loading of each pin.

| Table 24. | EMI | data |
|-----------|-----|------|
|-----------|-----|------|

| Symbol             | Parameter Conditions      | Conditions          | Monitored         | Max vs.<br>[f <sub>OSC4M</sub> /f <sub>HCLK</sub> ] |             | Unit |
|--------------------|---------------------------|---------------------|-------------------|-----------------------------------------------------|-------------|------|
|                    |                           | Conditions          | frequency band    | 16/ 48<br>MHz                                       | 16/8<br>MHz |      |
| S <sub>EMI</sub> P | Peak level LQFP64 package | conforming to SAE J | 0.1 MHz to 30 MHz | 17                                                  | 19          |      |
|                    |                           |                     | 30 MHz to 130 MHz | 17                                                  | 16          | dBμV |
|                    |                           |                     | 130 MHz to 1 GHz  | 11                                                  | 11          |      |
|                    |                           | SAE EMI Level       | 4                 | 3                                                   | -           |      |

#### Notes:

1. Not tested in production.

2. BGA and LQFP devices have similar EMI characteristics.

### Absolute maximum ratings (electrical sensitivity)

Based on three different tests (ESD, LU and DLU) using specific measurement methods, the product is stressed in order to determine its performance in terms of electrical sensitivity. For more details, refer to the application note AN1181.

# Electro-static discharge (ESD)

Electro-Static Discharges (a positive then a negative pulse separated by 1 second) are applied to the pins of each sample according to each pin combination. The sample size depends on the number of supply pins in the device (3 parts\*(n+1) supply pin). Two models can be simulated: Human Body Model and Machine Model. This test conforms to the JESD22-A114A/A115A standard.



| Symbol                | Ratings                                                   | Conditions            | Maximum<br>value <sup>1)</sup>          | Unit |
|-----------------------|-----------------------------------------------------------|-----------------------|-----------------------------------------|------|
| V <sub>ESD(HBM)</sub> | Electro-static discharge voltage<br>(Human Body Model)    |                       | 2000                                    |      |
| V <sub>ESD(MM)</sub>  | Electro-static discharge voltage<br>(Machine Model)       | T <sub>A</sub> =+25°C | 200                                     | V    |
| V <sub>ESD(CDM)</sub> | Electro-static discharge voltage<br>(Charge Device Model) |                       | 750 on corner<br>pins, 500 on<br>others |      |

Table 25. ESD absolute maximum ratings

#### Notes:

1. Data based on characterization results, not tested in production.

# Static and dynamic latch-up

- LU: 3 complementary static tests are required on 10 parts to assess the latch-up performance. A supply overvoltage (applied to each power supply pin) and a current injection (applied to each input, output and configurable I/O pin) are performed on each sample. This test conforms to the EIA/JESD 78 IC latch-up standard. For more details, refer to the application note AN1181.
- **DLU**: Electro-Static Discharges (one positive then one negative test) are applied to each pin of 3 samples when the micro is running to assess the latch-up performance in dynamic mode. Power supplies are set to the typical values, the oscillator is connected as near as possible to the pins of the micro and the component is put in reset mode. This test conforms to the IEC1000-4-2 and SAEJ1752/3 standards. For more details, refer to the application note AN1181.

# **Electrical sensitivities**

| Table 26. | Static and dynamic latch-up |
|-----------|-----------------------------|
|-----------|-----------------------------|

| Symbol | Parameter              | Conditions                                                                           | Class <sup>(1)</sup> |
|--------|------------------------|--------------------------------------------------------------------------------------|----------------------|
| LU     | Static latch-up class  | T <sub>A</sub> =+25°C<br>T <sub>A</sub> =+85°C<br>T <sub>A</sub> =+105°C             | A<br>A<br>A          |
| DLU    | Dynamic latch-up class | $V_{DD}{=}3.3$ V, $f_{OSC4M}{=}4$ MHz, $f_{MCLK}{=}32$ MHz, $T_{A}{=}{+}25^{\circ}C$ | А                    |

1. Class description: A Class is an STMicroelectronics internal specification. All its limits are higher than the JEDEC specifications, that means when a device belongs to Class A it exceeds the JEDEC standard. B Class strictly covers all the JEDEC criteria (international standard).



# 4.3.5 I/O port pin characteristics

# **General characteristics**

Subject to general operating conditions for  $V_{33}$  and  $T_A$  unless otherwise specified. All unused pins must be kept at a fixed voltage: using the output mode of the I/O for example or an external pull-up or pull-down resistor.

| Symbol                       | Parameter                                                | Conditions                                        | Min                | Тур  | Max                | Unit |
|------------------------------|----------------------------------------------------------|---------------------------------------------------|--------------------|------|--------------------|------|
| $V_{IL}$                     | Input low level voltage 1)                               |                                                   |                    |      | 0.3V <sub>33</sub> | V    |
| V <sub>IH</sub>              | Input high level voltage 1)                              | CMOS ports                                        | 0.7V <sub>33</sub> |      |                    | v    |
| V <sub>hys</sub>             | Schmitt trigger voltage hysteresis<br>2)                 |                                                   |                    | 0.8  |                    | V    |
| V <sub>IL</sub>              | Input low level voltage 1)                               |                                                   |                    | 0.9  | 0.8                | V    |
| $V_{\text{IH}}$              | Input high level voltage 1)                              | P0.15 WAKEUP                                      | 2                  | 1.35 |                    | v    |
| V <sub>hys</sub>             | Schmitt trigger voltage hysteresis<br>2)                 |                                                   |                    | 0.4  |                    | V    |
| V <sub>IL</sub>              | Input low level voltage 1)                               | TTL ports                                         |                    |      | 0.8                | V    |
| V <sub>IH</sub>              | Input high level voltage 1)                              |                                                   | 2.0                |      |                    |      |
| I <sub>INJ(PIN)</sub>        | Injected Current on any I/O pin                          |                                                   |                    |      | ± 4                |      |
| ΣI <sub>INJ(PIN)</sub><br>3) | Total injected current (sum of all I/O and control pins) |                                                   |                    |      | ± 25               | mA   |
| l <sub>lkg</sub>             | Input leakage current 4)                                 | V <sub>SS</sub> ⊉∕ <sub>IN</sub> ⊉∕ <sub>33</sub> |                    |      | ±1                 | μA   |
| R <sub>PU</sub>              | Weak pull-up equivalent<br>resistor <sup>5)</sup>        | V <sub>IN</sub> =V <sub>SS</sub>                  | 110                | 150  | 700                | kΩ   |
| R <sub>PD</sub>              | Weak pull-down equivalent resistor <sup>5)</sup>         | V <sub>IN</sub> =V <sub>33</sub>                  | 110                | 150  | 700                | kΩ   |
| C <sub>IO</sub>              | I/O pin capacitance                                      |                                                   |                    | 5    |                    | pF   |

Table 27. I/O static characteristics

#### Notes:

- 1. Data based on characterization results, not tested in production.
- 2. Hysteresis voltage between Schmitt trigger switching levels. Based on characterization results, not tested.

3. When the current limitation is not possible, the V<sub>IN</sub> absolute maximum rating must be respected, otherwise refer to I<sub>INJ(PIN)</sub> specification. A positive injection is induced by V<sub>IN</sub>>V<sub>33</sub> while a negative injection is induced by V<sub>IN</sub><V<sub>SS</sub>. Refer to *Section 4.2 on page 35* for more details.

- 4. Leakage could be higher than max. if negative current is injected on adjacent pins.
- The R<sub>PU</sub> pull-up and R<sub>PD</sub> pull-down equivalent resistor are based on a resistive transistor (corresponding I<sub>PU</sub> and I<sub>PD</sub> current characteristics described in *Figure 18* to *Figure 19*).





Figure 17.  $R_{PU}$  vs.  $V_{33}$  with  $V_{IN}=V_{SS}$ 



Figure 19.  $R_{PD}$  vs.  $V_{33}$  with  $V_{IN}=V_{33}$ 





# **Output driving current**

Subject to general operating conditions for  $V_{33}\,\text{and}\,\,T_A$  unless otherwise specified.

| l/O<br>type                   | Symbol                        | Parameter                                                                     | Conditions            | Min                  | Max | Unit |
|-------------------------------|-------------------------------|-------------------------------------------------------------------------------|-----------------------|----------------------|-----|------|
| dard                          | V <sub>OL</sub> <sup>1)</sup> | Output low level voltage for an I/O pin when 8 pins are sunk at same time     | I <sub>IO</sub> =+4mA |                      | 0.4 |      |
| V <sub>OH</sub> <sup>2)</sup> |                               | Output high level voltage for an I/O pin when 4 pins are sourced at same time | I <sub>IO</sub> =-4mA | V <sub>33</sub> -0.8 |     | v    |
| Current                       | V <sub>OL</sub> <sup>1)</sup> | Output low level voltage for an I/O pin when 8 pins are sunk at same time     | I <sub>IO</sub> =+8mA |                      | 0.4 | v    |
| High O                        | V <sub>OH</sub> <sup>2)</sup> | Output high level voltage for an I/O pin when 4 pins are sourced at same time | I <sub>IO</sub> =-8mA | V <sub>33</sub> -0.8 |     |      |

 Table 28.
 Output driving current

#### Notes:

- 1. The I<sub>IO</sub> current sunk must always respect the absolute maximum rating specified in *Table 9* and the sum of I<sub>IO</sub> (I/O ports and control pins) must not exceed I<sub>VSS</sub>.
- 2. The I<sub>IO</sub> current sourced must always respect the absolute maximum rating specified in *Table 9* and the sum of I<sub>IO</sub> (I/O ports and control pins) must not exceed I<sub>V33</sub>.





# Figure 22. Typical V<sub>OL</sub> vs. V<sub>33</sub>





# Figure 23. Typical V<sub>OH</sub> vs. V<sub>33</sub>



# **RSTIN** pin

The RSTIN pin input driver is CMOS. A permanent pull-up is present which is the same as as  $R_{PU}$  (see *Table 27 on page 51*)

Subject to general operating conditions for  $V_{33}$  and  $T_A$  unless otherwise specified.

| Symbol                  | Parameter                                    | Conditions | Min | <b>Typ</b> <sup>1)</sup> | Max | Unit |
|-------------------------|----------------------------------------------|------------|-----|--------------------------|-----|------|
| V <sub>IL(RSTINn)</sub> | RSTIN Input low level voltage 1)             |            |     |                          | 0.8 | V    |
| V <sub>IH(RSTINn)</sub> | RSTIN Input high level voltage 1)            |            | 2   |                          |     | v    |
| V <sub>F(RSTINn)</sub>  | RSTIN Input filtered pulse <sup>2)</sup>     |            |     |                          | 500 | ns   |
| V <sub>NF(RSTINn)</sub> | RSTIN Input not filtered pulse <sup>2)</sup> |            | 1.2 |                          |     | μs   |

Table 29. RESET pin characteristics

#### Notes:

1. Data based on characterization results, not tested in production.

2) Data guaranteed by design, not tested in production.

### Figure 24. Recommended **RSTIN** pin protection.<sup>1)</sup>



Notes:

- The R<sub>PU</sub> pull-up equivalent resistor is based on a resistive transistor (corresponding I<sub>PU</sub> current characteristics described in *Figure 18*).
- 2. The reset network protects the device against parasitic resets.
- The user must ensure that the level on the RSTIN pin can go below the V<sub>IL(RSTINn)</sub> max. level specified in Table 29. Otherwise the reset will not be taken into account internally.



# 4.3.6 TIM timer characteristics

Subject to general operating conditions for  $V_{33},\,f_{MCLK},\,and\,T_A$  unless otherwise specified.

Refer to *Section 4.3.5: I/O port pin characteristics on page 51* for more details on the input/output alternate function characteristics (output compare, input capture, external clock, PWM output...).

| Symbol                 | Parameter                       | Conditions                                          | Min   | Тур | Max                    | Unit               |
|------------------------|---------------------------------|-----------------------------------------------------|-------|-----|------------------------|--------------------|
| t <sub>w(ICAP)in</sub> | Input capture pulse time        |                                                     | 2     |     |                        | $t_{\rm CK_TIM}$   |
| t (==== 0)             | Timer resolution time           |                                                     | 1     |     |                        | t <sub>PCLK2</sub> |
| t <sub>res(TIM)</sub>  |                                 | f <sub>PCLK2</sub> = 30 MHz                         | 33.3  |     | 15                     | ns                 |
| f <sub>EXT</sub>       | Timer external clock            | $f_{CK_{TIM(MAX)}} = f_{MCLK}$                      | 0     |     | f <sub>CK_TIM</sub> /4 | MHz                |
| 'EXT                   | frequency                       | f <sub>CK_TIM</sub> = f <sub>MCLK</sub> =<br>60 MHz | 0     |     | 15                     | MHz                |
| Res <sub>TIM</sub>     | Timer resolution                |                                                     |       |     | 16                     | bit                |
| +                      | 16-bit Counter clock period     |                                                     | 1     |     | 65536                  | t <sub>PCLK2</sub> |
| <sup>t</sup> COUNTER   | when internal clock is selected | f <sub>PCLK2</sub> = 30 MHz                         | 0.033 |     | 2184                   | μs                 |
| T <sub>MAX_COUNT</sub> | Maximum Possible Count          |                                                     |       |     | 65536x<br>65536        | t <sub>PCLK</sub>  |
|                        |                                 | f <sub>PCLK2</sub> = 30 MHz                         |       |     | 143.1                  | S                  |

Table 30. TIM characteristics

# 4.3.7 EMI - external memory interface

Subject to general operating conditions for  $V_{DD}$ ,  $f_{HCLK}$ , and  $T_A$  unless otherwise specified.

The tables below use a variable which is derived from the EMI\_BCONn registers (described in the STR71x Reference Manual) and represents the special characteristics of the programmed memory cycle.

Table 31.EMI general characteristics

| Symbol            | Parameter                     | Value                                |
|-------------------|-------------------------------|--------------------------------------|
| t <sub>MCLK</sub> | CPU clock period              | 1 / f <sub>MCLK</sub>                |
| t <sub>C</sub>    | Memory cycle time wait states | t <sub>MCLK</sub> x (1 + [C_LENGTH]) |



| Symbol           | <b>D</b>                        | -                                       |                   | Value                     | /alue |    |
|------------------|---------------------------------|-----------------------------------------|-------------------|---------------------------|-------|----|
|                  | Parameter                       | Test Conditions                         | Min <sup>1)</sup> | Unit                      |       |    |
| t <sub>RCR</sub> | Read to CSn Removal Time        |                                         | 19                | t <sub>MCLK</sub>         | 21    | ns |
| t <sub>RP</sub>  | Read Pulse Time                 |                                         | 98                | t <sub>C</sub>            | 100   | ns |
| t <sub>RDS</sub> | Read Data Setup Time            | *                                       | 22                |                           |       | ns |
| t <sub>RDH</sub> | Read Data Hold Time             | MCLK=50 MHz                             | 0                 |                           |       | ns |
| t <sub>RAS</sub> | Read Address Setup Time         | 4 wait states<br>50 pf load on all pins | 27                | 1.5*t <sub>M</sub><br>CLK | 33    | ns |
| t <sub>RAH</sub> | Read Address Hold Time          |                                         | 0.65              |                           | 2     | ns |
| t <sub>RAT</sub> | Read Address Turnaround<br>Time |                                         | 1.9               |                           | 3.25  | ns |
| t <sub>RRT</sub> | RDn Turnaround Time             |                                         | 20                | t <sub>MCLK</sub>         | 21    | ns |

Table 32. EMI read operation

See Figure 25, Figure 26, Figure 27 and Figure 28 for related timing diagrams.

1. Data based on characterisation results, not tested in production.

| Table 33. | EMI write operation |
|-----------|---------------------|
|-----------|---------------------|

| O                 | Demonster                        | Testernitie            |                   | Value                                 |                   |      |
|-------------------|----------------------------------|------------------------|-------------------|---------------------------------------|-------------------|------|
| Symbol            | Parameter                        | Test conditions        | Min <sup>1)</sup> | Тур                                   | Max <sup>1)</sup> | Unit |
| t <sub>WCR</sub>  | WEn to CSn Removal Time          |                        | 20                | t <sub>MCLK</sub>                     | 22.5              | ns   |
| t <sub>WP</sub>   | Write Pulse Time                 |                        | 77.5              | t <sub>C</sub>                        | 80                | ns   |
| t <sub>WDS1</sub> | Write Data Setup Time 1          | MCLK=50 MHz            | 97                | t <sub>C</sub> +<br>t <sub>MCLK</sub> | 100               | ns   |
| t <sub>WDS2</sub> | Write Data Setup Time 2          |                        | 77                | t <sub>C</sub>                        | 80                | ns   |
| t <sub>WDH</sub>  | Write Data Hold Time             | 3 wait states          | 20                | t <sub>MCLK</sub>                     | 23                | ns   |
| t <sub>WAS</sub>  | Write Address Setup Time         | 50 pf load on all pins | 27                | 1.5*t <sub>MCLK</sub>                 | 33                | ns   |
| t <sub>WAH</sub>  | Write Address Hold Time          |                        | 0.6               |                                       | 3                 | ns   |
| t <sub>WAT</sub>  | Write Address Turnaround<br>Time |                        | 1.75              |                                       | 4.1               | ns   |
| t <sub>WWT</sub>  | WEn Turnaround Time              |                        | 20                | t <sub>MCLK</sub>                     | 23                | ns   |

See Figure 29, Figure 30, Figure 31 and Figure 32 for related timing diagrams.

1. Data based on characterisation results, not tested in production.





Figure 25. Read cycle timing: 16-bit read on 16-bit memory





See Table 32 for read timing data.

Figure 27. Read cycle timing: 16-bit read on 8-bit memory







Figure 28. Read cycle timing: 32-bit read on 8-bit memory

See Table 32 for read timing data.



Figure 29. Write cycle timing: 16-bit write on 16-bit memory







57





Figure 31. Write cycle timing: 16-bit write on 8-bit memory

Figure 32. Write cycle timing: 32-bit write on 8-bit memory



See *Table 33* for write timing data.

# 4.3.8 I<sup>2</sup>C - inter IC control interface

Subject to general operating conditions for  $V_{33}$ ,  $f_{PCLK1}$ , and  $T_A$  unless otherwise specified.

The STR7 I<sup>2</sup>C interface meets the requirements of the Standard I<sup>2</sup>C communications protocol described in the following table with the restriction mentioned below:

Note: **Restriction:** The I/O pins which SDA and SCL are mapped to are not "True" Open-Drain: when configured as open-drain, the PMOS connected between the I/O pin and  $V_{33}$  is disabled, but it is still present. Also, there is a protection diode between the I/O pin and  $V_{33}$ . Consequently, when using this  $I^2C$  in a multi-master network, it is not possible to power off the STR7X while some another  $I^2C$  master node remains powered on: otherwise, the STR7X will be powered by the protection diode.

Refer to I/O port characteristics for more details on the input/output alternate function characteristics (SDA and SCL).



| Symbol                                     | Parameter                               |                   | rd mode<br>C      | Fast mod             | Fast mode I <sup>2</sup> C <sup>5)</sup> |    |
|--------------------------------------------|-----------------------------------------|-------------------|-------------------|----------------------|------------------------------------------|----|
|                                            |                                         | Min <sup>1)</sup> | Max <sup>1)</sup> | Min <sup>1)</sup>    | Max <sup>1)</sup>                        |    |
| t <sub>w(SCLL)</sub>                       | SCL clock low time                      | 4.7               |                   | 1.3                  |                                          |    |
| t <sub>w(SCLH)</sub>                       | SCL clock high time                     | 4.0               |                   | 0.6                  |                                          | μs |
| t <sub>su(SDA)</sub>                       | SDA setup time                          | 250               |                   | 100                  |                                          |    |
| t <sub>h(SDA)</sub>                        | SDA data hold time                      | 0 <sup>3)</sup>   |                   | 0 <sup>2)</sup>      | 900 <sup>3)</sup>                        |    |
| t <sub>r(SDA)</sub><br>t <sub>r(SCL)</sub> | SDA and SCL rise time                   |                   | 1000              | 20+0.1C <sub>b</sub> | 300                                      | ns |
| t <sub>f(SDA)</sub><br>t <sub>f(SCL)</sub> | SDA and SCL fall time                   |                   | 300               | 20+0.1C <sub>b</sub> | 300                                      |    |
| t <sub>h(STA)</sub>                        | START condition hold time               | 4.0               |                   | 0.6                  |                                          |    |
| t <sub>su(STA)</sub>                       | Repeated START condition setup time     | 4.7               |                   | 0.6                  |                                          | μs |
| t <sub>su(STO)</sub>                       | STOP condition setup time               | 4.0               |                   | 0.6                  |                                          | μs |
| t <sub>w(STO:STA)</sub>                    | STOP to START condition time (bus free) | 4.7               |                   | 1.3                  |                                          | μs |
| C <sub>b</sub>                             | Capacitive load for each bus line       |                   | 400               |                      | 400                                      | pF |

### Table 34. I2C characteristics

#### Notes:

- 1. Data based on standard  $I^2C$  protocol requirement, not tested in production.
- 2. The device must internally provide a hold time of at least 300 ns for the SDA signal in order to bridge the undefined region of the falling edge of SCL.
- 3. The maximum hold time  $t_{h(\mbox{SDA})}$  is not applicable.
- 4. Measurement points are done at CMOS levels:  $0.3 x V_{\text{DD}}$  and  $0.7 x V_{\text{DD}}.$
- 5.  $f_{PCLK1}$ , must be at least 8 MHz to achieve max fast I<sup>2</sup>C speed (400 kHz).
- 6. The following table gives the values to be written in the I2CCCR register to obtain the required  $I^2C$  SCL line frequency.





Figure 33. Typical application with I<sup>2</sup>C bus and timing diagram



| f <sub>SCL</sub> | I2CCCR Value                |
|------------------|-----------------------------|
| (kHz)            | <b>R<sub>P</sub>=4.7k</b> Ω |
| 400              | 83                          |
| 300              | 85h                         |
| 200              | 8Ah                         |
| 100              | 24h                         |
| 50               | 4Ch                         |
| 20               | C4h                         |

### Legend:

R<sub>P</sub> = External pull-up resistance

 $f_{SCL} = I^2C$  speed

NA = Not achievable

Note:For speeds around 200 kHz, achieved speed can have ± 5% toleranceFor other speed ranges, achieved speed can have ± 2% toleranceThe above variations depend on the accuracy of the external components used.



# 4.3.9 BSPI - buffered serial peripheral interface

Subject to general operating conditions for  $V_{DD}$ ,  $T_A$  and  $f_{PCLK1}$ , unless otherwise specified.

Refer to *I/O port pin characteristics on page 51* for more details on the input/output alternate function characteristics (SS, SCK, MOSI, MISO).

| Symbol                                               | Parameter                    | Conditions                                                            | Min                                          | Мах                          | Unit |
|------------------------------------------------------|------------------------------|-----------------------------------------------------------------------|----------------------------------------------|------------------------------|------|
| f <sub>SCK</sub>                                     | SPI clock frequency          | Master                                                                | f <sub>PCLK1</sub> /254                      | f <sub>PCLK1</sub> /6<br>5.5 | MHz  |
| 1/t <sub>c(SCK)</sub>                                | SFI Clock nequency           | Slave                                                                 | 0                                            | f <sub>PCLK1</sub> /8<br>3.3 | MHZ  |
| t <sub>r(SCK)</sub><br>t <sub>f(SCK)</sub>           | SPI clock rise and fall time | capacitive charge<br>C=50 pF                                          |                                              | 14                           |      |
| $t_{su(\overline{SS})}^{(1)}$                        | SS setup time                | Slave                                                                 | 0                                            |                              |      |
| t <sub>h(SS)</sub> <sup>(1)</sup>                    | SS hold time                 | Slave                                                                 | 0                                            |                              |      |
| t <sub>w(SCKH)</sub> (1)<br>t <sub>w(SCKL)</sub> (1) | SCK high and low time        | Master f <sub>PCLK1</sub> =33 MHz,<br>presc = 6                       | 73                                           |                              |      |
| t <sub>su(MI)</sub> (1)<br>t <sub>su(SI)</sub> (1)   | Data input setup time        | Master<br>Slave                                                       | 7<br>0                                       |                              |      |
| t <sub>h(MI)</sub> 1)(2)<br>t <sub>h(SI)</sub> 1)(2) | Data input hold time         | Master<br>Slave                                                       | 1xt <sub>PCLK1</sub><br>2xt <sub>PCLK1</sub> |                              |      |
| t <sub>h(MI)</sub> (1)<br>t <sub>h(SI)</sub> (1)     | Data input hold time         | Master f <sub>PCLK1</sub> =33 MHz<br>Slave f <sub>PCLK1</sub> =33 MHz | 30<br>60                                     |                              | ns   |
| t <sub>a(SO)</sub> <sup>1)(3)</sup>                  | Data autorit a constituine   | Slave                                                                 | 0                                            | 1.5xt <sub>PCLK1</sub> +42   |      |
|                                                      | Data output access time      | Slave f <sub>PCLK1</sub> =33 MHz                                      | 0                                            | 87                           |      |
| t <sub>dis(SO)</sub> (1)(4)                          | Data output disable time     | Slave                                                                 | 0                                            | 42                           |      |
| t <sub>v(SO)</sub> (1)(2)                            | Data output valid time       | Slave (after enable edge)                                             |                                              | 3xt <sub>PCLK1</sub> +45     |      |
| v(SO)                                                |                              | f <sub>PCLK1</sub> =33 MHz                                            |                                              | 135                          |      |
| t <sub>h(SO)</sub> <sup>(1)</sup>                    | Data output hold time        | Slave (after enable edge)                                             | 0                                            |                              |      |
| t <sub>v(MO)</sub> <sup>(1)(2)</sup>                 | Data output valid time       | Master (after enable edge)                                            |                                              | 2xt <sub>PCLK1</sub> +12     |      |
|                                                      |                              | f <sub>PCLK1</sub> =33 MHz                                            |                                              | 72                           |      |
| t <sub>h(MO)</sub> <sup>(1)</sup>                    | Data output hold time        | Master (after enable edge)                                            | 0                                            |                              |      |

1. Data based on design simulation and/or characterisation results, not tested in production.

2. Depends on  $f_{PCLK1}$ . For example, if  $f_{PCLK1}=8$  MHz, then  $t_{PCLK1}=1/f_{PCLK1}=125$  ns and  $t_{v(MO)}=255$  ns.

3. Min. time is the minimum time to drive the output and the max. time is the maximum time to validate the data.

4. Min time is the minimum time to invalidate the output and the max time is the maximum time to put the data in Hi-Z.











### Figure 36. SPI master timing diagram<sup>1)</sup>



1. Measurement points are done at CMOS levels:  $0.3 x V_{33}$  and  $0.7 x V_{33}$ 

Doc ID 10350 Rev 13



# 4.3.10 USB characteristics

The USB interface is USB-IF certified (Full Speed).

### Table 37. USB startup time

| Symbol               | Parameter                    | Conditions | Max | Unit |
|----------------------|------------------------------|------------|-----|------|
| t <sub>STARTUP</sub> | USB transceiver startup time |            | 1   | μs   |

### Table 38. USB DC characteristics

| Symbol          | Parameter                          | Conditions                                                       | Min. <sup>(1)(2)</sup> | Max. <sup>(1)(2)</sup> | Unit |  |
|-----------------|------------------------------------|------------------------------------------------------------------|------------------------|------------------------|------|--|
|                 | Input Levels                       |                                                                  |                        |                        |      |  |
| V <sub>DI</sub> | Differential Input Sensitivity     | I(DP, DM)                                                        | 0.2                    |                        |      |  |
| V <sub>CM</sub> | Differential Common Mode<br>Range  | Includes V <sub>DI</sub> range                                   | 0.8                    | 2.5                    | V    |  |
| V <sub>SE</sub> | Single Ended Receiver<br>Threshold |                                                                  | 1.3                    | 2.0                    |      |  |
|                 | Output Levels                      |                                                                  |                        |                        |      |  |
| V <sub>OL</sub> | Static Output Level Low            | ${\sf R}_{\sf L}$ of 1.5 k $\Omega$ to 3.6V $^{(3)}$             |                        | 0.3                    | V    |  |
| V <sub>OH</sub> | Static Output Level High           | ${\sf R}_{\sf L}$ of 15 k $\Omega$ to ${\sf V}_{\sf SS}{}^{(3)}$ | 2.8                    | 3.6                    | v    |  |

1. All the voltages are measured from the local ground potential.

 It is important to be aware that the DP/DM pins are not 5 V tolerant. As a consequence, in case of a a shortcut with Vbus (typ: 5.0V), the protection diodes of the DP/DM pins will be direct biased. This will not damage the device if not more than 50 mA is sunk for longer than 24 hours but the reliability may be affected.

3.  $\ensuremath{\,R_L}$  is the load connected on the USB drivers

### Figure 37. USB: data signal rise and fall time



Table 39.

USB: Full speed driver electrical characteristics

| Symbol           | Parameter                       | Conditions                     | Min | Max | Unit |
|------------------|---------------------------------|--------------------------------|-----|-----|------|
| t <sub>r</sub>   | Rise time <sup>(1)</sup>        | C <sub>L</sub> =50 pF          | 4   | 20  | ns   |
| t <sub>f</sub>   | Fall Time <sup>1)</sup>         | C <sub>L</sub> =50 pF          | 4   | 20  | ns   |
| t <sub>rfm</sub> | Rise/ Fall Time matching        | t <sub>r</sub> /t <sub>f</sub> | 90  | 110 | %    |
| V <sub>CRS</sub> | Output signal Crossover Voltage |                                | 1.3 | 2.0 | V    |

1. Measured from 10% to 90% of the data signal. For more detailed information, please refer to USB Specification - Chapter 7 (version 2.0).



# 4.3.11 ADC characteristics

Subject to general operating conditions for AV\_DD,  $f_{PCLK2}$ , and  $T_A$  unless otherwise specified.

| Symbol            | Parameter                                       | Conditions                                                                                     | Min                                | Typ <sup>1)</sup> | Мах | Unit |
|-------------------|-------------------------------------------------|------------------------------------------------------------------------------------------------|------------------------------------|-------------------|-----|------|
| f <sub>MOD</sub>  | Modulator Oversampling<br>frequency             |                                                                                                |                                    |                   | 2.1 | MHz  |
| V <sub>AIN</sub>  | Conversion voltage range <sup>2)3)</sup>        |                                                                                                | 0                                  |                   | 2.5 | V    |
| l <sub>lkg</sub>  | Negative input leakage current on analog pins   | V <sub>IN</sub> <v<sub>SS, I I<sub>IN</sub> I&lt;<br/>400µA on adjacent<br/>analog pin</v<sub> |                                    | 5                 | 6   | μA   |
| PBR               | Passband Ripple                                 |                                                                                                |                                    |                   | 0.1 | dB   |
| SINAD             | S/N and Distortion                              |                                                                                                | 56                                 | 63                |     | dB   |
| THD               | Total Harmonic Distortion                       |                                                                                                | 60                                 | 74                |     | dB   |
| Z <sub>IN</sub>   | Input Impedance                                 | f <sub>MOD</sub> = 2 MHz                                                                       | 1                                  |                   |     | MΩ   |
| C <sub>ADC</sub>  | Internal sample and hold capacitor              |                                                                                                |                                    |                   | 3.2 | pF   |
| t <sub>CONV</sub> | Total Conversion time (including sampling time) |                                                                                                | 2048/<br>f <sub>MOD</sub><br>(max) |                   |     |      |
|                   | Normal mode                                     | T <sub>A</sub> = 27 °C                                                                         |                                    | 2.5               | 3.0 | mA   |
| I <sub>ADC</sub>  | Standby mode                                    | T <sub>A</sub> = 27 °C                                                                         |                                    |                   | 1   | μA   |

 Table 40.
 ADC characteristics

#### Notes:

- 1. Unless otherwise specified, typical data are based on  $T_A=25^{\circ}C$  and  $AV_{DD}-AV_{SS}=3.3V$ . They are given only as design guidelines and are not tested.
- Any added external serial resistor will downgrade the ADC accuracy (especially for resistance greater than 10kΩ). Data based on characterization results, not tested in production.
- 3. Calibration is needed once after each power-up.





| Symbol            | Parameter                                                | Conditions                                                                  | Min  | Тур  | Max  | Unit         |
|-------------------|----------------------------------------------------------|-----------------------------------------------------------------------------|------|------|------|--------------|
| ADC_DATA(0V)      | Converted code when AIN=0V <sup>1)</sup>                 |                                                                             | 2370 |      | 2565 | Dec-<br>imal |
| ADC_DATA(2.5V)    | Converted code when AIN=2.5V <sup>1)</sup>               |                                                                             | 1480 |      | 1680 | code         |
| VCM               | Center voltage of Sigma-Delta<br>Modulator <sup>1)</sup> |                                                                             | 1.23 | 1.25 | 1.30 | v            |
| TUE               | Total unadjusted error                                   | In this type of ADC, cal<br>gain error and offset er<br>limited to the ILE. |      |      | ,    |              |
| IE <sub>D</sub> I | Differential linearity error <sup>1)</sup> 1.9           |                                                                             | 1.96 | 2.19 | LSB  |              |
| IELI              | Integral linearity error <sup>1)</sup>                   |                                                                             |      | 2.36 | 3.95 | LOD          |

Table 41. ADC accuracy with f<sub>PCLK2</sub> = 20 MHz, f<sub>ADC</sub>=10 MHz, AV<sub>DD</sub>=3.3 V

Data are based on characterisation and are not tested in production.

# ADC Accuracy vs. Negative Injection Current

Injecting negative current on any of the standard (non-robust) analog input pins should be avoided as this significantly reduces the accuracy of the conversion being performed on another analog input. It is recommended to add a Schottky diode (pin to ground) to standard analog pins which may potentially inject negative current. The effect of negative injection current on robust pins is specified in *Section 4.3.5*.

Any positive injection current within the limits specified for  $I_{INJ(PIN)}$  and  $\Sigma I_{INJ(PIN)}$  in *Section 4.3.5* does not affect the ADC accuracy.





### Figure 38. ADC accuracy characteristics

1. Example of an actual transfer curve

- 2. The ideal transfer curve
- 3. End point correlation line

# Legend for Figure 38

 ${\bf E_{D}}{=}{\rm Differential}$  Linearity Error: maximum deviation between actual steps and the ideal one.  ${\bf E_{L}}{=}{\rm Integral}$  Linearity Error: maximum deviation between any actual transition and the end point correlation line.

# **Equation 1**

$$1\text{LSB}_{\text{IDEAL}} = \frac{\text{AVDD} - \text{AVSS}}{4095}$$



## Analog power supply and reference pins

The  $AV_{DD}$  and  $AV_{SS}$  pins are the analog power supply of the A/D converter cell. They act as the high and low reference voltages for the conversion.

Separation of the digital and analog power pins allow board designers to improve A/D performance. Conversion accuracy can be impacted by voltage drops and noise in the event of heavily loaded or badly decoupled power supply lines (see: *General PCB design guidelines*).

## **General PCB design guidelines**

To obtain best results, some general design and layout rules should be followed when designing the application PCB to shield the noise-sensitive, analog physical interface from noise-generating CMOS logic signals.

- Use separate digital and analog planes. The analog ground plane should be connected to the digital ground plane via a single point on the PCB.
- Filter power to the analog power planes. It is recommended to connect capacitors, with good high frequency characteristics, between the power and ground lines, placing 0.1 μF and optionally, if needed 10 pF capacitors as close as possible to the STR7 power supply pins and a 1 to 10 μF capacitor close to the power source (see *Figure 39*).
- The analog and digital power supplies should be connected in a star network. Do not use a resistor, as AV<sub>DD</sub> is used as a reference voltage by the A/D converter and any resistance would cause a voltage drop and a loss of accuracy.
- Properly place components and route the signal traces on the PCB to shield the analog inputs. Analog signals paths should run over the analog ground plane and be as short as possible. Isolate analog signals from digital signals that may switch while the analog inputs are being sampled by the A/D converter. Do not toggle digital outputs near the A/D input being converted.

### Software filtering of spurious conversion results

For EMC performance reasons, it is recommended to filter A/D conversion outliers using software filtering techniques.



Figure 39. Power supply filtering



# 5 Package characteristics

# 5.1 Package mechanical data

# Figure 40. 64-Pin low profile quad flat package (10x10)







Figure 41. 144-Pin low profile quad flat package





Figure 42. 64-Low profile fine pitch ball grid array package









| Dpad                                                             | 0.37 mm                         |  |  |  |
|------------------------------------------------------------------|---------------------------------|--|--|--|
| Dsm                                                              | 0.52 mm typ. (depends on solder |  |  |  |
| DSIII                                                            | mask registration tolerance     |  |  |  |
| Solder paste 0.37 mm aperture diameter                           |                                 |  |  |  |
| <ul> <li>Non solder mask defined pads are recommended</li> </ul> |                                 |  |  |  |
| <ul> <li>4 to 6 mils screen print</li> </ul>                     |                                 |  |  |  |



# 5.2 Thermal characteristics

The average chip-junction temperature,  $T_J$ , in degrees Celsius, may be calculated using the following equation:

$$T_{J} = T_{A} + (P_{D} \times \Theta_{JA})$$
(1)

Where:

- T<sub>A</sub> is the Ambient Temperature in °C,
- $\Theta_{JA}$  is the Package Junction-to-Ambient Thermal Resistance, in ° C/W,
- $P_D$  is the sum of  $P_{INT}$  and  $P_{I/O} (P_D = P_{INT} + P_{I/O})$ ,
- P<sub>INT</sub> is the product of I<sub>DD</sub> and V<sub>DD</sub>, expressed in Watts. This is the Chip Internal Power.

P<sub>I/O</sub> represents the Power Dissipation on Input and Output Pins;

Most of the time for the application  $P_{I/O} < P_{INT}$  and can be neglected. On the other hand,  $P_{I/O}$  may be significant if the device is configured to drive continuously external modules and/or memories.

An approximate relationship between  $P_D$  and  $T_J$  (if  $P_{I/O}$  is neglected) is given by:

$$P_D = K / (T_J + 273^{\circ}C)$$
 (2)

Therefore (solving equations 1 and 2):

$$K = P_{D} x (T_{A} + 273^{\circ}C) + \Theta_{JA} x P_{D}^{2}$$
(3)

where:

K is a constant for the particular part, which may be determined from equation (3) by measuring  $P_D$  (at equilibrium) for a known  $T_{A_.}$  Using this value of K, the values of  $P_D$  and  $T_J$  may be obtained by solving equations (1) and (2) iteratively for any value of  $T_A$ .

Table 42. Thermal characteristics

| Symbol          | Parameter                                                                   | Value | Unit |
|-----------------|-----------------------------------------------------------------------------|-------|------|
| Θ <sub>JA</sub> | Thermal Resistance Junction-Ambient<br>LQFP 144 - 20 x 20 mm / 0.5 mm pitch | 42    | °C/W |
| Θ <sub>JA</sub> | Thermal Resistance Junction-Ambient<br>LQFP 64 - 10 x 10 mm / 0.5 mm pitch  | 45    | °C/W |
| Θ <sub>JA</sub> | Thermal Resistance Junction-Ambient<br>LFBGA 64 - 8 x 8 x 1.7mm             | 58    | °C/W |
| $\Theta_{JA}$   | Thermal Resistance Junction-Ambient<br>LFBGA 144 - 10 x 10 x 1.7mm          | 50    | °C/W |



# 6 Product history

There are three versions of the STR710F series products. All versions are functionally identical and differ only with the points listed below.

Version "A" was the first version produced and delivered. Version "Z" was the second in production replacing version "A". Version "Z" has lower power consumption in STOP mode.

Version "X" is the latest introduced.

# Marking

The difference between versions is visible on the marking of the product as shown in the four examples in *Figure 45* through *Figure 48*.







Table 43. A, Z and X version differences

| Feature                                                                                                   | A version                                                                  | Z version                                                                            | X version                                                                                                                                                                                                                                                                                                                                                 |
|-----------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------|--------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| ARM7TDMI core device<br>Identification (ID) code register<br>(see ARM7TDMI Technical<br>Reference Manual) | Version bits [31:28] =<br>0001                                             | Version bits [31:28] = 0010                                                          | Version bits [31:28] =<br>0010                                                                                                                                                                                                                                                                                                                            |
| Low power mode consumption in STOP mode at 25 °C                                                          | Not guaranteed<br>Typical 49 µA                                            | 50 $\mu$ A maximum at 25°C.<br>Less than 30 $\mu$ A at 25 °C for 99.730020% of parts | Same as Z.                                                                                                                                                                                                                                                                                                                                                |
| SC.DATA pin                                                                                               | Not TRUE open drain<br>When addressing 5V card<br>Line must be connected t |                                                                                      | Pin<br>P0.10/U1.RX/U1.TX/SC.<br>DATA has been modified<br>to offer TRUE OPEN<br>DRAIN functionality<br>when in Smartcard<br>mode. When addressing<br>5V cards, the SCDATA<br>line can now be<br>connected directly to the<br>card I/O. This<br>modification is backward<br>compatible with previous<br>designs, and no board<br>modification is required. |



# 7 Ordering information

| Figure 49. STR71xF ordering information sche | eme |
|----------------------------------------------|-----|
|----------------------------------------------|-----|

| Example:                                                                                                            | STR71 0 F Z 1 T 6 |
|---------------------------------------------------------------------------------------------------------------------|-------------------|
| Product class<br>STR71x microcontroller                                                                             |                   |
| Peripheral set<br>0 = full peripheral set<br>1 = No EMI, no CAN<br>2 = No EMI, no USB<br>5 = No EMI, no USB, no CAN |                   |
| <b>Program memory type</b><br>F = Flash                                                                             |                   |
| <b>Pin count</b><br>R = 64 pins<br>Z = 144 pins                                                                     |                   |
| <b>Program memory size</b><br>0 = 64+16K<br>1 = 128+16K<br>2 = 256+16K<br>no character = 0K                         |                   |
| <b>Package type</b><br>H = LFBGA<br>T = LQFP                                                                        |                   |
| <b>Temperature range</b><br>1 = 0 °C to 70 °C<br>3 = -40 °C to 125 °C<br>6 = -40 °C to 85 °C                        |                   |
| <b>Packing</b><br>no character = tray or tube<br>TR = tape and reel                                                 |                   |

 For a list of available options (e.g. memory size, package) and orderable part numbers or for further information on any aspect of this device, please go to www.st.com or contact the ST Sales Office nearest to you.



# 8 Known limitations

# Description

If an IRQ or FIQ interrupt is pending and the Interrupt vector register (EIC\_IVR) is not yet read, the HALT bit in the RCCU\_SMR register can not be written. Therefore a software reset can not be generated.

# Workaround

To generate a software reset when an IRQ or FIQ line is pending, either:

- reset the EIC peripheral by setting bit 14 in the APB2\_SWRES register, or
- read the EIC\_IVR register prior to generating a software reset.



# 9 Revision history

| Table 44. | Document revision history |
|-----------|---------------------------|
|-----------|---------------------------|

| Date        | Revision | Changes                                                                                                                                                                                                                                                                                                                                                                                                                                                        |
|-------------|----------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 17-Mar-2004 | 1        | First Release                                                                                                                                                                                                                                                                                                                                                                                                                                                  |
| 05-Apr-2004 | 2        | Updated "Electrical parameters" on page 34                                                                                                                                                                                                                                                                                                                                                                                                                     |
| 08-Apr-2004 | 2.1      | Corrected STR712F Pinout. Pins 43/42 swapped.                                                                                                                                                                                                                                                                                                                                                                                                                  |
| 15-Apr-2004 | 2.2      | PDF hyperlinks corrected.                                                                                                                                                                                                                                                                                                                                                                                                                                      |
| 7-Jul-2004  | 3        | Corrected description of STDBY, V18, VSS18 V18BKP<br>VSSBKP pins<br>Added IDDrun typical data<br>Updated BSPI max. baudrate.<br>Updated "EMI - external memory interface" on page 56                                                                                                                                                                                                                                                                           |
| 29-Oct-2004 | 4        | Corrected Flash sector B1F0/F1 address in <i>Figure 6: Memory</i><br><i>map on page 31</i><br>Corrected <i>Table 5 on page 25</i> LQFP64 TEST pin is 16 instead<br>of 17. Added to TQPFP64 column: pin 7 BOOTEN, pin 17<br>V <sub>33IO-PLL</sub><br>Changed description of JTCK from 'External pull-down<br>required' to 'External pull-up or pull down required'.                                                                                             |
| 25-Jan-2005 | 5        | Changed "Product Preview" to "Preliminary Data" on page 1<br>and 3<br>Renamed 'PU/PD' column to 'Reset state' in <i>Table 5 on</i><br><i>page 25</i><br>Added reference to STR7 Flash Programming Reference<br>Manual                                                                                                                                                                                                                                          |
| 19-Apr-2005 | 6        | Added STR715F devices and modified RAM size of STR71xF1<br>devices<br>Added BGA package in <i>Section 5</i><br>Updated ordering information in <i>Section 7</i> .<br>Added PLL duty cycle min and max. in <i>PLL electrical</i><br><i>characteristics on page 45</i>                                                                                                                                                                                           |
| 13-Oct-2005 | 7        | Updated feature description on page 1<br>Update overview <i>Section 1.1</i><br>Added OD/PP to P0.12 in <i>Table 5</i><br>Changed name of WFI mode to WAIT mode<br>Changed Memory Map <i>Table 6</i> : Ext. Memory changed to 64 MB<br>and flash register changed to 36 bytes.<br>Added Power Consumption <i>Table 13</i><br>Modified BGA144 F3, F5, F12 and G12 in <i>Table 3</i> and <i>Table 4</i><br>Update EMI Timing <i>Table 24</i> and <i>Figure 29</i> |



| Date        | Revision | Changes                                                                                                                                                                                                                                                                                                                                                                                                                                                 |
|-------------|----------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 22-May-2006 | 8        | Added Flashless device.<br>Changed reset state of pins P1.10 and P1.13 from pu to pd,<br>P0.15 from pu to floating and removed x in interrupt column for<br>P1.15 and P1.12 in <i>Table 4</i> and <i>Table 5</i><br>Added notes under <i>Table 4</i> on EMI pin reset state.<br>Corrected inch value for d3 in <i>Figure 40</i><br>Added footprint diagrams in <i>Figure 40</i> and <i>Figure 43</i><br>Updated <i>Section 4: Electrical parameters</i> |
| 01-Aug-2006 | 9        | Flash data retention changed to 20 years at 85° C.<br>Changed note 8 on page 19<br>Changed note 1 on page 45                                                                                                                                                                                                                                                                                                                                            |
| 06-Nov-2006 | 10       | Added STR715FR0T1 in <i>Table 42: Order codes</i><br>P0.12 corrected in <i>Table 5 on page 25</i>                                                                                                                                                                                                                                                                                                                                                       |
| 20-Mar-2007 | 11       | Added characteristics of <i>BSPI</i> - <i>buffered serial peripheral</i><br><i>interface on page 63</i><br>Updated <i>Table 21: Low-power mode wakeup timing on page 46</i>                                                                                                                                                                                                                                                                             |
| 13-Feb-2008 | 12       | Updated ordering information<br>Updated USB characteristics<br>Updated external clock characteristics                                                                                                                                                                                                                                                                                                                                                   |
| 03-Apr-2013 | 13       | Updated title (to be in line with the "device summary" table)<br>Updated ST Logo and Disclaimer<br>Added <i>Section 8: Known limitations</i>                                                                                                                                                                                                                                                                                                            |

Table 44. Document revision history (continued)



#### Please Read Carefully:

Information in this document is provided solely in connection with ST products. STMicroelectronics NV and its subsidiaries ("ST") reserve the right to make changes, corrections, modifications or improvements, to this document, and the products and services described herein at any time, without notice.

All ST products are sold pursuant to ST's terms and conditions of sale.

Purchasers are solely responsible for the choice, selection and use of the ST products and services described herein, and ST assumes no liability whatsoever relating to the choice, selection or use of the ST products and services described herein.

No license, express or implied, by estoppel or otherwise, to any intellectual property rights is granted under this document. If any part of this document refers to any third party products or services it shall not be deemed a license grant by ST for the use of such third party products or services, or any intellectual property contained therein or considered as a warranty covering the use in any manner whatsoever of such third party products or services or any intellectual property contained therein.

UNLESS OTHERWISE SET FORTH IN ST'S TERMS AND CONDITIONS OF SALE ST DISCLAIMS ANY EXPRESS OR IMPLIED WARRANTY WITH RESPECT TO THE USE AND/OR SALE OF ST PRODUCTS INCLUDING WITHOUT LIMITATION IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE (AND THEIR EQUIVALENTS UNDER THE LAWS OF ANY JURISDICTION), OR INFRINGEMENT OF ANY PATENT, COPYRIGHT OR OTHER INTELLECTUAL PROPERTY RIGHT.

ST PRODUCTS ARE NOT AUTHORIZED FOR USE IN WEAPONS. NOR ARE ST PRODUCTS DESIGNED OR AUTHORIZED FOR USE IN: (A) SAFETY CRITICAL APPLICATIONS SUCH AS LIFE SUPPORTING, ACTIVE IMPLANTED DEVICES OR SYSTEMS WITH PRODUCT FUNCTIONAL SAFETY REQUIREMENTS; (B) AERONAUTIC APPLICATIONS; (C) AUTOMOTIVE APPLICATIONS OR ENVIRONMENTS, AND/OR (D) AEROSPACE APPLICATIONS OR ENVIRONMENTS. WHERE ST PRODUCTS ARE NOT DESIGNED FOR SUCH USE, THE PURCHASER SHALL USE PRODUCTS AT PURCHASER'S SOLE RISK, EVEN IF ST HAS BEEN INFORMED IN WRITING OF SUCH USAGE, UNLESS A PRODUCT IS EXPRESSLY DESIGNATED BY ST AS BEING INTENDED FOR "AUTOMOTIVE, AUTOMOTIVE SAFETY OR MEDICAL" INDUSTRY DOMAINS ACCORDING TO ST PRODUCT DESIGN SPECIFICATIONS. PRODUCTS FORMALLY ESCC, QML OR JAN QUALIFIED ARE DEEMED SUITABLE FOR USE IN AEROSPACE BY THE CORRESPONDING GOVERNMENTAL AGENCY.

Resale of ST products with provisions different from the statements and/or technical features set forth in this document shall immediately void any warranty granted by ST for the ST product or service described herein and shall not create or extend in any manner whatsoever, any liability of ST.

ST and the ST logo are trademarks or registered trademarks of ST in various countries. Information in this document supersedes and replaces all information previously supplied. The ST logo is a registered trademark of STMicroelectronics. All other names are the property of their respective owners.

© 2013 STMicroelectronics - All rights reserved

STMicroelectronics group of companies

Australia - Belgium - Brazil - Canada - China - Czech Republic - Finland - France - Germany - Hong Kong - India - Israel - Italy - Japan -Malaysia - Malta - Morocco - Philippines - Singapore - Spain - Sweden - Switzerland - United Kingdom - United States of America

www.st.com

Doc ID 10350 Rev 13

