## PIC17C7XX #### High-Performance 8-Bit CMOS EPROM Microcontrollers with 10-bit A/D #### **Microcontroller Core Features:** - · Only 58 single word instructions to learn - All single cycle instructions (121 ns) except for program branches and table reads/writes which are two-cycle - · Operating speed: - DC 33 MHz clock input - DC 121 ns instruction cycle - 8 x 8 Single-Cycle Hardware Multiplier - · Interrupt capability - 16 level deep hardware stack - · Direct, indirect, and relative addressing modes - Internal/external program memory execution, Capable of addressing 64K x 16 program memory space | Device | Memory | | | | | | | |------------|---------------|-----------|--|--|--|--|--| | Device | Program (x16) | Data (x8) | | | | | | | PIC17C752 | 8K | 678 | | | | | | | PIC17C756A | 16K | 902 | | | | | | | PIC17C762 | 8K | 678 | | | | | | | PIC17C766 | 16K | 902 | | | | | | #### Peripheral Features: - Up to 66 I/O pins with individual direction control - 10-bit, multi-channel analog-to-digital converter - · High current sink/source for direct LED drive - · Four capture input pins - Captures are 16-bit, max resolution 121 ns - Three PWM outputs (resolution is 1- to 10-bits) - TMR0: 16-bit timer/counter with 8-bit programmable prescaler - TMR1: 8-bit timer/counter - TMR2: 8-bit timer/counter - TMR3: 16-bit timer/counter - Two Universal Synchronous Asynchronous Receiver Transmitters (USART/SCI) with Independent baud rate generators - Synchronous Serial Port (SSP) with SPI<sup>™</sup> and I<sup>2</sup>C<sup>™</sup> modes (including I<sup>2</sup>C master mode) #### **Pin Diagrams** #### **Special Microcontroller Features:** - Power-on Reset (POR), Power-up Timer (PWRT) and Oscillator Start-up Timer (OST) - Watchdog Timer (WDT) with its own on-chip RC oscillator for reliable operation - Brown-out Reset - Code-protection - · Power saving SLEEP mode - · Selectable oscillator options #### **CMOS Technology:** - Low-power, high-speed CMOS EPROM technology - · Fully static design - Wide operating voltage range (3.0V to 5.5V) - · Commercial and Industrial temperature ranges - · Low-power consumption - < 5 mA @ 5V, 4 MHz - 100 μA typical @ 4.5V, 32 kHz - < 1 μA typical standby current @ 5V #### PIN DIAGRAMS cont.'d #### **Table of Contents** | 1.0 Overvi | ew | 5 | |------------------------------|-------------------------------------------------------------------|-----| | 2.0 Device | Varieties | 7 | | 3.0 Archite | ctural Overview | 9 | | 4.0 On-chi | Oscillator Circuit | 15 | | 5.0 Reset. | | 21 | | 6.0 Interru | ots | 31 | | 7.0 Memoi | y Organization | 41 | | 8.0 Table I | Reads and Table Writes | 57 | | 9.0 Hardw | are Multiplier | 65 | | 10.0 I/O Po | ts | 69 | | 11.0 Overvi | ew of Timer Resources | 93 | | 12.0 Timer0 | | 95 | | 13.0 Timer1 | , Timer2, Timer3, PWMs and Captures | 99 | | 14.0 Univer | sal Synchronous Asynchronous Receiver Transmitter (USART) Modules | 115 | | | Synchronous Serial Port (MSSP) Module | | | 16.0 Analog | -to-Digital Converter (A/D) Module | 177 | | 17.0 Specia | Features of the CPU | 189 | | 18.0 Instruc | tion Set Summary | 195 | | 19.0 Develo | pment Support | 231 | | 20.0 PIC170 | C7XX Electrical Characteristics | 235 | | 21.0 PIC170 | C7XX DC and AC Characteristics | 265 | | 22.0 Packag | jing Information | 277 | | Appendix A: Mo | odifications | 283 | | Appendix B: Co | mpatibility | 283 | | Appendix C: W | nat's New | 284 | | Appendix D: W | nat's Changed | 284 | | Appendix E: I <sup>2</sup> ( | C™ Overview | 285 | | Appendix F: St | atus and Control Registers | 291 | | On-Line Suppor | | 321 | | Reader Respon | se | 322 | | PIC17C7XX Pro | duct Identification System | 323 | #### To Our Valued Customers #### Most Current Data Sheet To obtain the most up-to-date version of this data sheet, please check our Worldwide Web site at: http://www.microchip.com You can determine the version of a data sheet by examining its literature number found on the bottom outside corner of any page. The last character of the literature number is the version number. e.g., DS30000A is version A of document DS30000. #### Errata An errata sheet may exist for current devices, describing minor operational differences (from the data sheet) and recommended workarounds. As device/documentation issues become known to us, we will publish an errata sheet. The errata will specify the revision of silicon and revision of document to which it applies. To determine if an errata sheet exists for a particular device, please check with one of the following: - Microchip's Worldwide Web site; http://www.microchip.com - · Your local Microchip sales office (see last page) - The Microchip Corporate Literature Center; U.S. FAX: (602) 786-7277 When contacting a sales office or the literature center, please specify which device, revision of silicon and data sheet (include literature number) you are using. #### Corrections to this Data Sheet We constantly strive to improve the quality of all our products and documentation. We have spent a great deal of time to ensure that this document is correct. However, we realize that we may have missed a few things. If you find any information that is missing or appears in error, please: - Fill out and mail in the reader response form in the back of this data sheet. - · E-mail us at webmaster@microchip.com. We appreciate your assistance in making this a better document. #### 1.0 OVERVIEW This data sheet covers the PIC17C7XX group of the PIC17CXXX family of microcontrollers. The following devices are discussed in this data sheet: - PIC17C752 - PIC17C756A - PIC17C762 - PIC17C766 The PIC17C7XX devices are 68/84-pin, EPROM-based members of the versatile PIC17CXXX family of low-cost, high-performance, CMOS, fully-static, 8-bit microcontrollers. All PICmicro™ microcontrollers employ an advanced RISC architecture. The PIC17CXXX has enhanced core features, 16-level deep stack, and multiple internal and external interrupt sources. The separate instruction and data buses of the Harvard architecture allow a 16-bit wide instruction word with a separate 8-bit wide data path. The two stage instruction pipeline allows all instructions to execute in a single cycle, except for program branches (which require two cycles). A total of 58 instructions (reduced instruction set) are available. Additionally, a large register set gives some of the architectural innovations used to achieve a very high performance. For mathematical intensive applications all devices have a single cycle 8 x 8 Hardware Multiplier. PIC17CXXX microcontrollers typically achieve a 2:1 code compression and a 4:1 speed improvement over other 8-bit microcontrollers in their class. PIC17C7XX devices have up to 902 bytes of RAM and 66 I/O pins. In addition, the PIC17C7XX adds several peripheral features useful in many high performance applications including: - · Four timer/counters - · Four capture inputs - · Three PWM outputs - Two independent Universal Synchronous Asynchronous Receiver Transmitters (USARTs) - An A/D converter (multi-channel, 10-bit resolution) - A Synchronous Serial Port (SPI and I<sup>2</sup>C w/ Master mode) These special features reduce external components, thus reducing cost, enhancing system reliability and reducing power consumption. There are four oscillator options, of which the single pin RC oscillator provides a low-cost solution, the LF oscillator is for low frequency crystals and minimizes power consumption, XT is a standard crystal, and the EC is for external clock input. The SLEEP (power-down) mode offers additional power saving. Wake-up from SLEEP can occur through several external and internal interrupts and device resets. A highly reliable Watchdog Timer with its own on-chip RC oscillator provides protection against software malfunction There are four configuration options for the device operational mode: - Microprocessor - Microcontroller - · Extended microcontroller - · Protected microcontroller The microprocessor and extended microcontroller modes allow up to 64K-words of external program memory. The device also has Brown-out Reset circuitry. This allows a device reset to occur if the device VDD falls below the Brown-out voltage trip point (BVDD). The chip will remain in Brown-out Reset until VDD rises above BVDD. A UV-erasable CERQUAD-packaged version (compatible with PLCC) is ideal for code development while the cost-effective One-Time Programmable (OTP) version is suitable for production in any volume. The PIC17C7XX fits perfectly in applications that require extremely fast execution of complex software programs. These include applications ranging from precise motor control and industrial process control to automotive, instrumentation, and telecom applications. The EPROM technology makes customization of application programs (with unique security codes, combinations, model numbers, parameter storage, etc.) fast and convenient. Small footprint package options (including die sales) make the PIC17C7XX ideal for applications with space limitations that require high performance. High speed execution, powerful peripheral features, flexible I/O, and low power consumption all at low cost make the PIC17C7XX ideal for a wide range of embedded control applications. #### 1.1 Family and Upward Compatibility The PIC17CXXX family of microcontrollers have architectural enhancements over the PIC16C5X and PIC16CXX families. These enhancements allow the device to be more efficient in software and hardware requirements. Refer to Appendix A for a detailed list of enhancements and modifications. Code written for PIC16C5X or PIC16CXX can be easily ported to PIC17CXXX devices (Appendix B). #### 1.2 <u>Development Support</u> The PIC17CXXX family is supported by a full-featured macro assembler, a software simulator, an in-circuit emulator, a universal programmer, a "C" compiler, and fuzzy logic support tools. For additional information see Section 19.0. ## PIC17C7XX TABLE 1-1: PIC17CXXX FAMILY OF DEVICES | Features | | PIC17C42A | PIC17C43 | PIC17C44 | PIC17C752 | PIC17C756A | PIC17C762 | PIC17C766 | |------------------------------------------|--------------------------------|------------------------------------------------------------|------------------------------------------------------------|------------------------------------------------------------|-----------------------------------------|-----------------------------------------|------------------------------|------------------------------| | Maximum Frequor of Operation | Maximum Frequency of Operation | | 33 MHz | 33 MHz | 33 MHz | 33 MHz | 33 MHz | 33 MHz | | Operating Voltage | ge Range | 2.5 - 6.0V | 2.5 - 6.0V | 2.5 - 6.0V | 3.0 - 5.5V | 3.0 - 5.5V | 3.0 - 5.5V | 3.0 - 5.5V | | Program | (EPROM) | 2K | 4K | 8K | 8K | 16K | 8K | 16K | | Memory (x16) | (ROM) | _ | _ | _ | _ | _ | _ | _ | | Data Memory (b | ytes) | 232 | 454 | 454 | 678 | 902 | 678 | 902 | | Hardware Multip | lier (8 x 8) | Yes | Timer0<br>(16-bit + 8-bit po | ostscaler) | Yes | Timer1 (8-bit) | | Yes | Timer2 (8-bit) | | Yes | Timer3 (16-bit) | | Yes | Capture inputs ( | 16-bit) | 2 | 2 | 2 | 4 | 4 | 4 | 4 | | PWM outputs (u | p to 10-bit) | 2 | 2 | 2 | 3 | 3 | 3 | 3 | | USART/SCI | | 1 | 1 | 1 | 2 | 2 | 2 | 2 | | A/D channels (1 | 0-bit) | _ | - | _ | 12 | 12 | 16 | 16 | | SSP (SPI/I <sup>2</sup> C w/Master mode) | | _ | _ | _ | Yes | Yes | Yes | Yes | | Power-on Reset | | Yes | Watchdog Timer | • | Yes | External Interrup | ots | Yes | Interrupt Source | s | 11 | 11 | 11 | 18 | 18 | 18 | 18 | | Code Protect | | Yes | Brown-out Rese | t | _ | _ | _ | Yes | Yes | Yes | Yes | | In-circuit Serial Program-<br>ming | | _ | _ | _ | Yes | Yes | Yes | Yes | | I/O Pins | | 33 | 33 | 33 | 50 | 50 | 66 | 66 | | I/O High Cur- | Source | 25 mA | rent Capability | Sink | 25 mA <sup>(1)</sup> | Package Types | | 40-pin DIP<br>44-pin PLCC<br>44-pin<br>MQFP<br>44-pin TQFP | 40-pin DIP<br>44-pin PLCC<br>44-pin<br>MQFP<br>44-pin TQFP | 40-pin DIP<br>44-pin PLCC<br>44-pin<br>MQFP<br>44-pin TQFP | 64-pin DIP<br>68-pin LCC<br>68-pin TQFP | 64-pin DIP<br>68-pin LCC<br>68-pin TQFP | 80-pin QFP<br>84-pin<br>PLCC | 80-pin QFP<br>84-pin<br>PLCC | Note 1: Pins RA2 and RA3 can sink up to 60 mA. #### 2.0 DEVICE VARIETIES Each device has a variety of frequency ranges and packaging options. Depending on application and production requirements, the proper device option can be selected using the information in the PIC17C7XX Product Selection System section at the end of this data sheet. When placing orders, please use the "PIC17C7XX Product Identification System" at the back of this data sheet to specify the correct part number. When discussing the functionality of the device, memory technology and voltage range does not matter. There are three memory type options. These are specified in the middle characters of the part number. - C, as in PIC17C756A. These devices have EPROM type memory. - CR, as in PIC17CR756A. These devices have ROM type memory. - 3. **F**, as in PIC17F756A. These devices have Flash type memory. All these devices operate over the standard voltage range. Devices are also offered which operate over an extended voltage range (and reduced frequency range). Table 2-1 shows all possible memory types and voltage range designators for a particular device. These designators are in **bold** typeface. TABLE 2-1: DEVICE MEMORY VARIETIES | | Voltage | Voltage Range | | | | | |--------------------------|-------------------------------------------|----------------------|--|--|--|--| | Memory Type | Standard | Extended | | | | | | EPROM | PIC17 <b>C</b> XXX | PIC17 <b>LC</b> XXX | | | | | | ROM | PIC17 <b>CR</b> XXX | PIC17 <b>LCR</b> XXX | | | | | | Flash | PIC17FXXX | PIC17 <b>LF</b> XXX | | | | | | | Not all memory technologies are available | | | | | | | for a particular device. | | | | | | | #### 2.1 UV Erasable Devices The UV erasable version, offered in CERQUAD package, is optimal for prototype development and pilot programs. The UV erasable version can be erased and reprogrammed to any of the configuration modes. Third party programmers also are available; refer to the *Third Party Guide* for a list of sources. #### 2.2 <u>One-Time-Programmable (OTP)</u> Devices The availability of OTP devices is especially useful for customers expecting frequent code changes and updates. The OTP devices, packaged in plastic packages, permit the user to program them once. In addition to the program memory, the configuration bits must be programmed. ## 2.3 Quick-Turnaround-Production (QTP) Devices Microchip offers a QTP Programming Service for factory production orders. This service is made available for users who choose not to program a medium to high quantity of units and whose code patterns have stabilized. The devices are identical to the OTP devices but with all EPROM locations and configuration options already programmed by the factory. Certain code and prototype verification procedures apply before production shipments are available. Please contact your local Microchip Technology sales office for more details. #### 2.4 <u>Serialized Quick-Turnaround</u> <u>Production (SQTP<sup>SM</sup>) Devices</u> Microchip offers a unique programming service where a few user-defined locations in each device are programmed with different serial numbers. The serial numbers may be random, pseudo-random or sequential Serial programming allows each device to have a unique number which can serve as an entry-code, password or ID number. #### 2.5 Read Only Memory (ROM) Devices Microchip offers masked ROM versions of several of the highest volume parts, thus giving customers a low cost option for high volume, mature products. ROM devices do not allow serialization information in the program memory space. For information on submitting ROM code, please contact your regional sales office. **Note:** Presently, NO ROM versions of the PIC17C7XX devices are available. #### 2.6 Flash Memory Devices These devices are electrically erasable and, therefore, can be offered in the low cost plastic package. Being electrically erasable, these devices can be erased and reprogrammed in-circuit. These devices are the same for prototype development, pilot programs, as well as production. **Note:** Presently, NO Flash versions of the PIC17C7XX devices are available. #### 3.0 ARCHITECTURAL OVERVIEW The high performance of the PIC17CXXX can be attributed to a number of architectural features commonly found in RISC microprocessors. To begin with, the PIC17CXXX uses a modified Harvard architecture. This architecture has the program and data accessed from separate memories. So, the device has a program memory bus and a data memory bus. This improves bandwidth over traditional von Neumann architecture, where program and data are fetched from the same memory (accesses over the same bus). Separating program and data memory further allows instructions to be sized differently than the 8-bit wide data word. PIC17CXXX opcodes are 16-bits wide, enabling single word instructions. The full 16-bit wide program memory bus fetches a 16-bit instruction in a single cycle. A two-stage pipeline overlaps fetch and execution of instructions. Consequently, all instructions execute in a single cycle (121 ns @ 33 MHz), except for program branches and two special instructions that transfer data between program and data memory. The PIC17CXXX can address up to 64K x 16 of program memory space. The **PIC17C752** and **PIC17C762** integrate 8K x 16 of EPROM program memory on-chip. The **PIC17C756A** and **PIC17C766** integrate 16K x 16 EPROM program memory on-chip. A simplified block diagram is shown in Figure 3-1. The descriptions of the device pins are listed in Table 3-1. Program execution can be internal only (microcontroller or protected microcontroller mode), external only (microprocessor mode) or both (extended microcontroller mode). Extended microcontroller mode does not allow code protection. The PIC17CXXX can directly or indirectly address its register files or data memory. All special function registers, including the Program Counter (PC) and Working Register (WREG), are mapped in data memory. The PIC17CXXX has an orthogonal (symmetrical) instruction set that makes it possible to carry out any operation on any register using any addressing mode. This symmetrical nature and lack of 'special optimal situations' make programming with the PIC17CXXX simple yet efficient. In addition, the learning curve is reduced significantly. One of the PIC17CXXX family architectural enhancements from the PIC16CXX family allows two file registers to be used in some two operand instructions. This allows data to be moved directly between two registers without going through the WREG register. Thus increasing performance and decreasing program memory usage. The PIC17CXXX devices contain an 8-bit ALU and working register. The ALU is a general purpose arithmetic unit. It performs arithmetic and Boolean functions between data in the working register and any register file. The WREG register is an 8-bit working register used for ALU operations. All PIC17CXXX devices have an 8 x 8 hardware multiplier. This multiplier generates a 16-bit result in a single cycle. The ALU is 8-bits wide and capable of addition, subtraction, shift, and logical operations. Unless otherwise mentioned, arithmetic operations are two's complement in nature. Depending on the instruction executed, the ALU may affect the values of the Carry (C), Digit Carry (DC), Zero (Z) and overflow (OV) bits in the ALUSTA register. The C and DC bits operate as a borrow and digit borrow out bit, respectively, in subtraction. See the SUBLW and SUBWF instructions for examples. Signed arithmetic is comprised of a magnitude and a sign bit. The overflow bit indicates if the magnitude overflows and causes the sign bit to change state. That is if the result of 8-bit signed operations is greater than 127 (7Fh) or less than -128 (80h). Signed math can have greater than 7-bit values (magnitude), if more than one byte is used. The overflow bit only operates on bit6 (MSb of magnitude) and bit7 (sign bit) of each byte value in the ALU. That is, the overflow bit is not useful if trying to implement signed math where the magnitude, for example, is 11-bits. If the signed math values are greater than 7-bits (such as 15-, 24- or 31-bit), the algorithm must ensure that the low order bytes of the signed value ignore the overflow status bit. Example 3-1 shows an two cases of doing signed arithmetic. The Carry (C) bit and the Overflow (OV) bit are the most important status bits for signed math operations. #### **EXAMPLE 3-1: 8-BIT MATH ADDITION** | Hex Value | Signed Values | Unsigned Values | |------------------------------------|--------------------------------------------------------------------------------------|------------------------------------------------------------------------| | FFh<br>+ 01h<br>= 00h | -1<br>+ 1<br>= 0 (FEh) | $\begin{array}{c} 255 \\ + 1 \\ = 256 \rightarrow 00h \end{array}$ | | | C bit = 1<br>OV bit = 0 | C bit = 1<br>OV bit = 0 | | | DC bit = 1<br>Z bit = 1 | DC bit = 1<br>Z bit = 1 | | | | | | Hex Value | Signed Values | Unsigned Values | | 7Fh<br>+ 01h<br>= 80h | 127 | 127<br>+ 1 | | 7Fh<br>+ 01h<br>= 80h<br>C bit = 0 | $ \begin{array}{ccc} 127 \\ + & 1 \\ = & 128 \rightarrow 00h \end{array} $ C bit = 0 | 127<br>+ 1<br>= 128 | PORTA - $\boxtimes$ Clock Generator OSC1. Q1, Q2, Q3, Q4 RA0/INT IR<16> OSC2 RA1/T0CKI WREG<8> вітор Power-on RA2/SS/SCL Reset $\boxtimes$ RA3/SDI/SDA Brown-out RA4/RX1/DT1 VDD. VSS Reset RA5/TX1/CK1 $-\boxtimes$ Chip\_reset Watchdog & Other Timer MCLR, VPP Control PORTE 8 x 8 mult ALU Signals RB0/CAP1 $\mathbb{X}$ Test Mode RB1/CAP2 Select Test RB2/PWM1 PRODH PRODL RB3/PWM2 Shifter IR Latch <16> RB4/TCLK12 RB5/TCLK3 1/8 RB6/SCK 8 RB7/SDO BSR <7:4> IR <7:0> PORTO **1**16 RC0/AD0 Decode FO RC1/AD1 12 Read/write Decode for Registers Instruction Decode RC2/AD2 RC3/AD3 RAM ROM Latch <16> RC4/AD4 Address Mapped in Data Space R RC5/AD5 Buffer RC6/AD6 Control Outputs Data RAM RC7/AD7 17C756A 902 x 8 17C752 $\rightarrow$ $\boxtimes$ PORTD 678 x 8 RD0/AD8 AD<15:0 Data Latch RD1/AD9 PORTC, RD2/AD10 PORTD RD3/AD11 BSR Literal Table Data Latch RD4/AD12 Latch <16> System Bus Interface RD5/AD13 Program RD6/AD14 Memory RD7/AD15 (EPROM) 17C756A PORTE 16K x 16 **17C752** 8K x 16 $\rightarrow$ REO/ALE ALE, RE1/OE Address WR, RE2/WR PCLATH<8> Table Pointer<16> Latch ŌĒ. RE3/CAP4 PORTE 16 16 Stack PORTE PCH PCL 16 16 x 16 RF0/AN4 RF1/AN5 16 RF2/AN6 RF3/AN7 Data Bus<8> RF4/AN8 RF5/AN9 RF6/AN10 10-bit PWM3 Timer0 Timer2 USART1 PWM1 Capture2 SSP RF7/AN11 A/D PORTG RG0/AN3 Interrupt RG1/AN2 Timer1 Timer3 USART2 PWM2 Capture1 Capture3 Capture4 Module. RG2/AN1/VREF-RG3/AN0/VREF+ RG4/CAP3 RG5/PWM3 RG6/RX2/DT2 RG7/TX2/CK2 FIGURE 3-1: PIC17C752/756A BLOCK DIAGRAM PIC17C762/766 BLOCK DIAGRAM PORTA Clock $\rightarrow$ Generator RA0/INT Q1, Q2, OSC1, RA1/T0CKI Power-on Q3, Q4 OSC2 IR<16> Reset RA2/SS/SCL вітор WREG<8> RA3/SDI/SDA VDD, VSS RA4/RX1/DT1 Watchdog Timer RA5/TX1/CK1 $\mathbb{Z}$ Chip\_reset PORTB Test Mode MCLR. VPP RB0/CAP1 & Other Select $\mathbb{X}$ RB1/CAP2 Control RB2/PWM1 8 x 8 mult Signals Brown-out ALU Test Reset RB3/PWM2 RB4/TCLK12 AVDD, AVSS RB5/TCLK3 PRODH PRODL Shifter IR Latch <16> RB6/SCK RB7/SDO PORTC 18 RC0/AD0 RC1/AD1 BSR <7:4> IR <7:0> RC2/AD2 RC3/AD3 16 FSR0 RC4/AD4 Decode FSR1 RC5/AD5 **1**12 Read/write Decode for Registers RC6/AD6 Instruction Decode RAM RC7/AD7 Address ROM Latch <16> PORTD Mapped in Data Space Buffer RD0/AD8 Data RAM RD1/AD9 Control Outputs 17C766 902 x 8 RD2/AD10 and 17C762 RD3/AD11 RD4/AD12 $\rightarrow$ 678 x 8 RD5/AD13 Data Latch AD<15:0> RD6/AD14 PORTC, RD7/AD15 PORTD PORTE BSR Literal Table Data Latch RE0/ALE Latch <16> System Bus Interface RE1/OE Program RE2/WR Memory (EPROM) RE3/CAP4 17C766 PORTE 16K x 16, and RF0/AN4 RF1/AN5 17C762 $\rightarrow$ X RF2/AN6 8K x 16 RF3/AN7 ALE. RF4/AN8 Address WR, RF5/AN9 PCLATH<8> Table Pointer<16> Latch ŌĒ. RF6/AN10 PORTE RF7/AN11 16 PORTG 16 RG0/AN3 RG1/AN2 Stack PCH PCL 16 RG2/AN1/VREF-16 x 16 RG3/AN0/VREF+ RG4/CAP3 16 RG5/PWM3 Data Bus<8> RG6/RX2/DT2 PORTJ R.IO RG7/TX2/CK2 RJ1 PORTH RJ2 Timer0 Timer2 USART1 PWM1 PWM3 RH0 RJ3 RH1 RJ4 RH2 R.15 RH3 RJ6 RH4/AN12 RH5/AN13 Timer1 Timer3 USART2 PWM2 Capture1 RH6/AN14 RH7/AN15 10-bit Interrupt SSP Capture2 Capture3 Capture4 Module A/D FIGURE 3-2: TABLE 3-1: PINOUT DESCRIPTIONS | | P | IC17C75 | ΣX | PIC17 | 7C76X | | | | |-------------|------------|-------------|-------------|-------------|------------|--------------------|----------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Name | DIP<br>No. | PLCC<br>No. | TQFP<br>No. | PLCC<br>No. | QFP<br>No. | I/O/P<br>Type | Buffer<br>Type | Description | | OSC1/CLKIN | 47 | 50 | 39 | 62 | 49 | I | ST | Oscillator input in crystal/resonator or RC oscillator mode. External clock input in external clock mode. | | OSC2/CLKOUT | 48 | 51 | 40 | 63 | 50 | 0 | _ | Oscillator output. Connects to crystal or resonator in crystal oscillator mode. In RC oscillator or external clock modes OSC2 pin outputs CLKOUT which has one fourth the frequency (Fosc/4) of OSC1 and denotes the instruction cycle rate. | | MCLR/VPP | 15 | 16 | 7 | 20 | 9 | I/P | ST | Master clear (reset) input or Programming Voltage (VPP) input. This is the active low reset input to the device. | | | | | | | | | | PORTA pins have individual differentiations that are listed in the following descriptions: | | RA0/INT | 56 | 60 | 48 | 72 | 58 | I | ST | RA0 can also be selected as an external inter-<br>rupt input. Interrupt can be configured to be on<br>positive or negative edge. Input only pin. | | RA1/T0CKI | 41 | 44 | 33 | 56 | 43 | I | ST | RA1 can also be selected as an external inter-<br>rupt input, and the interrupt can be configured<br>to be on positive or negative edge. RA1 can<br>also be selected to be the clock input to the<br>Timer0 timer/counter. Input only pin. | | RA2/SS/SCL | 42 | 45 | 34 | 57 | 44 | I/O <sup>(2)</sup> | ST | RA2 can also be used as the slave select input for the SPI or the clock input for the I <sup>2</sup> C bus. High voltage, high current, open drain port pin. | | RA3/SDI/SDA | 43 | 46 | 35 | 58 | 45 | I/O <sup>(2)</sup> | ST | RA3 can also be used as the data input for the SPI or the data for the I <sup>2</sup> C bus. High voltage, high current, open drain port pin. | | RA4/RX1/DT1 | 40 | 43 | 32 | 51 | 38 | I/O <sup>(1)</sup> | ST | RA4 can also be selected as the USART1 (SCI) Asynchronous Receive or USART1 (SCI) Synchronous Data. Output available from USART only. | | RA5/TX1/CK1 | 39 | 42 | 31 | 50 | 37 | I/O <sup>(1)</sup> | ST | RA5 can also be selected as the USART1 (SCI) Asynchronous Transmit or USART1 (SCI) Synchronous Clock. Output available from USART only. | | | | | | | | | | PORTB is a bi-directional I/O Port with software | | RB0/CAP1 | 55 | 59 | 47 | 71 | 57 | 1/0 | ST | configurable weak pull-ups. RB0 can also be the Capture1 input pin. | | RB1/CAP2 | 54 | 58 | 46 | 70 | 56 | 1/0 | ST | RB1 can also be the Capture2 input pin. | | RB2/PWM1 | 50 | 54 | 42 | 66 | 52 | I/O | ST | RB2 can also be the PWM1 output pin. | | RB3/PWM2 | 53 | 57 | 45 | 69 | 55 | I/O | ST | RB3 can also be the PWM2 output pin. | | RB4/TCLK12 | 52 | 56 | 44 | 68 | 54 | I/O | ST | RB4 can also be the external clock input to Timer1 and Timer2. | | RB5/TCLK3 | 51 | 55 | 43 | 67 | 53 | I/O | ST | RB5 can also be the external clock input to Timer3. | | RB6/SCK | 44 | 47 | 36 | 59 | 46 | I/O | ST | RB6 can also be used as the master/slave clock for the SPI. | | RB7/SDO | 45 | 48 | 37 | 60 | 47 | I/O | ST | RB7 can also be used as the data output for the SPI. | Legend: I = Input only; O = Output only; I/O = Input/Output; P = Power; — = Not Used; TTL = TTL input; ST = Schmitt Trigger input. Note 1: The output is only available by the peripheral operation. 2: Open Drain input/output pin. Pin forced to input upon any device reset. PINOUT DESCRIPTIONS **TABLE 3-1:** | | P | IC17C75 | 5X | PIC17C76X | | | | | |----------|------------|-------------|-------------|-------------|------------|---------------|----------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Name | DIP<br>No. | PLCC<br>No. | TQFP<br>No. | PLCC<br>No. | QFP<br>No. | I/O/P<br>Type | Buffer<br>Type | Description | | | | | | | | | | PORTC is a bi-directional I/O Port. | | RC0/AD0 | 2 | 3 | 58 | 3 | 72 | I/O | TTL | This is also the least significant byte (LSB) of | | RC1/AD1 | 63 | 67 | 55 | 83 | 69 | I/O | TTL | the 16-bit wide system bus in microprocessor | | RC2/AD2 | 62 | 66 | 54 | 82 | 68 | I/O | TTL | mode or extended microcontroller mode. In multiplexed system bus configuration, these | | RC3/AD3 | 61 | 65 | 53 | 81 | 67 | I/O | TTL | pins are address output as well as data input or | | RC4/AD4 | 60 | 64 | 52 | 80 | 66 | I/O | TTL | output. | | RC5/AD5 | 58 | 63 | 51 | 79 | 65 | I/O | TTL | · | | RC6/AD6 | 58 | 62 | 50 | 78 | 64 | I/O | TTL | | | RC7/AD7 | 57 | 61 | 49 | 77 | 63 | I/O | TTL | | | | | | | | | | | PORTD is a bi-directional I/O Port. | | RD0/AD8 | 10 | 11 | 2 | 15 | 4 | I/O | TTL | This is also the most significant byte (MSB) of | | RD1/AD9 | 9 | 10 | 1 | 14 | 3 | I/O | TTL | the 16-bit system bus in microprocessor mode | | RD2/AD10 | 8 | 9 | 64 | 9 | 78 | I/O | TTL | or extended microcontroller mode. In multi-<br>plexed system bus configuration these pins are | | RD3/AD11 | 7 | 8 | 63 | 8 | 77 | I/O | TTL | address output as well as data input or output. | | RD4/AD12 | 6 | 7 | 62 | 7 | 76 | I/O | TTL | address surput as well as data input of surput. | | RD5/AD13 | 5 | 6 | 61 | 6 | 75 | I/O | TTL | | | RD6/AD14 | 4 | 5 | 60 | 5 | 74 | I/O | TTL | | | RD7/AD15 | 3 | 4 | 59 | 4 | 73 | I/O | TTL | | | | | | | | | | | PORTE is a bi-directional I/O Port. | | RE0/ALE | 11 | 12 | 3 | 16 | 5 | I/O | TTL | In microprocessor mode or extended microcontroller mode, RE0 is the Address Latch Enable (ALE) output. Address should be latched on the falling edge of ALE output. | | RE1/OE | 12 | 13 | 4 | 17 | 6 | I/O | TTL | In microprocessor or extended microcontroller mode, RE1 is the Output Enable (OE) control output (active low). | | RE2/WR | 13 | 14 | 5 | 18 | 7 | I/O | TTL | In microprocessor or extended microcontroller mode, RE2 is the Write Enable (WR) control output (active low). | | RE3/CAP4 | 14 | 15 | 6 | 19 | 8 | I/O | ST | RE3 can also be the Capture4 input pin. | | | | | | | | | | PORTF is a bi-directional I/O Port. | | RF0/AN4 | 26 | 28 | 18 | 36 | 24 | I/O | ST | RF0 can also be analog input 4. | | RF1/AN5 | 25 | 27 | 17 | 35 | 23 | I/O | ST | RF1 can also be analog input 5. | | RF2/AN6 | 24 | 26 | 16 | 30 | 18 | I/O | ST | RF2 can also be analog input 6. | | RF3/AN7 | 23 | 25 | 15 | 29 | 17 | I/O | ST | RF3 can also be analog input 7. | | RF4/AN8 | 22 | 24 | 14 | 28 | 16 | I/O | ST | RF4 can also be analog input 8. | | RF5/AN9 | 21 | 23 | 13 | 27 | 15 | I/O | ST | RF5 can also be analog input 9. | | RF6/AN10 | 20 | 22 | 12 | 26 | 14 | I/O | ST | RF6 can also be analog input 10. | | RF7/AN11 | 19 | 21 | 11 | 25 | 13 | I/O | ST | RF7 can also be analog input 11. | Legend: I = Input only; O = Output only; I/O = Input/Output; $P = \text{Power}; \qquad -- = \text{Not Used}; \qquad \text{TTL} = \text{TTL input}; \qquad \text{ST} = \text{Schmitt Trigger input}.$ Note 1: The output is only available by the peripheral operation. } 2: Open Drain input/output pin. Pin forced to input upon any device reset. ## PIC17C7XX PINOUT DESCRIPTIONS **TABLE 3-1:** | | Р | IC17C75 | ΣX | PIC17 | 7C76X | | | | |---------------|-------------------|-------------------|-------------------|-------------------|-------------------|---------------|----------------|-------------------------------------------------------------------------------------------------------------| | Name | DIP<br>No. | PLCC<br>No. | TQFP<br>No. | PLCC<br>No. | QFP<br>No. | I/O/P<br>Type | Buffer<br>Type | Description | | | | | | | | | | PORTG is a bi-directional I/O Port. | | RG0/AN3 | 32 | 34 | 24 | 42 | 30 | I/O | ST | RG0 can also be analog input 3. | | RG1/AN2 | 31 | 33 | 23 | 41 | 29 | I/O | ST | RG1 can also be analog input 2. | | RG2/AN1/VREF- | 30 | 32 | 22 | 40 | 28 | I/O | ST | RG2 can also be analog input 1, or the ground reference voltage | | RG3/AN0/VREF+ | 29 | 31 | 21 | 39 | 27 | I/O | ST | RG3 can also be analog input 0, or the positive reference voltage | | RG4/CAP3 | 35 | 38 | 27 | 46 | 33 | I/O | ST | RG4 can also be the Capture3 input pin. | | RG5/PWM3 | 36 | 39 | 28 | 47 | 34 | I/O | ST | RG5 can also be the PWM3 output pin. | | RG6/RX2/DT2 | 38 | 41 | 30 | 49 | 36 | I/O | ST | RG6 can also be selected as the USART2 (SCI) Asynchronous Receive or USART2 (SCI) Synchronous Data. | | RG7/TX2/CK2 | 37 | 40 | 29 | 48 | 35 | I/O | ST | RG7 can also be selected as the USART2 (SCI)<br>Asynchronous Transmit or USART2 (SCI)<br>Synchronous Clock. | | | | | | | | | | PORTH is a bi-directional I/O Port. PORTH is only | | RH0 | _ | _ | _ | 10 | 79 | I/O | ST | available on the PIC17C76X devices | | RH1 | — | — | — | 11 | 80 | I/O | ST | | | RH2 | — | — | — | 12 | 1 | I/O | ST | | | RH3 | _ | _ | _ | 13 | 2 | I/O | ST | | | RH4/AN12 | _ | _ | _ | 31 | 19 | I/O | ST | RH4 can also be analog input 12. | | RH5/AN13 | _ | _ | — | 32 | 20 | I/O | ST | RH5 can also be analog input 13. | | RH6/AN14 | _ | _ | _ | 33 | 21 | I/O | ST | RH6 can also be analog input 14. | | RH7/AN15 | _ | _ | | 34 | 22 | I/O | ST | RH7 can also be analog input 15. | | | | | | | | | | PORTJ is a bi-directional I/O Port. PORTJ is only available on the PIC17C76X devices. | | RJ0 | _ | _ | — | 52 | 39 | I/O | ST | | | RJ1 | _ | _ | _ | 53 | 40 | I/O | ST | | | RJ2 | — | — | — | 54 | 41 | I/O | ST | | | RJ3 | _ | _ | _ | 55 | 42 | I/O | ST | | | RJ4 | — | — | — | 73 | 59 | I/O | ST | | | RJ5 | _ | _ | - | 74 | 60 | I/O | ST | | | RJ6 | _ | _ | - | 75 | 61 | I/O | ST | | | RJ7 | _ | _ | _ | 76 | 62 | I/O | ST | | | TEST | 16 | 17 | 8 | 21 | 10 | I | ST | Test mode selection control input. Always tie to Vss for normal operation. | | Vss | 17, 33,<br>49, 64 | 19, 36,<br>53, 68 | 9, 25,<br>41, 56 | 23, 44,<br>65, 84 | 11, 31,<br>51, 70 | Р | | Ground reference for logic and I/O pins. | | VDD | 1, 18,<br>34, 46 | 2, 20,<br>37, 49, | 10, 26,<br>38, 57 | 24, 45,<br>61, 2 | 12, 32,<br>48, 71 | Р | | Positive supply for logic and I/O pins. | | AVss | 28 | 30 | 20 | 38 | 26 | Р | | Ground reference for A/D converter. This pin MUST be at the same potential as Vss. | | AVDD | 27 | 29 | 19 | 37 | 25 | Р | | Positive supply for A/D converter. This pin MUST be at the same potential as VDD. | | NC | _ | 1, 18,<br>35, 52 | _ | 1, 22,<br>43, 64 | _ | | | No Connect. Leave these pins unconnected. | P = Power; Legend: I = Input only; O = Output only; - = Not Used; I/O = Input/Output; TTL = TTL input; ST = Schmitt Trigger input. Note 1: The output is only available by the peripheral operation. 2: Open Drain input/output pin. Pin forced to input upon any device reset. ## 4.0 ON-CHIP OSCILLATOR CIRCUIT The internal oscillator circuit is used to generate the device clock. Four device clock periods generate an internal instruction clock (Tcy). There are four modes that the oscillator can operate in. They are selected by the device configuration bits during device programming. These modes are: - LF Low Frequency (Fosc <= 2 MHz) - XT Standard Crystal/Resonator Frequency (2 MHz <= Fosc <= 33 MHz)</li> - EC External Clock Input (Default oscillator configuration) - RC External Resistor/Capacitor (Fosc <= 4 MHz)</li> There are two timers that offer necessary delays on power-up. One is the Oscillator Start-up Timer (OST), intended to keep the chip in RESET until the crystal oscillator is stable. The other is the Power-up Timer (PWRT), which provides a fixed delay of 96 ms (nominal) on POR and BOR. The PWRT is designed to keep the part in RESET while the power supply stabilizes. With these two timers on-chip, most applications need no external reset circuitry. SLEEP mode is designed to offer a very low current power-down mode. The user can wake from SLEEP through external reset, Watchdog Timer Reset or through an interrupt. Several oscillator options are made available to allow the part to better fit the application. The RC oscillator option saves system cost while the LF crystal option saves power. Configuration bits are used to select various options. #### 4.1 Oscillator Configurations #### 4.1.1 OSCILLATOR TYPES The PIC17CXXX can be operated in four different oscillator modes. The user can program two configuration bits (FOSC1:FOSC0) to select one of these four modes: - LF Low Power Crystal - XT Crystal/Resonator - EC External Clock Input - RC Resistor/Capacitor The main difference between the LF and XT modes is the gain of the internal inverter of the oscillator circuit which allows the different frequency ranges. For more details on the device configuration bits, see Section 17.0. ## 4.1.2 CRYSTAL OSCILLATOR / CERAMIC RESONATORS In XT or LF modes, a crystal or ceramic resonator is connected to the OSC1/CLKIN and OSC2/CLKOUT pins to establish oscillation (Figure 4-2). The PIC17CXXX oscillator design requires the use of a parallel cut crystal. Use of a series cut crystal may give a frequency out of the crystal manufacturers specifications. For frequencies above 20 MHz, it is common for the crystal to be an overtone mode crystal. Use of overtone mode crystals require a tank circuit to attenuate the gain at the fundamental frequency. Figure 4-3 shows an example circuit. #### 4.1.2.1 OSCILLATOR / RESONATOR START-UP As the device voltage increases from Vss, the oscillator will start its oscillations. The time required for the oscillator to start oscillating depends on many factors. These include: - · Crystal / resonator frequency - Capacitor values used (C1 and C2) - · Device VDD rise time. - · System temperature - · Series resistor value (and type) if used - Oscillator mode selection of device (which selects the gain of the internal oscillator inverter) Figure 4-1 shows an example of a typical oscillator/ resonator start-up. The peak-to-peak voltage of the oscillator waveform can be quite low (less than 50% of device VDD) when the waveform is centered at VDD/2 (refer to parameter #D033 and parameter #D043 in the electrical specification section). FIGURE 4-1: OSCILLATOR / RESONATOR START-UP ## FIGURE 4-2: CRYSTAL OR CERAMIC RESONATOR OPERATION (XT OR LF OSC CONFIGURATION) See Table 4-1 and Table 4-2 for recommended values of C1 and C2. Note 1: A series resistor (Rs) may be required for AT strip cut crystals. TABLE 4-1: CAPACITOR SELECTION FOR CERAMIC RESONATORS | Oscillator<br>Type | Resonator<br>Frequency | Capacitor Range<br>C1 = C2 (1) | |--------------------|------------------------|--------------------------------| | LF | 455 kHz | 15 (68 pF) | | | 2.0 MHz | 10-33 pF | | XT | 4.0 MHz | 22-68 pF | | | 8.0 MHz | 33-100 pF | | | 16.0 MHz 🖯 | 33 - 100 pF | Higher capacitance increases the stability of the oscillator but also increases the start up time. These values are for design guidance only. Since each resonator has its own characteristics, the user should consult the resonator manufacturer for appropriate values of external components. Note 1: These values include all board capacitances on this pin. Actual capacitor value depends on board capacitance #### Resonators Head | Resonation | Resonators Used: | | | | | | | |------------|---------------------------------------|--------|--|--|--|--|--| | 455kHz | Panasonic EFO-A455K04B | ± 0.3% | | | | | | | 2.0 MHz | Murata Erie CSA2.00MG | ± 0.5% | | | | | | | 4.0 MHz | Murata Erie CSA4.00MG | ± 0.5% | | | | | | | 8.0 MHz | Murata Erie CSA8.00MT | ± 0.5% | | | | | | | 16.0 MHz | Murata Erie CSA16.00MX | ± 0.5% | | | | | | | Resona | tors used did not have built-in canad | ritors | | | | | | FIGURE 4-3: CRYSTAL OPERATION, OVERTONE CRYSTALS (XT OSC CONFIGURATION) TABLE 4-2: CAPACITOR SELECTION FOR CRYSTAL OSCILLATOR | Osc<br>Type | Freq | C1 <sup>(3)</sup> | C2 <sup>(3)</sup> | |-------------|-----------------------|----------------------------------------|----------------------------------------| | LF | 32 kHz <sup>(1)</sup> | 100-150 pF | 100-150 pF | | | 1 MHz | 10-33 pF | 10-33 pE | | | 2 MHz | 10-33 pF | 10-33 pF | | XT | 2 MHz | 47-100 pF | \\\\\\\\\\\\\\\\\\\\\\\\\\\\\\\\\\\\\\ | | | 4 MHz | 15-68 pF | ∖ ∫15-68 pF | | | 8 MHz <sup>(2)</sup> | 15-47 pF | √15-47 pF | | | 16 MHz | \\\\\\\\\\\\\\\\\\\\\\\\\\\\\\\\\\\\\\ | TBD | | | 25 MHz | 15-47 pF | 15-47 pF | | | 32 MHz (3) | 10 pF | 10 pF | Higher capacitance increases the stability of the oscillator but also increases the stability time and the oscillator current. These values are for design guidance only. Rs may be required in XT mode to avoid overdriving the crystals with low drive tevel specification. Since each crystal has its own characteristics, the user should consult the crystal manufacture to appropriate values for external components. - Note 1: For VDD > 4.5V, C1 = C2 ≈ 30 pF is recommended. - $^{\prime}$ 2: Rs of 330 $\Omega$ is required for a capacitor combination of 15/15 pF. - 3: These values include all board capacitances on this pin. Actual capacitor value depends on board capacitance #### Crystals Used: | 32.768 kHz | Epson C-001R32.768K-A | ± 20 PPM | |------------|-----------------------|----------| | 1.0 MHz | ECS-10-13-1 | ± 50 PPM | | 2.0 MHz | ECS-20-20-1 | ± 50 PPM | | 4.0 MHz | ECS-40-20-1 | ± 50 PPM | | 8.0 MHz | ECS ECS-80-S-4 | ± 50 PPM | | | ECS-80-18-1 | | | 16.0 MHz | ECS-160-20-1 | TBD | | 25 MHz | CTS CTS25M | ± 50 PPM | | 32 MHz | CRYSTEK HF-2 | ± 50 PPM | #### 4.1.3 EXTERNAL CLOCK OSCILLATOR In the EC oscillator mode, the OSC1 input can be driven by CMOS drivers. In this mode, the OSC1/CLKIN pin is hi-impedance and the OSC2/CLKOUT pin is the CLKOUT output (4 Tosc). FIGURE 4-4: EXTERNAL CLOCK INPUT OPERATION (EC OSC CONFIGURATION) ## 4.1.4 EXTERNAL CRYSTAL OSCILLATOR CIRCUIT Either a prepackaged oscillator can be used or a simple oscillator circuit with TTL gates can be built. Prepackaged oscillators provide a wide operating range and better stability. A well-designed crystal oscillator will provide good performance with TTL gates. Two types of crystal oscillator circuits can be used: one with series resonance, or one with parallel resonance. Figure 4-5 shows implementation of a parallel resonant oscillator circuit. The circuit is designed to use the fundamental frequency of the crystal. The 74AS04 inverter performs the 180-degree phase shift that a parallel oscillator requires. The 4.7 k $\Omega$ resistor provides the negative feedback for stability. The 10 k $\Omega$ potentiometer biases the 74AS04 in the linear region. This could be used for external oscillator designs. FIGURE 4-5: EXTERNAL PARALLEL RESONANT CRYSTAL OSCILLATOR CIRCUIT Figure 4-6 shows a series resonant oscillator circuit. This circuit is also designed to use the fundamental frequency of the crystal. The inverter performs a 180-degree phase shift in a series resonant oscillator circuit. The 330 $\Omega$ resistors provide the negative feedback to bias the inverters in their linear region. FIGURE 4-6: EXTERNAL SERIES RESONANT CRYSTAL OSCILLATOR CIRCUIT #### 4.1.5 RC OSCILLATOR For timing insensitive applications, the RC device option offers additional cost savings. RC oscillator frequency is a function of the supply voltage, the resistor (Rext) and capacitor (Cext) values, and the operating temperature. In addition to this, oscillator frequency will vary from unit to unit due to normal process parameter variation. Furthermore, the difference in lead frame capacitance between package types will also affect oscillation frequency, especially for low Cext values. The user also needs to take into account variation due to tolerance of external R and C components used. Figure 4-7 shows how the R/C combination is connected to the PIC17CXXX. For Rext values below $2.2 \text{ k}\Omega$ , the oscillator operation may become unstable. or stop completely. For very high Rext values (e.g. 1 M $\Omega$ ), the oscillator becomes sensitive to noise, humidity and leakage. Thus, we recommend to keep Rext between 3 k $\Omega$ and 100 k $\Omega$ . Although the oscillator will operate with no external capacitor (Cext = 0 pF), we recommend using values above 20 pF for noise and stability reasons. With little or no external capacitance, oscillation frequency can vary dramatically due to changes in external capacitances, such as PCB trace capacitance or package lead frame capacitance. See Section 21.0 for RC frequency variation from part to part due to normal process variation. The variation is larger for larger R (since leakage current variation will affect RC frequency more for large R) and for smaller C (since variation of input capacitance will affect RC frequency more). See Section 21.0 for variation of oscillator frequency due to VDD for given Rext/Cext values as well as frequency variation due to operating temperature for given R. C. and VDD values. The oscillator frequency, divided by 4, is available on the OSC2/CLKOUT pin, and can be used for test purposes or to synchronize other logic (see Figure 4-8 for waveform). FIGURE 4-7: RC OSCILLATOR MODE #### 4.1.5.1 RC START-UP As the device voltage increases, the RC will immediately start its oscillations once the pin voltage levels meet the input threshold specifications (parameter #D032 and parameter #D042 in the electrical specification section). The time required for the RC to start oscillating depends on many factors. These include: - · Resistor value used - · Capacitor value used - · Device VDD rise time - · System temperature #### 4.2 Clocking Scheme/Instruction Cycle The clock input (from OSC1) is internally divided by four to generate four non-overlapping quadrature clocks, namely Q1, Q2, Q3, and Q4. Internally, the program counter (PC) is incremented every Q1, and the instruction is fetched from the program memory and latched into the instruction register in Q4. The instruction is decoded and executed during the following Q1 through Q4. The clocks and instruction execution flow are shown in Figure 4-8. #### 4.3 Instruction Flow/Pipelining An "Instruction Cycle" consists of four Q cycles (Q1, Q2, Q3, and Q4). The instruction fetch and execute are pipelined such that fetch takes one instruction cycle while decode and execute takes another instruction cycle. However, due to the pipelining, each instruction effectively executes in one cycle. If an instruction causes the program counter to change (e.g. GOTO) then two cycles are required to complete the instruction (Example 4-1). A fetch cycle begins with the program counter incrementing in Q1. In the execution cycle, the fetched instruction is latched into the "Instruction Register (IR)" in cycle Q1. This instruction is then decoded and executed during the Q2, Q3, and Q4 cycles. Data memory is read during Q2 (operand read) and written during Q4 (destination write). FIGURE 4-8: CLOCK/INSTRUCTION CYCLE #### **EXAMPLE 4-1: INSTRUCTION PIPELINE FLOW** All instructions are single cycle, except for any program branches. These take two cycles since the fetched instruction is "flushed" from the pipeline while the new instruction is being fetched and then executed. ## PIC17C7XX NOTES: #### 5.0 RESET The PIC17CXXX differentiates between various kinds of reset: - Power-on Reset (POR) - · Brown-out Reset - MCLR Reset - WDT Reset Some registers are not affected in any reset condition, their status is unknown on POR and unchanged in any other reset. Most other registers are forced to a "reset state". The TO and PD bits are set or cleared differently in different reset situations as indicated in Table 5-3. These bits, in conjunction with the POR and BOR bits, are used in software to determine the nature of the reset. See Table 5-4 for a full description of the reset states of all registers. When the device enters the "reset state" the Data Direction registers (DDR) are forced set, which will make the I/O hi-impendance inputs. The reset state of some peripheral modules may force the I/O to other operations, such as analog inputs or the system bus. Note: While the device is in a reset state, the internal phase clock is held in the Q1 state. Any processor mode that allows external execution will force the RE0/ALE pin as a low output and the RE1/OE and RE2/WR pins as high outputs. A simplified block diagram of the on-chip reset circuit is shown in Figure 5-1. SIMPLIFIED BLOCK DIAGRAM OF ON-CHIP RESET CIRCUIT FIGURE 5-1: # 5.1 Power-on Reset (POR), Power-up Timer (PWRT), Oscillator Start-up Timer (OST), and Brown-out Reset (BOR) #### 5.1.1 POWER-ON RESET (POR) The Power-on Reset circuit holds the device in reset until VDD is above the trip point (in the range of 1.4V - 2.3V). The devices produce an internal reset for both rising and falling VDD. To take advantage of the POR, just tie the $\overline{\text{MCLR}/\text{VPP}}$ pin directly (or through a resistor) to VDD. This will eliminate external RC components usually needed to create Power-on Reset. A minimum rise time for VDD is required. See Electrical Specifications for details. Figure 5-2 and Figure 5-3 show two possible POR circuits. FIGURE 5-2: USING ON-CHIP POR FIGURE 5-3: EXTERNAL POWER-ON RESET CIRCUIT (FOR SLOW VDD POWER-UP) - Note 1: An external Power-on Reset circuit is required only if VDD power-up time is too slow. The diode D helps discharge the capacitor quickly when VDD powers down. - 2: $R < 40 \text{ k}\Omega$ is recommended to ensure that the voltage drop across R does not exceed 0.2V (max. leakage current spec. on the $\overline{MCLR/VPP}$ pin is 5 $\mu$ A). A larger voltage drop will degrade VIH level on the $\overline{MCLR/VPP}$ pin. - R1 = 100Ω to 1 kΩ will limit any current flowing into MCLR from external capacitor C in the event of MCLR/VPP pin breakdown due to Electrostatic Discharge (ESD) or Electrical Overstress (EOS). #### 5.1.2 POWER-UP TIMER (PWRT) The Power-up Timer provides a fixed 96 ms time-out (nominal) on power-up. This occurs from the rising edge of the internal POR signal if VDD and $\overline{\text{MCLR}}$ are tied, or after the first rising edge of $\overline{\text{MCLR}}$ (detected high). The Power-up Timer operates on an internal RC oscillator. The chip is kept in RESET as long as the PWRT is active. In most cases the PWRT delay allows VDD to rise to an acceptable level. The power-up time delay will vary from chip to chip and with VDD and temperature. See DC parameters for details. #### 5.1.3 OSCILLATOR START-UP TIMER (OST) The Oscillator Start-up Timer (OST) provides a 1024 oscillator cycle (1024Tosc) delay whenever the PWRT is invoked or a wake-up from SLEEP event occurs in XT or LF mode. The PWRT and OST operate in parallel. The OST counts the oscillator pulses on the OSC1/CLKIN pin. The counter only starts incrementing after the amplitude of the signal reaches the oscillator input thresholds. This delay allows the crystal oscillator or resonator to stabilize before the device exits reset. The length of the time-out is a function of the crystal/resonator frequency. Figure 5-4 shows the operation of the OST circuit. In this figure the oscillator is of such a low frequency that although enabled simultaneously, the OST does not time-out until after the Power-up Timer time-out. FIGURE 5-4: OSCILLATOR START-UP TIME (LOW FREQ) This figure shows in greater detail the timings involved with the oscillator start-up timer. In this example the low frequency crystal start-up time is larger than power-up time (TPWRT). Tosc1 = time for the crystal oscillator to react to an oscillation level detectable by the Oscillator Start-up Timer (OST). Tost = 1024Tosc. #### 5.1.4 TIME-OUT SEQUENCE On power-up the time-out sequence is as follows: First the internal POR signal goes high when the POR trip point is reached. If $\overline{\text{MCLR}}$ is high, then both the OST and PWRT timers start. In general the PWRT time-out is longer, except with low frequency crystals/resonators. The total time-out also varies based on oscillator configuration. Table 5-1 shows the times that are associated with the oscillator configuration. Figure 5-5 and Figure 5-6 display these time-out sequences. If the device voltage is not within electrical specification at the end of a time-out, the MCLR/VPP pin must be held low until the voltage is within the device specification. The use of an external RC delay is sufficient for many of these applications. The time-out sequence begins from the first rising edge of $\overline{\text{MCLR}}$ . Table 5-3 shows the reset conditions for some special registers, while Table 5-4 shows the initialization conditions for all the registers. TABLE 5-1: TIME-OUT IN VARIOUS SITUATIONS | Oscillator<br>Configuration | POR, BOR | Wake up from<br>SLEEP | MCLR Reset | |-----------------------------|-------------------------------|-----------------------|------------| | XT, LF | Greater of: 96 ms or 1024Tosc | 1024Tosc | _ | | EC, RC | Greater of: 96 ms or 1024Tosc | _ | _ | TABLE 5-2: STATUS BITS AND THEIR SIGNIFICANCE | POR | BOR (1) | TO | PD | Event | |-----|---------|----|----|---------------------------------------------------------| | 0 | 0 | 1 | 1 | Power-on Reset | | 1 | 1 | 1 | 0 | MCLR Reset during SLEEP or interrupt wake-up from SLEEP | | 1 | 1 | 0 | 1 | WDT Reset during normal operation | | 1 | 1 | 0 | 0 | WDT Wake-up during SLEEP | | 1 | 1 | 1 | 1 | MCLR Reset during normal operation | | 1 | 0 | 1 | 1 | Brown-out Reset | | 0 | 0 | 0 | x | Illegal, TO is set on POR | | 0 | 0 | х | 0 | Illegal, PD is set on POR | | x | x | 1 | 1 | CLRWDT instruction executed | Note 1: When BODEN is enabled, else the BOR status bit is unknown. TABLE 5-3: RESET CONDITION FOR THE PROGRAM COUNTER AND THE CPUSTA REGISTER | Event | PCH:PCL | CPUSTA <sup>(4)</sup> | OST Active | | |-------------------------------|--------------------------------------------|-----------------------|------------|---------| | Power-on Reset | ver-on Reset | | 11 1100 | Yes | | Brown-out Reset | | 0000h | 11 1110 | Yes | | MCLR Reset during normal ope | Reset during normal operation | | 11 1111 | No | | MCLR Reset during SLEEP | Reset during SLEEP | | 11 1011 | Yes (2) | | WDT Reset during normal opera | ation | 0000h | 11 0111 | No | | WDT Wake-up during SLEEP (3) | | 0000h | 11 0011 | Yes (2) | | Interrupt wake-up from SLEEP | Interrupt wake-up from SLEEP GLINTD is set | | 11 1011 | Yes (2) | | | GLINTD is clear | PC + 1 <sup>(1)</sup> | 10 1011 | Yes (2) | Legend: u = unchanged, x = unknown, - = unimplemented read as '0'. - Note 1: On wake-up, this instruction is executed. The instruction at the appropriate interrupt vector is fetched and then executed. - 2: The OST is only active (on wake-up) when the Oscillator is configured for XT or LF modes. - 3: The Program Counter = 0, that is, the device branches to the reset vector. This is different from the mid-range devices. - 4: When BODEN is enabled, else the BOR status bit is unknown. ### PIC17C7XX In Figure 5-5, Figure 5-6 and Figure 5-7, the TPWRT timer timeout is greater then the Tost timer timeout, as would be the case in higher frequency crystals. For lower frequency crystals, (i.e., 32 kHz) Tost may be greater. FIGURE 5-5: TIME-OUT SEQUENCE ON POWER-UP (MCLR TIED TO VDD) FIGURE 5-6: TIME-OUT SEQUENCE ON POWER-UP (MCLR NOT TIED TO VDD) FIGURE 5-7: SLOW RISE TIME (MCLR TIED TO VDD) TABLE 5-4: INITIALIZATION CONDITIONS FOR SPECIAL FUNCTION REGISTERS | Register | Address | Power-on Reset<br>Brown-out Reset | MCLR Reset<br>WDT Reset | Wake-up from SLEEP through interrupt | |-----------------------|---------|-----------------------------------|-------------------------|--------------------------------------| | Unbanked | | | | | | INDF0 | 00h | N.A. | N.A. | N.A. | | FSR0 | 01h | XXXX XXXX | uuuu uuuu | uuuu uuuu | | PCL | 02h | 0000h | 0000h | PC + 1 <sup>(2)</sup> | | PCLATH | 03h | 0000 0000 | uuuu uuuu | uuuu uuuu | | ALUSTA | 04h | 1111 xxxx | 1111 uuuu | 1111 uuuu | | T0STA | 05h | 0000 000- | 0000 000- | 0000 000- | | CPUSTA <sup>(3)</sup> | 06h | 11 11qq | 11 qquu | uu qquu | | INTSTA | 07h | 0000 0000 | 0000 0000 | uuuu uuuu <sup>(1)</sup> | | INDF1 | 08h | N.A. | N.A. | N.A. | | FSR1 | 09h | XXXX XXXX | uuuu uuuu | uuuu uuuu | | WREG | 0Ah | XXXX XXXX | uuuu uuuu | uuuu uuuu | | TMR0L | 0Bh | XXXX XXXX | uuuu uuuu | uuuu uuuu | | TMR0H | 0Ch | XXXX XXXX | uuuu uuuu | uuuu uuuu | | TBLPTRL | 0Dh | 0000 0000 | 0000 0000 | uuuu uuuu | | TBLPTRH | 0Eh | 0000 0000 | 0000 0000 | uuuu uuuu | | BSR | 0Fh | 0000 0000 | 0000 0000 | uuuu uuuu | | Bank 0 | | | | | | PORTA (4,6) | 10h | 0-xx 11xx | 0-uu 11uu | u-uu uuuu | | DDRB | 11h | 1111 1111 | 1111 1111 | uuuu uuuu | | PORTB (4) | 12h | XXXX XXXX | uuuu uuuu | uuuu uuuu | | RCSTA1 | 13h | 0000 -00x | 0000 -00u | uuuu -uuu | | RCREG1 | 14h | XXXX XXXX | uuuu uuuu | uuuu uuuu | | TXSTA1 | 15h | 00001x | 00001u | uuuuuu | | TXREG1 | 16h | xxxx xxxx | uuuu uuuu | uuuu uuuu | | SPBRG1 | 17h | 0000 0000 | 0000 0000 | uuuu uuuu | Legend: u = unchanged, x = unknown, - = unimplemented read as '0', <math>q = value depends on condition. Note 1: One or more bits in INTSTA, PIR1, PIR2 will be affected (to cause wake-up). - 3: See Table 5-3 for reset value of specific condition. - 4: This is the value that will be in the port output latch. - 5: When the device is configured for microprocessor or externded microcontroller mode, the operation of this port does not rely on these registers - 6: On any device reset, these pins are configured as inputs. <sup>2:</sup> When the wake-up is due to an interrupt and the GLINTD bit is cleared, the PC is loaded with the interrupt vector. TABLE 5-4: INITIALIZATION CONDITIONS FOR SPECIAL FUNCTION REGISTERS (Cont.'d) | Register | Address | Power-on Reset<br>Brown-out Reset | MCLR Reset<br>WDT Reset | Wake-up from SLEEP through interrupt | |---------------------|---------|-----------------------------------|-------------------------|--------------------------------------| | Bank 1 | | | | | | DDRC (5) | 10h | 1111 1111 | 1111 1111 | uuuu uuuu | | PORTC (4, 5) | 11h | XXXX XXXX | uuuu uuuu | uuuu uuuu | | DDRD <sup>(5)</sup> | 12h | 1111 1111 | 1111 1111 | uuuu uuuu | | PORTD (4, 5) | 13h | xxxx xxxx | uuuu uuuu | uuuu uuuu | | DDRE (5) | 14h | 1111 | 1111 | uuuu | | PORTE (4, 5) | 15h | xxxx | uuuu | uuuu | | PIR1 | 16h | x000 0010 | u000 0010 | uuuu uuuu <sup>(1)</sup> | | PIE1 | 17h | 0000 0000 | 0000 0000 | uuuu uuuu | | Bank 2 | | | | | | TMR1 | 10h | xxxx xxxx | uuuu uuuu | uuuu uuuu | | TMR2 | 11h | xxxx xxxx | uuuu uuuu | uuuu uuuu | | TMR3L | 12h | XXXX XXXX | uuuu uuuu | uuuu uuuu | | TMR3H | 13h | XXXX XXXX | uuuu uuuu | uuuu uuuu | | PR1 | 14h | xxxx xxxx | uuuu uuuu | uuuu uuuu | | PR2 | 15h | xxxx xxxx | uuuu uuuu | uuuu uuuu | | PR3/CA1L | 16h | XXXX XXXX | uuuu uuuu | uuuu uuuu | | PR3/CA1H | 17h | XXXX XXXX | uuuu uuuu | uuuu uuuu | | Bank 3 | | | | | | PW1DCL | 10h | XX | uu | uu | | PW2DCL | 11h | xx0 | uu0 | uuu | | PW1DCH | 12h | xxxx xxxx | uuuu uuuu | uuuu uuuu | | PW2DCH | 13h | xxxx xxxx | uuuu uuuu | uuuu uuuu | | CA2L | 14h | xxxx xxxx | uuuu uuuu | uuuu uuuu | | CA2H | 15h | xxxx xxxx | uuuu uuuu | uuuu uuuu | | TCON1 | 16h | 0000 0000 | 0000 0000 | uuuu uuuu | | TCON2 | 17h | 0000 0000 | 0000 0000 | uuuu uuuu | $\mbox{Legend: } \mbox{$u$ = unchanged,} \mbox{ } \mbox{$x$ = unknown,} \mbox{ } \mbox{$-$ = unimplemented read as '0', } \mbox{$q$ = value depends on condition.}$ Note 1: One or more bits in INTSTA, PIR1, PIR2 will be affected (to cause wake-up). - 3: See Table 5-3 for reset value of specific condition. - 4: This is the value that will be in the port output latch. - 5: When the device is configured for microprocessor or externded microcontroller mode, the operation of this port does not rely on these registers - 6: On any device reset, these pins are configured as inputs. <sup>2:</sup> When the wake-up is due to an interrupt and the GLINTD bit is cleared, the PC is loaded with the interrupt vector. TABLE 5-4: INITIALIZATION CONDITIONS FOR SPECIAL FUNCTION REGISTERS (Cont.'d) | Register | Address | Power-on Reset<br>Brown-out Reset | MCLR Reset<br>WDT Reset | Wake-up from SLEEP through interrupt | |---------------|---------|-----------------------------------|-------------------------|--------------------------------------| | Bank 4 | | | | | | PIR2 | 10h | 000- 0010 | 000- 0010 | uuu- uuuu <sup>(1)</sup> | | PIE2 | 11h | 000- 0000 | 000- 0000 | uuu- uuuu | | Unimplemented | 12h | | | | | RCSTA2 | 13h | 0000 -00x | 0000 -00u | uuuu -uuu | | RCREG2 | 14h | XXXX XXXX | uuuu uuuu | uuuu uuuu | | TXSTA2 | 15h | 00001x | 00001u | uuuuuu | | TXREG2 | 16h | XXXX XXXX | uuuu uuuu | uuuu uuuu | | SPBRG2 | 17h | 0000 0000 | 0000 0000 | uuuu uuuu | | Bank 5 | | | | | | DDRF | 10h | 1111 1111 | 1111 1111 | uuuu uuuu | | PORTF (4) | 11h | 0000 0000 | 0000 0000 | uuuu uuuu | | DDRG | 12h | 1111 1111 | 1111 1111 | uuuu uuuu | | PORTG (4) | 13h | xxxx 0000 | uuuu 0000 | uuuu uuuu | | ADCON0 | 14h | 0000 -0-0 | 0000 -0-0 | uuuu uuuu | | ADCON1 | 15h | 000- 0000 | 000- 0000 | uuuu uuuu | | ADRESL | 16h | XXXX XXXX | uuuu uuuu | uuuu uuuu | | ADRESH | 17h | XXXX XXXX | uuuu uuuu | uuuu uuuu | | Bank 6 | | | | | | SSPADD | 10h | 0000 0000 | 0000 0000 | uuuu uuuu | | SSPCON1 | 11h | 0000 0000 | 0000 0000 | uuuu uuuu | | SSPCON2 | 12h | 0000 0000 | 0000 0000 | uuuu uuuu | | SSPSTAT | 13h | 0000 0000 | 0000 0000 | uuuu uuuu | | SSPBUF | 14h | XXXX XXXX | uuuu uuuu | uuuu uuuu | | Unimplemented | 15h | | | | | Unimplemented | 16h | | | | | Unimplemented | 17h | | | | Legend: u = unchanged, x = unknown, - = unimplemented read as '0', <math>q = value depends on condition. Note 1: One or more bits in INTSTA, PIR1, PIR2 will be affected (to cause wake-up). - 3: See Table 5-3 for reset value of specific condition. - 4: This is the value that will be in the port output latch. - 5: When the device is configured for microprocessor or externded microcontroller mode, the operation of this port does not rely on these registers - 6: On any device reset, these pins are configured as inputs. <sup>2:</sup> When the wake-up is due to an interrupt and the GLINTD bit is cleared, the PC is loaded with the interrupt vector. TABLE 5-4: INITIALIZATION CONDITIONS FOR SPECIAL FUNCTION REGISTERS (Cont.'d) | Register | Address | Power-on Reset<br>Brown-out Reset | MCLR Reset<br>WDT Reset | Wake-up from SLEEP through interrupt | |----------------------|---------|-----------------------------------|-------------------------|--------------------------------------| | Bank 7 | | | | | | PW3DCL | 10h | xx0 | uu0 | uuu | | PW3DCH | 11h | XXXX XXXX | uuuu uuuu | uuuu uuuu | | CA3L | 12h | XXXX XXXX | uuuu uuuu | uuuu uuuu | | САЗН | 13h | XXXX XXXX | uuuu uuuu | uuuu uuuu | | CA4L | 14h | XXXX XXXX | uuuu uuuu | uuuu uuuu | | CA4H | 15h | XXXX XXXX | uuuu uuuu | uuuu uuuu | | TCON3 | 16h | -000 0000 | -000 0000 | -uuu uuuu | | Unimplemented | 17h | | | | | Bank 8 | | | | | | DDRH | 10h | 1111 1111 | 1111 1111 | uuuu uuuu | | PORTH <sup>(4)</sup> | 11h | xxxx xxxx | uuuu uuuu | uuuu uuuu | | DDRJ | 12h | 1111 1111 | 1111 1111 | uuuu uuuu | | PORTJ <sup>(4)</sup> | 13h | xxxx xxxx | uuuu uuuu | uuuu uuuu | | Unbanked | · | <u> </u> | <u> </u> | | | PRODL | 18h | xxxx xxxx | uuuu uuuu | uuuu uuuu | | PRODH | 19h | XXXX XXXX | uuuu uuuu | uuuu uuuu | Legend: u = unchanged, x = unknown, - = unimplemented read as '0', <math>q = value depends on condition. - Note 1: One or more bits in INTSTA, PIR1, PIR2 will be affected (to cause wake-up). - 2: When the wake-up is due to an interrupt and the GLINTD bit is cleared, the PC is loaded with the interrupt vector. - 3: See Table 5-3 for reset value of specific condition. - 4: This is the value that will be in the port output latch. - 5: When the device is configured for microprocessor or externded microcontroller mode, the operation of this port does not rely on these registers - 6: On any device reset, these pins are configured as inputs. #### 5.1.5 BROWN-OUT RESET (BOR) PIC17C7XX devices have on-chip Brown-out Reset circuitry. This circuitry places the device into a reset when the device voltage falls below a trip point (BVDD). This ensures that the device does not continue program execution outside the valid operation range of the device. Brown-out resets are typically used in AC line applications or large battery applications where large loads may be switched in (such as automotive). Note: Before using the on-chip brown-out for a voltage supervisory function, please review the electrical specifications to ensure that they meet your requirements. The BODEN configuration bit can disable (if clear/programmed) or enable (if set) the Brown-out Reset circuitry. If VDD falls below BVDD (Typically 4.0V. parameter #D005 in electrical specification section), for greater than parameter #35, the brown-out situation will reset the chip. A reset is not guaranteed to occur if VDD falls below BVDD for less than parameter #35. The chip will remain in Brown-out Reset until VDD rises above BVpp. The Power-up Timer and Oscillator Start-up Timer will then be invoked. This will keep the chip in reset the greater of 96 ms and 1024 Tosc. If VDD drops below BVDD while the Power-up Timer/Oscillator Start-up Timer is running, the chip will go back into a Brown-out Reset. The Power-up Timer/Oscillator Start-up Timer will be initialized. Once VDD rises above BVDD, the Power-up Timer/Oscillator Start-up Timer will start their time delays. Figure 5-10 shows typical Brown-out situations. In some applications, the Brown-out reset trip point of the device may not be at the desired level. Figure 5-8 and Figure 5-9 are two examples of external circuitry that may be implemented. Each needs to be evaluated to determine if they match the requirements of the application. ## FIGURE 5-8: EXTERNAL BROWN-OUT PROTECTION CIRCUIT 1 FIGURE 5-9: EXTERNAL BROWN-OUT PROTECTION CIRCUIT 2 FIGURE 5-10: BROWN-OUT SITUATIONS ## PIC17C7XX NOTES: #### 6.0 INTERRUPTS PIC17C7XX devices have 18 sources of interrupt: - External interrupt from the RA0/INT pin - . Change on RB7:RB0 pins - TMR0 Overflow - TMR1 Overflow - TMR2 Overflow - TMR3 Overflow - USART1 Transmit buffer empty - USART1 Receive buffer full - USART2 Transmit buffer empty - USART2 Receive buffer full - · SSP Interrupt - SSP I<sup>2</sup>C bus collision interrupt - A/D conversion complete - Capture1 - Capture2 - Capture3 - Capture4 - · T0CKI edge occurred There are six registers used in the control and status of interrupts. These are: - CPUSTA - INTSTA - PIE1 - PIR1 - PIE2PIR2 - The CPUSTA register contains the GLINTD bit. This is the Global Interrupt Disable bit. When this bit is set, all interrupts are disabled. This bit is part of the controller core functionality and is described in the Section 6.4. When an interrupt is responded to, the GLINTD bit is automatically set to disable any further interrupts, the return address is pushed onto the stack and the PC is loaded with the interrupt vector address. There are four interrupt vectors. Each vector address is for a specific interrupt source (except the peripheral interrupts which all vector to the same address). These sources are: - · External interrupt from the RA0/INT pin - TMR0 Overflow - T0CKI edge occurred - · Any peripheral interrupt When program execution vectors to one of these interrupt vector addresses (except for the peripheral interrupts), the interrupt flag bit is automatically cleared. Vectoring to the peripheral interrupt vector address does not automatically clear the source of the interrupt. In the peripheral interrupt service routine, the source(s) of the interrupt can be determined by testing the interrupt flag bits. The interrupt flag bit(s) must be cleared in software before re-enabling interrupts to avoid infinite interrupt requests. When an interrupt condition is met, that individual interrupt flag bit will be set regardless of the status of its corresponding mask bit or the GLINTD bit. For external interrupt events, there will be an interrupt latency. For two cycle instructions, the latency could be one instruction cycle longer. The "return from interrupt" instruction, RETFIE, can be used to mark the end of the interrupt service routine. When this instruction is executed, the stack is "POPed", and the GLINTD bit is cleared (to re-enable interrupts). #### FIGURE 6-1: INTERRUPT LOGIC #### 6.1 Interrupt Status Register (INTSTA) The Interrupt Status/Control register (INTSTA) contains the flag and enable bits for non-peripheral interrupts. The PEIF bit is a read only, bit wise OR of all the peripheral flag bits in the PIR registers (Figure 6-5 and Figure 6-6). Note: All interrupt flag bits get set by their specified condition, even if the corresponding interrupt enable bit is clear (interrupt disabled) or the GLINTD bit is set (all interrupts disabled). Care should be taken when clearing any of the INTSTA register enable bits when interrupts are enabled (GLINTD is clear). If any of the INTSTA flag bits (TOIF, INTF, TOCKIF, or PEIF) are set in the same instruction cycle as the corresponding interrupt enable bit is cleared, the device will vector to the reset address (0x00). Prior to disabling any of the INTSTA enable bits, the GLINTD bit should be set (disabled). #### FIGURE 6-2: INTSTA REGISTER (ADDRESS: 07h, UNBANKED) | R - 0 | R/W | |-------|---------|---------|---------|---------|---------|---------|---------|----------------------------------------------| | PEIF | T0CKIF | TOIF | INTF | PEIE | T0CKIE | TOIE | INTE | R = Readable bit | | bit7 | | | | | | | bit0 | W = Writable bit<br>- n = Value at POR reset | bit 7: PEIF: Peripheral Interrupt Flag bit This bit is the OR of all peripheral interrupt flag bits AND'ed with their corresponding enable bits. The interrupt logic forces program execution to address (20h) when a peripheral interrupt is pending. - 1 = A peripheral interrupt is pending - 0 = No peripheral interrupt is pending - bit 6: TOCKIF: External Interrupt on TOCKI Pin Flag bit This bit is cleared by hardware, when the interrupt logic forces program execution to address (18h). - 1 = The software specified edge occurred on the RA1/T0CKI pin - 0 = The software specified edge did not occur on the RA1/T0CKI pin - bit 5: T0IF: TMR0 Overflow Interrupt Flag bit This bit is cleared by hardware, when the interrupt logic forces program execution to address (10h). - 1 = TMR0 overflowed - 0 = TMR0 did not overflow - bit 4: INTF: External Interrupt on INT Pin Flag bit This bit is cleared by hardware, when the interrupt logic forces program execution to address (08h). - 1 = The software specified edge occurred on the RAO/INT pin - 0 = The software specified edge did not occur on the RAO/INT pin - bit 3: PEIE: Peripheral Interrupt Enable bit This bit acts as a global enable bit for the peripheral interrupts that have their corresponding enable bits set. - 1 = Enable peripheral interrupts - 0 = Disable peripheral interrupts - bit 2: TOCKIE: External Interrupt on TOCKI Pin Enable bit - 1 = Enable software specified edge interrupt on the RA1/T0CKI pin - 0 = Disable interrupt on the RA1/T0CKI pin - bit 1: T0IE: TMR0 Overflow Interrupt Enable bit - 1 = Enable TMR0 overflow interrupt - 0 = Disable TMR0 overflow interrupt - bit 0: INTE: External Interrupt on RA0/INT Pin Enable bit - 1 = Enable software specified edge interrupt on the RA0/INT pin - 0 = Disable software specified edge interrupt on the RA0/INT pin ## 6.2 Peripheral Interrupt Enable Register1 (PIE1) and Register2 (PIE2) These registers contains the individual enable bits for the peripheral interrupts. #### FIGURE 6-3: PIE1 REGISTER (ADDRESS: 17h, BANK 1) | RBIE | 0 R/W - | 1IE | R = Readable bit W = Writable bit | |--------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------|-----------------------------------| | oit7 | | bit0 | -n = Value at POR reset | | oit 7: | RBIE: PORTB Interrupt on Change Enable bit 1 = Enable PORTB interrupt on change 0 = Disable PORTB interrupt on change | | | | oit 6: | TMR3IE: TMR3 Interrupt Enable bit<br>1 = Enable TMR3 interrupt<br>0 = Disable TMR3 interrupt | | | | oit 5: | TMR2IE: TMR2 Interrupt Enable bit<br>1 = Enable TMR2 interrupt<br>0 = Disable TMR2 interrupt | | | | oit 4: | TMR1IE: TMR1 Interrupt Enable bit<br>1 = Enable TMR1 interrupt<br>0 = Disable TMR1 interrupt | | | | oit 3: | CA2IE: Capture2 Interrupt Enable bit 1 = Enable Capture2 interrupt 0 = Disable Capture2 interrupt | | | | oit 2: | CA1IE: Capture1 Interrupt Enable bit 1 = Enable Capture1 interrupt 0 = Disable Capture1 interrupt | | | | oit 1: | <b>TX1IE</b> : USART1 Transmit Interrupt Enable bit<br>1 = Enable USART1 Transmit buffer empty interrupt<br>0 = Disable USART1 Transmit buffer empty interrupt | | | | oit 0: | RC1IE: USART1 Receive Interrupt Enable bit 1 = Enable USART1 Receive buffer full interrupt 0 = Disable USART1 Receive buffer full interrupt | | | #### FIGURE 6-4: PIE2 REGISTER (ADDRESS: 11h, BANK 4) | D/14/ 0 | D/M 0 | D.444 . 0 | 0 | D 444 0 | DAM 0 | DAM 0 | D.444 . 0 | | |---------|------------------|----------------------------------------------------|--------------------------|------------------|------------------|------------------|------------------|-------------------------| | R/W - 0 | R/W - 0<br>BCLIE | R/W - 0<br>ADIE | <u>U - 0</u> | R/W - 0<br>CA4IE | R/W - 0<br>CA3IE | R/W - 0<br>TX2IE | R/W - 0<br>RC2IE | R = Readable bit | | bit7 | 1 | | | | | | bit0 | W = Writable bit | | bit 7: | | nchronous | | Interrupt I | Enable bit | | | -n = Value at POR reset | | | | e SSP Interr<br>le SSP Inter | | | | | | | | bit 6: | 1 = Enable | us Collision<br>e Bus Collis<br>e Bus Collis | ion Interru <sub>l</sub> | ot | | | | | | bit 5: | 1 = Enable | Module Int<br>A/D Module<br>A/D Module | le Interrupt | | | | | | | bit 4: | Unimplen | nented: Rea | ad as '0' | | | | | | | bit 3: | 1 = Enable | apture4 Inte<br>e Capture4 l<br>e Capture4 | Interrupt | le bit | | | | | | bit 2: | 1 = Enable | apture3 Inte<br>e Capture3 l<br>e Capture3 | Interrupt | le bit | | | | | | bit 1: | 1 = Enable | SART2 Trans<br>e USART2 T<br>e USART2 <sup>-</sup> | ransmit Bu | ıffer Empty | / Interrupt | | | | | bit 0: | 1 = Enable | SART2 Rec<br>e USART2 F<br>e USART2 I | Receive Bu | iffer Full In | terrupt | | | | #### 6.3 <u>Peripheral Interrupt Request</u> <u>Register1 (PIR1) and Register2 (PIR2)</u> These registers contains the individual flag bits for the peripheral interrupts. These bits will be set by the specified condition, even if the corresponding interrupt enable bit is cleared (interrupt disabled), or the GLINTD bit is set (all interrupts disabled). Before enabling an interrupt, the user may wish to clear the interrupt flag to ensure that the program does not immediately branch to the peripheral interrupt service routine. #### FIGURE 6-5: PIR1 REGISTER (ADDRESS: 16h, BANK 1) | R/W - x | R/W-0 R/W-0 R/W-0 R/W-0 R-1 R-0 | | |--------------------|-------------------------------------------------------------------------------------------------------------|---------------------------------| | RBIF | TMR3IF TMR2IF TMR1IF CA2IF CA1IF TX1IF RC1IF | R = Readable bit | | bit7 | bitO | W = Writable bit | | 6.9. <b>-7</b> . 1 | BRIE DODTD leterment on Observe Florida | -n = Value at POR reset | | | RBIF: PORTB Interrupt on Change Flag bit<br>1 = One of the PORTB inputs changed (software must end the misr | notch condition) | | | 0 = None of the PORTB inputs changed (software must end the miss) | nateri condition) | | | TMR3IF: TMR3 Interrupt Flag bit | | | | If Capture1 is enabled (CA1/PR3 = 1) | | | | 1 = TMR3 overflowed | | | ( | 0 = TMR3 did not overflow | | | ! | If Capture 1 is disabled (CA1/ $\overline{PR3} = 0$ ) | | | | 1 = TMR3 value has rolled over to 0000h from equalling the period | | | ( | 0 = TMR3 value has not rolled over to 0000h from equalling the per | iod register (PR3H:PR3L) value | | | TMR2IF: TMR2 Interrupt Flag bit | | | | 1 = TMR2 value has rolled over to 0000h from equalling the period | | | | 0 = TMR2 value has not rolled over to 0000h from equalling the per | iod register (PR2) value | | | TMR1IF: TMR1 Interrupt Flag bit | | | | If TMR1 is in 8-bit mode (T16 = 0) 1 = TMR1 value has rolled over to 0000h from equalling the period i | ragistar (DD1) value | | | 0 = TMR1 value has rolled over to 0000h from equalling the period 1 | | | | If Timer1 is in 16-bit mode (T16 = 1) | led regioter (FTT) value | | | 1 = TMR2:TMR1 value has rolled over to 0000h from equalling the p | period register (PR2:PR1) value | | | 0 = TMR2:TMR1 value has not rolled over to 0000h from equalling t | | | bit 3: | CA2IF: Capture2 Interrupt Flag bit | | | | 1 = Capture event occurred on RB1/CAP2 pin | | | ( | 0 = Capture event did not occur on RB1/CAP2 pin | | | bit 2: | CA1IF: Capture1 Interrupt Flag bit | | | | 1 = Capture event occurred on RB0/CAP1 pin | | | ( | 0 = Capture event did not occur on RB0/CAP1 pin | | | | TX1IF: USART1 Transmit Interrupt Flag bit (State controlled by hard | dware) | | | 1 = USART1 Transmit buffer is empty | | | | 0 = USART1 Transmit buffer is full | | | | RC1IF: USART1 Receive Interrupt Flag bit (State controlled by hard | dware) | | | 1 = USART1 Receive buffer is full<br>0 = USART1 Receive buffer is empty | | | | o – OOAKT i Neceive bullet is empty | | #### FIGURE 6-6: PIR2 REGISTER (ADDRESS: 10h, BANK 4) | R/W - 0 | R/W - 0 | R/W - 0 | U - 0 | R/W - 0 | R/W - 0 | R - 1 | R - 0 | | |----------------|-------------------------|--------------------------------|--------------|--------------|----------------|----------------|--------------|-------------------------------| | SSPIF | BCLIF | ADIF | _ | CA4IF | CA3IF | TX2IF | RC2IF | R = Readable bit | | bit7 | | | | | | | bit0 | W = Writable bit | | | | | | (005) | | | | -n = Value at POR reset | | bit 7: | | ynchronous | | | | | | | | | | upt service | | | | | | are before returning from the | | | SPI | upt service | routine. Th | 5 CONTUINION | S triat will S | et tills bit t | aic. | | | | | transmissi | on/reception | n has take | n place. | | | | | | | lave / Maste | | | | | | | | | | transmissi | on/receptic | n has take | n place. | | | | | | <u>I<sup>2</sup>C M</u> | <u>laster</u><br>The initiated | ctart cand | ition was a | omploted b | , the SSD | modulo | | | | | he initiated | | | | | | | | | | he initiated | | | | | | | | | | he initiated | | | | | | | | | | | | | | | | aster system). | | | | | | | | lule was ic | lle (Multima | aster system). | | | | SP interrupt | | | ccurred. | | | | | bit 6: | | us Collision<br>collision ha | | | ) when een | figured for | 12C maata | r mada | | | | s collision h | | | , when con | ligurea loi | i C maste | rmode | | bit 5: | | ) Module In | | - | | | | | | DIL J. | | D conversio | | | | | | | | | | D conversio | | | | | | | | bit 4: | Unimpler | nented: Re | ad as '0' | | | | | | | bit 3: | CA4IF: C | apture4 Inte | rrupt Flag | bit | | | | | | | | re event oc | | | | | | | | | 0 = Captu | re event did | not occur | on RE3/C/ | AP4 pin | | | | | bit 2: | | apture3 Inte | | | | | | | | | | re event oc | | | | | | | | | • | re event did | | | • | | | | | bit 1: | | SART2 Trans | | | (State cont | rolled by h | ardware) | | | | | T2 Transmi<br>T2 Transmi | | . , | | | | | | <b>L</b> it 0: | | | | | /04=4= == | المالمالما | | | | bit 0: | | SART2 Rec<br>T2 Receive | | | (State con | trolled by I | nardware) | | | | | T2 Receive | | | | | | | | | | | | 11.17 | | | | | | | | | | | | | | | ### 6.4 Interrupt Operation Global Interrupt Disable bit, GLINTD (CPUSTA<4>), enables all unmasked interrupts (if clear) or disables all interrupts (if set). Individual interrupts can be disabled through their corresponding enable bits in the INTSTA register. Peripheral interrupts need either the global peripheral enable PEIE bit disabled, or the specific peripheral enable bit disabled. Disabling the peripherals via the global peripheral enable bit, disables all peripheral interrupts. GLINTD is set on reset (interrupts disabled). The RETFIE instruction clears the GLINTD bit while forcing the Program Counter (PC) to the value loaded at the Top of Stack. When an interrupt is responded to, the GLINTD bit is automatically set to disable any further interrupt, the return address is pushed onto the stack and the PC is loaded with the interrupt vector. There are four interrupt vectors which help reduce interrupt latency. The peripheral interrupt vector has multiple interrupt sources. Once in the peripheral interrupt service routine, the source(s) of the interrupt can be determined by polling the interrupt flag bits. The peripheral interrupt flag bit(s) must be cleared in software before re-enabling interrupts to avoid continuous interrupts. The PIC17C7XX devices have four interrupt vectors. These vectors and their hardware priority are shown in Table 6-1. If two enabled interrupts occur "at the same time", the interrupt of the highest priority will be serviced first. This means that the vector address of that interrupt will be loaded into the program counter (PC). TABLE 6-1: INTERRUPT VECTORS/PRIORITIES | Address | Vector | Priority | |---------|------------------------------------------|-------------| | 0008h | External Interrupt on RAO/INT pin (INTF) | 1 (Highest) | | 0010h | TMR0 overflow interrupt (T0IF) | 2 | | 0018h | External Interrupt on T0CKI (T0CKIF) | 3 | | 0020h | Peripherals (PEIF) | 4 (Lowest) | Note 1: Individual interrupt flag bits are set regardless of the status of their corresponding mask bit or the GLINTD bit. Note 2: Before disabling any of the INTSTA enable bits, the GLINTD bit should be set (disabled). ### 6.5 RA0/INT Interrupt The external interrupt on the RA0/INT pin is edge triggered. Either the rising edge, if the INTEDG bit (T0STA<7>) is set, or the falling edge, if the INTEDG bit is clear. When a valid edge appears on the RA0/INT pin, the INTF bit (INTSTA<4>) is set. This interrupt can be disabled by clearing the INTE control bit (INTSTA<0>). The INT interrupt can wake the processor from SLEEP. See Section 17.4 for details on SLEEP operation. ### 6.6 TOCKI Interrupt The external interrupt on the RA1/T0CKI pin is edge triggered. Either the rising edge, if the T0SE bit (T0STA<6>) is set, or the falling edge, if the T0SE bit is clear. When a valid edge appears on the RA1/T0CKI pin, the T0CKIF bit (INTSTA<6>) is set. This interrupt can be disabled by clearing the T0CKIE control bit (INTSTA<2>). The T0CKI interrupt can wake up the processor from SLEEP. See Section 17.4 for details on SLEEP operation. ### 6.7 Peripheral Interrupt The peripheral interrupt flag indicates that at least one of the peripheral interrupts occurred (PEIF is set). The PEIF bit is a read only bit, and is a bit wise OR of all the flag bits in the PIR registers AND'ed with the corresponding enable bits in the PIE registers. Some of the peripheral interrupts can wake the processor from SLEEP. See Section 17.4 for details on SLEEP operation. ### 6.8 Context Saving During Interrupts During an interrupt, only the returned PC value is saved on the stack. Typically, users may wish to save key registers during an interrupt; e.g. WREG, ALUSTA and the BSR registers. This requires implementation in software Example 6-2 shows the saving and restoring of information for an interrupt service routine. This is for a simple interrupt scheme, where only one interrupt may occur at a time (no interrupt nesting). The SFRs are stored in the non-banked GPR area. Example 6-2 shows the saving and restoring of information for a more complex interrupt service routine. This is useful where nesting of interrupts is required. A maximum of 6 levels can be done by this example. The BSR is stored in the non-banked GPR area, while the other registers would be stored in a particular bank. Therefore 6 saves may be done with this routine (since there are 6 non-banked GPR registers). These routines require a dedicated indirect addressing register, FSR0 to be selected for this. The PUSH and POP code segments could either be in each interrupt service routine or could be subroutines that were called. Depending on the application, other registers may also need to be saved. FIGURE 6-7: INT PIN / TOCKI PIN INTERRUPT TIMING a1 | a2 | a3 | a4 ; a1 | a2 | a3 | a4 ; a1 | a2 | a3 | a4 ; a1 | a2 | a3 | a4 ; a1 | a2 | a3 | a4 ; a1 | a2 | a3 | a4 ; a1 Dummy PC + 1 Addry Inst (YY + 1) YY + 1 RETFIE ≿ Addr Inst (Vector) Addr (Vector) Dummy Inst (PC+1) Dummy Inst (PC+1i) PC + 1 Inst (PC) Inst (PC) ВС System Bus Instruction RA0/INT or RA1/T0CKI INTF or TOCKIF GLINTD OSC2 ВС Instruction executed ### **EXAMPLE 6-1: SAVING STATUS AND WREG IN RAM (SIMPLE)** ``` ; The addresses that are used to store the CPUSTA and WREG values must be in the data memory ; address range of 1Ah - 1Fh. Up to 6 locations can be saved and restored using the MOVFP ; instruction. This instruction neither affects the status bits, nor corrupts the WREG register. IINBANK1 EOU ; Address for 1st location to save 0x01A UNBANK2 ; Address for 2nd location to save EOU 0x01B UNBANK3 EQU 0x01C ; Address for 3rd location to save UNBANK4 EOU 0x01D ; Address for 4th location to save ; Address for 5th location to save UNBANK5 EOU 0x01E (Label Not used in program) ; UNBANK6 EOU 0x01F ; Address for 6th location to save (Label Not used in program) ; At Interrupt Vector Address PUSH MOVFP ALUSTA, UNBANK1 ; Push ALUSTA value MOVFP BSR, UNBANK2 ; Push BSR value MOVFP WREG, UNBANK3 ; Push WREG value MOVFP PCLATH, UNBANK4 ; Push PCLATH value ; Interrupt Service Routine (ISR) code POP MOVFP UNBANK4, PCLATH ; Restore PCLATH value MOVED UNBANK3, WREG ; Restore WREG value UNBANK2, BSR MOVED ; Restore BSR value MOVFP UNBANK1, ALUSTA ; Restore ALUSTA value RETFIE ; Return from interrupt (enable interrupts) ``` ### **EXAMPLE 6-2: SAVING STATUS AND WREG IN RAM (NESTED)** ``` ; The addresses that are used to store the CPUSTA and WREG values must be in the data memory ; address range of 1Ah - 1Fh. Up to 6 locations can be saved and restored using the MOVFP ; instruction. This instruction neither affects the status bits, nor corrupts the WREG register. ; This routine uses the FRSO, so it controls the FS1 and FSO bits in the ALUSTA register. Nobank FSR 0 \times 40 EOU Bank FSR EOU 0x41 0x42 ALU Temp EOU 0x43 WREG TEMP EOU 0x01A ; 1st location to save BSR BSR S1 EOU BSR S2 EOU 0x01B ; 2nd location to save BSR (Label Not used in program) 0x01C BSR S3 ; 3rd location to save BSR (Label Not used in program) EOU 0x01D EQU ; 4th location to save BSR (Label Not used in program) BSR S4 EOU 0x01E BSR S5 ; 5th location to save BSR (Label Not used in program) BSR S6 EOU 0x01F ; 6th location to save BSR (Label Not used in program) INITIALIZATION CALL CLEAR_RAM ; Must Clear all Data RAM INIT POINTERS ; Must Initialize the pointers for POP and PUSH ; Set All banks to 0 BSR. F CLRF ALUSTA, F ; FSR0 post increment BSE ALUSTA, FS1 ; Clear WREG CLRF WREG. F MOVLW BSR S1 ; Load FSR0 with 1st address to save BSR MOVWF FSR0 MOVWF Nobank FSR MOVIW 0 \times 20 MOVWF Bank FSR : ; Your code ; At Interrupt Vector Address PUSH ALUSTA, FS0 ; FSRO has auto-increment, does not affect status bits BSF BCF ALUSTA, FS1 ; does not affect status bits MOVFP BSR, INDF0 ; No Status bits are affected ; Peripheral and Data RAM Bank 0 No Status bits are affected CLRF BSR, F MOVPF ALUSTA, ALU_Temp MOVPF FSR0, Nobank FSR ; Save the FSR for BSR values MOVPF WREG, WREG TEMP MOVFP Bank FSR, FSR0 ; Restore FSR value for other values MOVFP ALU_Temp, INDF0 ; Push ALUSTA value MOVFP WREG_TEMP, INDFO ; Push WREG value MOVFP PCLATH, INDF0 ; Push PCLATH value MOVPF FSR0, Bank_FSR ; Restore FSR value for other values MOVFP Nobank_FSR, FSR0 ; : ; Interrupt Service Routine (ISR) code POP CLRF ALUSTA, F ; FSRO has auto-decrement, does not affect status bits MOVFP Bank_FSR, FSR0 ; Restore FSR value for other values DECF FSR0, F MOVFP INDF0, PCLATH ; Pop PCLATH value MOVFP INDF0, WREG ; Pop WREG value ALUSTA, FS1 ; FSR0 does not change BSF MOVPF INDF0, ALU_Temp ; Pop ALUSTA value MOVPF FSR0, Bank_FSR ; Restore FSR value for other values DECF Nobank_FSR, F MOVFP Nobank FSR, FSR0 ; Save the FSR for BSR values MOVFP ALU_Temp, ALUSTA MOVFP INDF0, BSR ; No Status bits are affected RETFIE ; Return from interrupt (enable interrupts) ``` ### 7.0 MEMORY ORGANIZATION There are two memory blocks in the PIC17C7XX; program memory and data memory. Each block has its own bus, so that access to each block can occur during the same oscillator cycle. The data memory can further be broken down into General Purpose RAM and the Special Function Registers (SFRs). The operation of the SFRs that control the "core" are described here. The SFRs used to control the peripheral modules are described in the section discussing each individual peripheral module. ### 7.1 Program Memory Organization PIC17C7XX devices have a 16-bit program counter capable of addressing a 64K x 16 program memory space. The reset vector is at 0000h and the interrupt vectors are at 0008h, 0010h, 0018h, and 0020h (Figure 7-1). #### 7.1.1 PROGRAM MEMORY OPERATION The PIC17C7XX can operate in one of four possible program memory configurations. The configuration is selected by configuration bits. The possible modes are: - Microprocessor - Microcontroller - · Extended Microcontroller - · Protected Microcontroller The microcontroller and protected microcontroller modes only allow internal execution. Any access beyond the program memory reads unknown data. The protected microcontroller mode also enables the code protection feature. The **extended microcontroller** mode accesses both the internal program memory as well as external program memory. Execution automatically switches between internal and external memory. The 16-bits of address allow a program memory range of 64K-words. The **microprocessor mode** only accesses the external program memory. The on-chip program memory is ignored. The 16-bits of address allow a program memory range of 64K-words. Microprocessor mode is the default mode of an unprogrammed device. The different modes allow different access to the configuration bits, test memory, and boot ROM. Table 7-1 lists which modes can access which areas in memory. Test Memory and Boot Memory are not required for normal operation of the device. Care should be taken to ensure that no unintended branches occur to these areas. FIGURE 7-1: PROGRAM MEMORY MAP Note 1: User memory space may be internal, external, or both. The memory configuration depends on the processor mode. TABLE 7-1: MODE MEMORY ACCESS | Operating<br>Mode | Internal<br>Program<br>Memory | Configuration Bits,<br>Test Memory,<br>Boot ROM | | |------------------------------|-------------------------------|-------------------------------------------------|--| | Microprocessor | No Access | No Access | | | Microcontroller | Access | Access | | | Extended<br>Microcontroller | Access | No Access | | | Protected<br>Microcontroller | Access | Access | | The PIC17C7XX can operate in modes where the program memory is off-chip. They are the microprocessor and extended microcontroller modes. The microprocessor mode is the default for an unprogrammed device. Regardless of the processor mode, data memory is always on-chip. FIGURE 7-2: MEMORY MAP IN DIFFERENT MODES | I | | | | | |----------------|----------------------------------------------------------------|------------------------------------------------------------------------|------------------------------------------------|---------------| | | Microprocessor<br>Mode | Extended<br>Microcontroller<br>Mode | Microcontroller<br>Modes | | | | 0000h | 0000h | 0000h | | | | External<br>Program<br>Memory | 01FFFh On-chip Program Memory | On-chip<br>Program<br>Memory<br>2000h | PACE | | PIC17C752/762 | FFFFh | External<br>Program<br>Memory | FE00h Config. Bits Test Memory FFFFh Boot ROM | PROGRAM SPACE | | | OFF-CHIP ON-CHIP | OFF-CHIP ON-CHIP | OFF-CHIP ON-CHIP | | | | 00h 120h FFh 1FFh 0N-CHIP | O0h 120h FFh 1FFh ON-CHIP | 00h 120h FFh 1FFh 0N-CHIP | DATA SPACE | | | 0000h | 0000h | 0000h | | | | External | 3FFFh On-chip Program Memory | On-chip<br>Program<br>Memory<br>3FFFh<br>4000h | | | PIC17C756A/766 | Program<br>Memory | External<br>Program<br>Memory | | PROGRAM SPACE | | | FFFFh | | FE00h Config. Bits Test Memory | PR | | | OFF-CHIP ON-CHIP | OFF-CHIP ON-CHIP | FFFFh Boot ROM OFF-CHIP ON-CHIP | | | | 00h 120h 220h 320h 5FFh 1FFh 2FFh 3FFh 0N-CHIP | 00h<br> 120h 220h 320h<br> FFh 1FFh 2FFh 3FFh<br> ON-CHIP | 00h 120h 220h 320h 1FFh 2FFh 3FFh ON-CHIP | DATA SPACE | ### 7.1.2 EXTERNAL MEMORY INTERFACE When either microprocessor or extended microcontroller mode is selected, PORTC, PORTD and PORTE are configured as the system bus. PORTC and PORTD are the multiplexed address/data bus and PORTE<2:0> is for the control signals. External components are needed to demultiplex the address and data. This can be done as shown in Figure 7-4. The waveforms of address and data are shown in Figure 7-3. For complete timings, please refer to the electrical specification section. FIGURE 7-3: EXTERNAL PROGRAM MEMORY ACCESS WAVEFORMS The system bus requires that there is no bus conflict (minimal leakage), so the output value (address) will be capacitively held at the desired value. As the speed of the processor increases, external EPROM memory with faster access time must be used. Table 7-2 lists external memory speed requirements for a given PIC17C7XX device frequency. In extended microcontroller mode, when the device is executing out of internal memory, the control signals will continue to be active. That is, they indicate the action that is occurring in the internal memory. The external memory access is ignored. This following selection is for use with Microchip EPROMs. For interfacing to other manufacturers memory, please refer to the electrical specifications of the desired PIC17C7XX device, as well as the desired memory device to ensure compatibility. TABLE 7-2: EPROM MEMORY ACCESS TIME ORDERING SUFFIX | PIC17C7XX<br>Oscillator<br>Frequency | Instruction<br>Cycle<br>Time (TcY) | EPROM Suffix | |--------------------------------------|------------------------------------|--------------| | 8 MHz | 500 ns | -25 | | 16 MHz | 250 ns | -15 | | 20 MHz | 200 ns | -10 | | 25 MHz | 160 ns | -70 | | 33 MHz | 121 ns | (1) | Note 1: The access times for this requires the use of fast SRAMs. The electrical specifications now include timing specifications for the memory interface with PIC17LCXXX devices. These specifications reflect the capability of the device by characterization. Please validate your design with these timings. FIGURE 7-4: TYPICAL EXTERNAL PROGRAM MEMORY CONNECTION DIAGRAM ### 7.2 Data Memory Organization Data memory is partitioned into two areas. The first is the General Purpose Registers (GPR) area, and the second is the Special Function Registers (SFR) area. The SFRs control and provide status of device operation Portions of data memory are banked, this occurs in both areas. The GPR area is banked to allow greater than 232 bytes of general purpose RAM. Banking requires the use of control bits for bank selection. These control bits are located in the Bank Select Register (BSR). If an access is made to the unbanked region, the BSR bits are ignored. Figure 7-5 shows the data memory map organization. Instructions MOVPF and MOVFP provide the means to move values from the peripheral area ("P") to any location in the register file ("F"), and vice-versa. The definition of the "P" range is from 0h to 1Fh, while the "F" range is 0h to FFh. The "P" range has six more locations than peripheral registers which can be used as General Purpose Registers. This can be useful in some applications where variables need to be copied to other locations in the general purpose RAM (such as saving status information during an interrupt). The entire data memory can be accessed either directly or indirectly (through file select registers FSR0 and FSR1) (Section 7.4). Indirect addressing uses the appropriate control bits of the BSR for accesses into the banked areas of data memory. The BSR is explained in greater detail in Section 7.8. ### 7.2.1 GENERAL PURPOSE REGISTER (GPR) All devices have some amount of GPR area. The GPRs are 8-bits wide. When the GPR area is greater than 232, it must be banked to allow access to the additional memory space. All the PIC17C7XX devices have banked memory in the GPR area. To facilitate switching between these banks, the MOVLR bank instruction has been added to the instruction set. GPRs are not initialized by a Power-on Reset and are unchanged on all other resets. ### 7.2.2 SPECIAL FUNCTION REGISTERS (SFR) The SFRs are used by the CPU and peripheral functions to control the operation of the device (Figure 7-5). These registers are static RAM. The SFRs can be classified into two sets, those associated with the "core" function and those related to the peripheral functions. Those registers related to the "core" are described here, while those related to a peripheral feature are described in the section for each peripheral feature. The peripheral registers are in the banked portion of memory, while the core registers are in the unbanked region. To facilitate switching between the peripheral banks, the MOVLB bank instruction has been provided. ### FIGURE 7-5: PIC17C7XX REGISTER FILE MAP | Addr | Unbanked | |------|---------------------------------------| | 00h | INDF0 | | 01h | FSR0 | | 02h | PCL | | 03h | PCLATH | | 04h | ALUSTA | | 05h | TOSTA | | 06h | CPUSTA | | 07h | INTSTA | | 08h | INDF1 | | 09h | FSR1 | | 0Ah | WREG | | 0Bh | TMR0L | | 0Ch | TMR0H | | 0Dh | TBLPTRL | | 0Eh | TBLPTRH | | 0Fh | BSR | | | · · · · · · · · · · · · · · · · · · · | | UFN | DOK | | | | | | | | | |-----|--------|-----------------------|-----------------------|-----------------------|-----------------------|-----------------------|-----------------------|-----------------------|---------------| | | Bank 0 | Bank 1 <sup>(1)</sup> | Bank 2 <sup>(1)</sup> | Bank 3 <sup>(1)</sup> | Bank 4 <sup>(1)</sup> | Bank 5 <sup>(1)</sup> | Bank 6 <sup>(1)</sup> | Bank 7 <sup>(1)</sup> | Bank 8 (1, 4) | | 10h | PORTA | DDRC | TMR1 | PW1DCL | PIR2 | DDRF | SSPADD | PW3DCL | DDRH | | 11h | DDRB | PORTC | TMR2 | PW2DCL | PIE2 | PORTF | SSPCON1 | PW3DCH | PORTH | | 12h | PORTB | DDRD | TMR3L | PW1DCH | _ | DDRG | SSPCON2 | CA3L | DDRJ | | 13h | RCSTA1 | PORTD | TMR3H | PW2DCH | RCSTA2 | PORTG | SSPSTAT | CA3H | PORTJ | | 14h | RCREG1 | DDRE | PR1 | CA2L | RCREG2 | ADCON0 | SSPBUF | CA4L | _ | | 15h | TXSTA1 | PORTE | PR2 | CA2H | TXSTA2 | ADCON1 | _ | CA4H | _ | | 16h | TXREG1 | PIR1 | PR3L/CA1L | TCON1 | TXREG2 | ADRESL | _ | TCON3 | _ | | 17h | SPBRG1 | PIE1 | PR3H/CA1H | TCON2 | SPBRG2 | ADRESH | _ | _ | _ | | | | | | | | | | | | | | Unbanked | |-----|----------| | 18h | PRODL | | 19h | PRODH | | 1Ah | General | | | Purpose | | 1Fh | RAM | | | | | 1 | | | | | |-----|---------------------------|---------------------------|---------------------------|---------------------------| | | Bank 0 <sup>(2)</sup> | Bank 1 <sup>(2)</sup> | Bank 2 <sup>(2, 3)</sup> | Bank 3 <sup>(2, 3)</sup> | | 20h | | | | | | | General<br>Purpose<br>RAM | General<br>Purpose<br>RAM | General<br>Purpose<br>RAM | General<br>Purpose<br>RAM | | FFh | | | | | Note 1: SFR file locations 10h - 17h are banked. The lower nibble of the BSR specifies the bank. All unbanked SFRs ignore the Bank Select Register (BSR) bits. - 2: General Purpose Registers (GPR) locations 20h FFh, 120h 1FFh, 220h 2FFh, and 320h 3FFh are banked. The upper nibble of the BSR specifies this bank. All other GPRs ignore the Bank Select Register (BSR) bits. - 3: RAM bank 3 is not implemented on the PIC17C752 and the PIC17C762. Reading any unimplemented register reads '0's. - 4: Bank 8 is only implemented on the PIC17C76X devices. TABLE 7-3: SPECIAL FUNCTION REGISTERS | Address | Name | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 | Value on<br>POR,<br>BOR | MCLR,<br>WDT | |--------------------|--------------|-----------------------------------|---------------|-----------------|-----------------|-----------------|----------------|--------------|--------------|-------------------------|--------------| | Unbank | ed | | | | | | | | • | | | | 00h | INDF0 | Uses con | tents of FS | R0 to addres | ss data mem | ory (not a p | hysical regis | iter) | | | | | 01h | FSR0 | Indirect da | ata memor | y address po | ointer 0 | | | | | xxxx xxxx | uuuu uuuu | | 02h | PCL | Low order | 8-bits of F | C | | | | | | 0000 0000 | 0000 0000 | | 03h <sup>(1)</sup> | PCLATH | Holding re | egister for u | pper 8-bits o | of PC | | | | | 0000 0000 | uuuu uuuu | | 04h | ALUSTA | FS3 | FS2 | FS1 | FS0 | OV | Z | DC | С | 1111 xxxx | 1111 uuuu | | 05h | TOSTA | INTEDG | T0SE | T0CS | T0PS3 | T0PS2 | T0PS1 | T0PS0 | _ | 0000 000- | 0000 000- | | 06h <sup>(2)</sup> | CPUSTA | _ | _ | STKAV | GLINTD | TO | PD | POR | BOR | 11 11qq | 11 qquu | | 07h | INTSTA | PEIF | T0CKIF | TOIF | INTF | PEIE | T0CKIE | TOIE | INTE | 0000 0000 | 0000 0000 | | 08h | INDF1 | Uses con | tents of FS | R1 to addres | s data mem | ory (not a p | hysical regis | ter) | | | | | 09h | FSR1 | Indirect da | ata memor | address po | ointer 1 | | | | | xxxx xxxx | uuuu uuuu | | 0Ah | WREG | Working r | egister | | | | | | | xxxx xxxx | uuuu uuuu | | 0Bh | TMR0L | TMR0 reg | jister; low b | yte | | | | | | xxxx xxxx | uuuu uuuu | | 0Ch | TMR0H | TMR0 reg | jister; high | byte | | | | | | xxxx xxxx | uuuu uuuu | | 0Dh | TBLPTRL | Low byte | of program | memory tab | ole pointer | | | | | 0000 0000 | 0000 0000 | | 0Eh | TBLPTRH | High byte | of program | memory tal | ble pointer | | | | | 0000 0000 | 0000 0000 | | 0Fh | BSR | Bank sele | ct register | | | | | | | 0000 0000 | 0000 0000 | | Bank 0 | | | | | | | | | | | | | 10h | PORTA (4,6) | RBPU | _ | RA5/TX1/<br>CK1 | RA4/RX1/<br>DT1 | RA3/SDI/<br>SDA | RA2/SS/<br>SCL | RA1/T0CKI | RA0/INT | 0-xx 11xx | 0-uu 11uu | | 11h | DDRB | Data dired | ction regist | er for PORTE | 3 | | | • | • | 1111 1111 | 1111 1111 | | 12h | PORTB (4) | RB7/<br>SDO | RB6/<br>SCK | RB5/<br>TCLK3 | RB4/<br>TCLK12 | RB3/<br>PWM2 | RB2/<br>PWM1 | RB1/<br>CAP2 | RB0/<br>CAP1 | xxxx xxxx | uuuu uuuu | | 13h | RCSTA1 | SPEN | RX9 | SREN | CREN | _ | FERR | OERR | RX9D | 0000 -00x | 0000 -00u | | 14h | RCREG1 | Serial por | t receive re | gister | | | | | | xxxx xxxx | uuuu uuuu | | 15h | TXSTA1 | CSRC | TX9 | TXEN | SYNC | _ | _ | TRMT | TX9D | 00001x | 00001u | | 16h | TXREG1 | Serial Por | t Transmit | Register (for | USART1) | | | | | xxxx xxxx | uuuu uuuu | | 17h | SPBRG1 | Baud Rat | e Generato | r Register (f | or USART1) | | | | | 0000 0000 | 0000 0000 | | Bank 1 | | | | | | | | | | | | | 10h | DDRC (5) | Data dired | ction registe | er for PORT | 2 | | | | | 1111 1111 | 1111 1111 | | 11h | PORTC (4, 5) | RC7/<br>AD7 | RC6/<br>AD6 | RC5/<br>AD5 | RC4/<br>AD4 | RC3/<br>AD3 | RC2/<br>AD2 | RC1/<br>AD1 | RC0/<br>AD0 | xxxx xxxx | uuuu uuuu | | 12h | DDRD (5) | Data direction register for PORTD | | | | | | | | | 1111 1111 | | 13h | PORTD (4, 5) | RD7/<br>AD15 | RD6/<br>AD14 | RD5/<br>AD13 | RD4/<br>AD12 | RD3/<br>AD11 | RD2/<br>AD10 | RD1/<br>AD9 | RD0/<br>AD8 | xxxx xxxx | uuuu uuuu | | 14h | DDRE (5) | Data dired | ction registe | er for PORTE | | | | | | 1111 | 1111 | | 15h | PORTE (4, 5) | _ | _ | _ | _ | RE3/<br>CAP4 | RE2/WR | RE1/OE | RE0/ALE | xxxx | uuuu | | 16h | PIR1 | RBIF | TMR3IF | TMR2IF | TMR1IF | CA2IF | CA1IF | TX1IF | RC1IF | x000 0010 | u000 0010 | | 17h | PIE1 | RBIE | TMR3IE | TMR2IE | TMR1IE | CA2IE | CA1IE | TX1IE | RC1IE | 0000 0000 | 0000 0000 | Legend: x = unknown, u = unchanged,- = unimplemented read as '0',q - value depends on condition. Shaded cells are unimplemented, read as '0'. Note1: The upper byte of the program counter is not directly accessible. PCLATH is a holding register for PC<15:8> whose contents are updated from or transferred to the upper byte of the program counter. - 2: The $\overline{\text{TO}}$ and $\overline{\text{PD}}$ status bits in CPUSTA are not affected by a $\overline{\text{MCLR}}$ reset. - 3: Bank 8 and associated registers are only implemented on the PIC17C76X devices. - 4: This is the value that will be in the port output latch. - 5: When the device is configured for microprocessor or extended microcontroller mode, the operation of this port does not rely on these registers. - 6: On any device reset, these pins are configured as inputs. TABLE 7-3: SPECIAL FUNCTION REGISTERS (Cont.'d) | Address | Name | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 | Value on<br>POR,<br>BOR | MCLR,<br>WDT | |---------|--------------------|------------------------------|------------------------------------------------------------------------------------------------------------------------|----------------|---------------|--------------|-------------|-------------|-------------|-------------------------|--------------| | Bank 2 | | | | | | | | | | | | | 10h | TMR1 | Timer1's r | egister | | | | | | | xxxx xxxx | uuuu uuuu | | 11h | TMR2 | Timer2's r | egister | | | | | | | xxxx xxxx | uuuu uuuu | | 12h | TMR3L | Timer3's r | egister; lov | v byte | | | | | | xxxx xxxx | uuuu uuuu | | 13h | TMR3H | Timer3's r | egister; hig | h byte | | | | | | xxxx xxxx | uuuu uuuu | | 14h | PR1 | Timer1's p | period regis | ter | | | | | | xxxx xxxx | uuuu uuuu | | 15h | PR2 | Timer2's p | period regis | ter | | | | | | xxxx xxxx | uuuu uuuu | | 16h | PR3L/CA1L | Timer3's p | period regis | ter - low byte | e/capture1 re | egister; low | byte | | | xxxx xxxx | uuuu uuuu | | 17h | PR3H/CA1H | Timer3's p | period regis | ter - high by | te/capture1 i | egister; hig | h byte | | | xxxx xxxx | uuuu uuuu | | Bank 3 | | | | | | | | | | | | | 10h | PW1DCL | DC1 | DC0 | _ | _ | _ | _ | _ | _ | xx | uu | | 11h | PW2DCL | DC1 | DC0 | TM2PW2 | - | _ | _ | _ | _ | xx0 | uu0 | | 12h | PW1DCH | DC9 | DC8 | DC7 | DC6 | DC5 | DC4 | DC3 | DC2 | xxxx xxxx | uuuu uuuu | | 13h | PW2DCH | DC9 | DC8 | DC7 | DC6 | DC5 | DC4 | DC3 | DC2 | xxxx xxxx | uuuu uuuu | | 14h | CA2L | Capture2 | low byte | | | | | | | xxxx xxxx | uuuu uuuu | | 15h | CA2H | Capture2 | high byte | | | | | | | xxxx xxxx | uuuu uuuu | | 16h | TCON1 | CA2ED1 | CA2ED0 | CA1ED1 | CA1ED0 | T16 | TMR3CS | TMR2CS | TMR1CS | 0000 0000 | 0000 0000 | | 17h | TCON2 | CA2OVF | CA10VF | PWM2ON | PWM10N | CA1/PR3 | TMR3ON | TMR2ON | TMR10N | 0000 0000 | 0000 0000 | | Bank 4: | | | | | | | | | | | | | 10h | PIR2 | SSPIF | BCLIF | ADIF | _ | CA4IF | CA3IF | TX2IF | RC2IF | 000- 0010 | 000- 0010 | | 11h | PIE2 | SSPIE | BCLIE | ADIE | _ | CA4IE | CA3IE | TX2IE | RC2IE | 000- 0000 | 000- 0000 | | 12h | Unimple-<br>mented | _ | _ | 1 | | _ | _ | _ | _ | | | | 13h | RCSTA2 | SPEN | RX9 | SREN | CREN | _ | FERR | OERR | RX9D | 0000 -00x | 0000 -00u | | 14h | RCREG2 | Serial Por | t Receive F | Register for U | JSART2 | | | | | xxxx xxxx | uuuu uuuu | | 15h | TXSTA2 | CSRC | TX9 | TXEN | SYNC | _ | _ | TRMT | TX9D | 00001x | 00001u | | 16h | TXREG2 | Serial Por | t Transmit I | Register for I | JSART2 | | | | | xxxx xxxx | uuuu uuuu | | 17h | SPBRG2 | Baud Rate | e Generato | r for USART | 2 | | | | | 0000 0000 | 0000 0000 | | Bank 5: | | | | | | | | | | | | | 10h | DDRF | Data Dire | ction Regis | ter for PORT | F | | | | | 1111 1111 | 1111 1111 | | 11h | PORTF (4) | RF7/<br>AN11 | RF6/<br>AN10 | RF5/<br>AN9 | RF4/<br>AN8 | RF3/<br>AN7 | RF2/<br>AN6 | RF1/<br>AN5 | RF0/<br>AN4 | 0000 0000 | 0000 0000 | | 12h | DDRG | Data Dire | ction Regis | ter for PORT | G | | | | | 1111 1111 | 1111 1111 | | 13h | PORTG (4) | RG7/<br>TX2/CK2 | RG6/<br>RX2/DT2 | RG5/<br>PWM3 | RG4/<br>CAP3 | RG3/<br>AN0 | RG2/<br>AN1 | RG1/<br>AN2 | RG0/<br>AN3 | xxxx 0000 | սսսս 0000 | | 14h | ADCON0 | CHS3 | CHS2 | CHS1 | CHS0 | _ | GO/DONE | _ | ADON | 0000 -0-0 | 0000 -0-0 | | 15h | ADCON1 | ADCS1 | ADCS0 | ADFM | _ | PCFG3 | PCFG2 | PCFG1 | PCFG0 | 000- 0000 | 000- 0000 | | 4.01 | ADRESL | A/D Result Register low byte | | | | | | | | | uuuu uuuu | | 16h | / NDINEOL | | VD Result Register low byte xxxx xxxx VD Result Register high byte xxxx xxxx | | | | | | | | | Legend: x = unknown, u = unchanged,- = unimplemented read as '0',q - value depends on condition. Shaded cells are unimplemented, read as '0'. Note1: The upper byte of the program counter is not directly accessible. PCLATH is a holding register for PC<15:8> whose contents are updated from or transferred to the upper byte of the program counter. - 2: The $\overline{\text{TO}}$ and $\overline{\text{PD}}$ status bits in CPUSTA are not affected by a $\overline{\text{MCLR}}$ reset. - 3: Bank 8 and associated registers are only implemented on the PIC17C76X devices. - 4: This is the value that will be in the port output latch. - 5: When the device is configured for microprocessor or extended microcontroller mode, the operation of this port does not rely on these registers. - 6: On any device reset, these pins are configured as inputs. TABLE 7-3: SPECIAL FUNCTION REGISTERS (Cont.'d) | Address | Name | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 | Value on<br>POR,<br>BOR | MCLR,<br>WDT | |------------------------|--------------------|--------------|---------------|-----------------------------|--------------|--------------|--------------|----------------------------|-----------|-------------------------|--------------| | Bank 6: | | <u>'</u> | | | | | | ı | | I | | | 10h | SSPADD | SSP Add | ress registe | r in I <sup>2</sup> C slave | e mode. SSF | baud rate r | eload regist | er in I <sup>2</sup> C mas | ter mode. | 0000 0000 | 0000 0000 | | 11h | SSPCON1 | WCOL | SSPOV | SSPEN | CKP | SSPM3 | SSPM2 | SSPM1 | SSPM0 | 0000 0000 | 0000 0000 | | 12h | SSPCON2 | GCEN | AKSTAT | AKDT | AKEN | RCEN | PEN | RSEN | SEN | 0000 0000 | 0000 0000 | | 13h | SSPSTAT | SMP | CKE | D/Ā | Р | S | R/W | UA | BF | 0000 0000 | 0000 0000 | | 14h | SSPBUF | Synchron | ous Serial I | Port Receive | Buffer/Trans | smit Registe | r | • | | xxxx xxxx | uuuu uuu | | 15h | Unimple-<br>mented | _ | _ | _ | _ | _ | _ | _ | _ | | | | 16h | Unimple-<br>mented | _ | _ | _ | _ | _ | ı | _ | _ | | | | 17h | Unimple-<br>mented | _ | _ | _ | _ | _ | _ | _ | _ | | | | Bank 7: | | | | | | | | | | | | | 10h | PW3DCL | DC1 | DC0 | TM2PW3 | - | - | - | - | - | xx0 | uu0 | | 11h | PW3DCH | DC9 | DC8 | DC7 | DC6 | DC5 | DC4 | DC3 | DC2 | xxxx xxxx | uuuu uuuu | | 12h | CA3L | Capture3 | low byte | | xxxx xxxx | uuuu uuuu | | | | | | | 13h | САЗН | Capture3 | high byte | | | | | | | xxxx xxxx | uuuu uuuu | | 14h | CA4L | Capture4 | low byte | | | | | | | xxxx xxxx | uuuu uuu | | 15h | CA4H | Capture4 | high byte | | | | | | | xxxx xxxx | uuuu uuuu | | 16h | TCON3 | _ | CA40VF | CA3OVF | CA4ED1 | CA4ED0 | CA3ED1 | CA3ED0 | PWM3ON | -000 0000 | -000 0000 | | 17h | Unimple-<br>mented | _ | _ | _ | _ | _ | _ | _ | _ | | | | Bank 8: <sup>(3)</sup> | | | | | | | | | | | | | 10h <sup>(3)</sup> | DDRH | Data dire | ction registe | er for PORTI | + | | | | | 1111 1111 | 1111 1111 | | 11h <sup>(3)</sup> | PORTH (4) | RH7/<br>AN15 | RH6/<br>AN14 | RH5/<br>AN13 | RH4/<br>AN12 | RH3 | RH2 | RH1 | RH0 | xxxx xxxx | uuuu uuu | | 12h <sup>(3)</sup> | DDRJ | Data dire | ction registe | er for PORT. | J | | | • | | 1111 1111 | 1111 1111 | | 13h <sup>(3)</sup> | PORTJ (4) | RJ7 | RJ6 | RJ5 | RJ4 | RJ3 | RJ2 | RJ1 | RJ0 | xxxx xxxx | uuuu uuu | | 14h <sup>(3)</sup> | Unimple-<br>mented | _ | _ | _ | _ | _ | _ | _ | _ | | | | 15h <sup>(3)</sup> | Unimple-<br>mented | _ | _ | _ | _ | _ | _ | _ | _ | | | | 16h <sup>(3)</sup> | Unimple-<br>mented | _ | _ | _ | _ | _ | _ | _ | _ | | | | 17h <sup>(3)</sup> | Unimple-<br>mented | _ | _ | _ | _ | _ | _ | _ | _ | | | | Unbanked | ı | | | | | | | | | | | | 18h | PRODL | | | | Hardware M | | | | | xxxx xxxx | uuuu uuuu | | 19h | PRODH | High Byte | of 16-bit P | roduct (8 x 8 | 3 Hardware N | /lultiply) | | | | xxxx xxxx | uuuu uuuu | Legend: x = unknown, u = unchanged,- = unimplemented read as '0',q - value depends on condition. Shaded cells are unimplemented, read as '0'. - Note1: The upper byte of the program counter is not directly accessible. PCLATH is a holding register for PC<15:8> whose contents are updated from or transferred to the upper byte of the program counter. - 2: The TO and PD status bits in CPUSTA are not affected by a MCLR reset. - 3: Bank 8 and associated registers are only implemented on the PIC17C76X devices. - 4: This is the value that will be in the port output latch. - 5: When the device is configured for microprocessor or extended microcontroller mode, the operation of this port does not rely on these registers. - 6: On any device reset, these pins are configured as inputs. ### 7.2.2.1 ALU STATUS REGISTER (ALUSTA) The ALUSTA register contains the status bits of the Arithmetic and Logic Unit and the mode control bits for the indirect addressing register. As with all the other registers, the ALUSTA register can be the destination for any instruction. If the ALUSTA register is the destination for an instruction that affects the Z, DC, C, or OV bits, then the write to these three bits is disabled. These bits are st or cleared according to the device logic. Therefore, the result of an instruction with the ALUSTA register as destination may be different than intended. For example, the CLRF ALUSTA, Finstruction will clear the upper four bits and set the Z bit. This leaves the ALUSTA register as 0000uluu (where u = unchanged). It is recommended, therefore, that only BCF, BSF, SWAPF and MOVWF instructions be used to alter the ALUSTA register because these instructions do not affect any status bits. To see how other instructions affect the status bits, see the "Instruction Set Summary." Note 1: The C and DC bits operate as a borrow and digit borrow bit, respectively, in subtraction. See the SUBLW and SUBWF instructions for examples. Note 2: The overflow bit will be set if the 2's complement result exceeds +127 or is less than -128. The Arithmetic and Logic Unit (ALU) is capable of carrying out arithmetic or logical operations on two operands or a single operand. All single operand instructions operate either on the WREG register or the given file register. For two operand instructions, one of the operands is the WREG register and the other is either a file register or an 8-bit immediate constant. ### FIGURE 7-6: ALUSTA REGISTER (ADDRESS: 04h, UNBANKED) | R/W - 1 | R/W - 1 | R/W - 1 | R/W - 1 | R/W - x | R/W - x | R/W - x | R/W - x | | |---------|---------|---------|---------|---------|---------|---------|---------|--------------------------------------------------------| | FS3 | FS2 | FS1 | FS0 | OV | Z | DC | С | R = Readable bit | | bit7 | | | | • | | • | bit0 | W = Writable bit -n = Value at POR reset (x = unknown) | bit 7-6: FS3:FS2: FSR1 Mode Select bits 00 = Post auto-decrement FSR1 value 01 = Post auto-increment FSR1 value 1x = FSR1 value does not change bit 5-4: FS1:FS0: FSR0 Mode Select bits 00 = Post auto-decrement FSR0 value 01 = Post auto-increment FSR0 value 1x = FSR0 value does not change bit 3: **OV**: Overflow bit This bit is used for signed arithmetic (2's complement). It indicates an overflow of the 7-bit magnitude, which causes the sign bit (bit7) to change state. 1 = Overflow occurred for signed arithmetic, (in this arithmetic operation) 0 = No overflow occurred bit 2: Z: Zero bit 1 = The result of an arithmetic or logic operation is zero 0 = The results of an arithmetic or logic operation is not zero bit 1: **DC**: Digit carry/borrow bit For ADDWF and ADDLW instructions. 1 = A carry-out from the 4th low order bit of the result occurred 0 = No carry-out from the 4th low order bit of the result Note: For borrow the polarity is reversed. bit 0: C: carry/borrow bit For ADDWF and ADDLW instructions. Note that a subtraction is executed by adding the two's complement of the second operand. For rotate (RRCF, RLCF) instructions, this bit is loaded with either the high or low order bit of the source register. 1 = A carry-out from the most significant bit of the result occurred 0 = No carry-out from the most significant bit of the result Note: For borrow the polarity is reversed. ### 7.2.2.2 CPU STATUS REGISTER (CPUSTA) The CPUSTA register contains the status and control bits for the CPU. This register has a bit that is used to globally enable/disable interrupts. If only a specific interrupt is desired to be enabled/disabled, please refer to the INTerrupt STAtus (INTSTA) register and the Peripheral Interrupt Enable (PIE) registers. The CPUSTA register also indicates if the stack is available and contains the Power-down (PD) and Time-out (TO) bits. The TO, PD, and STKAV bits are not writable. These bits are set and cleared according to device logic. Therefore, the result of an instruction with the CPUSTA register as destination may be different than intended. The $\overline{POR}$ bit allows the differentiation between a Power-on Reset, external $\overline{MCLR}$ reset, or a WDT Reset. The $\overline{BOR}$ bit indicates if a Brown-out Reset occurred. Note 1: The BOR status bit is a don't care and is not necessarily predictable if the brown-out circuit is disabled (when the BODEN bit in the Configuration word is programmed). ### FIGURE 7-7: CPUSTA REGISTER (ADDRESS: 06h, UNBANKED) | U - 0 | U-0 R-1 R/W-1 R-1 R-1 R/W-0 R/W-1 | |----------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | | — STKAV GLINTD TO PD POR BOR R = Readable bit W = Writable bit | | bit7 | bit0 VV = VVIItable bit U = Unimplemented bit, | | | Read as '0' | | | - n = Value at POR reset | | bit 7-6: | Unimplemented: Read as '0' | | bit 5: | <ul> <li>STKAV: Stack Available bit</li> <li>This bit indicates that the 4-bit stack pointer value is Fh, or has rolled over from Fh → 0h (stack overflow).</li> <li>1 = Stack is available</li> <li>0 = Stack is full, or a stack overflow may have occurred (Once this bit has been cleared by a stack overflow, only a device reset will set this bit)</li> </ul> | | bit 4: | GLINTD: Global Interrupt Disable bit This bit disables all interrupts. When enabling interrupts, only the sources with their enable bits set can cause an interrupt. 1 = Disable all interrupts 0 = Enables all un-masked interrupts | | bit 3: | To: WDT Time-out Status bit 1 = After power-up or by a CLRWDT instruction 0 = A Watchdog Timer time-out occurred | | bit 2: | PD: Power-down Status bit 1 = After power-up or by the CLRWDT instruction 0 = By execution of the SLEEP instruction | | bit 1: | POR: Power-on Reset Status bit 1 = No Power-on Reset occurred 0 = A Power-on Reset occurred (must be set by software) | | bit 0: | BOR: Brown-out Reset Status bit When BODEN configuration bit is set (enabled): 1 = No Brown-out Reset occurred 0 = A Brown-out Reset occurred (must be set by software) When BODEN configuration bit is clear (disabled): | Don't care ### 7.2.2.3 TMR0 STATUS/CONTROL REGISTER (T0STA) This register contains various control bits. Bit7 (INTEDG) is used to control the edge upon which a signal on the RA0/INT pin will set the RA0/INT interrupt flag. The other bits configure Timer0, it's prescaler and clock source. ### FIGURE 7-8: TOSTA REGISTER (ADDRESS: 05h, UNBANKED) | R/W - 0 U - 0 | | | | | | | |----------|--------------------------------------------------------------------------------------------------------|------------|--------------|-------------|-------------|-------------|------------|------------------------------------|--|--|--|--|--| | INTEDG | | T0CS | T0PS3 | T0PS2 | T0PS1 | T0PS0 | _ | R = Readable bit | | | | | | | bit7 | | | | | | | bit0 | W = Writable bit | | | | | | | | | | | | | | | U = Unimplemented,<br>reads as '0' | | | | | | | | | | | | | | | -n = Value at POR reset | | | | | | | bit 7: | INTEDG: RA | A0/INT Pir | Interrupt I | Edge Sele | ct bit | | | | | | | | | | | This bit selects the edge upon which the interrupt is detected. | | | | | | | | | | | | | | | 1 = Rising edge of RA0/INT pin generates interrupt 0 = Falling edge of RA0/INT pin generates interrupt | | | | | | | | | | | | | | | • | ū | | | • | | | | | | | | | | bit 6: | T0SE: Timer<br>This bit sele | | | | | nont | | | | | | | | | | When TOCS | | | | will increi | nen. | | | | | | | | | | 1 = Rising e | | | - | nts TMR0 a | and/or sets | the T0CKIF | bit | | | | | | | | 0 = Falling e | | | | nts TMR0 | and/or sets | a T0CKIF b | pit | | | | | | | | When TOCS = 1 (Internal Clock) | | | | | | | | | | | | | | | Don't care | | | | | | | | | | | | | | bit 5: | Tocs: Times This bit sele | | | | | | | | | | | | | | | 1 = Internal i | | | | • | | | | | | | | | | | 0 = External | | • | . , | | | | | | | | | | | bit 4-1: | T0PS3:T0P | S0: Timer | ) Prescale | Selection | bits | | | | | | | | | | | These bits s | elect the | orescale va | lue for Tim | ner0. | | | | | | | | | | | T0PS3:T0F | PS0 Pr | escale Val | ue | | | | | | | | | | | | 0000 | | 1:1 | | | | | | | | | | | | | 0001<br>0010 | | 1:2<br>1:4 | | | | | | | | | | | | | 0010 | | 1:4 | | | | | | | | | | | | | 0100 | | 1:16<br>1:32 | | | | | | | | | | | | | 0101<br>0110 | | 1:32 | | | | | | | | | | | | | 0111 | | 1:128 | | | | | | | | | | | | | 1xxx | | 1:256 | | | | | | | | | | | | bit 0: | Unimpleme | nted: Rea | nd as '0' | | | | | | | | | | | | | | | | | | | | | | | | | | ### PIC17C7XX ### 7.3 Stack Operation PIC17C7XX devices have a 16 x 16-bit hardware stack (Figure 7-1). The stack is not part of either the program or data memory space, and the stack pointer is neither readable nor writable. The PC (Program Counter) is "PUSHed" onto the stack when a CALL or LCALL instruction is executed or an interrupt is acknowledged. The stack is "POPed" in the event of a RETURN, RETLW, or a RETFIE instruction execution. PCLATH is not affected by a "PUSH" or a "POP" operation. The stack operates as a circular buffer, with the stack pointer initialized to '0' after all resets. There is a stack available bit (STKAV) to allow software to ensure that the stack will not overflow. The STKAV bit is set after a device reset. When the stack pointer equals Fh, STKAV is cleared. When the stack pointer rolls over from Fh to 0h, the STKAV bit will be held clear until a device reset. - Note 1: There is not a status bit for stack underflow. The STKAV bit can be used to detect the underflow which results in the stack pointer being at the top of stack. - Note 2: There are no instruction mnemonics called PUSH or POP. These are actions that occur from the execution of the CALL, RETURN, RETLW, and RETFIE instructions, or the vectoring to an interrupt vector. - Note 3: After a reset, if a "POP" operation occurs before a "PUSH" operation, the STKAV bit will be cleared. This will appear as if the stack is full (underflow has occurred). If a "PUSH" operation occurs next (before another "POP"), the STKAV bit will be locked clear. Only a device reset will cause this bit to set. After the device is "PUSHed" sixteen times (without a "POP"), the seventeenth push overwrites the value from the first push. The eighteenth push overwrites the second push (and so on). ### 7.4 Indirect Addressing Indirect addressing is a mode of addressing data memory where the data memory address in the instruction is not fixed. That is, the register that is to be read or written can be modified by the program. This can be useful for data tables in the data memory. Figure 7-9 shows the operation of indirect addressing. This depicts the moving of the value to the data memory address specified by the value of the FSR register. Example 7-1 shows the use of indirect addressing to clear RAM in a minimum number of instructions. A similar concept could be used to move a defined number of bytes (block) of data to the USART transmit register (TXREG). The starting address of the block of data to be transmitted could easily be modified by the program. FIGURE 7-9: INDIRECT ADDRESSING ### 7.4.1 INDIRECT ADDRESSING REGISTERS The PIC17C7XX has four registers for indirect addressing. These registers are: - INDF0 and FSR0 - INDF1 and FSR1 Registers INDF0 and INDF1 are not physically implemented. Reading or writing to these registers activates indirect addressing, with the value in the corresponding FSR register being the address of the data. The FSR is an 8-bit register and allows addressing anywhere in the 256-byte data memory address range. For banked memory, the bank of memory accessed is specified by the value in the BSR. If file INDF0 (or INDF1) itself is read indirectly via an FSR, all '0's are read (Zero bit is set). Similarly, if INDF0 (or INDF1) is written to indirectly, the operation will be equivalent to a NOP, and the status bits are not affected. ### 7.4.2 INDIRECT ADDRESSING OPERATION The indirect addressing capability has been enhanced over that of the PIC16CXX family. There are two control bits associated with each FSR register. These two bits configure the FSR register to: - Auto-decrement the value (address) in the FSR after an indirect access - Auto-increment the value (address) in the FSR after an indirect access - No change to the value (address) in the FSR after an indirect access These control bits are located in the ALUSTA register. The FSR1 register is controlled by the FS3:FS2 bits and FSR0 is controlled by the FS1:FS0 bits. When using the auto-increment or auto-decrement features, the effect on the FSR is not reflected in the ALUSTA register. For example, if the indirect address causes the FSR to equal '0', the Z bit will not be set. If the FSR register contains a value of 0h, an indirect read will read 0h (Zero bit is set) while an indirect write will be equivalent to a NOP (status bits are not affected). Indirect addressing allows single cycle data transfers within the entire data space. This is possible with the use of the MOVPF and MOVFP instructions, where either 'p' or 'f' is specified as INDF0 (or INDF1). If the source or destination of the indirect address is in banked memory, the location accessed will be determined by the value in the BSR. A simple program to clear RAM from 20h - FFh is shown in Example 7-1. ### **EXAMPLE 7-1: INDIRECT ADDRESSING** ``` MOVLW 0x20 MOVWE ESRO FSR0 = 20h BCF ALUSTA, FS1 ; Increment FSR ALUSTA, FS0 \,; after access BSE ALUSTA, C BCF i C = 0 MOVLW END RAM + 1 ; ; Addr(FSR) = 0 CLRF INDFO. F CPFSEQ FSR0 ; FSR0 = END_RAM+1? ; NO, clear next GOTO T<sub>1</sub>P ; YES, All RAM is ; cleared ``` ### PIC17C7XX # 7.5 <u>Table Pointer (TBLPTRL and TBLPTRH)</u> File registers TBLPTRL and TBLPTRH form a 16-bit pointer to address the 64K program memory space. The table pointer is used by instructions TABLWT and TABLRD. The TABLRD and the TABLWT instructions allow transfer of data between program and data space. The table pointer serves as the 16-bit address of the data word within the program memory. For a more complete description of these registers and the operation of Table Reads and Table Writes, see Section 8.0. ### 7.6 Table Latch (TBLATH, TBLATL) The table latch (TBLAT) is a 16-bit register, with TBLATH and TBLATL referring to the high and low bytes of the register. It is not mapped into data or program memory. The table latch is used as a temporary holding latch during data transfer between program and data memory (see TABLRD, TABLWT, TLRD and TLWT instruction descriptions). For a more complete description of these registers and the operation of Table Reads and Table Writes, see Section 8.0. ### 7.7 Program Counter Module The Program Counter (PC) is a 16-bit register. PCL, the low byte of the PC, is mapped in the data memory. PCL is readable and writable just as is any other register. PCH is the high byte of the PC and is not directly addressable. Since PCH is not mapped in data or program memory, an 8-bit register PCLATH (PC high latch) is used as a holding latch for the high byte of the PC. PCLATH is mapped into data memory. The user can read or write PCH through PCLATH. The 16-bit wide PC is incremented after each instruction fetch during Q1 unless: - Modified by a GOTO, CALL, LCALL, RETURN, RETLW, or RETFIE instruction - · Modified by an interrupt response - Due to destination write to PCL by an instruction "Skips" are equivalent to a forced NOP cycle at the skipped address. Figure 7-10 and Figure 7-11 show the operation of the program counter for various situations. FIGURE 7-10: PROGRAM COUNTER OPERATION FIGURE 7-11: PROGRAM COUNTER USING THE CALL AND GOTO INSTRUCTIONS Using Figure 7-10, the operations of the PC and PCLATH for different instructions are as follows: a) LCALL instructions: An 8-bit destination address is provided in the instruction (opcode). PCLATH is unchanged. $PCLATH \rightarrow PCH$ Opcode<7:0> $\rightarrow$ PCL b) Read instructions on PCL: Any instruction that reads PCL. $PCL \rightarrow data bus \rightarrow ALU or destination$ PCH → PCLATH c) Write instructions on PCL: Any instruction that writes to PCL. 8-bit data $\rightarrow$ data bus $\rightarrow$ PCL $PCLATH \rightarrow PCH$ d) Read-Modify-Write instructions on PCL: Any instruction that does a read-write-modify operation on PCL, such as ADDWF PCL. Read: $PCL \rightarrow data bus \rightarrow ALU$ Write: 8-bit result → data bus → PCL $PCLATH \rightarrow PCH$ e) RETURN instruction: Stack<MRU> → PC<15:0> Using Figure 7-11, the operation of the PC and PCLATH for GOTO and CALL instructions is as follows: CALL, GOTO instructions: A 13-bit destination address is provided in the instruction (opcode). Opcode<12:0> → PC<12:0> $PC<15:13> \rightarrow PCLATH<7:5>$ Opcode<12:8> $\rightarrow$ PCLATH<4:0> The read-modify-write only affects the PCL with the result. PCH is loaded with the value in the PCLATH. For example, ADDWF PCL will result in a jump within the current page. If PC = 03F0h, WREG = 30h and PCLATH = 03h before instruction, PC = 0320h after the instruction. To accomplish a true 16-bit computed jump, the user needs to compute the 16-bit destination address, write the high byte to PCLATH and then write the low value to PCL. The following PC related operations do not change PCLATH: - a) LCALL, RETLW, and RETFIE instructions. - b) Interrupt vector is forced onto the PC. - Read-modify-write instructions on PCL (e.g. BSF PCL). #### 7.8 Bank Select Register (BSR) The BSR is used to switch between banks in the data memory area (Figure 7-12). In the PIC17C7XX devices, the entire byte is implemented. The lower nibble is used to select the peripheral register bank. The upper nibble is used to select the general purpose memory bank. All the Special Function Registers (SFRs) are mapped into the data memory space. In order to accommodate the large number of registers, a banking scheme has been used. A segment of the SFRs, from address 10h to address 17h, is banked. The lower nibble of the bank select register (BSR) selects the currently active "peripheral bank." Effort has been made to group the peripheral registers of related functionality in one bank. However, it will still be necessary to switch from bank to bank in order to address all peripherals related to a single task. To assist this, a MOVLB bank instruction has been included in the instruction set. The need for a large general purpose memory space dictated a general purpose RAM banking scheme. The upper nibble of the BSR selects the currently active general purpose RAM bank. To assist this, a MOVLR bank instruction has been provided in the instruction If the currently selected bank is not implemented (such as Bank 13), any read will read all '0's. Any write is completed to the bit bucket and the ALU status bits will be set/cleared as appropriate. Note: Registers in Bank 15 in the Special Function Register area, are reserved for Microchip use. Reading of registers in this bank may cause random values to be read. ### FIGURE 7-12: BSR OPERATION 3: SFR Bank 8 is only implemented on the PIC17C76X. # 8.0 TABLE READS AND TABLE WRITES The PIC17C7XX has four instructions that allow the processor to move data from the data memory space to the program memory space, and vice versa. Since the program memory space is 16-bits wide and the data memory space is 8-bits wide, two operations are required to move 16-bit values to/from the data memory. The TLWT t,f and TABLWT t,i,f instructions are used to write data from the data memory space to the program memory space. The TLRD t,f and TABLRD t,i,f instructions are used to write data from the program memory space to the data memory space. The program memory can be internal or external. For the program memory access to be external, the device needs to be operating in microprocessor or extended microcontroller mode. Figure 8-1 through Figure 8-4 show the operation of these four instructions. The steps show the sequence of operation. FIGURE 8-1: TLWT INSTRUCTION OPERATION ### FIGURE 8-2: TABLWT INSTRUCTION OPERATION - 2: 16-bit TABLAT value written to address Program Memory (TBLPTR). - 3: If "i" = 1, then TBLPTR = TBLPTR + 1, If "i" = 0, then TBLPTR is unchanged. FIGURE 8-3: TLRD INSTRUCTION OPERATION FIGURE 8-4: TABLED INSTRUCTION OPERATION - Step 1: 8-bit value, from TABLAT (16-bit) high or low byte, loaded into register 'f'. - 2: 16-bit value at Program Memory (TBLPTR) loaded into TABLAT register. - 3: If "i" = 1, then TBLPTR = TBLPTR + 1, If "i" = 0, then TBLPTR is unchanged. ### 8.1 Table Writes to Internal Memory A table write operation to internal memory causes a long write operation. The long write is necessary for programming the internal EPROM. Instruction execution is halted while in a long write cycle. The long write will be terminated by any enabled interrupt. To ensure that the EPROM location has been well programmed, a minimum programming time is required (see specification #D114). Having only one interrupt enabled to terminate the long write ensures that no unintentional interrupts will prematurely terminate the long write. The sequence of events for programming an internal program memory location should be: - Disable all interrupt sources, except the source to terminate EPROM program write. - Raise MCLR/VPP pin to the programming voltage. - 3. Clear the WDT. - 4. Do the table write. The interrupt will terminate the long write. - 5. Verify the memory location (table read). - Note 1: Programming requirements must be met. See timing specification in electrical specifications for the desired device. Violating these specifications (including temperature) may result in EPROM locations that are not fully programmed and may lose their state over time. - **Note 2:** If the VPP requirement is not met, the table write is a 2 cycle write and the program memory is unchanged. ### 8.1.1 TERMINATING LONG WRITES An interrupt source or reset are the only events that terminate a long write operation. Terminating the long write from an interrupt source requires that the interrupt enable and flag bits are set. The GLINTD bit only enables the vectoring to the interrupt address. If the TOCKI, RA0/INT, or TMR0 interrupt source is used to terminate the long write; the interrupt flag, of the highest priority enabled interrupt, will terminate the long write and automatically be cleared. - Note 1: If an interrupt is pending, the TABLWT is aborted (an NOP is executed). The highest priority pending interrupt, from the TOCKI, RA0/INT, or TMR0 sources that is enabled, has its flag cleared. - Note 2: If the interrupt is not being used for the program write timing, the interrupt should be disabled. This will ensure that the interrupt is not lost, nor will it terminate the long write prematurely. If a peripheral interrupt source is used to terminate the long write, the interrupt enable and flag bits must be set. The interrupt flag will not be automatically cleared upon the vectoring to the interrupt vector address. The GLINTD bit determines whether the program will branch to the interrupt vector when the long write is terminated. If GLINTD is clear, the program will vector, if GLINTD is set, the program will not vector to the interrupt address. TABLE 8-1: INTERRUPT - TABLE WRITE INTERACTION | Interrupt<br>Source | GLINTD | Enable<br>Bit | Flag<br>Bit | Action | |---------------------|--------|---------------|-------------|---------------------------------------------------------------------------------------------------------------| | RA0/INT,<br>TMR0, | 0 | 1 | 1 | Terminate long table write (to internal program memory), branch to interrupt vector (branch clears flag bit). | | T0CKI | 0 | 1 | 0 | None | | | 1 | 0 | x | None | | | 1 | 1 | 1 | Terminate long table write, do not branch to interrupt vector (flag is automatically cleared). | | Peripheral | 0 | 1 | 1 | Terminate long table write, branch to interrupt vector. | | • | 0 | 1 | 0 | None | | | 1 | 0 | x | None | | | 1 | 1 | 1 | Terminate table write, do not branch to interrupt vector (flag remains set). | ### 8.2 Table Writes to External Memory Table writes to external memory are always two-cycle instructions. The second cycle writes the data to the external memory location. The sequence of events for an external memory write are the same for an internal write. Note: If an interrupt is pending or occurs during the TABLWT, the two cycle table write completes. The RAO/INT, TMRO, or TOCKI interrupt flag is automatically cleared or the pending peripheral interrupt is acknowledged. ### 8.2.2 TABLE WRITE CODE The "i" operand of the TABLWT instruction can specify that the value in the 16-bit TBLPTR register is automatically incremented (for the next write). In Example 8-1, the TBLPTR register is not automatically incremented. ### **EXAMPLE 8-1: TABLE WRITE** ``` ; Clear WDT CLRWDT MOVLW HIGH (TBL ADDR); Load the Table MOVWF TBLPTRH address MOVLW LOW (TBL ADDR) ; MOVWF TBLPTRL ; Load HI byte MOVLW HIGH (DATA) TLWT 1, WREG ; in TABLATH MOVLW LOW (DATA) ; Load LO byte TABLWT 0,0,WREG ; in TABLATL ; and write to ; program memory (Ext. SRAM) ``` FIGURE 8-5: TABLWT WRITE TIMING (EXTERNAL MEMORY) Note: If external write, and GLINTD = '1', and Enable bit = '1', then when '1' → Flag bit, Do table write. The highest pending interrupt is cleared. #### 8.3 Table Reads The table read allows the program memory to be read. This allows constants to be stored in the program memory space, and retrieved into data memory when needed. Example 8-2 reads the 16-bit value at program memory address TBLPTR. After the dummy byte has been read from the TABLATH, the TABLATH is loaded with the 16-bit data from program memory address TBLPTR, and then increments the TBLPTR value. The first read loads the data into the latch, and can be considered a dummy read (unknown data loaded into 'f'). INDF0 should be configured for either auto-increment or auto-decrement. ### **EXAMPLE 8-2: TABLE READ** ``` HIGH (TBL_ADDR) ; Load the Table MOVLW MOVWF TBLPTRH address LOW (TBL_ADDR) MOVLW TRI.PTRI. MOVWE TABLRD 0, 1, DUMMY ; Dummy read, ; Updates TABLATH ; Increments TBLPTR תק.דת 1. TNDF0 ; Read HI byte ; of TABLATH TABLRD 0, 1, INDF0 ; Read LO byte of TABLATL and Update TABLATH Increment TBLPTR ``` FIGURE 8-7: TABLED TIMING #### 8.4 Operation with External Memory Interface When the table reads/writes are accessing external memory (via the external system interface bus), the table latch for the table reads is different from the table latch for the table writes (see Figure 8-9). This means that you cannot do a TABLED instruction, and use the values that were loaded into the table latches for a TABLWT instruction. Any table write sequence should use both the TLWT and then the TABLWT instructions. FIGURE 8-9: # PIC17C7XX NOTES: ### 9.0 HARDWARE MULTIPLIER All PIC17C7XX devices have an 8 x 8 hardware multiplier included in the ALU of the device. By making the multiply a hardware operation, it completes in a single instruction cycle. This is an unsigned multiply that gives a 16-bit result. The result is stored into the 16-bit PRODuct register (PRODH:PRODL). The multiplier does not affect any flags in the ALUSTA register. Making the 8 x 8 multiplier execute in a single cycle gives the following advantages: - · Higher computational throughput - Reduces code size requirements for multiply algorithms The performance increase allows the device to be used in applications previously reserved for Digital Signal Processors. Table 9-1 shows a performance comparison between PIC17CXXX devices using the single cycle hardware multiply, and performing the same function without the hardware multiply. Example 9-1 shows the sequence to do an 8 x 8 unsigned multiply. Only one instruction is required when one argument of the multiply is already loaded in the WREG register. Example 9-2 shows the sequence to do an 8 x 8 signed multiply. To account for the sign bits of the arguments, each argument's most significant bit (MSb) is tested and the appropriate subtractions are done. ### EXAMPLE 9-1: 8 x 8 UNSIGNED MULTIPLY ROUTINE ``` MOVFP ARG1, WREG ; MULWF ARG2 ; ARG1 * ARG2 -> ; PRODH:PRODL ``` ### EXAMPLE 9-2: 8 x 8 SIGNED MULTIPLY ROUTINE ``` MOVFP ARG1, WREG ARG2 ; ARG1 * ARG2 -> MULWF ; PRODH:PRODL ARG2, SB ; Test Sign Bit BTFSC PRODH, F ; PRODH = PRODH SUBWF - ARG1 ARG2, WREG MOVED BTFSC ARG1, SB ; Test Sign Bit SUBWF PRODH, F ; PRODH = PRODH - ARG2 ``` ### TABLE 9-1: PERFORMANCE COMPARISON | | | Program | Cycles | Time | | | | |------------------|---------------------------|-------------------|--------|------------------------------------|----------|----------|--| | Routine | Multiply Method | Memory<br>(Words) | (Max) | 8.364 μs 17.25 μs 0.121 μs 0.25 μs | | @ 8 MHz | | | 8 x 8 unsigned | Without hardware multiply | 13 | 69 | 8.364 μs | 17.25 μs | 34.50 μs | | | | Hardware multiply | 1 | 1 | 0.121 μs | 0.25 μs | 0.50 μs | | | 8 x 8 signed | Without hardware multiply | _ | _ | _ | _ | _ | | | | Hardware multiply | 6 | 6 | 0.727 μs | 1.50 μs | 3.0 μs | | | 16 x 16 unsigned | Without hardware multiply | 21 | 242 | 29.333 μs | 60.50 μs | 121.0 μs | | | | Hardware multiply | 24 | 24 | 2.91 μs | 6.0 μs | 12.0 μs | | | 16 x 16 signed | Without hardware multiply | 52 | 254 | 30.788 μs | 63.50 μs | 127.0 μs | | | | Hardware multiply | 36 | 36 | 4.36 µs | 9.0 µs | 18.0 us | | ### PIC17C7XX Example 9-3 shows the sequence to do a 16 x 16 unsigned multiply. Equation 9-1 shows the algorithm that is used. The 32-bit result is stored in 4 registers RES3:RES0. # EQUATION 9-1: 16 x 16 UNSIGNED MULTIPLICATION ALGORITHM RES3:RES0 = ARG1H:ARG1L • ARG2H:ARG2L = $(ARG1H • ARG2H • 2^{16}) + (ARG1H • ARG2L • 2^{8}) + (ARG1L • ARG2H • 2^{8}) + (ARG1L • ARG2L)$ # EXAMPLE 9-3: 16 x 16 UNSIGNED MULTIPLY ROUTINE ``` MOVED ARG1L, WREG MULWF ARG2L ; ARG1L * ARG2L -> ; PRODH:PRODL MOVPF PRODH, RES1 ; MOVPF PRODL, RESO ; MOVFP ARG1H, WREG ARG2H ; ARG1H * ARG2H -> MULWF ; PRODH:PRODL PRODH, RES3 ; MOVPF PRODL, RES2 ; MOVPF MOVFP ARG1L, WREG ARG2H ; ARG1L * ARG2H -> ; PRODH:PRODL MULWF PRODL, WREG ; MOVFP ADDWF RES1, F ; Add cross PRODH, WREG; products MOVFP ADDWFC RES2, F ; WREG, F ; CLRF ADDWFC RES3, F MOVFP ARG1H, WREG ; ARG2L ; ARG1H * ARG2L -> ; PRODH:PRODL MULWF MOVFP PRODL, WREG ; ADDWF RES1, F ; Add cross PRODH, WREG; products MOVFP ADDWFC RES2, F ; CLRF WREG, F ; ADDWFC RES3, F ; ``` Example 9-4 shows the sequence to do an 16 x 16 signed multiply. Equation 9-2 shows the algorithm used. The 32-bit result is stored in four registers RES3:RES0. To account for the sign bits of the arguments, each argument pairs most significant bit (MSb) is tested and the appropriate subtractions are done. # EQUATION 9-2: 16 x 16 SIGNED MULTIPLICATION ALGORITHM ### RES3:RES0 ``` = ARG1H:ARG1L • ARG2H:ARG2L = (ARG1H • ARG2H • 2<sup>16</sup>) + (ARG1H • ARG2L • 2<sup>8</sup>) + (ARG1L • ARG2H • 2<sup>8</sup>) + (ARG1L • ARG2L) + (-1 • ARG2H<7> • ARG1H:ARG1L • 2<sup>16</sup>) + ``` $(-1 \bullet ARG1H < 7 > \bullet ARG2H: ARG2L \bullet 2^{16})$ ### EXAMPLE 9-4: 16 x 16 SIGNED MULTIPLY ROUTINE ``` MOVED ARG1L, WREG MULWF ARG2L ; ARG1L * ARG2L -> ; PRODH:PRODL MOVPF PRODH, RES1 ; MOVPF PRODL, RESO ; MOVFP ARG1H, WREG ARG2H ; ARG1H * ARG2H -> MULWF ; PRODH:PRODL MOVPF PRODH, RES3 ; PRODL, RES2 ; MOVPF MOVFP ARG1L, WREG MULWF ARG2H ; ARG1L * ARG2H -> ; PRODH: PRODL MOVFP PRODL, WREG ; ADDWF RES1, F ; Add cross MOVFP PRODH, WREG; products ADDWFC RES2, F ; WREG, F ; CLRF RES3, F ADDWFC MOVFP ARG1H, WREG ; ARG2L ; ARG1H * ARG2L -> MULWF ; PRODH:PRODL MOVFP PRODL, WREG; ADDWF RES1, F ; Add cross MOVFP PRODH, WREG; products ADDWFC RES2, F ; CLRF WREG, F ; ADDWFC RES3, F ; ARG2H, 7 ; ARG2H:ARG2L neg? BTESS SIGN_ARG1 ; no, check ARG1 GOTO MOVED ARG1L, WREG ; SHRWE RES2 ; MOVFP ARG1H, WREG; SUBWFB RES3 SIGN_ARG1 ARG1H, 7 ; ARG1H:ARG1L neg? CONT_CODE ; no, done BTFSS GOTO MOVFP ARG2L, WREG ; SUBWF RES2 MOVED ARG2H, WREG; SUBWFB RES3 CONT_CODE : ``` # PIC17C7XX NOTES: ### 10.0 I/O PORTS PIC17C75X devices have seven I/O ports, PORTA through PORTG. PIC17C76X devices have nine I/O ports, PORTA through PORTJ. PORTB through PORTJ have a corresponding Data Direction Register (DDR), which is used to configure the port pins as inputs or outputs. Some of these ports pins are multiplexed with alternate functions. PORTC, PORTD, and PORTE are multiplexed with the system bus. These pins are configured as the system bus when the device's configuration bits are selected to Microprocessor or Extended Microcontroller modes. In the two other microcontroller modes, these pins are general purpose I/O. PORTA, PORTB, PORTE<3>, PORTF, PORTG and the upper four bits of PORTH are multiplexed with the peripheral features of the device. These peripheral features are: - · Timer modules - · Capture modules - · PWM modules - USART/SCI modules - SSP Module - A/D Module - · External Interrupt pin When some of these peripheral modules are turned on, the port pin will automatically configure to the alternate function. The modules that do this are: - PWM module - SSP module - USART/SCI module When a pin is automatically configured as an output by a peripheral module, the pins data direction (DDR) bit is unknown. After disabling the peripheral module, the user should re-initialize the DDR bit to the desired configuration. The other peripheral modules (which require an input) must have their data direction bits configured appropriately. Note: A pin that is a peripheral input, can be configured as an output (DDRx<y> is cleared). The peripheral events will be determined by the action output on the port pin. When the device enters the "reset state" the Data Direction registers (DDR) are forced set which will make the I/O hi-impendance inputs. The reset state of some peripheral modules may force the I/O to other operations, such as analog inputs or the system bus. ### 10.1 PORTA Register PORTA is a 6-bit wide latch. PORTA does not have a corresponding Data Direction Register (DDR). Upon a device reset, the PORTA pins are forced to be high impedance inputs. For the RA4 and RA5 pins the peripheral module controls the output. When a device reset occurs, the peripheral module is disabled, so these pins are force to be high impedance inputs. Reading PORTA reads the status of the pins. The RA0 pin is multiplexed with the external interrupt, INT. The RA1 pin is multiplexed with TMR0 clock input, RA2 and RA3 are multiplexed with the SSP functions, and RA4 and RA5 are multiplexed with the USART1 functions. The control of RA2, RA3, RA4 and RA5 as outputs are automatically configured by their multiplexed peripheral module. ### 10.1.1 USING RA2, RA3 AS OUTPUTS The RA2 and RA3 pins are open drain outputs. To use the RA2 and/or the RA3 pin(s) as output(s), simply write to the PORTA register the desired value. A '0' will cause the pin to drive low, while a '1' will cause the pin to float (hi-impedance). An external pull-up resistor should be used to pull the pin high. Writes to the RA2 and RA3 pins will not affect the other PORTA pins. Note: When using the RA2 or RA3 pin(s) as output(s), read-modify-write instructions (such as BCF, BSF, BTG) on PORTA are not recommended. Such operations read the port pins, do the desired operation, and then write this value to the data latch. This may inadvertently cause the RA2 or RA3 pins to switch from input to output (or vice-versa). To avoid this possibility use a shadow register for PORTA. Do the bit operations on this shadow register and then move it to PORTA. Example 10-1 shows an instruction sequence to initialize PORTA. The Bank Select Register (BSR) must be selected to Bank 0 for the port to be initialized. The following example uses the MOVLB instruction to load the BSR register for bank selection. ### **EXAMPLE 10-1: INITIALIZING PORTA** ``` MOVLB 0 ; Select Bank 0 MOVLW 0xF3 ; MOVWF PORTA ; Initialize PORTA ; RA<3:2> are output low ; RA<5:4> and RA<1:0> ; are inputs ; (outputs floating) ``` ### FIGURE 10-1: RA0 AND RA1 BLOCK DIAGRAM ### FIGURE 10-2: RA2 BLOCK DIAGRAM ### FIGURE 10-3: RA3 BLOCK DIAGRAM FIGURE 10-4: RA4 AND RA5 BLOCK **DIAGRAM** TABLE 10-1: PORTA FUNCTIONS | Name | Bit0 | Buffer Type | Function | |-------------|------|-------------|------------------------------------------------------------------------------------------------------------------------| | RA0/INT | bit0 | ST | Input or external interrupt input. | | RA1/T0CKI | bit1 | ST | Input or clock input to the TMR0 timer/counter, and/or an external interrupt input. | | RA2/SS/SCL | bit2 | ST | Input/Output or slave select input for the SPI or clock input for the I <sup>2</sup> C bus. Output is open drain type. | | RA3/SDI/SDA | bit3 | ST | Input/Output or data input for the SPI or data for the I <sup>2</sup> C bus. Output is open drain type. | | RA4/RX1/DT1 | bit4 | ST | Input or USART1 Asynchronous Receive or USART1 Synchronous Data. | | RA5/TX1/CK1 | bit5 | ST | Input or USART1 Asynchronous Transmit or USART1 Synchronous Clock. | | RBPU | bit7 | _ | Control bit for PORTB weak pull-ups. | Legend: ST = Schmitt Trigger input. TABLE 10-2: REGISTERS/BITS ASSOCIATED WITH PORTA | Address | Name | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 | Value on<br>POR,<br>BOR | MCLR,<br>WDT | |---------------|-----------|--------|-------|-----------------|-----------------|-----------------|----------------|-----------|---------|-------------------------|--------------| | 10h, Bank 0 | PORTA (1) | RBPU | _ | RA5/<br>TX1/CK1 | RA4/<br>RX1/DT1 | RA3/<br>SDI/SDA | RA2/<br>SS/SCL | RA1/T0CKI | RA0/INT | 0-xx 11xx | 0-uu 11uu | | 05h, Unbanked | TOSTA | INTEDG | T0SE | T0CS | T0PS3 | T0PS2 | T0PS1 | T0PS0 | _ | 0000 000- | 0000 000- | | 13h, Bank 0 | RCSTA1 | SPEN | RX9 | SREN | CREN | - | FERR | OERR | RX9D | 0000 -00x | 0000 -00u | | 15h, Bank 0 | TXSTA1 | CSRC | TX9 | TXEN | SYNC | _ | _ | TRMT | TX9D | 00001x | 00001u | x = unknown, u = unchanged, - = unimplemented reads as '0'. Shaded cells are not used by PORTA. On any device reset, these pins are configured as inputs. Legend: Note 1: ### 10.2 PORTB and DDRB Registers PORTB is an 8-bit wide bi-directional port. The corresponding data direction register is DDRB. A '1' in DDRB configures the corresponding port pin as an input. A '0' in the DDRB register configures the corresponding port pin as an output. Reading PORTB reads the status of the pins, whereas writing to PORTB will write to the port latch Each of the PORTB pins has a weak internal pull-up. A single control bit can turn on all the pull-ups. This is done by clearing the RBPU (PORTA<7>) bit. The weak pull-up is automatically turned off when the port pin is configured as an output. The pull-ups are enabled on any reset. PORTB also has an interrupt on change feature. Only pins configured as inputs can cause this interrupt to occur (i.e. any RB7:RB0 pin configured as an output is excluded from the interrupt on change comparison). The input pins (of RB7:RB0) are compared with the value in the PORTB data latch. The "mismatch" outputs of RB7:RB0 are OR'ed together to set the PORTB Interrupt Flag bit, RBIF (PIR1<7>). This interrupt can wake the device from SLEEP. The user, in the interrupt service routine, can clear the interrupt by: - Read-Write PORTB (such as; MOVPF PORTB, PORTB). This will end mismatch condition. - b) Then, clear the RBIF bit. A mismatch condition will continue to set the RBIF bit. Reading then writing PORTB will end the mismatch condition, and allow the RBIF bit to be cleared. This interrupt on mismatch feature, together with software configurable pull-ups on this port, allows easy interface to a keypad and make it possible for wake-up on key-depression. For an example, refer to Application Note AN552, "Implementing Wake-up on Keystroke." The interrupt on change feature is recommended for wake-up on operations where PORTB is only used for the interrupt on change feature and key depression operations. **Note:** On a device reset, the RBIF bit is indeterminate since the value in the latch may be different than the pin. FIGURE 10-5: BLOCK DIAGRAM OF RB5:RB4 AND RB1:RB0 PORT PINS Example 10-2 shows an instruction sequence to initialize PORTB. The Bank Select Register (BSR) must be selected to Bank 0 for the port to be initialized. The following example uses the MOVLB instruction to load the BSR register for bank selection. ### **EXAMPLE 10-2: INITIALIZING PORTB** ``` MOVUB 0 ; Select Bank 0 CLRF PORTB, F ; Init PORTB by clearing ; output data latches MOVLW 0xCF ; Value used to initialize ; data direction MOVWF DDRB ; Set RB<3:0> as inputs ; RB<5:4> as outputs ; RB<7:6> as inputs ``` ## FIGURE 10-6: BLOCK DIAGRAM OF RB3:RB2 PORT PINS FIGURE 10-7: BLOCK DIAGRAM OF RB6 PORT PIN FIGURE 10-8: BLOCK DIAGRAM OF RB7 PORT PIN **TABLE 10-3: PORTB FUNCTIONS** | Name | Bit | Buffer Type | Function | |------------|------|-------------|-------------------------------------------------------------------------------------------------------------------------------------| | RB0/CAP1 | bit0 | ST | Input/Output or the Capture1 input pin. Software programmable weak pull-up and interrupt on change features. | | RB1/CAP2 | bit1 | ST | Input/Output or the Capture2 input pin. Software programmable weak pull-up and interrupt on change features. | | RB2/PWM1 | bit2 | ST | Input/Output or the PWM1 output pin. Software programmable weak pull-up and interrupt on change features. | | RB3/PWM2 | bit3 | ST | Input/Output or the PWM2 output pin. Software programmable weak pull-up and interrupt on change features. | | RB4/TCLK12 | bit4 | ST | Input/Output or the external clock input to Timer1 and Timer2. Software programmable weak pull-up and interrupt on change features. | | RB5/TCLK3 | bit5 | ST | Input/Output or the external clock input to Timer3. Software programmable weak pull-up and interrupt on change features. | | RB6/SCK | bit6 | ST | Input/Output or the master/slave clock for the SPI. Software programmable weak pull-up and interrupt on change features. | | RB7/SDO | bit7 | ST | Input/Output or data output for the SPI. Software programmable weak pull-up and interrupt on change features. | Legend: ST = Schmitt Trigger input. ## TABLE 10-4: REGISTERS/BITS ASSOCIATED WITH PORTB | Address | Name | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 | Value on<br>POR,<br>BOR | MCLR,<br>WDT | |---------------|--------|-------------|---------------|-----------------|-----------------|-----------------|----------------|--------------|--------------|-------------------------|--------------| | 12h, Bank 0 | PORTB | RB7/<br>SDO | RB6/<br>SCK | RB5/<br>TCLK3 | RB4/<br>TCLK12 | RB3/<br>PWM2 | RB2/<br>PWM1 | RB1/<br>CAP2 | RB0/<br>CAP1 | xxxx xxxx | uuuu uuuu | | 11h, Bank 0 | DDRB | Data dired | ction registe | er for PORTE | 3 | | | | | 1111 1111 | 1111 1111 | | 10h, Bank 0 | PORTA | RBPU | 1 | RA5/<br>TX1/CK1 | RA4/<br>RX1/DT1 | RA3/<br>SDI/SDA | RA2/<br>SS/SCL | RA1/T0CKI | RA0/INT | 0-xx 11xx | 0-uu 11uu | | 06h, Unbanked | CPUSTA | _ | | STKAV | GLINTD | ₹Ō | PD | POR | BOR | 11 11qq | 11 qquu | | 07h, Unbanked | INTSTA | PEIF | T0CKIF | TOIF | INTF | PEIE | T0CKIE | TOIE | INTE | 0000 0000 | 0000 0000 | | 16h, Bank 1 | PIR1 | RBIF | TMR3IF | TMR2IF | TMR1IF | CA2IF | CA1IF | TX1IF | RC1IF | x000 0010 | u000 0010 | | 17h, Bank 1 | PIE1 | RBIE | TMR3IE | TMR2IE | TMR1IE | CA2IE | CA1IE | TX1IE | RC1IE | 0000 0000 | 0000 0000 | | 16h, Bank 3 | TCON1 | CA2ED1 | CA2ED0 | CA1ED1 | CA1ED0 | T16 | TMR3CS | TMR2CS | TMR1CS | 0000 0000 | 0000 0000 | | 17h, Bank 3 | TCON2 | CA2OVF | CA10VF | PWM2ON | PWM10N | CA1/PR3 | TMR3ON | TMR2ON | TMR10N | 0000 0000 | 0000 0000 | Legend: x = unknown, u = unchanged, - = unimplemented read as '0', q = Value depends on condition. Shaded cells are not used by PORTB. ## 10.3 PORTC and DDRC Registers PORTC is an 8-bit bi-directional port. The corresponding data direction register is DDRC. A '1' in DDRC configures the corresponding port pin as an input. A '0' in the DDRC register configures the corresponding port pin as an output. Reading PORTC reads the status of the pins, whereas writing to PORTC will write to the port latch. PORTC is multiplexed with the system bus. When operating as the system bus, PORTC is the low order byte of the address/data bus (AD7:AD0). The timing for the system bus is shown in the Electrical Specifications section. Note: This port is configured as the system bus when the device's configuration bits are selected to Microprocessor or Extended Microcontroller modes. In the two other microcontroller modes, this port is a general purpose I/O. Example 10-3 shows an instruction sequence to initialize PORTC. The Bank Select Register (BSR) must be selected to Bank 1 for the port to be initialized. The following example uses the MOVLB instruction to load the BSR register for bank selection. #### **EXAMPLE 10-3: INITIALIZING PORTC** ``` MOVLB 1 ; Select Bank 1 CLRF PORTC, F ; Initialize PORTC data ; latches before setting ; the data direction reg MOVLW 0xCF ; Value used to initialize ; data direction MOVWF DDRC ; Set RC<3:0> as inputs ; RC<5:4> as outputs ; RC<7:6> as inputs ``` ## FIGURE 10-9: BLOCK DIAGRAM OF RC7:RC0 PORT PINS TABLE 10-5: PORTC FUNCTIONS | Name | Bit | Buffer Type | Function | |---------|------|-------------|----------------------------------------------| | RC0/AD0 | bit0 | TTL | Input/Output or system bus address/data pin. | | RC1/AD1 | bit1 | TTL | Input/Output or system bus address/data pin. | | RC2/AD2 | bit2 | TTL | Input/Output or system bus address/data pin. | | RC3/AD3 | bit3 | TTL | Input/Output or system bus address/data pin. | | RC4/AD4 | bit4 | TTL | Input/Output or system bus address/data pin. | | RC5/AD5 | bit5 | TTL | Input/Output or system bus address/data pin. | | RC6/AD6 | bit6 | TTL | Input/Output or system bus address/data pin. | | RC7/AD7 | bit7 | TTL | Input/Output or system bus address/data pin. | Legend: TTL = TTL input. ## TABLE 10-6: REGISTERS/BITS ASSOCIATED WITH PORTC | Address | Name | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 | Value on<br>POR,<br>BOR | MCLR,<br>WDT | |-------------|-------|-------------|-------------|--------------|-------------|-------------|-------------|-------------|-------------|-------------------------|--------------| | 11h, Bank 1 | PORTC | RC7/<br>AD7 | RC6/<br>AD6 | RC5/<br>AD5 | RC4/<br>AD4 | RC3/<br>AD3 | RC2/<br>AD2 | RC1/<br>AD1 | RC0/<br>AD0 | xxxx xxxx | uuuu uuuu | | 10h, Bank 1 | DDRC | Data dire | ection reg | ister for PC | RTC | | | | | 1111 1111 | 1111 1111 | Legend: x = unknown, u = unchanged. ## 10.4 PORTD and DDRD Registers PORTD is an 8-bit bi-directional port. The corresponding data direction register is DDRD. A '1' in DDRD configures the corresponding port pin as an input. A '0' in the DDRD register configures the corresponding port pin as an output. Reading PORTD reads the status of the pins, whereas writing to PORTD will write to the port latch. PORTD is multiplexed with the system bus. When operating as the system bus, PORTD is the high order byte of the address/data bus (AD15:AD8). The timing for the system bus is shown in the Electrical Specifications section. Note: This port is configured as the system bus when the device's configuration bits are selected to Microprocessor or Extended Microcontroller modes. In the two other microcontroller modes, this port is a general purpose I/O. Example 10-4 shows an instruction sequence to initialize PORTD. The Bank Select Register (BSR) must be selected to Bank 1 for the port to be initialized. The following example uses the MOVLB instruction to load the BSR register for bank selection. #### **EXAMPLE 10-4: INITIALIZING PORTD** ``` MOVLB 1 ; Select Bank 1 CLRF PORTD, F ; Initialize PORTD data ; latches before setting ; the data direction reg MOVLW 0xCF ; Value used to initialize ; data direction MOVWF DDRD ; Set RD<3:0> as inputs ; RD<5:4> as outputs ; RD<7:6> as inputs ``` ## FIGURE 10-10: BLOCK DIAGRAM OF RD7:RD0 PORT PINS (IN I/O PORT MODE) TABLE 10-7: PORTD FUNCTIONS | Name | Bit | Buffer Type | Function | |----------|------|-------------|----------------------------------------------| | RD0/AD8 | bit0 | TTL | Input/Output or system bus address/data pin. | | RD1/AD9 | bit1 | TTL | Input/Output or system bus address/data pin. | | RD2/AD10 | bit2 | TTL | Input/Output or system bus address/data pin. | | RD3/AD11 | bit3 | TTL | Input/Output or system bus address/data pin. | | RD4/AD12 | bit4 | TTL | Input/Output or system bus address/data pin. | | RD5/AD13 | bit5 | TTL | Input/Output or system bus address/data pin. | | RD6/AD14 | bit6 | TTL | Input/Output or system bus address/data pin. | | RD7/AD15 | bit7 | TTL | Input/Output or system bus address/data pin. | Legend: TTL = TTL input. ## TABLE 10-8: REGISTERS/BITS ASSOCIATED WITH PORTD | Address | Name | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 | Value<br>POR,<br>BOR | - | MCLF<br>WDT | ₹, | |-----------|---------|--------------|----------------------------------------------------------------------|--------------|--------------|--------------|--------------|-------------|-------------|----------------------|------|-------------|------| | 13h, Bank | 1 PORTD | RD7/<br>AD15 | RD6/<br>AD14 | RD5/<br>AD13 | RD4/<br>AD12 | RD3/<br>AD11 | RD2/<br>AD10 | RD1/<br>AD9 | RD0/<br>AD8 | xxxx | xxxx | uuuu | uuuu | | 12h, Bank | 1 DDRD | Data dir | ta direction register for PORTD 1111 1111 1111 1111 1111 1111 1111 1 | | | | | | | 1111 | | | | Legend: x = unknown, u = unchanged. ## 10.5 PORTE and DDRE Register PORTE is a 4-bit bi-directional port. The corresponding data direction register is DDRE. A '1' in DDRE configures the corresponding port pin as an input. A '0' in the DDRE register configures the corresponding port pin as an output. Reading PORTE reads the status of the pins, whereas writing to PORTE will write to the port latch. PORTE is multiplexed with the system bus. When operating as the system bus, PORTE contains the control signals for the address/data bus (AD15:AD0). These control signals are Address Latch Enable (ALE), Output Enable ( $\overline{\text{OE}}$ ), and Write ( $\overline{\text{WR}}$ ). The control signals $\overline{\text{OE}}$ and $\overline{\text{WR}}$ are active low signals. The timing for the system bus is shown in the Electrical Specifications section. Note: Three pins of this port are configured as the system bus when the device's configuration bits are selected to Microprocessor or Extended Microcontroller modes. The other pin is a general purpose I/O or Capture4 pin. In the two other microcontroller modes, RE2:RE0 are general purpose I/O pins. Example 10-5 shows an instruction sequence to initialize PORTE. The Bank Select Register (BSR) must be selected to Bank 1 for the port to be initialized. The following example uses the MOVLB instruction to load the BSR register for bank selection. #### **EXAMPLE 10-5: INITIALIZING PORTE** ``` MOVLB ; Select Bank 1 CLRF PORTE, F ; Initialize PORTE data ; latches before setting ; the data direction ; register MOVIW 0 \times 0.3 ; Value used to initialize ; data direction MOVWF DDRE ; Set RE<1:0> as inputs ; RE<3:2> as outputs ; RE<7:4> are always ; read as '0' ``` ## FIGURE 10-11: BLOCK DIAGRAM OF RE2:RE0 (IN I/O PORT MODE) FIGURE 10-12: BLOCK DIAGRAM OF RE3/CAP4 PORT PIN TABLE 10-9: PORTE FUNCTIONS | Name | Bit | Buffer Type | Function | |----------|------|-------------|--------------------------------------------------------------------| | RE0/ALE | bit0 | TTL | Input/Output or system bus Address Latch Enable (ALE) control pin. | | RE1/OE | bit1 | TTL | Input/Output or system bus Output Enable (OE) control pin. | | RE2/WR | bit2 | TTL | Input/Output or system bus Write (WR) control pin. | | RE3/CAP4 | bit3 | ST | Input/Output or Capture4 input pin | Legend: TTL = TTL input. ST = Schmitt Trigger input TABLE 10-10: REGISTERS/BITS ASSOCIATED WITH PORTE | Address | Name | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 | Value on<br>POR,<br>BOR | MCLR,<br>WDT | |-------------|-------|------------|----------------------------------------|--------------|--------|----------|--------|--------|---------|-------------------------|--------------| | 15h, Bank 1 | PORTE | _ | _ | _ | _ | RE3/CAP4 | RE2/WR | RE1/OE | RE0/ALE | xxxx | uuuu | | 14h, Bank 1 | DDRE | Data dired | ction registe | er for PORTE | | | | | | 1111 | 1111 | | 14h, Bank 7 | CA4L | Capture4 | low byte | | | | | | | xxxx xxxx | uuuu uuuu | | 15h, Bank 7 | CA4H | Capture4 | Capture4 high byte xxxx xxxx uuuu uuuu | | | | | | | | | | 16h, Bank 7 | TCON3 | _ | CA40VF | CA30VF | CA4ED1 | CA4ED0 | CA3ED1 | CA3ED0 | PWM3ON | -000 0000 | -000 0000 | Legend: x = unknown, u = unchanged, - = unimplemented read as '0'. Shaded cells are not used by PORTE. ## 10.6 PORTF and DDRF Registers PORTF is an 8-bit wide bi-directional port. The corresponding data direction register is DDRF. A '1' in DDRF configures the corresponding port pin as an input. A '0' in the DDRF register configures the corresponding port pin as an output. Reading PORTF reads the status of the pins, whereas writing to PORTF will write to the respective port latch. All eight bits of PORTF are multiplexed with 8 channels of the 10-bit A/D converter. Upon reset the entire Port is automatically configured as analog inputs, and must be configured in software to be a digital I/O. Example 10-6 shows an instruction sequence to initialize PORTF. The Bank Select Register (BSR) must be selected to Bank 5 for the port to be initialized. The following example uses the MOVLB instruction to load the BSR register for bank selection. ### **EXAMPLE 10-6: INITIALIZING PORTF** | MOVLB<br>MOVLW | 5<br>0x0E | | | Select Bank 5<br>Configure PORTF as | |----------------|-----------|---|---|-------------------------------------| | MOVPF | ADCON1 | | | Digital | | CLRF | PORTF. | F | | Initialize PORTF data | | | , | | ; | latches before | | | | | ; | the data direction | | | | | ; | register | | MOVIW | 0×03 | | ; | Value used to init | | | | | ; | data direction | | MOVWF | DDRF | | ; | Set RF<1:0> as inputs | | | | | ; | RF<7:2> as outputs | | | | | | III II II III Odopaco | ## FIGURE 10-13: BLOCK DIAGRAM OF RF7:RF0 **TABLE 10-11: PORTF FUNCTIONS** | Name | Bit | Buffer Type | Function | |----------|------|-------------|---------------------------------| | RF0/AN4 | bit0 | ST | Input/Output or analog input 4 | | RF1/AN5 | bit1 | ST | Input/Output or analog input 5 | | RF2/AN6 | bit2 | ST | Input/Output or analog input 6 | | RF3/AN7 | bit3 | ST | Input/Output or analog input 7 | | RF4/AN8 | bit4 | ST | Input/Output or analog input 8 | | RF5/AN9 | bit5 | ST | Input/Output or analog input 9 | | RF6/AN10 | bit6 | ST | Input/Output or analog input 10 | | RF7/AN11 | bit7 | ST | Input/Output or analog input 11 | Legend: ST = Schmitt Trigger input. TABLE 10-12: REGISTERS/BITS ASSOCIATED WITH PORTF | Address | Name | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 | Value or<br>POR,<br>BOR | 1 | MC<br>WI | , | |----------------|--------|--------------|--------------|--------------|-------------|-------------|-------------|-------------|-------------|-------------------------|----|----------|------| | 10h,<br>Bank 5 | DDRF | Data Dir | ection Re | gister for P | ORTF | | | | | 1111 111 | .1 | 1111 | 1111 | | 11h,<br>Bank 5 | PORTF | RF7/<br>AN11 | RF6/<br>AN10 | RF5/<br>AN9 | RF4/<br>AN8 | RF3/<br>AN7 | RF2/<br>AN6 | RF1/<br>AN5 | RF0/<br>AN4 | 0000 000 | 00 | 0000 | 0000 | | 15h,<br>Bank 5 | ADCON1 | ADCS1 | ADCS0 | ADFM | _ | PCFG3 | PCFG2 | PCFG1 | PCFG0 | 000- 000 | 00 | 000- | 0000 | Legend: x = unknown, u = unchanged, - = unimplemented read as '0'. Shaded cells are not used by PORTF. ## 10.7 PORTG and DDRG Registers PORTG is an 8-bit wide bi-directional port. The corresponding data direction register is DDRG. A '1' in DDRG configures the corresponding port pin as an input. A '0' in the DDRG register configures the corresponding port pin as an output. Reading PORTG reads the status of the pins, whereas writing to PORTG will write to the port latch. The lower four bits of PORTG are multiplexed with four channels of the 10-bit A/D converter. The remaining bits of PORTG are multiplexed with peripheral output and inputs. RG4 is multiplexed with the CAP3 input, RG5 is multiplexed with the PWM3 output, RG6 and RG7 are multiplexed with the USART2 functions. Upon reset RG3:RG0 is automatically configured as analog inputs, and must be configured in software to be a digital I/O. Example 10-7 shows the instruction sequence to initialize PORTG. The Bank Select Register (BSR) must be selected to Bank 5 for the port to be initialized. The following example uses the MOVLB instruction to load the BSR register for bank selection. ### **EXAMPLE 10-7: INITIALIZING PORTG** | MOVLB | 5 | | ; | Select Bank 5 | |-------|--------|---|---|-----------------------| | MOVLW | 0x0E | | ; | Configure PORTG as | | MOVPF | ADCON1 | | ; | digital | | CLRF | PORTG, | F | ; | Initialize PORTG data | | | | | ; | latches before | | | | | ; | the data direction | | | | | ; | register | | MOVLW | 0x03 | | ; | Value used to init | | | | | ; | data direction | | MOVWF | DDRG | | ; | Set RG<1:0> as inputs | | | | | ; | RG<7:2> as outputs | | | | | | | #### FIGURE 10-14: BLOCK DIAGRAM OF RG3:RG0 FIGURE 10-15: RG4 BLOCK DIAGRAM ## FIGURE 10-16: RG7:RG5 BLOCK DIAGRAM ## PIC17C7XX **TABLE 10-13: PORTG FUNCTIONS** | Name | Bit | Buffer Type | Function | | | | | |---------------|------|-------------|-------------------------------------------------------------------------------------------|--|--|--|--| | RG0/AN3 | bit0 | ST | Input/Output or analog input 3. | | | | | | RG1/AN2 | bit1 | ST | Input/Output or analog input 2. | | | | | | RG2/AN1/VREF- | bit2 | ST | Input/Output or analog input 1 or the ground reference voltage | | | | | | RG3/AN0/VREF+ | bit3 | ST | Input/Output or analog input 0 or the positive reference voltage | | | | | | RG4/CAP3 | bit4 | ST | Input/Output or the Capture3 input pin. | | | | | | RG5/PWM3 | bit5 | ST | Input/Output or the PWM3 output pin. | | | | | | RG6/RX2/DT2 | bit6 | ST | Input/Output or the USART2 (SCI) Asynchronous Receive or USART2 (SCI) Synchronous Data. | | | | | | RG7/TX2/CK2 | bit7 | ST | Input/Output or the USART2 (SCI) Asynchronous Transmit or USART2 (SCI) Synchronous Clock. | | | | | Legend: ST = Schmitt Trigger input. ## TABLE 10-14: REGISTERS/BITS ASSOCIATED WITH PORTG | Address | Name | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 | Value on<br>POR,<br>BOR | MCLR,<br>WDT | |-------------|--------|-----------------|-------------|-------------|-------|-------|-------|-------|-------|-------------------------|--------------| | 12h, Bank 5 | DDRG | Data Dire | ction Regis | ter for POR | TG | | | | | 1111 1111 | 1111 1111 | | 13h, Bank 5 | PORTG | RG7/<br>TX2/CK2 | | | | | | | | | uuuu 0000 | | 15h, Bank 5 | ADCON1 | ADCS1 | ADCS0 | ADFM | _ | PCFG3 | PCFG2 | PCFG1 | PCFG0 | 000- 0000 | 000- 0000 | Legend: x = unknown, u = unchanged, - = unimplemented read as '0'. Shaded cells are not used by PORTG. ## 10.8 PORTH and DDRH Registers (PIC17C76X only) PORTH is an 8-bit wide bi-directional port. The corresponding data direction register is DDRH. A '1' in DDRH configures the corresponding port pin as an input. A '0' in the DDRH register configures the corresponding port pin as an output. Reading PORTH reads the status of the pins, whereas writing to PORTH will write to the respective port latch. The upper four bits of PORTH are multiplexed with 4 channels of the 10-bit A/D converter. The remaining bits of PORTH are general purpose I/O. Upon reset RH7:RH4 is automatically configured as analog inputs, and must be configured in software to be a digital I/O. ## **EXAMPLE 10-8: INITIALIZING PORTH** | MOVLB | 8 | | ; | Select Bank 8 | |-------|----------------|---|---|-----------------------| | MOVLW | $0 \times 0 E$ | | ; | Configure PORTH as | | MOVPF | ADCON1 | | ; | digital | | CLRF | PORTH, | F | ; | Initialize PORTH data | | | | | ; | latches before | | | | | ; | the data direction | | | | | ; | register | | MOVLW | 0x03 | | ; | Value used to init | | | | | ; | data direction | | MOVWF | DDRH | | ; | Set RH<1:0> as inputs | | | | | ; | RH<7:2> as outputs | | | | | | | Figure 10-17: Block Diagram of RH7:RH4 Figure 10-18:RH3:RH0 Block Diagram **TABLE 10-1: PORTH FUNCTIONS** | Name | Bit | Buffer Type | Function | | | | |----------|------|-------------|---------------------------------|--|--|--| | RH0 | bit0 | ST | Input/Output | | | | | RH1 | bit1 | ST | Input/Output | | | | | RH2 | bit2 | ST | Input/Output | | | | | RH3 | bit3 | ST | Input/Output | | | | | RH4/AN12 | bit4 | ST | Input/Output or analog input 12 | | | | | RH5/AN13 | bit5 | ST | Input/Output or analog input 13 | | | | | RH6/AN14 | bit6 | ST | Input/Output or analog input 14 | | | | | RH7/AN15 | bit7 | ST | Input/Output or analog input 15 | | | | Legend: ST = Schmitt Trigger input. TABLE 10-2: REGISTERS/BITS ASSOCIATED WITH PORTH | Address | Name | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 | Value on<br>POR,<br>BOR | MCLR,<br>WDT | |-------------|--------|--------------|--------------|--------------|--------------|-------|-------|-------|-------|-------------------------|--------------| | 10h, Bank 8 | DDRH | Data Dir | ection Re | gister for P | ORTH | | | | | 1111 1111 | 1111 1111 | | 11h, Bank 8 | PORTH | RH7/<br>AN15 | RH6/<br>AN14 | RH5/<br>AN13 | RH4/<br>AN12 | RH3 | RH2 | RH1 | RH0 | 0000 xxxx | 0000 uuuu | | 15h, Bank 5 | ADCON1 | ADCS1 | ADCS0 | ADFM | _ | PCFG3 | PCFG2 | PCFG1 | PCFG0 | 000- 0000 | 000- 0000 | Legend: x = unknown, u = unchanged. ## 10.9 PORTJ and DDRJ Registers (PIC17C76X only) PORTJ is an 8-bit wide bi-directional port. The corresponding data direction register is DDRJ. A '1' in DDRJ configures the corresponding port pin as an input. A '0' in the DDRJ register configures the corresponding port pin as an output. Reading PORTJ reads the status of the pins, whereas writing to PORTJ will write to the respective port latch. PORTJ is a general purpose I/O port. ## **EXAMPLE 10-1: INITIALIZING PORTJ** | MOVLB | 8 | ; | Select Bank 8 | |-------|----------|---|--------------------------| | CLRF | PORTJ, F | ; | Initialize PORTJ data | | | | ; | latches before setting | | | | ; | the data direction | | | | ; | register | | MOVLW | 0xCF | ; | Value used to initialize | | | | ; | data direction | | MOVWF | DDRJ | ; | Set RJ<3:0> as inputs | | | | ; | RJ<5:4> as outputs | | | | ; | RJ<7:6> as inputs | | | | | | Figure 10-19:PORTJ Block Diagram ## PIC17C7XX TABLE 10-1: PORTJ FUNCTIONS | Name | Bit | Buffer Type | Function | |------|------|-------------|--------------| | RJ0 | bit0 | ST | Input/Output | | RJ1 | bit1 | ST | Input/Output | | RJ2 | bit2 | ST | Input/Output | | RJ3 | bit3 | ST | Input/Output | | RJ4 | bit4 | ST | Input/Output | | RJ5 | bit5 | ST | Input/Output | | RJ6 | bit6 | ST | Input/Output | | RJ7 | bit7 | ST | Input/Output | Legend: ST = Schmitt Trigger input. ## TABLE 10-2: REGISTERS/BITS ASSOCIATED WITH PORTJ | Address | Name | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 | Value on,<br>POR,<br>BOR | MCLR,<br>WDT | |-------------|-------|--------|-----------------------------------|-------|-------|-------|-------|-------|-------|--------------------------|--------------| | 12h, Bank 8 | DDRJ | Data D | Data Direction Register for PORTJ | | | | | | | 1111 1111 | 1111 1111 | | 13h, Bank 8 | PORTJ | RJ7 | RJ6 | RJ5 | RJ4 | RJ3 | RJ2 | RJ1 | RJ0 | xxxx xxxx | uuuu uuuu | Legend: x = unknown, u = unchanged. ## 10.10 I/O Programming Considerations #### 10.10.1 BI-DIRECTIONAL I/O PORTS Any instruction which writes, operates internally as a read followed by a write operation. For example, the BCF and BSF instructions read the register into the CPU, execute the bit operation, and write the result back to the register. Caution must be used when these instructions are applied to a port with both inputs and outputs defined. For example, a BSF operation on bit5 of PORTB will cause all eight bits of PORTB to be read into the CPU. Then the BSF operation takes place on bit5 and PORTB is written to the output latches. If another bit of PORTB is used as a bi-directional I/O pin (e.g. bit0) and it is defined as an input at this time, the input signal present on the pin itself would be read into the CPU and re-written to the data latch of this particular pin, overwriting the previous content. As long as the pin stays in the input mode, no problem occurs. However, if bit0 is switched into output mode later on, the content of the data latch may now be unknown. Reading a port reads the values of the port pins. Writing to the port register writes the value to the port latch. When using read-modify-write instructions (BCF, BSF, BTG, etc.) on a port, the value of the port pins is read, the desired operation is performed with this value, and the value is then written to the port latch. Example 10-1 shows the possible effect of two sequential read-modify-write instructions on an I/O port # EXAMPLE 10-1: READ MODIFY WRITE INSTRUCTIONS ON AN I/O PORT ``` ; Initial PORT settings: PORTB<7:4> Inputs PORTB<3:0> Outputs ; PORTB<7:6> have pull-ups and are ; not connected to other circuitry PORT latch PORT pins PORTB. 7 BCF ; 01pp pppp 11pp pppp BCF PORTB. 6 ; 10pp pppp 11pp pppp BCF DDRB, 7 ; 10pp pppp 11pp pppp BCF DDRB, 6 ; 10pp pppp 10pp pppp ; Note that the user may have expected the pin values to be 00pp pppp. The 2nd BCF caused RB7 to be latched as the pin value (High). ``` Note: A pin actively outputting a Low or High should not be driven from external devices in order to change the level on this pin (i.e. "wired-or", "wired-and"). The resulting high output currents may damage the device. ## PIC17C7XX #### 10.10.2 SUCCESSIVE OPERATIONS ON I/O PORTS The actual write to an I/O port happens at the end of an instruction cycle, whereas for reading, the data must be valid at the beginning of the instruction cycle (Figure 10-20). Therefore, care must be exercised if a write followed by a read operation is carried out on the same I/O port. The sequence of instructions should be such to allow the pin voltage to stabilize (load dependent) before executing the instruction that reads the values on that I/O port. Otherwise, the previous state of that pin may be read into the CPU rather than the "new" state. When in doubt, it is better to separate these instructions with a NOP or another instruction not accessing this I/O port. Figure 10-21 shows the I/O model which causes this situation. As the effective capacitance (C) becomes larger, the rise/fall time of the I/O pin increases. As the device frequency increases or the effective capacitance increases, the possibility of this subsequent PORTx read-modify-write instruction issue increases. This effective capacitance includes the effects of the board traces. The best way to address this is to add an series resistor at the I/O pin. This resistor allows the I/O pin to get to the desired level before the next instruction. The use of NOP instructions between the subsequent PORTx read-modify-write instructions, is a lower cost solution, but has the issue that the number of NOP instructions is dependent on the effective capacitance C and the frequency of the device. ## FIGURE 10-20: SUCCESSIVE I/O OPERATION ## FIGURE 10-21: I/O CONNECTION ISSUES ## 11.0 OVERVIEW OF TIMER RESOURCES The PIC17C7XX has four timer modules. Each module can generate an interrupt to indicate that an event has occurred. These timers are called: - Timer0 16-bit timer with programmable 8-bit prescaler - Timer1 8-bit timer - Timer2 8-bit timer - Timer3 16-bit timer For enhanced time-base functionality, four input Captures and three Pulse Width Modulation (PWM) outputs are possible. The PWMs use the Timer1 and Timer2 resources and the input Captures use the Timer3 resource. #### 11.1 Timer0 Overview The Timer0 module is a simple 16-bit overflow counter. The clock source can be either the internal system clock (Fosc/4) or an external clock. When Timer0 uses an external clock source, it has the flexibility to allow user selection of the incrementing edge, rising or falling. The Timer0 module also has a programmable prescaler. The T0PS3:T0PS0 bits (T0STA<4:1>) determine the prescale value. TMR0 can increment at the following rates: 1:1, 1:2, 1:4, 1:8, 1:16, 1:32, 1:64, 1:128, 1:256. Synchronization of the external clock occurs after the prescaler. When the prescaler is used, the external clock frequency may be higher than the device's frequency. The maximum external frequency, on the TOCKI pin, is 50 MHz, given the high and low time requirements of the clock. ### 11.2 Timer1 Overview The Timer1 module is an 8-bit timer/counter with an 8-bit period register (PR1). When the TMR1 value rolls over from the period match value to 0h, the TMR1IF flag is set, and an interrupt will be generated if enabled. In counter mode, the clock comes from the RB4/TCLK12 pin, which can also be selected to be the clock for the Timer2 module. TMR1 can be concatenated with TMR2 to form a 16-bit timer. The TMR1 register is the LSB and TMR2 is the MSB. When in the 16-bit timer mode, there is a corresponding 16-bit period register (PR2:PR1). When the TMR2:TMR1 value rolls over from the period match value to 0h, the TMR1IF flag is set, and an interrupt will be generated if enabled. ## 11.3 Timer2 Overview The Timer2 module is an 8-bit timer/counter with an 8-bit period register (PR2). When the TMR2 value rolls over from the period match value to 0h, the TMR2IF flag is set, and an interrupt will be generated if enabled. In counter mode, the clock comes from the RB4/TCLK12 pin, which can also provide the clock for the Timer1 module. TMR2 can be concatenated with TMR1 to form a 16-bit timer. The TMR2 register is the MSB and TMR1 is the LSB. When in the 16-bit timer mode, there is a corresponding 16-bit period register (PR2:PR1). When the TMR2:TMR1 value rolls over from the period match value to 0h, the TMR1IF flag is set, and an interrupt will be generated if enabled. ## 11.4 Timer3 Overview The Timer3 module is a 16-bit timer/counter with a 16-bit period register. When the TMR3H:TMR3L value rolls over to 0h, the TMR3IF bit is set and an interrupt will be generated if enabled. In counter mode, the clock comes from the RB5/TCLK3 pin. When operating in the four capture mode, the period registers become the second (of four) 16-bit capture registers. ### 11.5 Role of the Timer/Counters The timer modules are general purpose, but have dedicated resources associated with them. Tlmer1 and Timer2 are the time-bases for the three Pulse Width Modulation (PWM) outputs, while Timer3 is the time-base for the four input captures. ## PIC17C7XX NOTES: ## 12.0 TIMER0 The Timer0 module consists of a 16-bit timer/counter, TMR0. The high byte is register TMR0H and the low byte is register TMR0L. A software programmable 8-bit prescaler makes Timer0 an effective 24-bit overflow timer. The clock source is software programmable as either the internal instruction clock or an external clock on the RA1/T0CKI pin. The control bits for this module are in register T0STA (Figure 12-1). ## FIGURE 12-1: TOSTA REGISTER (ADDRESS: 05h, UNBANKED) | R/W-0 R/W-0 R/W-0 R/W-0 R/W-0 R/W-0 U-0 | | |-------------------------------------------------------------------------|-------------------------| | INTEDG TOSE TOCS TOPS3 TOPS2 TOPS1 TOPS0 | R = Readable bit | | bit7 bit0 | W = Writable bit | | | U = Unimplemented, | | | Read as '0' | | | -n = Value at POR reset | | bit 7: INTEDG: RA0/INT Pin Interrupt Edge Select bit | | | This bit selects the edge upon which the interrupt is detected | | | 1 = Rising edge of RA0/INT pin generates interrupt | | | 0 = Falling edge of RA0/INT pin generates interrupt | | | bit 6: T0SE: Timer0 Clock Input Edge Select bit | | | This bit selects the edge upon which TMR0 will increment | | | When TOCS = 0 (External Clock) | | | 1 = Rising edge of RA1/T0CKI pin increments TMR0 and/or sets the T0CKII | - bit | | 0 = Falling edge of RA1/T0CKI pin increments TMR0 and/or sets the T0CKI | = bit | | When TOCS = 1 (Internal Clock) | | | Don't care | | | bit 5: T0CS: Timer0 Clock Source Select bit | | | This bit selects the clock source for TMR0. | | | 1 = Internal instruction clock cycle (Tcy) | | | 0 = External Clock input on the TOCKI pin | | | bit 4-1: T0PS3:T0PS0: Timer0 Prescale Selection bits | | | These bits select the prescale value for TMR0. | | | Those bite edicet the procedure value for Timite. | | | T0PS3:T0PS0 Prescale Value | | | 0000 1:1 | | | 0001 1:2 | | | 0010 1:4<br>0011 1:8 | | | 0100 1:16 | | | 0101 1:32 | | | 0110 1:64 | | | 0111 1:128<br>1xxx 1:256 | | | 1.200 | | | bit 0: Unimplemented: Read as '0' | | | | | ### 12.1 Timer0 Operation When the TOCS (T0STA<5>) bit is set, TMR0 increments on the internal clock. When T0CS is clear, TMR0 increments on the external clock (RA1/T0CKI pin). The external clock edge can be selected in software. When the T0SE (T0STA<6>) bit is set, the timer will increment on the rising edge of the RA1/T0CKI pin. When T0SE is clear, the timer will increment on the falling edge of the RA1/T0CKI pin. The prescaler can be programmed to introduce a prescale of 1:1 to 1:256. The timer increments from 0000h to FFFFh and rolls over to 0000h. On overflow, the TMR0 Interrupt Flag bit (T0IF) is set. The TMR0 interrupt can be masked by clearing the corresponding TMR0 Interrupt Enable bit (T0IE). The TMR0 Interrupt Flag bit (T0IF) is automatically cleared when vectoring to the TMR0 interrupt vector. ### 12.2 Using Timer0 with External Clock When an external clock input is used for Timer0, it is synchronized with the internal phase clocks. Figure 12-3 shows the synchronization of the external clock. This synchronization is done after the prescaler. The output of the prescaler (PSOUT) is sampled twice in every instruction cycle to detect a rising or a falling edge. The timing requirements for the external clock are detailed in the electrical specification section. #### 12.2.1 DELAY FROM EXTERNAL CLOCK EDGE Since the prescaler output is synchronized with the internal clocks, there is a small delay from the time the external clock edge occurs to the time TMR0 is actually incremented. Figure 12-3 shows that this delay is between 3Tosc and 7Tosc. Thus, for example, measuring the interval between two edges (e.g. period) will be accurate within ±4Tosc (±121 ns @ 33 MHz). FIGURE 12-2: TIMERO MODULE BLOCK DIAGRAM FIGURE 12-3: TMR0 TIMING WITH EXTERNAL CLOCK (INCREMENT ON FALLING EDGE) ### 12.3 Read/Write Consideration for TMR0 Although TMR0 is a 16-bit timer/counter, only 8-bits at a time can be read or written during a single instruction cycle. Care must be taken during any read or write. ### 12.3.1 READING 16-BIT VALUE The problem in reading the entire 16-bit value is that after reading the low (or high) byte, its value may change from FFh to 00h. Example 12-1 shows a 16-bit read. To ensure a proper read, interrupts must be disabled during this routine. ### **EXAMPLE 12-1: 16-BIT READ** | MOVPF | TMROL, | TMPLO | ;read low tmr0 | |--------|--------|-------|------------------------------| | MOVPF | TMROH, | TMPHI | ;read high tmr0 | | MOVFP | TMPLO, | WREG | ;tmplo -> wreg | | CPFSLT | TMR0L | | <pre>;tmr01 &lt; wreg?</pre> | | RETURN | | | ;no then return | | MOVPF | TMROL, | TMPLO | ;read low tmr0 | | MOVPF | TMROH, | TMPHI | read high tmr0; | | RETURN | | | return | | 1 | | | | #### 12.3.2 WRITING A 16-BIT VALUE TO TMR0 Since writing to either TMR0L or TMR0H will effectively inhibit increment of that half of the TMR0 in the next cycle (following write), but not inhibit increment of the other half, the user must write to TMR0L first and TMR0H second in two consecutive instructions, as shown in Example 12-2. The interrupt must be disabled. Any write to either TMR0L or TMR0H clears the prescaler. ### **EXAMPLE 12-2: 16-BIT WRITE** | BSF | CPUSTA, GLINTD | ; | Disable interrupts | |-------|----------------|---|--------------------| | MOVFP | RAM_L, TMR0L | ; | | | MOVFP | RAM_H, TMROH | ; | | | BCF | CPUSTA, GLINTD | ; | Done, enable | | | | ; | interrupts | | | | | | ## 12.4 Prescaler Assignments Timer0 has an 8-bit prescaler. The prescaler selection is fully under software control; i.e., it can be changed "on the fly" during program execution. Clearing the prescaler is recommended before changing its setting. The value of the prescaler is "unknown," and assigning a value that is less than the present value makes it difficult to take this unknown time into account #### FIGURE 12-4: TMR0 TIMING: WRITE HIGH OR LOW BYTE FIGURE 12-5: TMR0 READ/WRITE IN TIMER MODE TABLE 12-1: REGISTERS/BITS ASSOCIATED WITH TIMER0 | Address | Name | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 | Value on<br>POR,<br>BOR | MCLR, WDT | |---------------|---------------------------------------------|----------|-------------------------|-------|--------|-------|--------|-------|-------|-------------------------|-----------| | 05h, Unbanked | TOSTA | INTEDG | T0SE | T0CS | T0PS3 | T0PS2 | T0PS1 | T0PS0 | _ | 0000 000- | 0000 000- | | 06h, Unbanked | CPUSTA | _ | _ | STKAV | GLINTD | TO | PD | POR | BOR | 11 11qq | 11 qquu | | 07h, Unbanked | INTSTA | PEIF | T0CKIF | TOIF | INTF | PEIE | T0CKIE | TOIE | INTE | 0000 0000 | 0000 0000 | | 0Bh, Unbanked | DBh, Unbanked TMR0L TMR0 register; low byte | | | | | | | | | xxxx xxxx | uuuu uuuu | | 0Ch, Unbanked | TMR0H | TMR0 reg | IR0 register; high byte | | | | | | | | uuuu uuuu | Legend: x = unknown, u = unchanged, - = unimplemented read as a '0', q - value depends on condition, Shaded cells are not used by Timer0. ## 13.0 TIMER1, TIMER2, TIMER3, PWMS AND CAPTURES The PIC17C7XX has a wealth of timers and time-based functions to ease the implementation of control applications. These time-base functions include three PWM outputs and four Capture inputs. Timer1 and Timer2 are two 8-bit incrementing timers, each with an 8-bit period register (PR1 and PR2 respectively) and separate overflow interrupt flags. Timer1 and Timer2 can operate either as timers (increment on internal Fosc/4 clock) or as counters (increment on falling edge of external clock on pin RB4/TCLK12). They are also software configurable to operate as a single 16-bit timer/counter. These timers are also used as the time-base for the PWM (Pulse Width Modulation) modules. Timer3 is a 16-bit timer/counter which uses the TMR3H and TMR3L registers. Timer3 also has two additional registers (PR3H/CA1H: PR3L/CA1L) that are configurable as a 16-bit period register or a 16-bit capture register. TMR3 can be software configured to increment from the internal system clock (Fosc/4) or from an external signal on the RB5/TCLK3 pin. Timer3 is the time-base for all of the 16-bit captures. Six other registers comprise the Capture2, Capture3, and Capture4 registers (CA2H:CA2L, CA3H:CA3L, and CA4H:CA4L). Figure 13-1, Figure 13-2, and Figure 13-3 are the control registers for the operation of Timer1, Timer2, and Timer3, as well as PWM1, PWM2, PWM3, Capture1, Capture2, Capture3, and Capture4. Table 13-1 shows the Timer resource requirements for these time-base functions. Each timer is an open resource so that multiple functions may operate with it. TABLE 13-1: TIME-BASE FUNCTION / RESOURCE REQUIREMENTS | Time-base Function | Timer Resource | |--------------------|------------------| | PWM1 | Timer1 | | PWM2 | Timer1 or Timer2 | | PWM3 | Timer1 or Timer2 | | Capture1 | Timer3 | | Capture2 | Timer3 | | Capture3 | Timer3 | | Capture4 | Timer3 | ## FIGURE 13-1: TCON1 REGISTER (ADDRESS: 16h, BANK 3) R/W - 0 bit7 bit0 R = Readable bit W = Writable bit -n = Value at POR reset bit 7-6: CA2ED1:CA2ED0: Capture2 Mode Select bits 00 = Capture on every falling edge 01 = Capture on every rising edge 10 = Capture on every 4th rising edge 11 = Capture on every 16th rising edge bit 5-4: CA1ED1:CA1ED0: Capture1 Mode Select bits 00 = Capture on every falling edge 01 = Capture on every rising edge 10 = Capture on every 4th rising edge 11 = Capture on every 16th rising edge bit 3: T16: Timer2:Timer1 Mode Select bit 1 = Timer2 and Timer1 form a 16-bit timer 0 = Timer2 and Timer1 are two 8-bit timers bit 2: TMR3CS: Timer3 Clock Source Select bit 1 = TMR3 increments off the falling edge of the RB5/TCLK3 pin 0 = TMR3 increments off the internal clock bit 1: TMR2CS: Timer2 Clock Source Select bit 1 = TMR2 increments off the falling edge of the RB4/TCLK12 pin 0 = TMR2 increments off the internal clock bit 0: TMR1CS: Timer1 Clock Source Select bit 1 = TMR1 increments off the falling edge of the RB4/TCLK12 pin 0 = TMR1 increments off the internal clock ## FIGURE 13-2: TCON2 REGISTER (ADDRESS: 17h, BANK 3) R - 0 R - 0 R/W R/ W = Writable bit -n = Value at POR reset bit 7: CA2OVF: Capture2 Overflow Status bit This bit indicates that the capture value had not been read from the capture register pair (CA2H:CA2L) before the next capture event occurred. The capture register retains the oldest unread capture value (last capture before overflow). Subsequent capture events will not update the capture register with the TMR3 value until the capture register has been read (both bytes). 1 = Overflow occurred on Capture2 register 0 = No overflow occurred on Capture2 register bit 6: CA10VF: Capture1 Overflow Status bit This bit indicates that the capture value had not been read from the capture register pair (PR3H/CA1H:PR3L/CA1L) before the next capture event occurred. The capture register retains the oldest unread capture value (last capture before overflow). Subsequent capture events will not update the capture register with the TMR3 value until the capture register has been read (both bytes). 1 = Overflow occurred on Capture1 register 0 = No overflow occurred on Capture1 register bit 5: PWM2ON: PWM2 On bit 1 = PWM2 is enabled (The RB3/PWM2 pin ignores the state of the DDRB<3> bit) 0 = PWM2 is disabled (The RB3/PWM2 pin uses the state of the DDRB<3> bit for data direction) bit 4: PWM1ON: PWM1 On bit 1 = PWM1 is enabled (The RB2/PWM1 pin ignores the state of the DDRB<2> bit) 0 = PWM1 is disabled (The RB2/PWM1 pin uses the state of the DDRB<2> bit for data direction) bit 3: CA1/PR3: CA1/PR3 Register Mode Select bit 1 = Enables Capture1 (PR3H/CA1H:PR3L/CA1L is the Capture1 register. Timer3 runs without a period register) 0 = Enables the Period register (PR3H/CA1H:PR3L/CA1L is the Period register for Timer3) bit 2: TMR3ON: Timer3 On bit 1 = Starts Timer3 0 = Stops Timer3 bit 1: TMR2ON: Timer2 On bit This bit controls the incrementing of the TMR2 register. When TMR2:TMR1 form the 16-bit timer (T16 is set), TMR2ON must be set. This allows the MSB of the timer to increment. 1 = Starts Timer2 (Must be enabled if the T16 bit (TCON1<3>) is set) 0 = Stops Timer2 bit 0: TMR10N: Timer1 On bit When T16 is set (in 16-bit Timer Mode) 1 = Starts 16-bit TMR2:TMR1 0 = Stops 16-bit TMR2:TMR1 When T16 is clear (in 8-bit Timer Mode) 1 = Starts 8-bit Timer1 0 = Stops 8-bit Timer1 -n = Value at POR reset ## FIGURE 13-3: TCON3 REGISTER (ADDRESS: 16h, BANK 7) U-0 R - 0 R - 0 R/W - 0 R/W - 0 R/W - 0 R/W - 0 R/W - 0 R/W - 0 — CA4OVF CA3OVF CA4ED1 CA4ED0 CA3ED1 CA3ED0 PWM3ON bit0 Bit0 R = Readable bit W = Writable bit U = Unimplemented bit, Reads as '0' bit 7: Unimplemented: Read as '0' bit 6: CA4OVF: Capture4 Overflow Status bit This bit indicates that the capture value had not been read from the capture register pair (CA4H:CA4L) before the next capture event occurred. The capture register retains the oldest unread capture value (last capture before overflow). Subsequent capture events will not update the capture register with the TMR3 value until the capture register has been read (both bytes). 1 = Overflow occurred on Capture4 registers 0 = No overflow occurred on Capture4 registers bit 5: CA3OVF: Capture3 Overflow Status bit This bit indicates that the capture value had not been read from the capture register pair (CA3H:CA3L) before the next capture event occurred. The capture register retains the oldest unread capture value (last capture before overflow). Subsequent capture events will not update the capture register with the TMR3 value until the capture register has been read (both bytes). 1 = Overflow occurred on Capture3 registers 0 = No overflow occurred on Capture3 registers bit 4-3: CA4ED1:CA4ED0: Capture4 Mode Select bits 00 =Capture on every falling edge 01 = Capture on every rising edge 10 = Capture on every 4th rising edge 11 = Capture on every 16th rising edge bit 2-1: CA3ED1:CA3ED0: Capture3 Mode Select bits 00 = Capture on every falling edge 01 = Capture on every rising edge 10 = Capture on every 4th rising edge 11 = Capture on every 16th rising edge bit 0: PWM3ON: PWM3 On bit 1 = PWM3 is enabled (The RG5/PWM3 pin ignores the state of the DDRG<5> bit) 0 = PWM3 is disabled (The RG5/PWM3 pin uses the state of the DDRG<5> bit for data direction) #### 13.1 Timer1 and Timer2 #### 13.1.1 TIMER1. TIMER2 IN 8-BIT MODE Both Timer1 and Timer2 will operate in 8-bit mode when the T16 bit is clear. These two timers can be independently configured to increment from the internal instruction cycle clock (Tcv) or from an external clock source on the RB4/TCLK12 pin. The timer clock source is configured by the TMRxCS bit (x = 1 for Timer1 or = 2 for Timer2). When TMRxCS is clear, the clock source is internal and increments once every instruction cycle (Fosc/4). When TMRxCS is set, the clock source is the RB4/TCLK12 pin, and the counters will increment on every falling edge of the RB4/TCLK12 pin. The timer increments from 00h until it equals the Period register (PRx). It then resets to 00h at the next increment cycle. The timer interrupt flag is set when the timer is reset. TMR1 and TMR2 have individual interrupt flag bits. The TMR1 interrupt flag bit is latched into TMR1IF, and the TMR2 interrupt flag bit is latched into TMR2IF. Each timer also has a corresponding interrupt enable bit (TMRxIE). The timer interrupt can be enabled/disabled by setting/clearing this bit. For peripheral interrupts to be enabled, the Peripheral Interrupt Enable bit must be set (PEIE = '1') and global interrupt must be enabled (GLINTD = '0'). The timers can be turned on and off under software control. When the timer on control bit (TMRxON) is set, the timer increments from the clock source. When TMRxON is cleared, the timer is turned off and cannot cause the timer interrupt flag to be set. ## 13.1.1.1 EXTERNAL CLOCK INPUT FOR TIMER1 AND TIMER2 When TMRxCS is set, the clock source is the RB4/TCLK12 pin, and the counter will increment on every falling edge on the RB4/TCLK12 pin. The TCLK12 input is synchronized with internal phase clocks. This causes a delay from the time a falling edge appears on TCLK12 to the time TMR1 or TMR2 is actually incremented. For the external clock input timing requirements, see the Electrical Specification section. FIGURE 13-4: TIMER1 AND TIMER2 IN TWO 8-BIT TIMER/COUNTER MODE #### 13.1.2 TIMER1 AND TIMER2 IN 16-BIT MODE To select 16-bit mode, set the T16 bit. In this mode TMR2 and TMR1 are concatenated to form a 16-bit timer (TMR2:TMR1). The 16-bit timer increments until it matches the 16-bit period register (PR2:PR1). On the following timer clock, the timer value is reset to 0h, and the TMR1IF bit is set. When selecting the clock source for the 16-bit timer, the TMR1CS bit controls the entire 16-bit timer and TMR2CS is a "don't care", however ensure that TMR2ON is set (allows TMR2 to increment). When TMR1CS is clear, the timer increments once every instruction cycle (Fosc/4). When TMR1CS is set, the timer increments on every falling edge of the RB4/TCLK12 pin. For the 16-bit timer to increment, both TMR1ON and TMR2ON bits must be set (Table 13-2). TABLE 13-2: TURNING ON 16-BIT TIMER | T16 | TMR2ON | TMR10N | Result | |-----|--------|--------|--------------------------------| | 1 | 1 | 1 | 16-bit timer<br>(TMR2:TMR1) ON | | 1 | 0 | 1 | Only TMR1 increments | | 1 | х | 0 | 16-bit timer OFF | | 0 | 1 | 1 | Timers in 8-bit mode | ## 13.1.2.1 EXTERNAL CLOCK INPUT FOR TMR2:TMR1 When TMR1CS is set, the 16-bit TMR2:TMR1 increments on the falling edge of clock input TCLK12. The input on the RB4/TCLK12 pin is sampled and synchronized by the internal phase clocks twice every instruction cycle. This causes a delay from the time a falling edge appears on RB4/TCLK12 to the time TMR2:TMR1 is actually incremented. For the external clock input timing requirements, see the Electrical Specification section. FIGURE 13-5: TMR2 AND TMR1 IN 16-BIT TIMER/COUNTER MODE ## PIC17C7XX TABLE 13-3: SUMMARY OF TIMER1, TIMER2 AND TIMER3 REGISTERS | Address | Name | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 | Value on<br>POR,<br>BOR | MCLR,<br>WDT | |---------------|--------|------------|------------------------|--------|--------|---------|--------|--------|--------|-------------------------|--------------| | 16h, Bank 3 | TCON1 | CA2ED1 | CA2ED0 | CA1ED1 | CA1ED0 | T16 | TMR3CS | TMR2CS | TMR1CS | 0000 0000 | 0000 0000 | | 17h, Bank 3 | TCON2 | CA2OVF | CA10VF | PWM2ON | PWM10N | CA1/PR3 | TMR3ON | TMR2ON | TMR10N | 0000 0000 | 0000 0000 | | 16h, Bank 7 | TCON3 | _ | CA40VF | CA30VF | CA4ED1 | CA4ED0 | CA3ED1 | CA3ED0 | PWM3ON | -000 0000 | -000 0000 | | 10h, Bank 2 | TMR1 | Timer1's r | egister | | | | | | | xxxx xxxx | uuuu uuuu | | 11h, Bank 2 | TMR2 | Timer2's r | egister | | | | | | | xxxx xxxx | uuuu uuuu | | 16h, Bank 1 | PIR1 | RBIF | TMR3IF | TMR2IF | TMR1IF | CA2IF | CA1IF | TX1IF | RC1IF | x000 0010 | u000 0010 | | 17h, Bank 1 | PIE1 | RBIE | TMR3IE | TMR2IE | TMR1IE | CA2IE | CA1IE | TX1IE | RC1IE | 0000 0000 | 0000 0000 | | 07h, Unbanked | INTSTA | PEIF | T0CKIF | TOIF | INTF | PEIE | T0CKIE | TOIE | INTE | 0000 0000 | 0000 0000 | | 06h, Unbanked | CPUSTA | _ | _ | STKAV | GLINTD | то | PD | POR | BOR | 11 11qq | 11 qquu | | 14h, Bank 2 | PR1 | Timer1 pe | Timer1 period register | | | | | | | xxxx xxxx | uuuu uuuu | | 15h, Bank 2 | PR2 | Timer2 pe | Timer2 period register | | | | | | | xxxx xxxx | uuuu uuuu | | 10h, Bank 3 | PW1DCL | DC1 | DC0 | _ | _ | _ | _ | _ | _ | xx | uu | | 11h, Bank 3 | PW2DCL | DC1 | DC0 | TM2PW2 | _ | _ | _ | _ | _ | xx0 | uu0 | | 10h, Bank 7 | PW3DCL | DC1 | DC0 | TM2PW3 | _ | _ | _ | _ | _ | xx0 | uu0 | | 12h, Bank 3 | PW1DCH | DC9 | DC8 | DC7 | DC6 | DC5 | DC4 | DC3 | DC2 | xxxx xxxx | uuuu uuuu | | 13h, Bank 3 | PW2DCH | DC9 | DC8 | DC7 | DC6 | DC5 | DC4 | DC3 | DC2 | xxxx xxxx | uuuu uuuu | | 11h, Bank 7 | PW3DCH | DC9 | DC8 | DC7 | DC6 | DC5 | DC4 | DC3 | DC2 | xxxx xxxx | uuuu uuuu | Legend: x = unknown, u = unchanged, - = unimplemented read as a '0', q - value depends on condition, shaded cells are not used by Timer1 or Timer2. #### USING PULSE WIDTH MODULATION (PWM) OUTPUTS WITH TIMER1 AND TIMER2 Three high speed pulse width modulation (PWM) outputs are provided. The PWM1 output uses Timer1 as its time-base, while PWM2 and PWM3 may independently be software configured to use either Timer1 or Timer2 as the time-base. The PWM outputs are on the RB2/PWM1, RB3/PWM2, and RG5/PWM3 pins. Each PWM output has a maximum resolution of 10-bits. At 10-bit resolution, the PWM output frequency is 32.2 kHz (@ 32 MHz clock) and at 8-bit resolution the PWM output frequency is 128.9 kHz. The duty cycle of the output can vary from 0% to 100%. Figure 13-6 shows a simplified block diagram of a PWM module. The duty cycle registers are double buffered for glitch free operation. Figure 13-7 shows how a glitch could occur if the duty cycle registers were not double buffered. The user needs to set the PWM1ON bit (TCON2<4>) to enable the PWM1 output. When the PWM1ON bit is set, the RB2/PWM1 pin is configured as PWM1 output and forced as an output irrespective of the data direction bit (DDRB<2>). When the PWM1ON bit is clear, the pin behaves as a port pin and its direction is controlled by its data direction bit (DDRB<2>). Similarly. the PWM2ON (TCON2<5>) bit controls the configuration of the RB3/PWM2 pin and the PWM3ON (TCON3<0>) bit controls the configuration of the RG5/PWM3 pin. FIGURE 13-6: SIMPLIFIED PWM BLOCK DIAGRAM FIGURE 13-7: PWM OUTPUT (NOT BUFFERED) #### 13.1.3.1 PWM PERIODS The period of the PWM1 output is determined by Timer1 and its period register (PR1). The period of the PWM2 and PWM3 outputs can be individually software configured to use either Timer1 or Timer2 as the time-base. For PWM2, when TM2PW2 bit (PW2DCL<5>) is clear, the time-base is determined by TMR1 and PR1, and when TM2PW2 is set, the time-base is determined by Timer2 and PR2. For PWM3, when TM2PW3 bit (PW3DCL<5>) is clear, the time-base is determined by TMR1 and PR1, and when TM2PW3 is set, the time-base is determined by Timer2 and PR2. Running two different PWM outputs on two different timers allows different PWM periods. Running all PWMs from Timer1 allows the best use of resources by freeing Timer2 to operate as an 8-bit timer. Timer1 and Timer2 cannot be used as a 16-bit timer if any PWM is being used. The PWM periods can be calculated as follows: period of PWM1 = $$[(PR1) + 1] \times 4TOSC$$ period of PWM2 = $[(PR1) + 1] \times 4TOSC$ or $[(PR2) + 1] \times 4TOSC$ period of PWM3 = $[(PR1) + 1] \times 4TOSC$ or $[(PR2) + 1] \times 4TOSC$ The duty cycle of PWMx is determined by the 10-bit value DCx<9:0>. The upper 8-bits are from register PWxDCH and the lower 2-bits are from PWxDCL<7:6> (PWxDCH:PWxDCL<7:6>). Table 13-4 shows the maximum PWM frequency (FPWM) given the value in the period register. The number of bits of resolution that the PWM can achieve depends on the operation frequency of the device as well as the PWM frequency (FPWM). Maximum PWM resolution (bits) for a given PWM frequency: $$= \frac{\log\left(\frac{FOSC}{FPWM}\right)}{\log(2)} \quad \text{bits}$$ where: FPWM = 1 / period of PWM The PWMx duty cycle is as follows: where DCx represents the 10-bit value from PWxDCH:PWxDCL. If DCx = 0, then the duty cycle is zero. If PRx = PWxDCH, then the PWM output will be low for one to four Q-clock (depending on the state of the PWxDCL<7:6> bits). For a Duty Cycle to be 100%, the PWxDCH value must be greater then the PRx value. The duty cycle registers for both PWM outputs are double buffered. When the user writes to these registers, they are stored in master latches. When TMR1 (or TMR2) overflows and a new PWM period begins, the master latch values are transferred to the slave latches and the PWMx pin is forced high. | Note: | For PW1DCH, PW1DCL, PW2DCH, | | | | | | | | | |-------|-----------------------------------------------|--|--|--|--|--|--|--|--| | | PW2DCL, PW3DCH and PW3DCL regis- | | | | | | | | | | | ters, a write operation writes to the "master | | | | | | | | | | | latches" while a read operation reads the | | | | | | | | | | | "slave latches". As a result, the user may | | | | | | | | | | | not read back what was just written to the | | | | | | | | | | | duty cycle registers (until transfered to | | | | | | | | | | | slave latch). | | | | | | | | | The user should also avoid any "read-modify-write" operations on the duty cycle registers, such as: ADDWF PW1DCH. This may cause duty cycle outputs that are unpredictable. TABLE 13-4: PWM FREQUENCY vs. RESOLUTION AT 33 MHz | PWM | Frequency (kHz) | | | | | | | | |------------------------|-----------------|-------|---------|-------|-------|--|--|--| | Frequency | 32.2 | 64.5 | 90.66 | 128.9 | 515.6 | | | | | PRx Value | 0xFF | 0x7F | 0x5A | 0x3F | 0x0F | | | | | High<br>Resolution | 10-bit | 9-bit | 8.5-bit | 8-bit | 6-bit | | | | | Standard<br>Resolution | 8-bit | 7-bit | 6.5-bit | 6-bit | 4-bit | | | | #### 13.1.3.2 PWM INTERRUPTS The PWM modules makes use of the TMR1 and/or TMR2 interrupts. A timer interrupt is generated when TMR1 or TMR2 equals its period register and on the following increment is cleared to zero. This interrupt also marks the beginning of a PWM cycle. The user can write new duty cycle values before the timer roll-over. The TMR1 interrupt is latched into the TMR1IF bit and the TMR2 interrupt is latched into the TMR2IF bit. These flags must be cleared in software. #### 13.1.3.3 EXTERNAL CLOCK SOURCE The PWMs will operate regardless of the clock source of the timer. The use of an external clock has ramifications that must be understood. Because the external TCLK12 input is synchronized internally (sampled once per instruction cycle), the time TCLK12 changes to the time the timer increments will vary by as much as 1TcY (one instruction cycle). This will cause jitter in the duty cycle as well as the period of the PWM output. This jitter will be $\pm 1T$ CY, unless the external clock is synchronized with the processor clock. Use of one of the PWM outputs as the clock source to the TCLK12 input, will supply a synchronized clock. In general, when using an external clock source for PWM, its frequency should be much less than the device frequency (Fosc). ## 13.1.3.3.1 MAX RESOLUTION/FREQUENCY FOR EXTERNAL CLOCK INPUT The use of an external clock for the PWM time-base (Timer1 or Timer2) limits the PWM output to a maximum resolution of 8-bits. The PWxDCL<7:6> bits must be kept cleared. Use of any other value will distort the PWM output. All resolutions are supported when internal clock mode is selected. The maximum attainable frequency is also lower. This is a result of the timing requirements of an external clock input for a timer (see the Electrical Specification section). The maximum PWM frequency, when the timers clock source is the RB4/TCLK12 pin, as shown in Table 13-4 (standard resolution mode). TABLE 13-5: REGISTERS/BITS ASSOCIATED WITH PWM | Address | Name | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 | Value on<br>POR,<br>BOR | MCLR,<br>WDT | |---------------|--------|-------------|------------------------|--------|--------|---------|--------|--------|--------|-------------------------|--------------| | 16h, Bank 3 | TCON1 | CA2ED1 | CA2ED0 | CA1ED1 | CA1ED0 | T16 | TMR3CS | TMR2CS | TMR1CS | 0000 0000 | 0000 0000 | | 17h, Bank 3 | TCON2 | CA2OVF | CA10VF | PWM2ON | PWM10N | CA1/PR3 | TMR3ON | TMR2ON | TMR10N | 0000 0000 | 0000 0000 | | 16h, Bank 7 | TCON3 | _ | CA40VF | CA30VF | CA4ED1 | CA4ED0 | CA3ED1 | CA3ED0 | PWM3ON | -000 0000 | -000 0000 | | 10h, Bank 2 | TMR1 | Timer1's re | egister | | | | | | | xxxx xxxx | uuuu uuuu | | 11h, Bank 2 | TMR2 | Timer2's re | egister | | | | | | | xxxx xxxx | uuuu uuuu | | 16h, Bank 1 | PIR1 | RBIF | TMR3IF | TMR2IF | TMR1IF | CA2IF | CA1IF | TX1IF | RC1IF | x000 0010 | u000 0010 | | 17h, Bank 1 | PIE1 | RBIE | TMR3IE | TMR2IE | TMR1IE | CA2IE | CA1IE | TX1IE | RC1IE | 0000 0000 | 0000 0000 | | 07h, Unbanked | INTSTA | PEIF | T0CKIF | TOIF | INTF | PEIE | T0CKIE | TOIE | INTE | 0000 0000 | 0000 0000 | | 06h, Unbanked | CPUSTA | _ | - | STKAV | GLINTD | TO | PD | POR | BOR | 11 11qq | 11 qquu | | 14h, Bank 2 | PR1 | Timer1 pe | Timer1 period register | | | | | | | xxxx xxxx | uuuu uuuu | | 15h, Bank 2 | PR2 | Timer2 pe | Timer2 period register | | | | | | | xxxx xxxx | uuuu uuuu | | 10h, Bank 3 | PW1DCL | DC1 | DC0 | _ | _ | _ | _ | _ | _ | xx | uu | | 11h, Bank 3 | PW2DCL | DC1 | DC0 | TM2PW2 | _ | _ | _ | _ | _ | xx0 | uu0 | | 10h, Bank 7 | PW3DCL | DC1 | DC0 | TM2PW3 | _ | _ | _ | _ | _ | xx0 | uu0 | | 12h, Bank 3 | PW1DCH | DC9 | DC8 | DC7 | DC6 | DC5 | DC4 | DC3 | DC2 | xxxx xxxx | uuuu uuuu | | 13h, Bank 3 | PW2DCH | DC9 | DC8 | DC7 | DC6 | DC5 | DC4 | DC3 | DC2 | xxxx xxxx | uuuu uuuu | | 11h, Bank 7 | PW3DCH | DC9 | DC8 | DC7 | DC6 | DC5 | DC4 | DC3 | DC2 | xxxx xxxx | uuuu uuuu | Legend: x = unknown, u = unchanged, - = unimplemented read as '0', q = value depends on conditions, shaded cells are not used by PWM Module. #### 13.2 Timer3 Timer3 is a 16-bit timer consisting of the TMR3H and TMR3L registers. TMR3H is the high byte of the timer and TMR3L is the low byte. This timer has an associated 16-bit period register (PR3H/CA1H:PR3L/CA1L). This period register can be software configured to be a another 16-bit capture register. When the TMR3CS bit (TCON1<2>) is clear, the timer increments every instruction cycle (Fosc/4). When TMR3CS is set, the counter increments on every falling edge of the RB5/TCLK3 pin. In either mode, the TMR3ON bit must be set for the timer/counter to increment. When TMR3ON is clear, the timer will not increment or set flag bit TMR3IF. Timer3 has two modes of operation, depending on the CA1/PR3 bit (TCON2<3>). These modes are: - Three capture and one period register mode - · Four capture register mode The PIC17C7XX has up to four 16-bit capture registers that capture the 16-bit value of TMR3 when events are detected on capture pins. There are four capture pins (RB0/CAP1, RB1/CAP2, RG4/CAP3, and RE3/CAP4), one for each capture register pair. The capture pins are multiplexed with the I/O pins. An event can be: - · A rising edge - · A falling edge - · Every 4th rising edge - · Every 16th rising edge Each 16-bit capture register has an interrupt flag associated with it. The flag is set when a capture is made. The capture modules are truly part of the Timer3 block. Figure 13-8 and Figure 13-9 show the block diagrams for the two modes of operation. ## 13.2.1 THREE CAPTURE AND ONE PERIOD REGISTER MODE In this mode registers PR3H/CA1H and PR3L/CA1L constitute a 16-bit period register. A block diagram is shown in Figure 13-8. The timer increments until it equals the period register and then resets to 0000h on the next timer clock. TMR3 Interrupt Flag bit (TMR3IF) is set at this point. This interrupt can be disabled by clearing the TMR3 Interrupt Enable bit (TMR3IE). TMR3IF must be cleared in software. FIGURE 13-8: TIMER3 WITH THREE CAPTURE AND ONE PERIOD REGISTER BLOCK DIAGRAM This mode (3 Capture, 1 Period) is selected if control bit CA1/PR3 is clear. In this mode, the Capture1 register, consisting of high byte (PR3H/CA1H) and low byte (PR3L/CA1L), is configured as the period control register for TMR3. Capture1 is disabled in this mode, and the corresponding Interrupt bit CA1IF is never set. TMR3 increments until it equals the value in the period register and then resets to 0000h on the next timer clock. All other Captures are active in this mode. #### 13.2.1.1 CAPTURE OPERATION The CAxED1 and CAxED0 bits determine the event on which capture will occur. The possible events are: - · Capture on every falling edge - · Capture on every rising edge - · Capture every 4th rising edge - · Capture every 16th rising edge When a capture takes place, an interrupt flag is latched into the CAxIF bit. This interrupt can be enabled by setting the corresponding mask bit CAxIE. The Peripheral Interrupt Enable bit (PEIE) must be set and the Global Interrupt Disable bit (GLINTD) must be cleared for the interrupt to be acknowledged. The CAxIF interrupt flag bit is cleared in software. When the capture prescale select is changed, the prescaler is not reset and an event may be generated. Therefore, the first capture after such a change will be ambiguous. However, it sets the time-base for the next capture. The prescaler is reset upon chip reset. The capture pin, CAPx, is a multiplexed pin. When used as a port pin, the capture is not disabled. However, the user can simply disable the Capture interrupt by clearing CAXIE. If the CAPx pin is used as an output pin, the user can activate a capture by writing to the port pin. This may be useful during development phase to emulate a capture interrupt. The input on the capture pin CAPx is synchronized internally to internal phase clocks. This imposes certain restrictions on the input waveform (see the Electrical Specification section for timing). The capture overflow status flag bit is double buffered. The master bit is set if one captured word is already residing in the Capture register (CAxH:CAxL) and another "event" has occurred on the CAPx pin. The new event will not transfer the TMR3 value to the capture register, protecting the previous unread capture value. When the user reads both the high and the low bytes (in any order) of the Capture register, the master overflow bit is transferred to the slave overflow bit (CAxOVF) and then the master bit is reset. The user can then read TCONx to determine the value of CAxOVF. The recommended sequence to read capture registers and capture overflow flag bits is shown in Example 13-1. ### 13.2.2 FOUR CAPTURE MODE This mode is selected by setting bit CA1/PR3. A block diagram is shown in Figure 13-9. In this mode, TMR3 runs without a period register and increments from 0000h to FFFFh and rolls over to 0000h. The TMR3 interrupt Flag (TMR3IF) is set on this rollover. The TMR3IF bit must be cleared in software. Registers PR3H/CA1H and PR3L/CA1L make a 16-bit capture register (Capture1). It captures events on pin RB0/CAP1. Capture mode is configured by the CA1ED1 and CA1ED0 bits. Capture1 Interrupt Flag bit (CA1IF) is set upon detection of the capture event. The corresponding interrupt mask bit is CA1IE. The Capture1 Overflow Status bit is CA1OVF. All the captures operate in the same manner. Refer to Section 13.2.1 for the operation of capture. FIGURE 13-9: TIMER3 WITH FOUR CAPTURES BLOCK DIAGRAM # 13.2.3 READING THE CAPTURE REGISTERS The Capture overflow status flag bits are double buffered. The master bit is set if one captured word is already residing in the Capture register and another "event" has occurred on the CAPx pin. The new event will not transfer the TMR3 value to the capture register, protecting the previous unread capture value. When the user reads both the high and the low bytes (in any order) of the Capture register, the master overflow bit is transferred to the slave overflow bit (CAxOVF) and then the master bit is reset. The user can then read TCONx to determine the value of CAxOVF. An example of an instruction sequence to read capture registers and capture overflow flag bits is shown in Example 13-1. Depending on the capture source, different registers will need to be read. ### **EXAMPLE 13-1: SEQUENCE TO READ CAPTURE REGISTERS** ``` MOVLB 3 ; Select Bank 3 MOVPF CA2L, LO_BYTE ; Read Capture2 low byte, store in LO_BYTE MOVPF CA2H, HI_BYTE ; Read Capture2 high byte, store in HI_BYTE MOVPF TCON2, STAT_VAL ; Read TCON2 into file STAT_VAL ``` ### TABLE 13-6: REGISTERS ASSOCIATED WITH CAPTURE | Address | Name | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 | Value on<br>POR,<br>BOR | MCLR,<br>WDT | |---------------|-----------|-------------------|---------------|----------------|-----------------|---------------|--------|-----------|-----------|-------------------------|--------------| | 16h, Bank 3 | TCON1 | CA2ED1 | CA2ED0 | CA1ED1 | CA1ED0 | T16 | TMR3CS | TMR2CS | TMR1CS | 0000 0000 | 0000 0000 | | 17h, Bank 3 | TCON2 | CA2OVF | CA10VF | PWM2ON | PWM10N | CA1/PR3 | TMR3ON | TMR2ON | TMR10N | 0000 0000 | 0000 0000 | | 16h, Bank 7 | TCON3 | _ | CA4OVF | CA3OVF | CA4ED1 | CA4ED0 | CA3ED1 | CA3ED0 | PWM3ON | -000 0000 | -000 0000 | | 12h, Bank 2 | TMR3L | Holding re | gister for th | e low byte of | the 16-bit TI | MR3 registe | er | | • | xxxx xxxx | uuuu uuuu | | 13h, Bank 2 | TMR3H | Holding re | gister for th | e high byte o | of the 16-bit T | MR3 regist | ter | | | xxxx xxxx | uuuu uuuu | | 16h, Bank 1 | PIR1 | RBIF | TMR3IF | TMR2IF | TMR1IF | CA2IF | CA1IF | TX1IF | RC1IF | x000 0010 | u000 0010 | | 17h, Bank 1 | PIE1 | RBIE | TMR3IE | TMR2IE | TMR1IE | CA2IE | CA1IE | TX1IE | RC1IE | 0000 0000 | 0000 0000 | | 10h, Bank 4 | PIR2 | SSPIF | BCLIF | ADIF | _ | CA4IF | CA3IF | TX2IF | RC2IF | 000- 0010 | 000- 0010 | | 11h, Bank 4 | PIE2 | SSPIE | BCLIE | ADIE | _ | CA4IE | CA3IE | TX2IE | RC2IE | 000- 0000 | 000- 0000 | | 07h, Unbanked | INTSTA | PEIF | T0CKIF | TOIF | INTF | PEIE | T0CKIE | TOIE | INTE | 0000 0000 | 0000 0000 | | 06h, Unbanked | CPUSTA | _ | _ | STKAV | GLINTD | TO | PD | POR | BOR | 11 11qq | 11 qquu | | 16h, Bank 2 | PR3L/CA1L | Timer3 pe | riod registe | r, low byte/ca | pture1 regis | ter, low byte | е | | | xxxx xxxx | uuuu uuuu | | 17h, Bank 2 | PR3H/CA1H | Timer3 pe | riod registe | r, high byte/c | apture1 regi | ster, high by | yte | | | xxxx xxxx | uuuu uuuu | | 14h, Bank 3 | CA2L | Capture2 | ow byte | | | | | | | xxxx xxxx | uuuu uuuu | | 15h, Bank 3 | CA2H | Capture2 | high byte | | | | | | | xxxx xxxx | uuuu uuuu | | 12h, Bank 7 | CA3L | Capture3 | ow byte | | | | | | | xxxx xxxx | uuuu uuuu | | 13h, Bank 7 | CA3H | Capture3 | high byte | | | | | | | xxxx xxxx | uuuu uuuu | | 14h, Bank 7 | CA4L | Capture4 low byte | | | | | | xxxx xxxx | uuuu uuuu | | | | 15h, Bank 7 | CA4H | Capture4 | high byte | | | | | | | xxxx xxxx | uuuu uuuu | Legend: x = unknown, u = unchanged, - = unimplemented read as '0', q - value depends on condition, shaded cells are not used by Capture. ### 13.2.4 EXTERNAL CLOCK INPUT FOR TIMER3 When TMR3CS is set, the 16-bit TMR3 increments on the falling edge of clock input TCLK3. The input on the RB5/TCLK3 pin is sampled and synchronized by the internal phase clocks twice every instruction cycle. This causes a delay from the time a falling edge appears on TCLK3 to the time TMR3 is actually incremented. For the external clock input timing requirements, see the Electrical Specification section. Figure 13-10 shows the timing diagram when operating from an external clock. # 13.2.5 READING/WRITING TIMER3 Since Timer3 is a 16-bit timer and only 8-bits at a time can be read or written, care should be taken when reading or writing while the timer is running. The best method is to stop the timer, perform any read or write operation, and then restart Timer3 (using the TMR3ON bit). However, if it is necessary to keep Timer3 free-running, care must be taken. For writing to the 16-bit TMR3, Example 13-2 may be used. For reading the 16-bit TMR3, Example 13-3 may be used. Interrupts must be disabled during this routine. ### **EXAMPLE 13-2: WRITING TO TMR3** ``` BSF CPUSTA, GLINTD ; Disable interrupts MOVFP RAM_L, TMR3L ; MOVFP RAM_H, TMR3H ; BCF CPUSTA, GLINTD ; Done, enable interrupts ``` # **EXAMPLE 13-3: READING FROM TMR3** ``` MOVPE TMR3L, TMPLO ; read low TMR3 MOVPE TMR3H, TMPHI ; read high TMR3 MOVED TMPLO, WREG ; tmplo -> wreg CPFSLT TMR3L ; TMR3L < wreg? RETURN ; no then return MOVPF TMR3L, TMPLO ; read low TMR3 MOVPF TMR3H, TMPHI ; read high TMR3 RETURN ; return ``` # FIGURE 13-10: TIMER1, TIMER2, AND TIMER3 OPERATION (IN COUNTER MODE) FIGURE 13-11: TIMER1, TIMER2, AND TIMER3 OPERATION (IN TIMER MODE) # PIC17C7XX NOTES: # 14.0 UNIVERSAL SYNCHRONOUS ASYNCHRONOUS RECEIVER TRANSMITTER (USART) MODULES Each USART module is a serial I/O module. There are two USART modules that are available on the PIC17C7XX. They are specified as USART1 and USART2. The description of the operation of these modules is generic in regard to the register names and pin names used. Table 14-1 shows the generic names that are used in the description of operation and the actual names for both USART1 and USART2. Since the control bits in each register have the same function, their names are the same (there is no need to differentiate). The Transmit Status And Control Register (TXSTA) is shown in Figure 14-1, while the Receive Status And Control Register (RCSTA) is shown in Figure 14-2. TABLE 14-1: USART MODULE GENERIC NAMES | Generic name | USART1 name | USART2 name | |--------------|----------------------|-------------| | | Registers | | | RCSTA | RCSTA1 | RCSTA2 | | TXSTA | TXSTA1 | TXSTA2 | | SPBRG | SPBRG1 | SPBRG2 | | RCREG | RCREG1 | RCREG2 | | TXREG | TXREG1 | TXREG2 | | Ir | nterrupt Control Bit | 's | | RCIE | RC1IE | RC2IE | | RCIF | RC1IF | RC2IF | | TXIE | TX1IE | TX2IE | | TXIF | TX1IF | TX2IF | | | Pins | | | RX/DT | RA4/RX1/DT1 | RG6/RX2/DT2 | | TX/CK | RA5/TX1/CK1 | RG7/TX2/CK2 | FIGURE 14-1: TXSTA1 REGISTER (ADDRESS: 15h, BANK 0) TXSTA2 REGISTER (ADDRESS: 15h, BANK 4) R/W-0 R/W-0 R/W-0 U - 0 U - 0 R - 1 R/W - xCSRC TX9 **TXEN** SYNC TRMT TX9D R = Readable bit W = Writable bit bit7 bit0 -n = Value at POR reset (x = unknown)bit 7 CSRC: Clock Source Select bit Synchronous mode: 1 = Master Mode (Clock generated internally from BRG) 0 = Slave mode (Clock from external source) Asynchronous mode: Don't care TX9: 9-bit Transmit Select bit bit 6: 1 = Selects 9-bit transmission 0 = Selects 8-bit transmission bit 5: TXEN: Transmit Enable bit 1 = Transmit enabled 0 = Transmit disabled SREN/CREN overrides TXEN in SYNC mode bit 4: SYNC: USART Mode Select bit (Synchronous/Asynchronous) 1 = Synchronous mode 0 = Asynchronous mode bit 3-2: Unimplemented: Read as '0' bit 1: TRMT: Transmit Shift Register (TSR) Empty bit 1 = TSR empty 0 = TSR fullbit 0: **TX9D**: 9th bit of transmit data (can be used to calculated the parity in software) # PIC17C7XX The USART can be configured as a full duplex asynchronous system that can communicate with peripheral devices such as CRT terminals and personal computers, or it can be configured as a half duplex synchronous system that can communicate with peripheral devices such as A/D or D/A integrated circuits, Serial EEPROMs etc. The USART can be configured in the following modes: - Asynchronous (full duplex) - Synchronous Master (half duplex) - Synchronous Slave (half duplex) The SPEN (RCSTA<7>) bit has to be set in order to configure the I/O pins as the Serial Communication Interface (USART). The USART module will control the direction of the RX/DT and TX/CK pins, depending on the states of the USART configuration bits in the RCSTA and TXSTA registers. The bits that control I/O direction are: - SPEN - TXEN - SRFN - CREN - CSRC # FIGURE 14-2: RCSTA1 REGISTER (ADDRESS: 13h, BANK 0) RCSTA2 REGISTER (ADDRESS: 13h, BANK 4) | R/W - 0 | R/W - 0<br>RX9 | R/W - 0<br>SREN | R/W - 0<br>CREN | U - 0<br>— | R - 0<br>FERR | R - 0<br>OERR | R - x<br>RX9D | R = Readable bit | |---------|---------------------------------------|-----------------|-----------------|-------------|---------------|---------------|---------------|--------------------------------------------------------| | bit7 | | | | | | | bit 0 | W = Writable bit -n = Value at POR reset (x = unknown) | | bit 7: | SPEN: Set<br>1 = Config<br>0 = Serial | gures TX/0 | CK and R | (/DT pins a | as serial po | rt pins | | , , , | - bit 6: **RX9**: 9-bit Receive Select bit - 1 = Selects 9-bit reception - 0 = Selects 8-bit reception - bit 5: SREN: Single Receive Enable bit This bit enables the reception of a single byte. After receiving the byte, this bit is automatically cleared. Synchronous mode: - 1 = Enable reception - 0 = Disable reception Note: This bit is ignored in synchronous slave reception. Asynchronous mode: Don't care bit 4: CREN: Continuous Receive Enable bit This bit enables the continuous reception of serial data. Asynchronous mode: - 1 = Enable continuous reception - 0 = Disables continuous reception Synchronous mode: - 1 = Enables continuous reception until CREN is cleared (CREN overrides SREN) - 0 = Disables continuous reception - bit 3: Unimplemented: Read as '0' - bit 2: FERR: Framing Error bit - 1 = Framing error (Updated by reading RCREG) - 0 = No framing error - bit 1: **OERR**: Overrun Error bit - 1 = Overrun (Cleared by clearing CREN) - 0 = No overrun error - bit 0: **RX9D**: 9th bit of receive data (can be the software calculated parity bit) FIGURE 14-3: USART TRANSMIT # FIGURE 14-4: USART RECEIVE # 14.1 USART Baud Rate Generator (BRG) The BRG supports both the Asynchronous and Synchronous modes of the USART. It is a dedicated 8-bit baud rate generator. The SPBRG register controls the period of a free running 8-bit timer. Table 14-2 shows the formula for computation of the baud rate for different USART modes. These only apply when the USART is in synchronous master mode (internal clock) and asynchronous mode. Given the desired baud rate and Fosc, the nearest integer value between 0 and 255 can be calculated using the formula below. The error in baud rate can then be determined. # **TABLE 14-2: BAUD RATE FORMULA** | SYNC | Mode | Baud Rate | |------|--------------|----------------| | 0 | Asynchronous | Fosc/(64(X+1)) | | 1 | Synchronous | Fosc/(4(X+1)) | X = value in SPBRG (0 to 255) Example 14-1 shows the calculation of the baud rate error for the following conditions: Fosc = 16 MHz Desired Baud Rate = 9600 SYNC = 0 # EXAMPLE 14-1: CALCULATING BAUD RATE ERROR Desired Baud rate=Fosc / (64 (X + 1)) 9600 = 16000000 /(64 (X + 1)) $X = 25.042 \rightarrow 25$ Calculated Baud Rate=16000000 / (64 (25 + 1)) 9615 Error = (Calculated Baud Rate - Desired Baud Rate) Desired Baud Rate = (9615 - 9600) / 9600 = 0.16% Writing a new value to the SPBRG, causes the BRG timer to be reset (or cleared), this ensures that the BRG does not wait for a timer overflow before outputting the new baud rate. ### 14.1.1 EFFECTS OF RESET After any device reset the SPBRG register is cleared. The SPBRG register will need to be loaded with the desired value after each reset. # TABLE 14-3: REGISTERS ASSOCIATED WITH BAUD RATE GENERATOR | | Address | Name | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 | Value on<br>POR,<br>BOR | MCLR, WDT | |-------|-------------|--------|-----------|----------|------------|-------|-------|-------|-------|-------|-------------------------|-----------| | - | 13h, Bank 0 | RCSTA1 | SPEN | RX9 | SREN | CREN | _ | FERR | OERR | RX9D | 0000 -00x | 0000 -00u | | ART | 15h, Bank 0 | TXSTA1 | CSRC | TX9 | TXEN | SYNC | _ | _ | TRMT | TX9D | 00001x | 00001u | | nS | 17h, Bank 0 | SPBRG1 | Baud rate | generato | r register | | | | | | 0000 0000 | 0000 0000 | | .5 | 13h, Bank 4 | RCSTA2 | SPEN | RX9 | SREN | CREN | _ | FERR | OERR | RX9D | 0000 -00x | 0000 -00u | | USART | 15h, Bank 4 | TXSTA2 | CSRC | TX9 | TXEN | SYNC | _ | _ | TRMT | TX9D | 00001x | 00001u | | Sn | 17h, Bank 4 | SPBRG2 | Baud rate | generato | r register | | | | | | 0000 0000 | 0000 0000 | $\label{eq:control_equation} \textbf{Legend:} \quad \textbf{x} = \textbf{unknown}, \textbf{u} = \textbf{unchanged}, \textbf{-} = \textbf{unimplemented read as a '0'}, \textbf{shaded cells are not used by the Baud Rate Generator.}$ TABLE 14-4: BAUD RATES FOR SYNCHRONOUS MODE | BAUD<br>RATE | Fosc = 3 | 3 MHz | SPBRG<br>value | Fosc = 2 | 5 MHz | SPBRG<br>value | Fosc = 2 | 0 MHz | SPBRG<br>value | Fosc = 1 | 6 MHz | SPBRG<br>value | |--------------|----------|--------|----------------|----------|--------|----------------|----------|--------|----------------|----------|--------|----------------| | (K) | KBAUD | %ERROR | (decimal) | KBAUD | %ERROR | (decimal) | KBAUD | %ERROR | (decimal) | KBAUD | %ERROR | (decimal) | | 0.3 | NA | _ | _ | NA | _ | _ | NA | _ | _ | NA | _ | _ | | 1.2 | NA | _ | _ | NA | _ | _ | NA | _ | _ | NA | _ | - | | 2.4 | NA | _ | _ | NA | _ | _ | NA | _ | _ | NA | _ | - | | 9.6 | NA | _ | _ | NA | _ | _ | NA | _ | _ | NA | _ | - | | 19.2 | NA | _ | _ | NA | _ | _ | 19.53 | +1.73 | 255 | 19.23 | +0.16 | 207 | | 76.8 | 77.10 | +0.39 | 106 | 77.16 | +0.47 | 80 | 76.92 | +0.16 | 64 | 76.92 | +0.16 | 51 | | 96 | 95.93 | -0.07 | 85 | 96.15 | +0.16 | 64 | 96.15 | +0.16 | 51 | 95.24 | -0.79 | 41 | | 300 | 294.64 | -1.79 | 27 | 297.62 | -0.79 | 20 | 294.1 | -1.96 | 16 | 307.69 | +2.56 | 12 | | 500 | 485.29 | -2.94 | 16 | 480.77 | -3.85 | 12 | 500 | 0 | 9 | 500 | 0 | 7 | | HIGH | 8250 | _ | 0 | 6250 | _ | 0 | 5000 | _ | 0 | 4000 | _ | 0 | | LOW | 32.22 | | 255 | 24.41 | | 255 | 19.53 | | 255 | 15.625 | _ | 255 | | BAUD<br>RATE | FOSC = 10 M | Hz | SPBRG<br>value | FOSC = 7.159 | ) MHz | SPBRG<br>value | FOSC = 5.068 | 3 MHz | SPBRG<br>value | |--------------|-------------|--------|----------------|--------------|--------|----------------|--------------|--------|----------------| | (K) | KBAUD | %ERROR | (decimal) | KBAUD | %ERROR | (decimal) | KBAUD | %ERROR | (decimal) | | 0.3 | NA | _ | _ | NA | _ | _ | NA | _ | _ | | 1.2 | NA | _ | _ | NA | _ | _ | NA | _ | _ | | 2.4 | NA | _ | _ | NA | _ | _ | NA | _ | _ | | 9.6 | 9.766 | +1.73 | 255 | 9.622 | +0.23 | 185 | 9.6 | 0 | 131 | | 19.2 | 19.23 | +0.16 | 129 | 19.24 | +0.23 | 92 | 19.2 | 0 | 65 | | 76.8 | 75.76 | -1.36 | 32 | 77.82 | +1.32 | 22 | 79.2 | +3.13 | 15 | | 96 | 96.15 | +0.16 | 25 | 94.20 | -1.88 | 18 | 97.48 | +1.54 | 12 | | 300 | 312.5 | +4.17 | 7 | 298.3 | -0.57 | 5 | 316.8 | +5.60 | 3 | | 500 | 500 | 0 | 4 | NA | _ | _ | NA | _ | _ | | HIGH | 2500 | _ | 0 | 1789.8 | _ | 0 | 1267 | _ | 0 | | LOW | 9.766 | _ | 255 | 6.991 | _ | 255 | 4.950 | _ | 255 | | BAUD<br>RATE | Fosc = 3.579 | MHz | SPBRG<br>value | FOSC = 1 MH | Z | SPBRG<br>value | FOSC = 32.76 | 68 kHz | SPBRG<br>value | |--------------|--------------|--------|----------------|-------------|--------|----------------|--------------|--------|----------------| | (K) | KBAUD | %ERROR | (decimal) | KBAUD | %ERROR | (decimal) | KBAUD | %ERROR | (decimal) | | 0.3 | NA | _ | _ | NA | _ | _ | 0.303 | +1.14 | 26 | | 1.2 | NA | _ | _ | 1.202 | +0.16 | 207 | 1.170 | -2.48 | 6 | | 2.4 | NA | _ | _ | 2.404 | +0.16 | 103 | NA | _ | _ | | 9.6 | 9.622 | +0.23 | 92 | 9.615 | +0.16 | 25 | NA | _ | _ | | 19.2 | 19.04 | -0.83 | 46 | 19.24 | +0.16 | 12 | NA | _ | _ | | 76.8 | 74.57 | -2.90 | 11 | 83.34 | +8.51 | 2 | NA | _ | _ | | 96 | 99.43 | _3.57 | 8 | NA | _ | _ | NA | _ | _ | | 300 | 298.3 | -0.57 | 2 | NA | _ | _ | NA | _ | _ | | 500 | NA | _ | _ | NA | _ | _ | NA | _ | _ | | HIGH | 894.9 | _ | 0 | 250 | _ | 0 | 8.192 | _ | 0 | | LOW | 3.496 | _ | 255 | 0.976 | _ | 255 | 0.032 | _ | 255 | # PIC17C7XX TABLE 14-5: BAUD RATES FOR ASYNCHRONOUS MODE | BAUD<br>RATE | Fosc = 3 | 3 MHz | SPBRG<br>value | FOSC = 2 | 5 MHz | SPBRG<br>value | FOSC = 2 | 0 MHz | SPBRG<br>value | Fosc = 1 | 6 MHz | SPBRG<br>value | |--------------|----------|--------|----------------|----------|--------|----------------|----------|--------|----------------|----------|--------|----------------| | (K) | KBAUD | %ERROR | (decimal) | KBAUD | %ERROR | (decimal) | KBAUD | %ERROR | (decimal) | KBAUD | %ERROR | (decimal) | | 0.3 | NA | _ | _ | NA | _ | _ | NA | _ | _ | NA | _ | | | 1.2 | NA | _ | _ | NA | _ | _ | 1.221 | +1.73 | 255 | 1.202 | +0.16 | 207 | | 2.4 | 2.398 | -0.07 | 214 | 2.396 | 0.14 | 162 | 2.404 | +0.16 | 129 | 2.404 | +0.16 | 103 | | 9.6 | 9.548 | -0.54 | 53 | 9.53 | -0.76 | 40 | 9.469 | -1.36 | 32 | 9.615 | +0.16 | 25 | | 19.2 | 19.09 | -0.54 | 26 | 19.53 | +1.73 | 19 | 19.53 | +1.73 | 15 | 19.23 | +0.16 | 12 | | 76.8 | 73.66 | -4.09 | 6 | 78.13 | +1.73 | 4 | 78.13 | +1.73 | 3 | 83.33 | +8.51 | 2 | | 96 | 103.12 | +7.42 | 4 | 97.65 | +1.73 | 3 | 104.2 | +8.51 | 2 | NA | _ | - | | 300 | 257.81 | -14.06 | 1 | 390.63 | +30.21 | 0 | 312.5 | +4.17 | 0 | NA | _ | - | | 500 | 515.62 | +3.13 | 0 | NA | _ | _ | NA | _ | _ | NA | _ | - | | HIGH | 515.62 | _ | 0 | _ | _ | 0 | 312.5 | _ | 0 | 250 | _ | 0 | | LOW | 2.014 | _ | 255 | 1.53 | _ | 255 | 1.221 | _ | 255 | 0.977 | _ | 255 | | BAUD<br>RATE | Fosc = 10 MH | lz | SPBRG<br>value | FOSC = 7.159 | ) MHz | SPBRG<br>value | FOSC = 5.068 | 3 MHz | SPBRG<br>value | |--------------|--------------|--------|----------------|--------------|--------|----------------|--------------|--------|----------------| | (K) | KBAUD | %ERROR | (decimal) | KBAUD | %ERROR | (decimal) | KBAUD | %ERROR | (decimal) | | 0.3 | NA | | _ | NA | _ | _ | 0.31 | +3.13 | 255 | | 1.2 | 1.202 | +0.16 | 129 | 1.203 | _0.23 | 92 | 1.2 | 0 | 65 | | 2.4 | 2.404 | +0.16 | 64 | 2.380 | -0.83 | 46 | 2.4 | 0 | 32 | | 9.6 | 9.766 | +1.73 | 15 | 9.322 | -2.90 | 11 | 9.9 | -3.13 | 7 | | 19.2 | 19.53 | +1.73 | 7 | 18.64 | -2.90 | 5 | 19.8 | +3.13 | 3 | | 76.8 | 78.13 | +1.73 | 1 | NA | _ | _ | 79.2 | +3.13 | 0 | | 96 | NA | _ | _ | NA | _ | _ | NA | _ | _ | | 300 | NA | _ | _ | NA | _ | _ | NA | _ | _ | | 500 | NA | _ | _ | NA | _ | _ | NA | _ | _ | | HIGH | 156.3 | _ | 0 | 111.9 | _ | 0 | 79.2 | _ | 0 | | LOW | 0.610 | _ | 255 | 0.437 | _ | 255 | 0.309 | _ | 255 | | BAUD<br>RATE<br>(K) | Fosc = 3.579<br>KBAUD | MHz<br>%ERROR | SPBRG<br>value<br>(decimal) | FOSC = 1 MH<br>KBAUD | z<br>%ERROR | SPBRG<br>value<br>(decimal) | FOSC = 32.76<br>KBAUD | 8 kHz<br>%ERROR | SPBRG<br>value<br>(decimal) | |---------------------|-----------------------|---------------|-----------------------------|----------------------|-------------|-----------------------------|-----------------------|-----------------|-----------------------------| | | _ | | | | | | _ | | (decimal) | | 0.3 | 0.301 | +0.23 | 185 | 0.300 | +0.16 | 51 | 0.256 | -14.67 | 1 | | 1.2 | 1.190 | -0.83 | 46 | 1.202 | +0.16 | 12 | NA | _ | _ | | 2.4 | 2.432 | +1.32 | 22 | 2.232 | -6.99 | 6 | NA | _ | _ | | 9.6 | 9.322 | -2.90 | 5 | NA | _ | _ | NA | _ | _ | | 19.2 | 18.64 | -2.90 | 2 | NA | _ | _ | NA | _ | _ | | 76.8 | NA | _ | _ | NA | _ | _ | NA | _ | _ | | 96 | NA | _ | _ | NA | _ | _ | NA | _ | _ | | 300 | NA | _ | _ | NA | _ | _ | NA | _ | _ | | 500 | NA | _ | _ | NA | _ | _ | NA | _ | _ | | HIGH | 55.93 | _ | 0 | 15.63 | _ | 0 | 0.512 | _ | 0 | | LOW | 0.218 | _ | 255 | 0.061 | _ | 255 | 0.002 | _ | 255 | # 14.2 USART Asynchronous Mode In this mode, the USART uses standard nonreturn-to-zero (NRZ) format (one start bit, eight or nine data bits, and one stop bit). The most common data format is 8-bits. An on-chip dedicated 8-bit baud rate generator can be used to derive standard baud rate frequencies from the oscillator. The USART's transmitter and receiver are functionally independent but use the same data format and baud rate. The baud rate generator produces a clock x64 of the bit shift rate. Parity is not supported by the hardware, but can be implemented in software (and stored as the ninth data bit). Asynchronous mode is stopped during SLEEP. The asynchronous mode is selected by clearing the SYNC bit (TXSTA<4>). The USART Asynchronous module consists of the following components: - · Baud Rate Generator - · Sampling Circuit - · Asynchronous Transmitter - · Asynchronous Receiver ### 14.2.1 USART ASYNCHRONOUS TRANSMITTER The USART transmitter block diagram is shown in Figure 14-3. The heart of the transmitter is the transmit shift register (TSR). The shift register obtains its data from the read/write transmit buffer (TXREG). TXREG is loaded with data in software. The TSR is not loaded until the stop bit has been transmitted from the previous load. As soon as the stop bit is transmitted, the TSR is loaded with new data from the TXREG (if available). Once TXREG transfers the data to the TSR (occurs in one Tcy at the end of the current BRG cycle), the TXREG is empty and an interrupt bit, TXIF, is set. This interrupt can be enabled/disabled by setting/clearing the TXIE bit. TXIF will be set regardless of TXIE and cannot be reset in software. It will reset only when new data is loaded into TXREG. While TXIF indicates the status of the TXREG, the TRMT (TXSTA<1>) bit shows the status of the TSR. TRMT is a read only bit which is set when the TSR is empty. No interrupt logic is tied to this bit, so the user has to poll this bit in order to determine if the TSR is empty. **Note:** The TSR is not mapped in data memory, so it is not available to the user. Transmission is enabled bν settina TXEN (TXSTA<5>) bit. The actual transmission will not occur until TXREG has been loaded with data and the baud rate generator (BRG) has produced a shift clock (Figure 14-5). The transmission can also be started by first loading TXREG and then setting TXEN. Normally when transmission is first started, the TSR is empty, so a transfer to TXREG will result in an immediate transfer to TSR resulting in an empty TXREG. A back-to-back transfer is thus possible (Figure 14-6). Clearing TXEN during a transmission will cause the transmission to be aborted. This will reset the transmitter and the TX/CK pin will revert to hi-impedance. In order to select 9-bit transmission, the TX9 (TXSTA<6>) bit should be set and the ninth bit value should be written to TX9D (TXSTA<0>). The ninth bit value must be written before writing the 8-bit data to the TXREG. This is because a data write to TXREG can result in an immediate transfer of the data to the TSR (if the TSR is empty). Steps to follow when setting up an Asynchronous Transmission: - Initialize the SPBRG register for the appropriate baud rate. - Enable the asynchronous serial port by clearing the SYNC bit and setting the SPEN bit. - 3. If interrupts are desired, then set the TXIE bit. - If 9-bit transmission is desired, then set the TX9 bit. - If 9-bit transmission is selected, the ninth bit should be loaded in TX9D. - 6. Load data to the TXREG register. - 7. Enable the transmission by setting TXEN (starts transmission). Writing the transmit data to the TXREG, then enabling the transmit (setting TXEN) allows transmission to start sooner than doing these two events in the opposite order. Note: To terminate a transmission, either clear the SPEN bit, or the TXEN bit. This will reset the transmit logic, so that it will be in the proper state when transmit is re-enabled. # FIGURE 14-5: ASYNCHRONOUS MASTER TRANSMISSION # FIGURE 14-6: ASYNCHRONOUS MASTER TRANSMISSION (BACK TO BACK) TABLE 14-6: REGISTERS ASSOCIATED WITH ASYNCHRONOUS TRANSMISSION | Address | Name | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 | Value on<br>POR,<br>BOR | MCLR, WDT | |-------------|--------|-------------|-------------|-------------|--------|-------|-------|-------|-------|-------------------------|-----------| | 16h, Bank 1 | PIR1 | RBIF | TMR3IF | TMR2IF | TMR1IF | CA2IF | CA1IF | TX1IF | RC1IF | x000 0010 | u000 0010 | | 17h, Bank 1 | PIE1 | RBIE | TMR3IE | TMR2IE | TMR1IE | CA2IE | CA1IE | TX1IE | RC1IE | 0000 0000 | 0000 0000 | | 13h, Bank 0 | RCSTA1 | SPEN | RX9 | SREN | CREN | _ | FERR | OERR | RX9D | 0000 -00x | 0000 -00u | | 16h, Bank 0 | TXREG1 | Serial port | transmit re | egister (US | SART1) | | | | | xxxx xxxx | uuuu uuuu | | 15h, Bank 0 | TXSTA1 | CSRC | TX9 | TXEN | SYNC | _ | _ | TRMT | TX9D | 00001x | 00001u | | 17h, Bank 0 | SPBRG1 | Baud rate | generator | register (U | SART1) | | | | | 0000 0000 | 0000 0000 | | 10h, Bank 4 | PIR2 | SSPIF | BCLIF | ADIF | | CA4IF | CA3IF | TX2IF | RC2IF | 000- 0010 | 000- 0010 | | 11h, Bank 4 | PIE2 | SSPIE | BCLIE | ADIE | - | CA4IE | CA3IE | TX2IE | RC2IE | 000- 0000 | 000- 0000 | | 13h, Bank 4 | RCSTA2 | SPEN | RX9 | SREN | CREN | _ | FERR | OERR | RX9D | 0000 -00x | 0000 -00u | | 16h, Bank 4 | TXREG2 | Serial port | transmit re | egister (US | SART2) | | | | | xxxx xxxx | uuuu uuuu | | 15h, Bank 4 | TXSTA2 | CSRC | TX9 | TXEN | SYNC | _ | _ | TRMT | TX9D | 00001x | 00001u | | 17h, Bank 4 | SPBRG2 | Baud rate | generator | register (U | SART2) | | | | | 0000 0000 | 0000 0000 | Legend: x = unknown, u = unchanged, - = unimplemented read as a '0', shaded cells are not used for asynchronous transmission. ### 14.2.2 USART ASYNCHRONOUS RECEIVER The receiver block diagram is shown in Figure 14-4. The data comes in the RX/DT pin and drives the data recovery block. The data recovery block is actually a high speed shifter operating at 16 times the baud rate, whereas the main receive serial shifter operates at the bit rate or at Fosc. Once asynchronous mode is selected, reception is enabled by setting bit CREN (RCSTA<4>). The heart of the receiver is the receive (serial) shift register (RSR). After sampling the stop bit, the received data in the RSR is transferred to the RCREG (if it is empty). If the transfer is complete, the interrupt bit, RCIF. is set. The actual interrupt can be enabled/disabled by setting/clearing the RCIE bit. RCIF is a read only bit which is cleared by the hardware. It is cleared when RCREG has been read and is empty. RCREG is a double buffered register; (i.e. it is a two deep FIFO). It is possible for two bytes of data to be received and transferred to the RCREG FIFO and a third byte begin shifting to the RSR. On detection of the stop bit of the third byte, if the RCREG is still full, then the overrun error bit, OERR (RCSTA<1>) will be set. The word in the RSR will be lost. RCREG can be read twice to retrieve the two bytes in the FIFO. The OERR bit has to be cleared in software which is done by resetting the receive logic (CREN is set). If the OERR bit is set. transfers from the RSR to RCREG are inhibited, so it is essential to clear the OERR bit if it is set. The framing error bit FERR (RCSTA<2>) is set if a stop bit is not detected. Note: The FERR and the 9th receive bit are buffered the same way as the receive data. Reading the RCREG register will allow the RX9D and FERR bits to be loaded with values for the next received Received data. Therefore, it is essential for the user to read the RCSTA register before reading RCREG in order not to lose the old FERR ### 14.2.3 SAMPLING The data on the RX/DT pin is sampled three times by a majority detect circuit to determine if a high or a low level is present at the RX/DT pin. The sampling is done on the seventh, eighth and ninth falling edges of a x16 clock (Figure 14-7). and RX9D information. The x16 clock is a free running clock, and the three sample points occur at a frequency of every 16 falling edges. ### FIGURE 14-7: RX PIN SAMPLING SCHEME # FIGURE 14-8: START BIT DETECT # PIC17C7XX Steps to follow when setting up an Asynchronous Reception: - Initialize the SPBRG register for the appropriate baud rate. - 2. Enable the asynchronous serial port by clearing the SYNC bit and setting the SPEN bit. - 3. If interrupts are desired, then set the RCIE bit. - 4. If 9-bit reception is desired, then set the RX9 bit. - 5. Enable the reception by setting the CREN bit. - The RCIF bit will be set when reception completes and an interrupt will be generated if the RCIE bit was set. - Read RCSTA to get the ninth bit (if enabled) and FERR bit to determine if any error occurred during reception. - 8. Read RCREG for the 8-bit received data. Note: If an overrun error occurred, clear the error by clearing the OERR bit. To terminate a reception, either clear the SREN and CREN bits, or the SPEN bit. This will reset the receive logic, so that it will be in the proper state when receive is re-enabled. # FIGURE 14-9: ASYNCHRONOUS RECEPTION # TABLE 14-7: REGISTERS ASSOCIATED WITH ASYNCHRONOUS RECEPTION | Address | Name | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 | Value on<br>POR,<br>BOR | MCLR, WDT | |-------------------------------------------------|--------|-----------|-----------|----------|--------|-------|-------|-------|-------|-------------------------|-----------| | 16h, Bank 1 | PIR1 | RBIF | TMR3IF | TMR2IF | TMR1IF | CA2IF | CA1IF | TX1IF | RC1IF | x000 0010 | u000 0010 | | 17h, Bank 1 | PIE1 | RBIE | TMR3IE | TMR2IE | TMR1IE | CA2IE | CA1IE | TX1IE | RC1IE | 0000 0000 | 0000 0000 | | 13h, Bank 0 | RCSTA1 | SPEN | RX9 | SREN | CREN | _ | FERR | OERR | RX9D | 0000 -00x | 0000 -00u | | 14h, Bank 0 | RCREG1 | RX7 | RX6 | RX5 | RX4 | RX3 | RX2 | RX1 | RX0 | xxxx xxxx | uuuu uuuu | | 15h, Bank 0 | TXSTA1 | CSRC | TX9 | TXEN | SYNC | _ | _ | TRMT | TX9D | 00001x | 00001u | | 17h, Bank 0 | SPBRG1 | Baud rate | generator | register | | | | | | 0000 0000 | 0000 0000 | | 10h, Bank 4 | PIR2 | SSPIF | BCLIF | ADIF | _ | CA4IF | CA3IF | TX2IF | RC2IF | 000- 0010 | 000- 0010 | | 11h, Bank 4 | PIE2 | SSPIE | BCLIE | ADIE | - | CA4IE | CA3IE | TX2IE | RC2IE | 000- 0000 | 000- 0000 | | 13h, Bank 4 | RCSTA2 | SPEN | RX9 | SREN | CREN | _ | FERR | OERR | RX9D | 0000 -00x | 0000 -00u | | 14h, Bank 4 | RCREG2 | RX7 | RX6 | RX5 | RX4 | RX3 | RX2 | RX1 | RX0 | xxxx xxxx | uuuu uuuu | | 15h, Bank 4 | TXSTA2 | CSRC | TX9 | TXEN | SYNC | _ | _ | TRMT | TX9D | 00001x | 00001u | | 17h, Bank 4 SPBRG2 Baud rate generator register | | | | | | | | | | 0000 0000 | 0000 0000 | Legend: x = unknown, u = unchanged, - = unimplemented read as a '0', shaded cells are not used for asynchronous reception. # 14.3 USART Synchronous Master Mode In Master Synchronous mode, the data is transmitted in a half-duplex manner; i.e. transmission and reception do not occur at the same time: when transmitting data, the reception is inhibited and vice versa. The synchronous mode is entered by setting the SYNC (TXSTA<4>) bit. In addition, the SPEN (RCSTA<7>) bit is set in order to configure the I/O pins to CK (clock) and DT (data) lines respectively. The Master mode indicates that the processor transmits the master clock on the CK line. The Master mode is entered by setting the CSRC (TXSTA<7>) bit. # 14.3.1 USART SYNCHRONOUS MASTER TRANSMISSION The USART transmitter block diagram is shown in Figure 14-3. The heart of the transmitter is the transmit (serial) shift register (TSR). The shift register obtains its data from the read/write transmit buffer TXREG. TXREG is loaded with data in software. The TSR is not loaded until the last bit has been transmitted from the previous load. As soon as the last bit is transmitted, the TSR is loaded with new data from TXREG (if available). Once TXREG transfers the data to the TSR (occurs in one Tcy at the end of the current BRG cycle). TXREG is empty and the TXIF bit is set. This interrupt can be enabled/disabled by setting/clearing the TXIE bit. TXIF will be set regardless of the state of bit TXIE and cannot be cleared in software. It will reset only when new data is loaded into TXREG. While TXIF indicates the status of TXREG. TRMT (TXSTA<1>) shows the status of the TSR. TRMT is a read only bit which is set when the TSR is empty. No interrupt logic is tied to this bit, so the user has to poll this bit in order to determine if the TSR is empty. The TSR is not mapped in data memory, so it is not available to the user. Transmission is enabled by setting the TXEN (TXSTA<5>) bit. The actual transmission will not occur until TXREG has been loaded with data. The first data bit will be shifted out on the next available rising edge of the clock on the TX/CK pin. Data out is stable around the falling edge of the synchronous clock (Figure 14-11). The transmission can also be started by first loading TXREG and then setting TXEN. This is advantageous when slow baud rates are selected. since BRG is kept in RESET when the TXEN. CREN. and SREN bits are clear. Setting the TXEN bit will start the BRG, creating a shift clock immediately. Normally when transmission is first started, the TSR is empty, so a transfer to TXREG will result in an immediate transfer to the TSR, resulting in an empty TXREG. Back-to-back transfers are possible. Clearing TXEN during a transmission will cause the transmission to be aborted and will reset the transmitter. The RX/DT and TX/CK pins will revert to hi-impedance. If either CREN or SREN are set during a transmission, the transmission is aborted and the RX/DT pin reverts to a hi-impedance state (for a recep- tion). The TX/CK pin will remain an output if the CSRC bit is set (internal clock). The transmitter logic is not reset, although it is disconnected from the pins. In order to reset the transmitter, the user has to clear the TXEN bit. If the SREN bit is set (to interrupt an ongoing transmission and receive a single word), then after the single word is received, SREN will be cleared and the serial port will revert back to transmitting, since the TXEN bit is still set. The DT line will immediately switch from hi-impedance receive mode to transmit and start driving. To avoid this, TXEN should be cleared. In order to select 9-bit transmission, the TX9 (TXSTA<6>) bit should be set and the ninth bit should be written to TX9D (TXSTA<0>). The ninth bit must be written before writing the 8-bit data to TXREG. This is because a data write to TXREG can result in an immediate transfer of the data to the TSR (if the TSR is empty). If the TSR was empty and TXREG was written before writing the "new" TX9D, the "present" value of TX9D is loaded. Steps to follow when setting up a Synchronous Master Transmission: - Initialize the SPBRG register for the appropriate baud rate (see Baud Rate Generator Section for details). - Enable the synchronous master serial port by setting the SYNC, SPEN, and CSRC bits. - Ensure that the CREN and SREN bits are clear (these bits override transmission when set). - If interrupts are desired, then set the TXIE bit (the GLINTD bit must be clear and the PEIE bit must be set). - If 9-bit transmission is desired, then set the TX9 bit. - If 9-bit transmission is selected, the ninth bit should be loaded in TX9D. - Start transmission by loading data to the TXREG register. - 8. Enable the transmission by setting TXEN. Writing the transmit data to the TXREG, then enabling the transmit (setting TXEN) allows transmission to start sooner than doing these two events in the reverse order. Note: To terminate a transmission, either clear the SPEN bit, or the TXEN bit. This will reset the transmit logic, so that it will be in the proper state when transmit is re-enabled. TABLE 14-8: REGISTERS ASSOCIATED WITH SYNCHRONOUS MASTER TRANSMISSION | Address | Name | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 | Value on<br>POR,<br>BOR | MCLR, WDT | |-------------------------------------------------|--------|-----------|-----------|----------|--------|-------|-------|-------|-------|-------------------------|-----------| | 16h, Bank 1 | PIR1 | RBIF | TMR3IF | TMR2IF | TMR1IF | CA2IF | CA1IF | TX1IF | RC1IF | x000 0010 | u000 0010 | | 17h, Bank 1 | PIE1 | RBIE | TMR3IE | TMR2IE | TMR1IE | CA2IE | CA1IE | TX1IE | RC1IE | 0000 0000 | 0000 0000 | | 13h, Bank 0 | RCSTA1 | SPEN | RX9 | SREN | CREN | _ | FERR | OERR | RX9D | 0000 -00x | 0000 -00u | | 16h, Bank 0 | TXREG1 | TX7 | TX6 | TX5 | TX4 | TX3 | TX2 | TX1 | TX0 | xxxx xxxx | uuuu uuuu | | 15h, Bank 0 | TXSTA1 | CSRC | TX9 | TXEN | SYNC | _ | _ | TRMT | TX9D | 00001x | 00001u | | 17h, Bank 0 | SPBRG1 | Baud rate | generator | register | | | | | | 0000 0000 | 0000 0000 | | 10h, Bank 4 | PIR2 | SSPIF | BCLIF | ADIF | _ | CA4IF | CA3IF | TX2IF | RC2IF | 000- 0010 | 000- 0010 | | 11h, Bank 4 | PIE2 | SSPIE | BCLIE | ADIE | - | CA4IE | CA3IE | TX2IE | RC2IE | 000- 0000 | 000- 0000 | | 13h, Bank 4 | RCSTA2 | SPEN | RX9 | SREN | CREN | _ | FERR | OERR | RX9D | 0000 -00x | 0000 -00u | | 16h, Bank 4 | TXREG2 | TX7 | TX6 | TX5 | TX4 | TX3 | TX2 | TX1 | TX0 | xxxx xxxx | uuuu uuuu | | 15h, Bank 4 | TXSTA2 | CSRC | TX9 | TXEN | SYNC | _ | _ | TRMT | TX9D | 00001x | 00001u | | 17h, Bank 4 SPBRG2 Baud rate generator register | | | | | | | | | | 0000 0000 | 0000 0000 | Legend: x = unknown, u = unchanged, - = unimplemented read as a '0', shaded cells are not used for synchronous master transmission. # FIGURE 14-10: SYNCHRONOUS TRANSMISSION FIGURE 14-11: SYNCHRONOUS TRANSMISSION (THROUGH TXEN) # 14.3.2 USART SYNCHRONOUS MASTER RECEPTION Once synchronous mode is selected, reception is enabled by setting either the SREN (RCSTA<5>) bit or the CREN (RCSTA<4>) bit. Data is sampled on the RX/DT pin on the falling edge of the clock. If SREN is set, then only a single word is received. If CREN is set, the reception is continuous until CREN is reset. If both bits are set, then CREN takes precedence. After clocking the last bit, the received data in the Receive Shift Register (RSR) is transferred to RCREG (if it is empty). If the transfer is complete, the interrupt bit RCIF is set. The actual interrupt can be enabled/disabled by setting/clearing the RCIE bit. RCIF is a read only bit which is RESET by the hardware. In this case it is reset when RCREG has been read and is empty. RCREG is a double buffered register; i.e., it is a two deep FIFO. It is possible for two bytes of data to be received and transferred to the RCREG FIFO and a third byte to begin shifting into the RSR. On the clocking of the last bit of the third byte, if RCREG is still full, then the overrun error bit OERR (RCSTA<1>) is set. The word in the RSR will be lost. RCREG can be read twice to retrieve the two bytes in the FIFO. The OERR bit has to be cleared in software. This is done by clearing the CREN bit. If OERR is set, transfers from RSR to RCREG are inhibited, so it is essential to clear the OERR bit if it is set. The 9th receive bit is buffered the same way as the receive data. Reading the RCREG register will allow the RX9D and FERR bits to be loaded with values for the next received data; therefore, it is essential for the user to read the RCSTA register before reading RCREG in order not to lose the old FERR and RX9D information. Steps to follow when setting up a Synchronous Master Reception: - 1. Initialize the SPBRG register for the appropriate baud rate. See Section 14.1 for details. - Enable the synchronous master serial port by setting bits SYNC, SPEN, and CSRC. - If interrupts are desired, then set the RCIE bit. - 4. If 9-bit reception is desired, then set the RX9 bit. - 5. If a single reception is required, set bit SREN. For continuous reception set bit CREN. - The RCIF bit will be set when reception is complete and an interrupt will be generated if the RCIE bit was set. - Read RCSTA to get the ninth bit (if enabled) and determine if any error occurred during reception. - Read the 8-bit received data by reading RCREG. - If any error occurred, clear the error by clearing CREN. Note: To terminate a reception, either clear the SREN and CREN bits, or the SPEN bit. This will reset the receive logic so that it will be in the proper state when receive is re-enabled. © 1998 Microchip Technology Inc. TABLE 14-9: REGISTERS ASSOCIATED WITH SYNCHRONOUS MASTER RECEPTION | Address | Name | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 | Value on<br>POR,<br>BOR | MCLR, WDT | |-------------------------------------------------|--------|-----------|-----------|----------|--------|-------|-------|-------|-------|-------------------------|-----------| | 16h, Bank 1 | PIR1 | RBIF | TMR3IF | TMR2IF | TMR1IF | CA2IF | CA1IF | TX1IF | RC1IF | x000 0010 | u000 0010 | | 17h, Bank 1 | PIE1 | RBIE | TMR3IE | TMR2IE | TMR1IE | CA2IE | CA1IE | TX1IE | RC1IE | 0000 0000 | 0000 0000 | | 13h, Bank 0 | RCSTA1 | SPEN | RX9 | SREN | CREN | _ | FERR | OERR | RX9D | 0000 -00x | 0000 -00u | | 14h, Bank 0 | RCREG1 | RX7 | RX6 | RX5 | RX4 | RX3 | RX2 | RX1 | RX0 | xxxx xxxx | uuuu uuuu | | 15h, Bank 0 | TXSTA1 | CSRC | TX9 | TXEN | SYNC | _ | _ | TRMT | TX9D | 00001x | 00001u | | 17h, Bank 0 | SPBRG1 | Baud rate | generator | register | | | | | | 0000 0000 | 0000 0000 | | 10h, Bank 4 | PIR2 | SSPIF | BCLIF | ADIF | _ | CA4IF | CA3IF | TX2IF | RC2IF | 000- 0010 | 000- 0010 | | 11h, Bank 4 | PIE2 | SSPIE | BCLIE | ADIE | - | CA4IE | CA3IE | TX2IE | RC2IE | 000- 0000 | 000- 0000 | | 13h, Bank 4 | RCSTA2 | SPEN | RX9 | SREN | CREN | _ | FERR | OERR | RX9D | 0000 -00x | 0000 -00u | | 14h, Bank 4 | RCREG2 | RX7 | RX6 | RX5 | RX4 | RX3 | RX2 | RX1 | RX0 | xxxx xxxx | uuuu uuuu | | 15h, Bank 4 | TXSTA2 | CSRC | TX9 | TXEN | SYNC | _ | _ | TRMT | TX9D | 00001x | 00001u | | 17h, Bank 4 SPBRG2 Baud rate generator register | | | | | | | | | | 0000 0000 | 0000 0000 | Legend: x = unknown, u = unchanged, - = unimplemented read as a '0', shaded cells are not used for synchronous master reception. # 14.4 USART Synchronous Slave Mode The synchronous slave mode differs from the master mode in the fact that the shift clock is supplied externally at the TX/CK pin (instead of being supplied internally in the master mode). This allows the device to transfer or receive data in the SLEEP mode. The slave mode is entered by clearing the CSRC (TXSTA<7>) bit. # 14.4.1 USART SYNCHRONOUS SLAVE TRANSMIT The operation of the sync master and slave modes are identical except in the case of the SLEEP mode. If two words are written to TXREG and then the SLEEP instruction executes, the following will occur. The first word will immediately transfer to the TSR and will transmit as the shift clock is supplied. The second word will remain in TXREG. TXIF will not be set. When the first word has been shifted out of TSR, TXREG will transfer the second word to the TSR and the TXIF flag will now be set. If TXIE is enabled, the interrupt will wake the chip from SLEEP and if the global interrupt is enabled, then the program will branch to interrupt vector (0020h). Steps to follow when setting up a Synchronous Slave Transmission: - Enable the synchronous slave serial port by setting the SYNC and SPEN bits and clearing the CSRC bit. - 2. Clear the CREN bit. - 3. If interrupts are desired, then set the TXIE bit. - 4. If 9-bit transmission is desired, then set the TX9 - If 9-bit transmission is selected, the ninth bit should be loaded in TX9D. - 6. Start transmission by loading data to TXREG. - Enable the transmission by setting TXEN. Writing the transmit data to the TXREG, then enabling the transmit (setting TXEN) allows transmission to start sooner than doing these two events in the reverse order. Note: To terminate a transmission, either clear the SPEN bit, or the TXEN bit. This will reset the transmit logic, so that it will be in the proper state when transmit is re-enabled. # 14.4.2 USART SYNCHRONOUS SLAVE RECEPTION Operation of the synchronous master and slave modes are identical except in the case of the SLEEP mode. Also. SREN is a don't care in slave mode. If receive is enabled (CREN) prior to the SLEEP instruction, then a word may be received during SLEEP. On completely receiving the word, the RSR will transfer the data to RCREG (setting RCIF) and if the RCIE bit is set, the interrupt generated will wake the chip from SLEEP. If the global interrupt is enabled, the program will branch to the interrupt vector (0020h). Steps to follow when setting up a Synchronous Slave Reception: - Enable the synchronous master serial port by setting the SYNC and SPEN bits and clearing the CSRC bit. - 2. If interrupts are desired, then set the RCIE bit. - 3. If 9-bit reception is desired, then set the RX9 bit. - To enable reception, set the CREN bit. - The RCIF bit will be set when reception is complete and an interrupt will be generated if the RCIE bit was set. - Read RCSTA to get the ninth bit (if enabled) and determine if any error occurred during reception. - Read the 8-bit received data by reading RCREG. - If any error occurred, clear the error by clearing the CREN bit. Note: To abort reception, either clear the SPEN bit or the CREN bit (when in continuous receive mode). This will reset the receive logic, so that it will be in the proper state when receive is re-enabled. TABLE 14-10: REGISTERS ASSOCIATED WITH SYNCHRONOUS SLAVE TRANSMISSION | Address | Name | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 | Value on<br>POR,<br>BOR | MCLR, WDT | |-------------------------------------------------|--------|-----------|-----------|----------|--------|-------|-------|-------|-----------|-------------------------|-----------| | 16h, Bank 1 | PIR1 | RBIF | TMR3IF | TMR2IF | TMR1IF | CA2IF | CA1IF | TX1IF | RC1IF | x000 0010 | u000 0010 | | 17h, Bank 1 | PIE1 | RBIE | TMR3IE | TMR2IE | TMR1IE | CA2IE | CA1IE | TX1IE | RC1IE | 0000 0000 | 0000 0000 | | 13h, Bank 0 | RCSTA1 | SPEN | RX9 | SREN | CREN | _ | FERR | OERR | RX9D | 0000 -00x | 0000 -00u | | 15h, Bank 0 | TXSTA1 | CSRC | TX9 | TXEN | SYNC | _ | _ | TRMT | TX9D | 00001x | 00001u | | 16h, Bank 0 | TXREG1 | TX7 | TX6 | TX5 | TX4 | TX3 | TX2 | TX1 | TX0 | xxxx xxxx | uuuu uuuu | | 17h, Bank 0 | SPBRG1 | Baud rate | generator | register | | | | | | 0000 0000 | 0000 0000 | | 10h, Bank 4 | PIR2 | SSPIF | BCLIF | ADIF | _ | CA4IF | CA3IF | TX2IF | RC2IF | 000- 0010 | 000- 0010 | | 11h, Bank 4 | PIE2 | SSPIE | BCLIE | ADIE | - | CA4IE | CA3IE | TX2IE | RC2IE | 000- 0000 | 000- 0000 | | 13h, Bank 4 | RCSTA2 | SPEN | RX9 | SREN | CREN | _ | FERR | OERR | RX9D | 0000 -00x | 0000 -00u | | 16h, Bank 4 | TXREG2 | TX7 | TX6 | TX5 | TX4 | TX3 | TX2 | TX1 | TX0 | xxxx xxxx | uuuu uuuu | | 15h, Bank 4 | TXSTA2 | CSRC | TX9 | TXEN | SYNC | _ | _ | TRMT | TX9D | 00001x | 00001u | | 17h, Bank 4 SPBRG2 Baud rate generator register | | | | | | | | | 0000 0000 | 0000 0000 | | Legend: x = unknown, u = unchanged, - = unimplemented read as a '0', shaded cells are not used for synchronous slave transmission. # TABLE 14-11: REGISTERS ASSOCIATED WITH SYNCHRONOUS SLAVE RECEPTION | Address | Name | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 | Value on<br>POR,<br>BOR | MCLR, WDT | |-------------------------------------------------|--------|-----------|-----------|----------|--------|-------|-------|-------|-------|-------------------------|-----------| | 16h, Bank1 | PIR1 | RBIF | TMR3IF | TMR2IF | TMR1IF | CA2IF | CA1IF | TX1IF | RC1IF | x000 0010 | u000 0010 | | 17h, Bank1 | PIE1 | RBIE | TMR3IE | TMR2IE | TMR1IE | CA2IE | CA1IE | TX1IE | RC1IE | 0000 0000 | 0000 0000 | | 13h, Bank0 | RCSTA1 | SPEN | RX9 | SREN | CREN | _ | FERR | OERR | RX9D | 0000 -00x | 0000 -00u | | 14h, Bank0 | RCREG1 | RX7 | RX6 | RX5 | RX4 | RX3 | RX2 | RX1 | RX0 | xxxx xxxx | uuuu uuuu | | 15h, Bank 0 | TXSTA1 | CSRC | TX9 | TXEN | SYNC | _ | _ | TRMT | TX9D | 00001x | 00001u | | 17h, Bank 0 | SPBRG1 | Baud rate | generator | register | | | | | | 0000 0000 | 0000 0000 | | 10h, Bank 4 | PIR2 | SSPIF | BCLIF | ADIF | - | CA4IF | CA3IF | TX2IF | RC2IF | 000- 0010 | 000- 0010 | | 11h, Bank 4 | PIE2 | SSPIE | BCLIE | ADIE | - | CA4IE | CA3IE | TX2IE | RC2IE | 000- 0000 | 000- 0000 | | 13h, Bank 4 | RCSTA2 | SPEN | RX9 | SREN | CREN | _ | FERR | OERR | RX9D | 0000 -00x | 0000 -00u | | 14h, Bank 4 | RCREG2 | RX7 | RX6 | RX5 | RX4 | RX3 | RX2 | RX1 | RX0 | xxxx xxxx | uuuu uuuu | | 15h, Bank 4 | TXSTA2 | CSRC | TX9 | TXEN | SYNC | _ | _ | TRMT | TX9D | 00001x | 00001u | | 17h, Bank 4 SPBRG2 Baud rate generator register | | | | | | | | | | 0000 0000 | 0000 0000 | $\label{eq:continuous} \textbf{Legend:} \quad \textbf{x} = \textbf{unknown}, \textbf{u} = \textbf{unchanged}, \textbf{-} = \textbf{unimplemented read as a '0'}, \textbf{shaded cells are not used for synchronous slave reception.}$ # 15.0 MASTER SYNCHRONOUS SERIAL PORT (MSSP) MODULE The Master Synchronous Serial Port (MSSP) module is a serial interface useful for communicating with other peripheral or microcontroller devices. These peripheral devices may be serial EEPROMs, shift registers, display drivers, A/D converters, etc. The MSSP module can operate in one of two modes: - Serial Peripheral Interface (SPI) - Inter-Integrated Circuit (I2C) Figure 15-1 shows a block diagram for the SPI mode, while Figure 15-2, and Figure 15-3 shows the block diagrams for the two different I<sup>2</sup>C modes of operation. FIGURE 15-1: SPI MODE BLOCK DIAGRAM # FIGURE 15-2: I<sup>2</sup>C SLAVE MODE BLOCK DIAGRAM FIGURE 15-3: I<sup>2</sup>C MASTER MODE BLOCK DIAGRAM # FIGURE 15-4: SSPSTAT: SYNC SERIAL PORT STATUS REGISTER (ADDRESS: 13h, BANK 6) | R/W-0 | R/W-0 | R-0 | R-0 | R-0 | R-0 | R-0 | R-0 | | |--------|-------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------|-----------------------------------------------------------------|-------------------------------------------|---------------------------|-----------------------------------|-------------------------|------------------------------------------------------------------------------| | SMP | CKE | D/Ā | Р | S | R/W | UA | BF | R = Readable bit | | oit7 | | | | | | | bit0 | W = Writable bit U = Unimplemented bit, read as '0' - n = Value at POR reset | | oit 7: | SPI Mas<br>1 = Input | | | of data outp<br>dle of data o | | | | | | | SPI Slav<br>SMP mu | | ed when Sl | PI is used in | slave mode | | | | | | 1= Slew | | ol disabled f | | speed mode<br>d mode (400 | (100 kHz and<br>kHz) | d 1 MHz) | | | oit 6: | CKE: SF<br>CKP = 0<br>1 = Data<br>0 = Data<br>CKP = 1<br>1 = Data | PI Clock Ed<br>transmitte<br>transmitte | dge Select ( ed on rising ed on falling | • . | Figure 15-11 K K | , and Figure | 15-12) | | | it 5: | 1 = Indic | ates that tl | | received or | transmitted v | | | | | oit 4: | 1 = Indic | de only. Thi<br>ates that a | | s been dete | | ule is disable<br>bit is '0' on F | d, SSPEN is (<br>RESET) | cleared) | | oit 3: | 1 = Indic | de only. Thi<br>ates that a | | s been dete | | ule is disable<br>bit is '0' on F | ed, SSPEN is o | cleared) | | oit 2: | This bit If the next In I2C slat 1 = Read 0 = Write In I2C mate 1 = Trans 0 = Trans | nolds the R<br>start bit, st<br>ave mode:<br>d<br>e<br>aster mode<br>smit is in p | R/W bit infor<br>top bit, or no<br>e:<br>rogress<br>in progress | ot ACK bit. | wing the last | | | only valid from the address match | | oit 1: | 1 = Indic | ates that tl | he user nee | C mode only<br>ds to update<br>be updated | | in the SSPA | DD register | | | oit 0: | BF: Buffe | er Full Stat | tus bit | | | | | | | | 1 = Rece | eive compl | <sup>2</sup> C modes)<br>ete, SSPBL<br>mplete, SSI | JF is full<br>PBUF is emp | oty | | | | | | Transmit | (I <sup>2</sup> C mode | e only) | | | | | | 1 = Data Transmit in progress (does not include the ACK and stop bits), SSPBUF is full 0 = Data Transmit complete (does not include the ACK and stop bits), SSPBUF is empty # FIGURE 15-5: SSPCON1: SYNC SERIAL PORT CONTROL REGISTER1 (ADDRESS 11h, BANK 6) | R/W-0 | | |-------|-------|-------|-------|-------|-------|-------|-------|----------------------------------------------|--| | WCOL | SSPOV | SSPEN | CKP | SSPM3 | SSPM2 | SSPM1 | SSPM0 | R = Readable bit | | | bit7 | | | | | | | bit0 | W = Writable bit U = Unimplemented bit, read | | | | | | | | | | | as '0' | | | | | | | | | | | - n = Value at POR reset | | #### bit 7: WCOL: Write Collision Detect bit #### Master Mode: - 1 = A write to the SSPBUF register was attempted while the I<sup>2</sup>C conditions were not valid for a transmission to be started - 0 = No collision #### Slave Mode: - 1 = The SSPBUF register is written while it is still transmitting the previous word (must be cleared in software) - 0 = No collision #### bit 6: SSPOV: Receive Overflow Indicator bit #### In SPI mode - 1 = A new byte is received while the SSPBUF register is still holding the previous data. In case of overflow, the data in SSPSR is lost. Overflow can only occur in slave mode. In slave mode the user must read the SSPBUF, even if only transmitting data, to avoid setting overflow. In master mode the overflow bit is not set since each new reception (and transmission) is initiated by writing to the SSPBUF register. (Must be cleared in software). - 0 = No overflow #### In I2C mode - 1 = A byte is received while the SSPBUF register is still holding the previous byte. SSPOV is a "don't care" in transmit mode. (Must be cleared in software). - 0 = No overflow #### bit 5: SSPEN: Synchronous Serial Port Enable bit In both modes, when enabled, these pins must be properly configured as input or output. #### In SPI mode - 1 = Enables serial port and configures SCK, SDO, SDI, and SS as the source of the serial port pins - 0 = Disables serial port and configures these pins as I/O port pins #### In I2C mode - 1 = Enables the serial port and configures the SDA and SCL pins as the source of the serial port pins - 0 = Disables serial port and configures these pins as I/O port pins Note: In SPI mode, these pins must be properly configured as input or output. ### bit 4: CKP: Clock Polarity Select bit ### In SPI mode - 1 = Idle state for clock is a high level - 0 = Idle state for clock is a low level # In I2C slave mode SCK release control - 1 = Enable clock - 0 = Holds clock low (clock stretch) (Used to ensure data setup time) ### In I2C master mode Unused in this mode # bit 3-0: SSPM3:SSPM0: Synchronous Serial Port Mode Select bits 0000 = SPI master mode, clock = Fosc/4 0001 = SPI master mode, clock = Fosc/16 0010 = SPI master mode, clock = Fosc/64 0011 = SPI master mode, clock = TMR2 output/2 0100 = SPI slave mode, clock = SCK pin. SS pin control enabled. 0101 = SPI slave mode, clock = SCK pin. $\overline{SS}$ pin control disabled. $\overline{SS}$ can be used as I/O pin $0110 = I^2C$ slave mode, 7-bit address 0111 = I2C slave mode, 10-bit address $1000 = I^2C$ master mode, clock = Fosc / (4 \* (SSPADD+1)) 1xx1 = Reserved 1x1x = Reserved # FIGURE 15-6: SSPCON2: SYNC SERIAL PORT CONTROL REGISTER2 (ADDRESS 12h, BANK 6) R/W-0 R/W-0 R/W-0 R/W-0 R/W-0 R/M-0 R/M-0 R/M-0 **GCEN** ACKSTAT ACKDT ACKEN **RCEN** PFN **RSEN** SFN R = Readable bit W = Writable bit hit7 hit∩ U = Unimplemented bit, Read as '0' - n = Value at POR reset bit 7: GCEN: General Call Enable bit (In I2C slave mode only) 1 = Enable interrupt when a general call address (0000h) is received in the SSPSR. 0 = General call address disabled. bit 6: ACKSTAT: Acknowledge Status bit (In I<sup>2</sup>C master mode only) In master transmit mode: 1 = Acknowledge was not received from slave 0 = Acknowledge was received from slave bit 5: ACKDT: Acknowledge Data bit (In I2C master mode only) In master receive mode: Value that will be transmitted when the user initiates an Acknowledge sequence at the end of a receive. 1 = Not Acknowledge 0 = Acknowledge bit 4: ACKEN: Acknowledge Sequence Enable bit (In I<sup>2</sup>C master mode only). In master receive mode: 1 = Initiate Acknowledge sequence on SDA and SCL pins, and transmit AKDT data bit. Automatically cleared by hardware. 0 = Acknowledge sequence idle **Note:** If the I<sup>2</sup>C module is not in the idle mode, this bit may not be set (no spooling), and the SSPBUF may not be written (or writes to the SSPBUF are disabled). bit 3: RCEN: Receive Enable bit (In I<sup>2</sup>C master mode only). 1 = Enables Receive mode for I2C 0 = Receive idle **Note:** If the I<sup>2</sup>C module is not in the idle mode, this bit may not be set (no spooling), and the SSPBUF may not be written (or writes to the SSPBUF are disabled). bit 2: **PEN**: Stop Condition Enable bit (In I<sup>2</sup>C master mode only). SCK release control 1 = Initiate Stop condition on SDA and SCL pins. Automatically cleared by hardware. 0 = Stop condition idle **Note:** If the I<sup>2</sup>C module is not in the idle mode, this bit may not be set (no spooling), and the SSPBUF may not be written (or writes to the SSPBUF are disabled). bit 1: RSEN: Repeated Start Condition Enabled bit (In I<sup>2</sup>C master mode only) 1 = Initiate Repeated Start condition on SDA and SCL pins. Automatically cleared by hardware. 0 = Repeated Start condition idle. **Note:** If the I<sup>2</sup>C module is not in the idle mode, this bit may not be set (no spooling), and the SSPBUF may not be written (or writes to the SSPBUF are disabled) bit 0: SEN: Start Condition Enabled bit (In I<sup>2</sup>C master mode only) 1 = Initiate Start condition on SDA and SCL pins. Automatically cleared by hardware. 0 = Start condition idle. te: If the I<sup>2</sup>C module is not in the idle mode, this bit may not be set (no spooling), and the SSPBUF may not be written (or writes to the SSPBUF are disabled). ### 15.1 SPI Mode The SPI mode allows 8-bits of data to be synchronously transmitted and received simultaneously. All four modes of SPI are supported. To accomplish communication, typically three pins are used: - · Serial Data Out (SDO) - Serial Data In (SDI) - Serial Clock (SCK) Additionally a fourth pin may be used when in a slave mode of operation: Slave Select (SS) ### 15.1.1 OPERATION When initializing the SPI, several options need to be specified. This is done by programming the appropriate control bits in the SSPCON1 register (SSPCON1<5:0>) and SSPSTAT<7:6>. These control bits allow the following to be specified: - Master Mode (SCK is the clock output) - Slave Mode (SCK is the clock input) - · Clock Polarity (Idle state of SCK) - Data input sample phase (middle or end of data output time) - Clock edge (output data on rising/falling) - (output data on rising/falling edge of SCK) - Clock Rate (Master mode only) - Slave Select Mode (Slave mode only) Figure 15-7 shows the block diagram of the MSSP module when in SPI mode. FIGURE 15-7: MSSP BLOCK DIAGRAM (SPI MODE) The MSSP consists of a transmit/receive Shift Register (SSPSR) and a BUFfer register (SSPBUF). The SSPSR shifts the data in and out of the device, MSb first. The SSPBUF holds the data that was written to the SSPSR, until the received data is ready. Once the 8-bits of data have been received, that byte is moved to the SSPBUF register. Then the buffer full detect bit BF (SSPSTAT<0>) and the interrupt flag bit SSPIF (PIR2<7>) are set. This double buffering of the received data (SSPBUF) allows the next byte to start reception before reading the data that was just received. Any write to the SSPBUF register during transmission/reception of data will be ignored, and the write collision detect bit WCOL (SSPCON1<7>) will be set. User software must clear the WCOL bit so that it can be determined if the following write(s) to the SSP-BUF register completed successfully. When the application software is expecting to receive valid data, the SSPBUF should be read before the next byte of data to transfer is written to the SSPBUF. Buffer full bit, BF (SSPSTAT<0>), indicates when SSPBUF has been loaded with the received data (transmission is complete). When the SSPBUF is read, bit BF is cleared. This data may be irrelevant if the SPI is only a transmitter. Generally the MSSP Interrupt is used to determine when the transmission/reception has completed. The SSPBUF must be read and/or written. If the interrupt method is not going to be used, then software polling can be done to ensure that a write collision does not occur. Example 15-1 shows the loading of the SSPBUF (SSPSR) for data transmission. # EXAMPLE 15-1: LOADING THE SSPBUF (SSPSR) REGISTER ``` MOVLB 6 ; Bank 6 LOOP BTFSS SSPSTAT, BF ; Has data been ; received ; (transmit ; complete)? GOTO LOOP ; No MOVPF SSPBUF, RXDATA ; Save in user RAM MOVFP TXDATA, SSPBUF ; New data to xmit ``` The SSPSR is not directly readable or writable, and can only be accessed by addressing the SSPBUF register. Additionally, the MSSP status register (SSPSTAT) indicates the various status conditions. #### 15.1.2 ENABLING SPI I/O To enable the serial port, MSSP Enable bit, SSPEN (SSPCON1<5>) must be set. To reset or reconfigure SPI mode, clear bit SSPEN, re-initialize the SSPCON registers, and then set bit SSPEN. This configures the SDI, SDO, SCK, and \$\overline{SS}\$ pins as serial port pins. For the pins to behave as the serial port function, some must have their data direction bits (in the DDR register) appropriately programmed. That is: - SDI is automatically controlled by the SPI module - SDO must have DDRB<7> cleared - SCK (Master mode) must have DDRB<6> cleared - SCK (Slave mode) must have DDRB<6> set - SS must have PORTA<2> set Any serial port function that is not desired may be overridden by programming the corresponding data direction (DDR) register to the opposite value. ### 15.1.3 TYPICAL CONNECTION Figure 15-8 shows a typical connection between two microcontrollers. The master controller (Processor 1) initiates the data transfer by sending the SCK signal. Data is shifted out of both shift registers on their programmed clock edge, and latched on the opposite edge of the clock. Both processors should be programmed to same Clock Polarity (CKP), then both controllers would send and receive data at the same time. Whether the data is meaningful (or dummy data) depends on the application software. This leads to three scenarios for data transmission: - Master sends data Slave sends dummy data - · Master sends data Slave sends data - Master sends dummy data Slave sends data ### 15.1.4 MASTER MODE The master can initiate the data transfer at any time because it controls the SCK. The master determines when the slave (Processor 2, Figure 15-8) is to broadcast data by the software protocol. In master mode the data is transmitted/received as soon as the SSPBUF register is written to. If the SPI is only going to receive, the SDO output could be disabled (programmed as an input). The SSPSR register will continue to shift in the signal present on the SDI pin at the programmed clock rate. As each byte is received, it will be loaded into the SSPBUF register as if a normal received byte (interrupts and status bits appropriately set). This could be useful in receiver applications as a "line activity monitor" mode. The clock polarity is selected by appropriately programming bit CKP (SSPCON1<4>). This then would give waveforms for SPI communication as shown in Figure 15-9, Figure 15-11, and Figure 15-12 where the MSb is transmitted first. In master mode, the SPI clock rate (bit rate) is user programmable to be one of the following: - Fosc/4 (or Tcy) - Fosc/16 (or 4 Tcy) - Fosc/64 (or 16 Tcy) - Timer2 output/2 This allows a maximum bit clock frequency (at 33 MHz) of 8.25 MHz. Figure 15-9 shows the waveforms for master mode. When CKE = 1, the SDO data is valid before there is a clock edge on SCK. The change of the input sample is shown based on the state of the SMP bit. The time when the SSPBUF is loaded with the received data is shown ### 15.1.5 SLAVE MODE In slave mode, the data is transmitted and received as the external clock pulses appear on SCK. When the last bit is latched the interrupt flag bit SSPIF (PIR2<7>) is set While in slave mode the external clock is supplied by the external clock source on the SCK pin. This external clock must meet the minimum high and low times as specified in the electrical specifications. While in sleep mode, the slave can transmit/receive data. When a byte is received the device will wake-up from sleep. ### 15.1.6 SLAVE SELECT SYNCHRONIZATION The $\overline{SS}$ pin allows a synchronous slave mode. The SPI must be in slave mode with $\overline{SS}$ pin control enabled (SSPCON1<3:0> = 04h). The pin must not be driven low for the $\overline{SS}$ pin to function as an input. The RA2 Data Latch must be high. When the $\overline{SS}$ pin is low, transmission and reception are enabled and the SDO pin is driven. When the $\overline{SS}$ pin goes high, the SDO pin is no longer driven, even if in the middle of a transmitted byte, and becomes a floating output. External pull-up/ pull-down resistors may be desirable, depending on the application. Note: When the SPI is in Slave Mode with \$\overline{SS}\$ pin control enabled, (SSPCON<3:0> = 0100) the SPI module will reset if the \$\overline{SS}\$ pin is set to VDD. **Note:** If the SPI is used in Slave Mode with CKE = '1', then the $\overline{SS}$ pin control must be enabled When the SPI module resets, the bit counter is forced to 0. This can be done by either forcing the $\overline{SS}$ pin to a high level or clearing the SSPEN bit. To emulate two-wire communication, the SDO pin can be connected to the SDI pin. When the SPI needs to operate as a receiver the SDO pin can be configured as an input. This disables transmissions from the SDO. The SDI can always be left as an input (SDI function) since it cannot create a bus conflict. # FIGURE 15-10: SLAVE SYNCHRONIZATION WAVEFORM FIGURE 15-11: SPI MODE WAVEFORM (SLAVE MODE WITH CKE = 0) FIGURE 15-12: SPI MODE WAVEFORM (SLAVE MODE WITH CKE = 1) ### 15.1.7 SLEEP OPERATION In master mode all module clocks are halted, and the transmission/reception will remain in that state until the device wakes from sleep. After the device returns to normal mode, the module will continue to transmit/receive data. In slave mode, the SPI transmit/receive shift register operates asynchronously to the device. This allows the device to be placed in sleep mode, and data to be shifted into the SPI transmit/receive shift register. When all 8-bits have been received, the MSSP interrupt flag bit will be set and if enabled will wake the device from sleep. # 15.1.8 EFFECTS OF A RESET A reset disables the MSSP module and terminates the current transfer. TABLE 15-1: REGISTERS ASSOCIATED WITH SPI OPERATION | Address | Name | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 | POR, | BOR | MCLR | , WDT | |------------------|---------|---------|----------|-------------|-----------|-------------|-----------|-------|-------|------|------|------|-------| | 07h,<br>Unbanked | INTSTA | PEIF | T0CKIF | TOIF | INTF | PEIE | T0CKIE | TOIE | INTE | 0000 | 0000 | 0000 | 0000 | | 10h, Bank 4 | PIR2 | SSPIF | BCLIF | ADIF | _ | CA4IF | CA3IF | TX2IF | RC2IF | 000- | 0010 | 000- | 0010 | | 11h, Bank 4 | PIE2 | SSPIE | BCLIE | ADIE | _ | CA4IE | CA3IE | TX2IE | RC2IE | 000- | 0000 | 000- | 0000 | | 14h, Bank 6 | SSPBUF | Synchro | nous Ser | ial Port Re | eceive Bu | uffer/Trans | mit Regis | ter | | xxxx | xxxx | uuuu | uuuu | | 11h, Bank 6 | SSPCON1 | WCOL | SSPOV | SSPEN | CKP | SSPM3 | SSPM2 | SSPM1 | SSPM0 | 0000 | 0000 | 0000 | 0000 | | 13h, Bank 6 | SSPSTAT | SMP | CKE | D/Ā | Р | S | R/W | UA | BF | 0000 | 0000 | 0000 | 0000 | Legend: x = unknown, u = unchanged, - = unimplemented read as '0'. Shaded cells are not used by the SSP in SPI mode. # 15.2 MSSP I<sup>2</sup>C Operation The MSSP module in I<sup>2</sup>C mode fully implements all master and slave functions (including general call support) and provides interrupts on start and stop bits in hardware to determine a free bus (multi-master function). The MSSP module implements the standard mode specifications as well as 7-bit and 10-bit addressing. Appendix E: gives an overview of the I<sup>2</sup>C bus specification. Refer to Application Note AN578, "Use of the SSP Module in the I <sup>2</sup>C Multi-Master Environment." A "glitch" filter is on the SCL and SDA pins when the pin is an input. This filter operates in both the 100 kHz and 400 kHz modes. In the 100 kHz mode, when these pins are an output, there is a slew rate control of the pin that is independent of device frequency. FIGURE 15-13: I<sup>2</sup>C SLAVE MODE BLOCK DIAGRAM FIGURE 15-14: I<sup>2</sup>C MASTER MODE BLOCK DIAGRAM Two pins are used for data transfer. These are the SCL pin, which is the clock, and the SDA pin, which is the data. The SDA and SCL pins that are automatically configured when the I<sup>2</sup>C mode is enabled. The SSP module functions are enabled by setting SSP Enable bit SSPEN (SSPCON1<5>). The MSSP module has six registers for I<sup>2</sup>C operation. These are the: - SSP Control Register1 (SSPCON1) - SSP Control Register2 (SSPCON2) - SSP Status Register (SSPSTAT) - Serial Receive/Transmit Buffer (SSPBUF) - SSP Shift Register (SSPSR) Not directly accessible - SSP Address Register (SSPADD) The SSPCON1 register allows control of the I<sup>2</sup>C operation. Four mode selection bits (SSPCON1<3:0>) allow one of the following I<sup>2</sup>C modes to be selected: - I2C Slave mode (7-bit address) - I2C Slave mode (10-bit address) - I<sup>2</sup>C Master mode, clock = OSC/4 (SSPADD +1) Before selecting any I<sup>2</sup>C mode, the SCL and SDA pins must be programmed to inputs by setting the appropriate DDR bits. Selecting an I<sup>2</sup>C mode, by setting the SSPEN bit, enables the SCL and SDA pins to be used as the clock and data lines in I<sup>2</sup>C mode. # PIC17C7XX The SSPSTAT register gives the status of the data transfer. This information includes detection of a START or STOP bit, specifies if the received byte was data or address if the next byte is the completion of 10-bit address, and if this will be a read or write data transfer. The SSPBUF is the register to which transfer data is written to or read from. The SSPSR register shifts the data in or out of the device. In receive operations, the SSPBUF and SSPSR create a doubled buffered receiver. This allows reception of the next byte to begin before reading the last byte of received data. When the complete byte is received, it is transferred to the SSPBUF register and flag bit SSPIF is set. If another complete byte is received before the SSPBUF register is read, a receiver overflow has occurred and bit SSPOV (SSPCON1<6>) is set and the byte in the SSPSR is lost. The SSPADD register holds the slave address. In 10-bit mode, the user needs to write the high byte of the address (1111 $\,^{\circ}$ A9 A8 $\,^{\circ}$ ). Following the high byte address match, the low byte of the address needs to be loaded (A7:A0). ### 15.2.1 SLAVE MODE In slave mode, the SCL and SDA pins must be configured as inputs. The MSSP module will override the input state with the output data when required (slave-transmitter). When an address is matched or the data transfer after an address match is received, the hardware automatically will generate the acknowledge (ACK) pulse, and then load the SSPBUF register with the received value currently in the SSPSR register. There are certain conditions that will cause the MSSP module not to give this $\overline{ACK}$ pulse. These are if either (or both): - a) The buffer full bit BF (SSPSTAT<0>) was set before the transfer was received. - The overflow bit SSPOV (SSPCON1<6>) was set before the transfer was received. If the BF bit is set, the SSPSR register value is not loaded into the SSPBUF, but bit SSPIF and SSPOV are set. Table 15-2 shows what happens when a data transfer byte is received, given the status of bits BF and SSPOV. The shaded cells show the condition where user software did not properly clear the overflow condition. Flag bit BF is cleared by reading the SSPBUF register while bit SSPOV is cleared through software. The SCL clock input must have a minimum high and low time for proper operation. The high and low times of the I<sup>2</sup>C specification as well as the requirement of the MSSP module is shown in timing parameter #100 and parameter #101 of the Electrical Specifications. ### 15.2.1.1 ADDRESSING Once the MSSP module has been enabled, it waits for a START condition to occur. Following the START condition, the 8-bits are shifted into the SSPSR register. All incoming bits are sampled with the rising edge of the clock (SCL) line. The value of register SSPSR<7:1> is compared to the value of the SSPADD register. The address is compared on the falling edge of the eighth clock (SCL) pulse. If the addresses match, and the BF and SSPOV bits are clear, the following events occur: - The SSPSR register value is loaded into the SSPBUF register on the falling edge of the 8th SCL pulse. - The buffer full bit, BF is set on the falling edge of the 8th SCL pulse. - c) An ACK pulse is generated. - d) SSP interrupt flag bit, SSPIF (PIR2<7>) is set (interrupt is generated if enabled) - on the falling edge of the 9th SCL pulse. In 10-bit address mode, two address bytes need to be received by the slave. The five Most Significant bits (MSbs) of the first address byte specify if this is a 10-bit address. Bit $R/\overline{W}$ (SSPSTAT<2>) must specify a write so the slave device will receive the second address byte. For a 10-bit address the first byte would equal '1111 0 A9 A8 0', where A9 and A8 are the two MSbs of the address. The sequence of events for a 10-bit address is as follows, with steps 7- 9 for slave-transmitter: - Receive first (high) byte of Address (bits SSPIF, BF, and bit UA (SSPSTAT<1>) are set). - Update the SSPADD register with second (low) byte of Address (clears bit UA and releases the SCL line). - Read the SSPBUF register (clears bit BF) and clear flag bit SSPIF. - Receive second (low) byte of Address (bits SSPIF, BF, and UA are set). - Update the SSPADD register with the first (high) byte of Address. This will clear bit UA and release the SCL line. - Read the SSPBUF register (clears bit BF) and clear flag bit SSPIF. - 7. Receive Repeated Start condition. - Receive first (high) byte of Address (bits SSPIF and BF are set). - Read the SSPBUF register (clears bit BF) and clear flag bit SSPIF. Note: Following the Repeated Start condition (step 7) in 10-bit mode, the user only needs to match the first 7-bit address. The user does not update the SSPADD for the second half of the address. ### 15.2.1.2 SLAVE RECEPTION When the $R/\overline{W}$ bit of the address byte is clear and an address match occurs, the $R/\overline{W}$ bit of the SSPSTAT register is cleared. The received address is loaded into the SSPBUF register. When the address byte overflow condition exists, then no acknowledge (ACK) pulse is given. An overflow condition is defined as either bit BF (SSPSTAT<0>) is set or bit SSPOV (SSPCON1<6>) is set. An SSP interrupt is generated for each data transfer byte. Flag bit SSPIF (PIR2<7>) must be cleared in software. The SSPSTAT register is used to determine the status of the received byte. Note: The SSPBUF will be loaded if the SSPOV bit is set and the BF flag is cleared. If a read of the SSPBUF was performed, but the user did not clear the state of the SSPOV bit before the next receive occured. The ACK is not sent and the SSPBUF is updated. # TABLE 15-2: DATA TRANSFER RECEIVED BYTE ACTIONS | | its as Data<br>is Received | | Generate ACK | Set bit SSPIF | |----|----------------------------|----------------|--------------|-----------------------------------| | BF | SSPOV | SSPSR → SSPBUF | Pulse | (SSP Interrupt occurs if enabled) | | 0 | 0 | Yes | Yes | Yes | | 1 | 0 | No | No | Yes | | 1 | 1 | No | No | Yes | | 0 | 1 | Yes | No | Yes | Note 1: Shaded cells show the conditions where the user software did not properly clear the overflow condition. ### 15.2.1.3 SLAVE TRANSMISSION When the R/W bit of the incoming address byte is set and an address match occurs, the R/W bit of the SSPSTAT register is set. The received address is loaded into the SSPBUF register. The ACK pulse will be sent on the ninth bit, and the SCLpin is held low. The transmit data must be loaded into the SSPBUF register, which also loads the SSPSR register. Then SCL pin should be enabled by setting bit CKP (SSPCON1<4>). The master must monitor the SCL pin prior to asserting another clock pulse. The slave devices may be holding off the master by stretching the clock. The eight data bits are shifted out on the falling edge of the SCL input. This ensures that the SDA signal is valid during the SCL high time (Figure 15-16). An SSP interrupt is generated for each data transfer byte. The SSPIF flag bit must be cleared in software, and the SSPSTAT register is used to determine the status of the byte transfer. The SSPIF flag bit is set on the falling edge of the ninth clock pulse. As a slave-transmitter, the $\overline{ACK}$ pulse from the master-receiver is latched on the rising edge of the ninth SCL input pulse. If the SDA line was high (not $\overline{ACK}$ ), then the data transfer is complete. When the not $\overline{ACK}$ is latched by the slave, the slave logic is reset and the slave then monitors for another occurrence of the START bit. If the SDA line was low ( $\overline{ACK}$ ), the transmit data must be loaded into the SSPBUF register, which also loads the SSPSR register. Then the SCL pin should be enabled by setting the CKP bit. # FIGURE 15-15: I<sup>2</sup>C WAVEFORMS FOR RECEPTION (7-BIT ADDRESS) # FIGURE 15-16: I<sup>2</sup>C WAVEFORMS FOR TRANSMISSION (7-BIT ADDRESS) #### 15.2.2 GENERAL CALL ADDRESS SUPPORT The addressing procedure for the I<sup>2</sup>C bus is such that the first byte after the START condition usually determines which device will be the slave addressed by the master. The exception is the general call address which can address all devices. When this address is used, all devices should, in theory, respond with an acknowledge. The general call address is one of eight addresses reserved for specific purposes by the $I^2C$ protocol. It consists of all 0's with $R/\overline{W} = 0$ The general call address is recognized when the General Call Enable bit (GCEN) is enabled (SSPCON2<7> is set). Following a start-bit detect, 8-bits are shifted into SSPSR and the address is compared against SSPADD, and is also compared to the general call address, fixed in hardware. If the general call address matches, the SSPSR is transfered to the SSPBUF, the BF flag is set (eighth bit), and on the falling edge of the ninth bit (ACK bit) the SSPIF flag is set. When the interrupt is serviced. The source for the interrupt can be checked by reading the contents of the SSPBUF to determine if the address was device specific or a general call address. In 10-bit mode, the SSPADD is required to be updated for the second half of the address to match, and the UA bit is set (SSPSTAT<1>). If the general call address is sampled when GCEN is set while the slave is configured in 10-bit address mode, then the second half of the address is not necessary, the UA bit will not be set, and the slave will begin receiving data after the acknowledge (Figure 15-19). FIGURE 15-19: SLAVE MODE GENERAL CALL ADDRESS SEQUENCE (7 OR 10-BIT MODE) ## 15.2.3 SLEEP OPERATION 15.2.4 EFFECTS OF A RESET While in sleep mode, the I<sup>2</sup>C module can receive addresses or data, and when an address match or complete byte transfer occurs wake the processor from sleep (if the SSP interrupt is enabled). A reset diables the SSP module and terminates the current transfer. TABLE 15-3: REGISTERS ASSOCIATED WITH I2C OPERATION | Address | Name | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 | POR, BOR | MCLR, WDT | |---------------|---------|----------|---------------|-----------|-----------|-------|--------|-------|-------|-----------|-----------| | 07h, Unbanked | INTSTA | PEIF | T0CKIF | TOIF | INTF | PEIE | T0CKIE | T0IE | INTE | 0000 0000 | 0000 0000 | | 10h, Bank 4 | PIR2 | SSPIF | BCLIF | ADIF | _ | CA4IF | CA3IF | TX2IF | RC2IF | 000- 0000 | 000- 0000 | | 11h, Bank 4 | PIE2 | SSPIE | BCLIE | ADIE | _ | CA4IE | CA3IE | TX2IE | RC2IE | 000- 0000 | 000- 0000 | | 10h. Bank 6 | SSPADD | Synchro | nous Serial P | 0000 0000 | 0000 0000 | | | | | | | | 14h, Bank 6 | SSPBUF | Synchroi | nous Serial P | xxxx xxxx | uuuu uuuu | | | | | | | | 11h, Bank 6 | SSPCON1 | WCOL | SSPOV | SSPEN | CKP | SSPM3 | SSPM2 | SSPM1 | SSPM0 | 0000 0000 | 0000 0000 | | 12h, Bank 6 | SSPCON2 | GCEN | ACKSTAT | ACKDT | ACKEN | RCEN | PEN | RSEN | SEN | 0000 0000 | 0000 0000 | | 13h, Bank 6 | SSPSTAT | SMP | CKE | D/Ā | Р | S | R/W | UA | BF | 0000 0000 | 0000 0000 | Legend: x = unknown, u = unchanged, - = unimplemented read as '0'. Shaded cells are not used by the SSP in I2C mode. #### 15.2.5 MASTER MODE Master mode of operation is supported by interrupt generation on the detection of the START and STOP conditions. The STOP (P) and START (S) bits are cleared from a reset or when the MSSP module is disabled. Control of the I<sup>2</sup>C bus may be taken when the P bit is set, or the bus is idle with both the S and P bits clear. In master mode, the SCL and SDA lines are manipulated by the MSSP hardware. The following events will cause SSP Interrupt Flag bit, SSPIF, to be set (SSP Interrupt if enabled): - START condition - STOP condition - · Data transfer byte transmitted/received - · Acknowledge transmit - · Repeated Start FIGURE 15-20: SSP BLOCK DIAGRAM (I<sup>2</sup>C MASTER MODE) #### 15.2.6 MULTI-MASTER MODE In multi-master mode, the interrupt generation on the detection of the START and STOP conditions allows the determination of when the bus is free. The STOP (P) and START (S) bits are cleared from a reset or when the MSSP module is disabled. Control of the I<sup>2</sup>C bus may be taken when bit P (SSPSTAT<4>) is set, or the bus is idle with both the S and P bits clear. When the bus is busy, enabling the SSP Interrupt will generate the interrupt when the STOP condition occurs. In multi-master operation, the SDA line must be monitored, for abitration, to see if the signal level is the expected output level. This check is performed in hardware, with the result placed in the BCLIF bit. The states where arbitration can be lost are: - Address Transfer - Data Transfer - · A Start Condition - · A Repeated Start Condition - · An Acknowledge Condition #### 15.2.7 I2C MASTER MODE SUPPORT Master Mode is enabled by setting and clearing the appropriate SSPM bits in SSPCON1 and by setting the SSPEN bit. Once master mode is enabled, the user has six options. - Assert a start condition on SDA and SCL. - Assert a Repeated Start condition on SDA and - Write to the SSPBUF register initiating transmission of data/address. - Generate a stop condition on SDA and SCL. - Configure the I<sup>2</sup>C port to receive data. - Generate an Acknowledge condition at the end of a received byte of data. Note: The MSSP Module when configured in I<sup>2</sup>C Master Mode does not allow queueing of events. For instance: The user is not allowed to initiate a start condition, and immediately write the SSPBUF register to initiate transmission before the START condition is complete. In this case the SSPBUF will not be written to, and the to the SSPBUF did not occur. WCOL bit will be set, indicating that a write #### 15.2.7.1 I2C MASTER MODE OPERATION The master device generates all of the serial clock pulses and the START and STOP conditions. A transfer is ended with a STOP condition or with a Repeated Start condition. Since the Repeated Start condition is also the beginning of the next serial transfer, the I<sup>2</sup>C bus will not be released. In Master Transmitter mode serial data is output through SDA, while SCL outputs the serial clock. The first byte transmitted contains the slave address of the receiving device, (7 bits) and the Read/Write ( $R\overline{W}$ ) bit. In this case the $R\overline{W}$ bit will be logic '0'. Serial data is transmitted 8 bits at a time. After each byte is transmitted, an acknowledge bit is received. START and STOP conditions are output to indicate the beginning and the end of a serial transfer. In Master receive mode the first byte transmitted contains the slave address of the transmitting device (7 bits) and the $R/\overline{W}$ bit. In this case the $R/\overline{W}$ bit will be logic '1'. Thus the first byte transmitted is a 7-bit slave address followed by a '1' to indicate receive bit. Serial data is received via SDA while SCL outputs the serial clock. Serial data is received 8 bits at a time. After each byte is received, an acknowledge bit is transmitted. START and STOP conditions indicate the beginning and end of transmission. The baud rate generator used for SPI mode operation is now used to set the SCL clock frequency for either 100 kHz, 400 kHz, or 1 MHz I<sup>2</sup>C operation. The baud rate generator reload value is contained in the lower 7 bits of the SSPADD register. The baud rate generator will automatically begin counting on a write to the SSPBUF. Once the given operation is complete (i.e. transmission of the last data bit is followed by ACK) the internal clock will automatically stop counting and the SCL pin will remain in its last state A typical transmit sequence would go as follows: - The user generates a Start Condition by setting the START enable bit (SEN) in SSPCON2. - SSPIF is set. The module will wait the required start time before any other operation takes place. - The user loads the SSPBUF with address to transmit. - Address is shifted out the SDA pin until all 8 bits are transmitted. - e) The MSSP Module shifts in the ACK bit from the slave device, and writes its value into the SSPCON2 register ( SSPCON2<6>). - f) The module generates an interrupt at the end of the ninth clock cycle by setting SSPIF. - g) The user loads the SSPBUF with eight bits of data. - h) DATA is shifted out the SDA pin until all 8 bits are transmitted. - The MSSP Module shifts in the ACK bit from the slave device, and writes its value into the SSPCON2 register (SSPCON2<6>). - j) The MSSP module generates an interrupt at the end of the ninth clock cycle by setting the SSPIF hit - k) The user generates a STOP condition by setting the STOP enable bit PEN in SSPCON2. - Interrupt is generated once the STOP condition is complete. #### 15.2.8 BAUD RATE GENERATOR In I<sup>2</sup>C master mode, the reload value for the BRG is located in the lower 7 bits of the SSPADD register (Figure 15-21). When the BRG is loaded with this value, the BRG counts down to 0 and stops until another reload has taken place. The BRG count is decremented twice per instruction cycle (TCY), on the Q2 and Q4 clock. In I<sup>2</sup>C master mode, the BRG is reloaded automatically. If Clock Arbitration is taking place for instance, the BRG will be reloaded when the SCL pin is sampled high (Figure 15-22). # FIGURE 15-21: BAUD RATE GENERATOR BLOCK DIAGRAM #### FIGURE 15-22: BAUD RATE GENERATOR TIMING WITH CLOCK ARBITRATION # 15.2.9 I<sup>2</sup>C MASTER MODE START CONDITION TIMING To initiate a START condition the user sets the start condition enable bit. SEN (SSPCON2<0>). If the SDA and SCL pins are sampled high, the baud rate generator is re-loaded with the contents of SSPADD<6:0>, and starts its count. If SCL and SDA are both sampled high when the baud rate generator times out $(T_{RRG})$ , the SDA pin is driven low. The action of the SDA being driven low while SCL is high is the START condition. and causes the S bit (SSPSTAT<3>) to be set. Following this, the baud rate generator is reloaded with the contents of SSPADD<6:0> and resumes its count. When the baud rate generator times out (T<sub>BRG</sub>) the SEN bit (SSPCON2<0>) will be automatically cleared by hardware, the baud rate generator is suspended leaving the SDA line held low, and the START condition is complete. Note: If at the beginning of START condition the SDA and SCL pins are already sampled low, or if during the START condition the SCL line is sampled low before the SDA line is driven low, a bus collision occurs, the Bus Collision Interrupt Flag (BCLIF) is set, the START condition is aborted, and the I<sup>2</sup>C module is reset into its IDLE state. # 15.2.9.1 WCOL STATUS FLAG If the user writes the SSPBUF when an START sequence is in progress, then WCOL is set and the contents of the buffer are unchanged (the write doesn't occur). Note: Because queueing of events is not allowed, writing to the lower 5 bits of SSPCON2 is disabled until the START condition is complete. # FIGURE 15-23: FIRST START BITTIMING FIGURE 15-24: START CONDITION FLOWCHART ## 15.2.10 I2C MASTER MODE REPEATED START **CONDITION TIMING** A Repeated Start condition occurs when the RSEN bit (SSPCON2<1>) is programmed high and the I2C module is in the idle state. When the RSEN bit is set, the SCL pin is asserted low. When the SCL pin is sampled low, the baud rate generator is loaded with the contents of SSPADD<6:0>, and begins counting. The SDA pin is released (brought high) for one baud rate generator count (T<sub>BRG</sub>). When the baud rate generator times out, if SDA is sampled high, the SCL pin will be de-asserted (brought high). When SCL is sampled high the baud rate generator is re-loaded with the contents of SSPADD<6:0> and begins counting. and SCL must be sampled high for one T<sub>BRG</sub>. This action is then followed by assertion of the SDA pin (SDA is low) for one T<sub>BRG</sub> while SCL is high. Following this, the RSEN bit in the SSPCON2 register will be automatically cleared, and the baud rate generator is not reloaded, leaving the SDA pin held low. As soon as a start condition is detected on the SDA and SCL pins, the S bit (SSPSTAT<3>) will be set. The SSPIF bit will not be set until the baud rate generator has timed-out. Note 1: If the RSEN is programmed while any other event is in progress, it will not take effect. Note 2: A bus collision during the Repeated Start condition occurs if: - SDA is sampled low when SCL goes from low to high. - · SCL goes low before SDA is asserted low. This may indicate that another master is attempting to transmit a data "1". Immediately following the SSPIF bit getting set. the user may write the SSPBUF with the 7-bit address in 7-bit mode, or the default first address in 10-bit mode. After the first eight bits are transmitted and an ACK is received, the user may then transmit an additional eight bits of address (10-bit mode) or eight bits of data (7-bit mode). #### 15.2.10.1 WCOL STATUS FLAG Note: If the user writes the SSPBUF when a Repeated Start sequence is in progress, then WCOL is set and the contents of the buffer are unchanged (the write doesn't occur). > Because queueing of events allowed, writing of the lower 5 bits of SSPCON2 is disabled until the Repeated Start condition is complete. ## FIGURE 15-25: REPEAT START CONDITION WAVEFORM FIGURE 15-27: REPEATED START CONDITION FLOWCHART (PAGE 2) В C Α Yes No, No BRG No SDA = 0? SCL = 1? rollover? Yes Yes Reset BRG Force SDA = 0, Load BRG with SSPADD<6:0> Set S No BRG No SCL = '0'? rollover? Yes Yes Force SCL = 0, Repeated Start condition done, Clear RSEN, Set SSPIF. Reset BRG #### 15.2.11 I2C MASTER MODE TRANSMISSION Transmission of a data byte, a 7-bit address, or either half of a 10-bit address is accomplished by simply writing a value to SSPBUF register. This action will set the buffer full flag (BF) and allow the baud rate generator to begin counting and start the next transmission. Each bit of address/data will be shifted out onto the SDA pin after the falling edge of SCL is asserted (see data hold time spec). SCL is held low for one baud rate generator roll over count (T<sub>BRG</sub>). Data should be valid before SCL is released high (see Data setup time spec). When the SCL pin is released high, it is held that way for TBRG, the data on the SDA pin must remain stable for that duration and some hold time after the next falling edge of SCL. After the eighth bit is shifted out (the falling edge of the eighth clock), the BF flag is cleared and the master releases SDA allowing the slave device being addressed to respond with an ACK bit during the ninth bit time, if an address match occurs or if data was received properly. The status of ACK is read into the ACKDT on the falling edge of the ninth clock. If the master receives an acknowledge, the acknowledge status bit (AKSTAT) is cleared. If not, the bit is set. After the ninth clock the SSPIF is set, and the master clock (baud rate generator) is suspended until the next data byte is loaded into the SSPBUF leaving SCL low and SDA unchanged. (Figure 15-29) After the write to the SSPBUF, each bit of address will be shifted out on the falling edge of SCL until all seven address bits and the R/W bit are completed. On the falling edge of the eighth clock the master will de-assert the SDA pin allowing the slave to respond with an acknowledge. On the falling edge of the ninth clock the master will sample the SDA pin to see if the address was recognized by a slave. The status of the ACK bit is loaded into the ACKSTAT status bit (SSPCON2<6>). Following the falling edge of the ninth clock transmission of the address, the SSPIF is set, the BF flag is cleared, and the baud rate generator is turned off until another write to the SSPBUF takes place, holding SCL low and allowing SDA to float. #### 15.2.11.1 BF STATUS FLAG In transmit mode, the BF bit (SSPSTAT<0>) is set when the CPU writes to SSPBUF and is cleared when all 8 bits are shifted out. #### 15.2.11.2 WCOL STATUS FLAG If the user writes the SSPBUF when a transmit is already in progress (i.e. SSPSR is still shifting out a data byte), then WCOL is set and the contents of the buffer are unchanged (the write doesn't occur). WCOL must be cleared in software. ### 15.2.11.3 AKSTAT STATUS FLAG In transmit mode, the AKSTAT bit (SSPCON2<6>) is cleared when the slave has sent an acknowledge $(\overline{ACK}=0)$ , and is set when the slave does not acknowledge $(\overline{ACK}=1)$ . A slave sends an acknowledge when it has recognized its address (including a general call), or when the slave has properly received its data. FIGURE 15-28: MASTER TRANSMIT FLOWCHART # PIC17C7XX #### 15.2.12 I2C MASTER MODE RECEPTION Master mode reception is enabled by programming the receive enable bit, RCEN (SSPCON2<3>). Note: The SSP Module must be in an IDLE STATE before the RCEN bit is set, or the RCEN bit will be disregarded. The baud rate generator begins counting, and on each rollover, the state of the SCL pin changes (high to low/low to high), and data is shifted into the SSPSR. After the falling edge of the eighth clock, the receive enable flag is automatically cleared, the contents of the SSPSR are loaded into the SSPBUF, the BF flag is set, the SSPIF is set, and the baud rate generator is suspended from counting, holding SCL low. The SSP is now in IDLE state, awaiting the next command. When the buffer is read by the CPU, the BF flag is automatically cleared. The user can then send an acknowledge bit at the end of reception, by setting the acknowledge sequence enable bit. ACKEN (SSPCON2<4>). #### 15.2.12.1 BF STATUS FLAG In receive operation, BF is set when an address or data byte is loaded into SSPBUF from SSPSR. It is cleared when SSPBUF is read #### 15.2.12.2 SSPOV STATUS FLAG In receive operation, SSPOV is set when 8 bits are received into the SSPSR, and the BF flag is already set from a previous reception. #### 15.2.12.3 WCOL STATUS FLAG If the user writes the SSPBUF when a receive is already in progress (i.e. SSPSR is still shifting in a data byte), then WCOL is set and the contents of the buffer are unchanged (the write doesn't occur). FIGURE 15-30: MASTER RECEIVER FLOWCHART Idle mode RCEN = 1 Num\_Clocks = 0, Release SDA Force SCL=0, Load BRG w/ SSPADD<6:0>, start count BRG rollover? Yes Release SCL (Clock Arbitration) No SCL = 1? Yes Sample SDA, Shift data into SSPSR Load BRG with SSPADD<6:0>, start count. BRG rollover? No SCL = 0? Yes Yes Num\_Clocks = Num\_Clocks + 1 Num\_Clocks = 8? Yes Force SCL = 0, Set SSPIF, Set BF. Move contents of SSPSR into SSPBUF, Clear RCEN. © 1998 Microchip Technology Inc. #### 15.2.13 ACKNOWLEDGE SEQUENCE TIMING An acknowledge sequence is enabled by setting the acknowledge sequence enable bit, ACKEN (SSPCON2<4>). When this bit is set, the SCL pin is pulled low and the contents of the acknowledge data bit is presented on the SDA pin. If the user wishes to generate an acknowledge, then the ACKDT bit should be cleared. If not, the user should set the ACKDT bit before starting an acknowledge sequence. The baud rate generator then counts for one rollover period (T<sub>BRG</sub>), and the SCL pin is de-asserted (pulled high). When the SCL pin is sampled high (clock arbitration), the baud rate generator counts for $T_{\mbox{\footnotesize{BRG}}}$ . The SCL pin is then pulled low. Following this, the ACKEN bit is automatically cleared, the baud rate generator is turned off, and the SSP module then goes into IDLE mode. (Figure 15-32) #### 15.2.13.1 WCOL STATUS FLAG If the user writes the SSPBUF when an acknowledge sequence is in progress, then WCOL is set and the contents of the buffer are unchanged (the write doesn't occur). ## FIGURE 15-32: ACKNOWLEDGE SEQUENCE WAVEFORM FIGURE 15-33: ACKNOWLEDGE FLOWCHART #### 15.2.14 STOP CONDITION TIMING A stop bit is asserted on the SDA pin at the end of a receive/transmit by setting the Stop Sequence Enable bit PEN (SSPCON2<2>). At the end of a receive/transmit the SCL line is held low after the falling edge of the ninth clock. When the PEN bit is set, the master will assert the SDA line low . When the SDA line is sampled low, the baud rate generator is reloaded and counts down to 0. When the baud rate generator times out, the SCL pin will be brought high, and one $T_{BRG}$ (baud rate generator rollover count) later, the SDA pin will be de-asserted. When the SDA pin is sampled high while SCL is high, the P bit (SSP-STAT<4>) is set. A TBRG later the PEN bit is cleared and the SSPIF bit is set. (Figure 15-34) Whenever the firmware decides to take control of the bus, it will first determine if the bus is busy by checking the S and P bits in the SSPSTAT register. If the bus is busy, then the CPU can be interrupted (notified) when a Stop bit is detected (i.e. bus is free). #### 15.2.14.1 WCOL STATUS FLAG If the user writes the SSPBUF when a STOP sequence is in progress, then WCOL is set and the contents of the buffer are unchanged (the write doesn't occur). # FIGURE 15-34: STOP CONDITION RECEIVE OR TRANSMIT MODE # FIGURE 15-35: STOP CONDITION FLOWCHART #### 15.2.15 CLOCK ARBITRATION Clock arbitration occurs when the master during any receive, transmit, or repeated start/stop condition de-asserts the SCL pin (SCL allowed to float high). When the SCL pin is allowed to float high, the baud rate generator (BRG) is suspended from counting until the SCL pin is actually sampled high. When the SCL pin is sampled high, the baud rate generator is reloaded with the contents of SSPADD<6:0> and begins counting. This ensures that the SCL high time will always be at least one BRG rollover count in the event that the clock is held low by an external device. (Figure 15-36) #### 15.2.16 SLEEP OPERATION While in sleep mode, the I<sup>2</sup>C module can receive addresses or data, and when an address match or complete byte transfer occurs wake the processor from sleep ( if the SSP interrupt is enabled). #### 15.2.17 EFFECTS OF A RESET A reset disables the SSP module and terminates the current transfer. ## FIGURE 15-36: CLOCK ARBITRATION TIMING IN MASTER TRANSMIT MODE # PIC17C7XX # 15.2.18 MULTI -MASTER COMMUNICATION, BUS COLLISION, AND BUS ARBITRATION Multi-Master mode support is achieved by bus arbitration. When the master outputs address/data bits onto the SDA pin, arbitration takes place when the master outputs a '1' on SDA by letting SDA float high and another master asserts a '0'. When the SCL pin floats high, data should be stable. If the expected data on SDA is a '1' and the data sampled on the SDA pin = '0', then a bus collision has taken place. The master will set the Bus Collision Interrupt Flag, BCLIF and reset the I<sup>2</sup>C port to its IDLE state. (Figure 15-37). If a transmit was in progress when the bus collision occurred, the transmission is halted, the BF flag is cleared, the SDA and SCL lines are de-asserted, and the SSPBUF can be written to. When the user services the bus collision interrupt service routine, and if the I<sup>2</sup>C bus is free, the user can resume communication by asserting a START condition. If a START, Repeated Start, STOP, or Acknowledge condition was in progress when the bus collision occurred, the condition is aborted, the SDA and SCL lines are de-asserted, and the respective control bits in the SSPCON2 register are cleared. When the user services the bus collision interrupt service routine, and if the I<sup>2</sup>C bus is free, the user can resume communication by asserting a START condition. The Master will continue to monitor the SDA and SCL pins, and if a STOP condition occurs, the SSPIF bit will be set. A write to the SSPBUF will start the transmission of data at the first data bit, regardless of where the transmitter left off when bus collision occurred. In multi-master mode, the interrupt generation on the detection of start and stop conditions allows the determination of when the bus is free. Control of the I<sup>2</sup>C bus can be taken when the P bit is set in the SSPSTAT register, or the bus is idle and the S and P bits are cleared. ## FIGURE 15-37: BUS COLLISION TIMING FOR TRANSMIT AND ACKNOWLEDGE # 15.2.18.1 BUS COLLISION DURING A START CONDITION During a START condition, a bus collision occurs if: - a) SDA or SCL are sampled low at the beginning of the START condition (Figure 15-38) - SCL is sampled low before SDA is asserted low. (Figure 15-39) During a START condition both the SDA and the SCL pins are monitored. If: the SDA pin is already low or the SCL pin is already low, then: the START condition is aborted, and the BCLIF flag is set, and the SSP module is reset to its IDLE state (Figure 15-38). The START condition begins with the SDA and SCL pins de-asserted. When the SDA pin is sampled high, the baud rate generator is loaded from SSPADD<6:0> and counts down to 0. If the SCL pin is sampled low while SDA is high, a bus collision occurs, because it is assumed that another master is attempting to drive a data '1' during the START condition. If the SDA pin is sampled low during this count, the BRG is reset and the SDA line is asserted early (Figure 15-40). If however a '1' is sampled on the SDA pin, the SDA pin is asserted low at the end of the BRG count. The baud rate generator is then reloaded and counts down to 0, and during this time, if the SCL pins is sampled as '0', a bus collision does not occur. At the end of the BRG count the SCL pin is asserted low. Note: The reason that bus collision is not a factor during a START condition is that no two bus masters can assert a START condition at the exact same time. Therefore, one master will always assert SDA before the other. This condition does not cause a bus collision because the two masters must be allowed to arbitrate the first address following the START condition, and if the address is the same, arbitration must be allowed to continue into the data portion, REPEATED START, or STOP conditions. FIGURE 15-38: BUS COLLISION DURING START CONDITION (SDA ONLY) # FIGURE 15-39: BUS COLLISION DURING START CONDITION (SCL = 0) # FIGURE 15-40: BRG RESET DUE TO SDA COLLISION DURING START CONDITION # 15.2.18.2 BUS COLLISION DURING A REPEATED START CONDITION During a Repeated Start condition, a bus collision occurs if: - a) A low level is sampled on SDA when SCL goes from low level to high level. - SCL goes low before SDA is asserted low, indicating that another master is attempting to transmit a data '1'. When the user de-asserts SDA and the pin is allowed to float high, the BRG is loaded with SSPADD<6:0>, and counts down to 0. The SCL pin is then de-asserted, and when sampled high, the SDA pin is sampled. If SDA is low, a bus collision has occurred (i.e. another master is attempting to transmit a data '0'). If however SDA is sampled high then the BRG is reloaded and begins counting. If SDA goes from high to low before the BRG times out, no bus collision occurs, because no two masters can assert SDA at exactly the same time. If, however, SCL goes from high to low before the BRG times out and SDA has not already been asserted, then a bus collision occurs. In this case, another master is attempting to transmit a data '1' during the Repeated Start condition. If at the end of the BRG time out both SCL and SDA are still high, the SDA pin is driven low, the BRG is reloaded, and begins counting. At the end of the count, regardless of the status of the SCL pin, the SCL pin is driven low and the Repeated Start condition is complete. (Figure 15-41) FIGURE 15-41: BUS COLLISION DURING A REPEATED START CONDITION (CASE 1) FIGURE 15-42: BUS COLLISION DURING REPEATED START CONDITION (CASE 2) # PIC17C7XX # 15.2.18.3 BUS COLLISION DURING A STOP CONDITION Bus collision occurs during a STOP condition if: - After the SDA pin has been de-asserted and allowed to float high, SDA is sampled low after the BRG has timed out. - After the SCL pin is de-asserted, SCL is sampled low before SDA goes high. The STOP condition begins with SDA asserted low. When SDA is sampled low, the SCL pin is allow to float. When the pin is sampled high (clock arbitration), the baud rate generator is loaded with SSPADD<6:0> and counts down to 0. After the BRG times out SDA is sampled. If SDA is sampled low, a bus collision has occurred. This is due to another master attempting to drive a data '0'. If the SCL pin is sampled low before SDA is allowed to float high, a bus collision occurs. This is another case of another master attempting to drive a data '0'. (Figure 15-43) # FIGURE 15-43: BUS COLLISION DURING A STOP CONDITION (CASE 1) # FIGURE 15-44: BUS COLLISION DURING A STOP CONDITION (CASE 2) #### 15.3 Connection Considerations for I<sup>2</sup>C Bus For standard-mode I2C bus devices, the values of resistors R<sub>p</sub> R<sub>s</sub>in Figure 15-45 depends on the following parameters - · Supply voltage - · Bus capacitance - Number of connected devices (input current + leakage current). The supply voltage limits the minimum value of resistor $R_p$ due to the specified minimum sink current of 3 mA at Vol max = 0.4V for the specified output stages. For example, with a supply voltage of $VDD = 5V \pm 10\%$ and Vol max = 0.4V at 3 mA, R<sub>p min</sub> = (5.5-0.4)/0.003 = 1.7 k $\Omega$ . VDD as a function of $R_p$ is shown in Figure 15-45. The desired noise margin of 0.1VDD for the low level, limits the maximum value of $R_s$ . Series resistors are optional and used to improve ESD susceptibility. The bus capacitance is the total capacitance of wire, connections, and pins. This capacitance limits the maximum value of $R_p$ due to the specified rise time (Figure 15-45). The SMP bit is the slew rate control enabled bit. This bit is in the SSPSTAT register, and controls the slew rate of the I/O pins when in I2C mode (master or slave). # FIGURE 15-45: SAMPLE DEVICE CONFIGURATION FOR I<sup>2</sup>C BUS # 15.4 Example Program Example 15-2 shows MPLAB-C17 'C' code for using the I<sup>2</sup>C module in master mode to communicate with a 24LC01B serial EEPROM. This example uses the PICmicro 'C' libraries included with MPLAB-C17. # EXAMPLE 15-2: INTERFACING TO A 24LC01B SERIAL EEPROM (USING MPLAB-C17) ``` // Include necessary header files #include <p17c756.h> // Processor header file // Delay routines header file #include <delays.h> // Standard Library header file #include <stdlib.h> #include <i2c16.h> // I2C routines header file #define CONTROL 0xa0 // Control byte definition for 24LC01B // Function declarations void main(void); void WritePORTD(static unsigned char data); void ByteWrite(static unsigned char address, static unsigned char data); unsigned char ByteRead(static unsigned char address); void ACKPoll(void); // Main program void main(void) static unsigned char address; // I2C address of 24LC01B static unsigned char datao; // Data written to 24LC01B static unsigned char datai; // Data read from 24LC01B address = 0; // Preset address to 0 OpenI2C(MASTER, SLEW ON); // Configure I2C Module Master mode, Slew rate control on SSPADD = 39; // Configure clock for 100KHz while(address<128) // Loop 128 times, 24LC01B is 128x8 datao = PORTB; do ByteWrite(address, datao); // Write data to EEPROM ACKPoll(); // Poll the 24LC01B for state datai = ByteRead(address); // Read data from EEPROM into SSPBUF } while(datai != datao); // Loop as long as data not correctly // written to 24LC01B address++; // Increment address while(1) // Done writing 128 bytes to 24LC01B, Loop forever { Nop(); ``` # EXAMPLE 15-2: INTERFACING TO A 24LC01B SERIAL EEPROM (USING MPLAB-C17) (Cont.'d) ``` // Writes the byte data to 24LC01B at the specified address void ByteWrite(static unsigned char address, static unsigned char data) StartI2C(); // Send start bit TdleT2C(); // Wait for idle condition WriteI2C(CONTROL); // Send control byte IdleI2C(); // Wait for idle condition if (!SSPCON2bits.ACKSTAT) // If 24LC01B ACKs // Send control byte WriteI2C(address); IdleI2C(); // Wait for idle condition if (!SSPCON2bits.ACKSTAT) // If 24LC01B ACKs WriteI2C(data); // Send data // Wait for idle condition TdleT2C(); StopI2C(); // Send stop bit IdleI2C(); // Wait for idle condition return; } // Reads a byte of data from 24LC01B at the specified address unsigned char ByteRead(static unsigned char address) StartI2C(); // Send start bit IdleI2C(); // Wait for idle condition WriteI2C(CONTROL); // Send control byte IdleI2C(); // Wait for idle condition if (!SSPCON2bits.ACKSTAT) // If the 24LC01B ACKs WriteI2C(address); // Send address // Wait for idle condition IdleI2C(); // If the 24LC01B ACKs if (!SSPCON2bits.ACKSTAT) { RestartI2C(); // Send restart IdleI2C(); // Wait for idle condition // Send control byte with R/W set WriteI2C(CONTROL+1); IdleI2C(); // Wait for idle condition if (!SSPCON2bits.ACKSTAT) // If the 24LC01B ACKs getcI2C(); // Read a byte of data from 24LC01B IdleI2C(); // Wait for idle condition // Send a NACK to 24LC01B NotAckI2C(); IdleI2C(); // Wait for idle condition // Send stop bit StopI2C(); IdleI2C(); // Wait for idle condition } return(SSPBUF); ``` # EXAMPLE 15-2: INTERFACING TO A 24LC01B SERIAL EEPROM (USING MPLAB-C17) (Cont.'d) ``` void ACKPoll(void) StartI2C(); // Send start bit IdleI2C(); // Wait for idle condition WriteI2C(CONTROL); // Send control byte IdleI2C(); // Wait for idle condition // Poll the ACK bit coming from the 24LC01B // Loop as long as the 24LC01B NACKs while (SSPCON2bits.ACKSTAT) RestartI2C(); // Send a restart bit IdleI2C(); // Wait for idle condition WriteI2C(CONTROL); // Send control byte IdleI2C(); // Wait for idle condition IdleI2C(); // Wait for idle condition StopI2C(); // Send stop bit IdleI2C(); // Wait for idle condition return; ``` # 16.0 ANALOG-TO-DIGITAL CONVERTER (A/D) MODULE The analog-to-digital (A/D) converter module has twelve analog inputs for the PIC17C75X devices and sixteen for the PIC17C76X devices. The analog input charges a sample and hold capacitor. The output of the sample and hold capacitor is the input into the converter. The converter then generates a digital result of this analog level via successive approximation. This A/D conversion, of the analog input signal, results in a corresponding 10-bit digital number. The analog reference voltages (positive and negative supply) are software selectable to either the device's supply voltages (AVDD, AVss) or the voltage level on the RG3/AN0/VREF+ and RG2/AN1/VREF- pins. The A/D converter has a unique feature of being able to operate while the device is in SLEEP mode. To operate in sleep, the A/D clock must be derived from the A/D's internal RC oscillator. The A/D module has four registers. These registers are: - A/D Result High Register (ADRESH) - A/D Result Low Register (ADRESL) - A/D Control Register0 (ADCON0) - A/D Control Register1 (ADCON1) The ADCON0 register, shown in Figure 16-1, controls the operation of the A/D module. The ADCON1 register, shown in Figure 16-2, configures the functions of the port pins. The port pins can be configured as analog inputs (RG3 and RG2 can also be the voltage references) or as digital I/O. ## FIGURE 16-1: ADCON0 REGISTER (ADDRESS: 14h, BANK 5) ``` R/W-0 R/W-0 R/W-0 R/W-0 U-0 R/W-0 U-0 R/W-0 CHS3 CHS<sub>2</sub> CHS<sub>1</sub> CHS<sub>0</sub> GO/DONE ADON R = Readable bit W = Writable bit bit7 bit0 U = Unimplemented bit, read as '0' - n = Value at POR reset bit 7-4: CHS3:CHS0: Analog Channel Select bits 0000 = channel 0. (AN0) 0001 = channel 1. (AN1) 0010 = channel 2, (AN2) 0011 = channel 3, (AN3) 0100 = channel 4, (AN4) 0101 = channel 5. (AN5) 0110 = channel 6. (AN6) 0111 = channel 7. (AN7) 1000 = channel 8, (AN8) 1001 = channel 9, (AN9) 1010 = channel 10, (AN10) 1011 = channel 11, (AN11) 1100 = channel 12, (AN12) (PIC17C76X only) 1101 = channel 13. (AN13) (PIC17C76X only) 1110 = channel 14, (AN14) (PIC17C76X only) 1111 = channel 15, (AN15) (PIC17C76X only) 11xx = RESERVED, do not select (PIC17C75X only) bit 3: Unimplemented: Read as '0' bit 2: GO/DONE: A/D Conversion Status bit If ADON = 1 1 = A/D conversion in progress (setting this bit starts the A/D conversion which is automatically cleared by hardware when the A/D conversion is complete) 0 = A/D conversion not in progress bit 1: Unimplemented: Read as '0' bit 0: ADON: A/D On bit 1 = A/D converter module is operating 0 = A/D converter module is shutoff and consumes no operating current ``` # FIGURE 16-2: ADCON1 REGISTER (ADDRESS 15h, BANK 5) R/W-0 R/W-0 R/W-0 U-0 R/W-0 R/W-0 R/W-0 R/W-0 PCFG3 PCFG1 PCFG0 ADCS1 ADCS0 **ADFM** PCFG2 bit7 bit0 R = Readable bit W = Writable bit U = Unimplemented bit, read as '0' - n = Value at POR reset bit 7-6: ADCS1:ADCS0: A/D Conversion Clock Select bits 00 = Fosc/8 01 = Fosc/32 10 = Fosc/64 11 = FRC (clock derived from an internal RC oscillator) bit 5: ADFM: A/D Result format select 1 = Right justified. 6 Most Significant bits of ADRESH are read as '0'. 0 = Left justified. 6 Least Significant bits of ADRESL are read as '0'. bit 4: Unimplemented: Read as '0' bit 3-1: PCFG3:PCFG1: A/D Port Configuration Control bits | PCFG3:PCFG<br>1 | AN15 | AN14 | AN13 | AN12 | AN11 | AN10 | AN9 | AN8 | AN7 | AN6 | AN5 | AN4 | AN3 | AN2 | AN1 | AN0 | |-----------------|------|------|------|------|------|------|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----| | 000 | Α | Α | Α | Α | Α | Α | Α | Α | Α | Α | Α | Α | Α | Α | Α | Α | | 001 | D | Α | Α | Α | Α | Α | Α | Α | D | Α | Α | Α | Α | Α | Α | Α | | 010 | D | D | Α | Α | Α | Α | Α | Α | D | D | Α | Α | Α | Α | Α | Α | | 011 | D | D | D | Α | Α | Α | Α | Α | D | D | D | Α | Α | Α | Α | Α | | 100 | D | D | D | D | Α | Α | Α | Α | D | D | D | D | Α | Α | Α | Α | | 101 | D | D | D | D | D | Α | Α | Α | D | D | D | D | D | Α | Α | Α | | 110 | D | D | D | D | D | D | Α | Α | D | D | D | D | D | D | Α | Α | | 111 | D | D | D | D | D | D | D | D | D | D | D | D | D | D | D | D | A = Analog input D = Digital I/O bit 0: PCFG0: A/D Voltage Reference Select bit 1 = A/D reference is the VREF+ and VREF- pins 0 = A/D reference is AVDD and AVSS Note: When this bit is set, ensure that the A/D voltage reference specifications are met. The ADRESH:ADRESL registers contains the 10-bit result of the A/D conversion. When the A/D conversion is complete, the result is loaded into this A/D result reaister pair, the GO/DONE bit (ADCON0<2>) is cleared. and A/D interrupt flag bit ADIF is set. The block diagrams of the A/D module are shown in Figure 16-3. After the A/D module has been configured as desired, the selected channel must be acquired before the conversion is started. The analog input channels must have their corresponding DDR bits selected as inputs. To determine sample time, see Section 16.1. After this acquisition time has elapsed the A/D conversion can be started. The following steps should be followed for doing an A/D conversion: - 1. Configure the A/D module: - Configure analog pins / voltage reference / and digital I/O (ADCON1) - Select A/D input channel (ADCON0) - Select A/D conversion clock (ADCON0) - Turn on A/D module (ADCON0) - 2. Configure A/D interrupt (if desired): - · Clear ADIF bit - · Set ADIE bit - · Clear GLINTD bit - 3. Wait the required acquisition time. - Start conversion: - Set GO/DONE bit (ADCON0) - 5. Wait for A/D conversion to complete, by either: - Polling for the GO/DONE bit to be cleared - · Waiting for the A/D interrupt - Read A/D Result register pair (ADRESH:ADRESL), clear bit ADIF if required. - For next conversion, go to step 1 or step 2 as required. The A/D conversion time per bit is defined as TAD. A minimum wait of 2TAD is required before next acquisition starts. # FIGURE 16-3: A/D BLOCK DIAGRAM # PIC17C7XX Figure 16-4 shows the conversion sequence, and the terms that are used. Acquisition time is the time that the A/D module's holding capacitor is connected to the external voltage level. Then there is the conversion time of 12 TAD, which is started when the GO bit is set. The sum of these two times is the sampling time. There is a minimum acquisition time to ensure that the holding capacitor is charged to a level that will give the desired accuracy for the A/D conversion. # FIGURE 16-4: A/D CONVERSION SEQUENCE (see #### 16.1 A/D Acquisition Requirements For the A/D converter to meet its specified accuracy, the charge holding capacitor (Chold) must be allowed to fully charge to the input channel voltage level. The analog input model is shown in Figure 16-5. The source impedance (Rs) and the internal sampling switch (Rss) impedance directly affect the time required to charge the capacitor Chold. The sampling switch (Rss) impedance varies over the device voltage (VDD), Figure 16-5. The maximum recommended impedance for analog sources is 10 k $\Omega$ . As the impedance is decreased, the acquisition time may be decreased. After the analog input channel is selected (changed) this acquisition must be done before the conversion can be started. To calculate the minimum acquisition time, Equation 16-1 may be used. This equation assumes that 1/2 LSb error is used (1024 steps for the A/D). The 1/2 LSb error is the maximum error allowed for the A/D to meet its specified resolution. Example 16-1 shows the calculation of the minimum required acquisition time TACQ. This calculation is based on the following application system assumptions. $\begin{array}{lll} \text{CHOLD} & = & 120 \text{ pF} \\ \text{Rs} & = & 10 \text{ k}\Omega \\ \text{Conversion Error} & \leq & 1/2 \text{ LSb} \\ \end{array}$ VDD = $5V \rightarrow Rss = 7 \text{ k}\Omega$ graph in Figure 16-5) Temperature = 50°C (system max.) VHOLD = 0V @ time = 0 #### **EQUATION 16-1: ACQUISITION TIME** TACQ = Amplifier Settling Time + Holding Capacitor Charging Time + Temperature Coefficient = TAMP + TC + TCOFF #### **EQUATION 16-2: A/D MINIMUM CHARGING TIME** ``` VHOLD = (\text{VREF} - (\text{VREF}/2048)) \cdot (1 - e^{(-\text{Tc/CHOLD}(\text{RIC} + \text{RSS} + \text{RS}))}) or Tc = -(120 \text{ pF})(1 \text{ k}\Omega + \text{RSS} + \text{RS}) \ln(1/2047) ``` #### **EXAMPLE 16-1: CALCULATING THE MINIMUM REQUIRED ACQUISITION TIME** - Note 1: The reference voltage (VREF) has no effect on the equation, since it cancels itself out. - Note 2: The charge holding capacitor (CHOLD) is not discharged after each conversion. - Note 3: The maximum recommended impedance for analog sources is 10 k $\Omega$ . This is required to meet the pin leakage specification. - **Note 4:** After a conversion has completed, a 2.0TAD delay must complete before acquisition can begin again. During this time the holding capacitor is not connected to the selected A/D input channel. #### FIGURE 16-5: ANALOG INPUT MODEL #### 16.2 Selecting the A/D Conversion Clock The A/D conversion time per bit is defined as TAD. The A/D conversion requires a minimum 12TAD per 10-bit conversion. The source of the A/D conversion clock is software selected. The four possible options for TAD are: - 8Tosc - 32Tosc - 64Tosc - Internal RC oscillator For correct A/D conversions, the A/D conversion clock (TAD) must be selected to ensure a minimum TAD time of 1.6 $\mu s$ . Table 16-1 and Table 16-2 show the resultant TAD times derived from the device operating frequencies and the A/D clock source selected. These times are for standard voltage range devices. TABLE 16-1: TAD VS. DEVICE OPERATING FREQUENCIES (STANDARD DEVICES (C)) | AD Cloc | k Source (TAD) | Device Frequency | | | | | | | | |-----------|----------------|----------------------------|----------------------------|----------------------------|----------------------------|-------------------------|--|--|--| | Operation | ADCS1:ADCS0 | 33 MHz | 20 MHz | 5 MHz | 1.25 MHz | 333.33 kHz | | | | | 8Tosc | 00 | 242 ns <sup>(2)</sup> | 400 ns <sup>(2)</sup> | 1.6 μs | 6.4 μs | 24 μs | | | | | 32Tosc | 01 | 970 ns <sup>(2)</sup> | 1.6 μs | 6.4 μs | 25.6 μs <sup>(3)</sup> | 96 μs <sup>(3)</sup> | | | | | 64Tosc | 10 | 1.94 μs | 3.2 μs | 12.8 μs <sup>(3)</sup> | 51.2 μs <sup>(3)</sup> | 192 μs <sup>(3)</sup> | | | | | RC | 11 | 2 - 6 μs <sup>(1, 4)</sup> | 2 - 6 μs <sup>(1, 4)</sup> | 2 - 6 μs <sup>(1, 4)</sup> | 2 - 6 μs <sup>(1, 4)</sup> | 2 - 6 μs <sup>(1)</sup> | | | | Legend: Shaded cells are are outside of recommended ranges. - Note 1: The RC source has a typical TAD time of 4 µs. - 2: These values violate the minimum required TAD time. - 3: For faster conversion times, the selection of another clock source is recommended. - 4: When the device frequencies is greater than 1 MHz, the RC A/D conversion clock source is only recommended for sleep operation. TABLE 16-2: TAD vs. DEVICE OPERATING FREQUENCIES (EXTENDED VOLTAGE DEVICES (LC)) | AD Clock | Source (TAD) | Device Frequency | | | | | | | |-----------|--------------|----------------------------|----------------------------|----------------------------|-------------------------|-------------------------|--|--| | Operation | ADCS1:ADCS0 | 8 MHz | 4 MHz | 2 MHz | 1 MHz | 333.33 kHz | | | | 8Tosc | 00 | 1.0 μs <sup>(2)</sup> | 2.0 μs <sup>(2)</sup> | 4 μs | 8 µs | 24 μs | | | | 32Tosc | 01 | 4.0 μs | 8 μs | 16 μs | 32 μs <sup>(3)</sup> | 96 μs <sup>(3)</sup> | | | | 64Tosc | 10 | 8.0 µs | 16 μs | 32 μs <sup>(3)</sup> | 64 μs <sup>(3)</sup> | 192 μs <sup>(3)</sup> | | | | RC | 11 | 3 - 9 μs <sup>(1, 4)</sup> | 3 - 9 μs <sup>(1, 4)</sup> | 3 - 9 μs <sup>(1, 4)</sup> | 3 - 9 μs <sup>(1)</sup> | 3 - 9 μs <sup>(1)</sup> | | | Legend: Shaded cells are are outside of recommended ranges. - Note 1: The RC source has a typical TAD time of 6 μs. - 2: These values violate the minimum required TAD time. - 3: For faster conversion times, the selection of another clock source is recommended. - 4: When the device frequencies is greater than 1 MHz, the RC A/D conversion clock source is only recommended for sleep operation. #### 16.3 Configuring Analog Port Pins The ADCON1, and DDR registers control the operation of the A/D port pins. The port pins that are desired as analog inputs must have their corresponding DDR bits set (input). If the DDR bit is cleared (output), the digital output level (VOH or VOL) will be converted. The A/D operation is independent of the state of the CHS2:CHS0 bits and the DDR bits Note 1: When reading the port register, any pin configured as an analog input channel will read as cleared (a low level). Pins configured as digital inputs, will convert an analog input. Analog levels on a digitally configured input will not affect the conversion accuracy. Note 2: Analog levels on any pin that is defined as a digital input (including the AN15:AN0 pins), may cause the input buffer to consume current that is out of the devices specification. #### 16.4 A/D Conversions Example 16-2 shows how to perform an A/D conversion. The PORTF and lower four PORTG pins are configured as analog inputs. The analog references (VREF+ and VREF-) are the device AVDD and AVSs. The A/D interrupt is enabled, and the A/D conversion clock is FRc. The conversion is performed on the RG3/AN0 pin (channel 0). Note: The GO/DONE bit should NOT be set in the same instruction that turns on the A/D. Clearing the GO/DONE bit during a conversion will abort the current conversion. The A/D result register pair will NOT be updated with the partially completed A/D conversion sample. That is, the ADRESH:ADRESL registers will continue to contain the value of the last completed conversion (or the last value written to the ADRESH:ADRESL registers). After the A/D conversion is aborted, a 2TAD wait is required before the next acquisition is started. After this 2TAD wait, acquisition on the selected channel is automatically started. In Figure 16-6, after the GO bit is set, the first time segmant has a minimum of TCY and a maximum of TAD. #### **EXAMPLE 16-2: A/D CONVERSION** ``` MOVIT-B ADCON1, F ; Configure A/D inputs, All analog, TAD = Fosc/8, left just. CLRF MOVIW 0 \times 01 ; A/D is on, Channel 0 is selected ADCON0 MOVWF ; Bank 4 MOVI B PIR2, ADIF ; Clear A/D interrupt flag bit PIE2, ADIE ; Enable A/D interrupts BSF BSF INTSTA, PEIE ; Enable peripheral interrupts BCE CPUSTA, GLINTD ; Enable all interrupts Ensure that the required sampling time for the selected input channel has elapsed. Then the conversion may be started. MOVT.B ; Bank 5 BSF ADCON0, GO ; Start A/D Conversion ; The ADIF bit will be set and the GO/DONE bit : is cleared upon completion of the A/D Conversion ``` #### FIGURE 16-6: A/D CONVERSION TAD CYCLES FIGURE 16-7: FLOWCHART OF A/D OPERATION #### 16.4.1 A/D RESULT REGISTERS The ADRESH:ADRESL register pair is the location where the 10-bit A/D result is loaded at the completion of the A/D conversion. This register pair is 16-bits wide. The A/D module gives the flexibility to left or right justify the 10-bit result in the 16-bit result register. The A/D Format Select bit (ADFM) controls this justification. Figure 16-8 shows the operation of the A/D result justification. The extra bits are loaded with '0's'. When an A/D result will not overwrite these locations (A/D disable), these registers may be used as two general purpose 8-bit registers. #### 16.5 A/D Operation During Sleep The A/D module can operate during SLEEP mode. This requires that the A/D clock source be set to RC (ADCS1:ADCS0 = 11). When the RC clock source is selected, the A/D module waits one instruction cycle before starting the conversion. This allows the SLEEP instruction to be executed, which eliminates all digital switching noise from the conversion. When the conversion is completed the GO/DONE bit will be cleared, and the result loaded into the ADRES register. If the A/D interrupt is enabled, the device will wake-up from SLEEP. If the A/D interrupt is not enabled, the A/D module will then be turned off, although the ADON bit will remain set. When the A/D clock source is another clock option (not RC), a SLEEP instruction will cause the present conversion to be aborted and the A/D module to be turned off, though the ADON bit will remain set. Turning off the A/D places the A/D module in its lowest current consumption state. Note: For the A/D module to operate in SLEEP, the A/D clock source must be set to RC (ADCS1:ADCS0 = 11). To allow the conversion to occur during SLEEP, ensure the SLEEP instruction immediately follows the instruction that sets the GO/DONE bit. #### 16.6 Effects of a Reset A device reset forces all registers to their reset state. This forces the A/D module to be turned off, and any conversion is aborted. The value that is in the ADRESH:ADRESL registers is not modified for a Power-on Reset. The ADRESH:ADRESL registers will contain unknown data after a Power-on Reset. #### 16.7 A/D Accuracy/Error In systems where the device frequency is low, use of the A/D RC clock is preferred. At moderate to high frequencies, TAD should be derived from the device oscillator. The absolute accuracy specified for the A/D converter includes the sum of all contributions for quantization error, integral error, differential error, full scale error, offset error, and monotonicity. It is defined as the maximum deviation from an actual transition versus an ideal transition for any code. The absolute error of the A/D converter is specified at <±1 LSb for VDD = VREF (over the device's specified operating range). However, the accuracy of the A/D converter will degrade as VREF diverges from VDD. For a given range of analog inputs, the output digital code will be the same. This is due to the quantization of the analog input to a digital code. Quantization error is typically $\pm$ 1/2 LSb and is inherent in the analog to digital conversion process. The only way to reduce quantization error is to increase the resolution of the A/D converter or oversample. Offset error measures the first actual transition of a code versus the first ideal transition of a code. Offset error shifts the entire transfer function. Offset error can be calibrated out of a system or introduced into a system through the interaction of the total leakage current and source impedance at the analog input. Gain error measures the maximum deviation of the last actual transition and the last ideal transition adjusted for offset error. This error appears as a change in slope of the transfer function. The difference in gain error to full scale error is that full scale does not take offset error into account. Gain error can be calibrated out in software. Linearity error refers to the uniformity of the code changes. Linearity errors cannot be calibrated out of the system. Integral non-linearity error measures the actual code transition versus the ideal code transition adjusted by the gain error for each code. Differential non-linearity measures the maximum actual code width versus the ideal code width. This measure is unadjusted. The maximum pin leakage current is specified in the Device Data Sheet electrical specification parameter #D060. In systems where the device frequency is low, use of the A/D RC clock is preferred. At moderate to high frequencies, TAD should be derived from the device oscillator. TAD must not violate the minimum and should be minimized to reduce inaccuracies due to noise and sampling capacitor bleed off. In systems where the device will enter SLEEP mode after the start of the A/D conversion, the RC clock source selection is required. In this mode, the digital noise from the modules in SLEEP are stopped. This method gives high accuracy. #### 16.8 Connection Considerations If the input voltage exceeds the rail values (VSS or VDD) by greater than 0.3V, then the accuracy of the conversion is out of specification. An external RC filter is sometimes added for anti-aliasing of the input signal. The R component should be selected to ensure that the total source impedance is kept under the $10~k\Omega$ recommended specification. Any external components connected (via hi-impedance) to an analog input pin (capacitor, zener diode, etc.) should have very little leakage current at the pin. #### 16.9 Transfer Function The transfer function of the A/D converter is as follows: the first transition occurs when the analog input voltage (VAIN) equals Analog VREF / 1024 (Figure 16-9). FIGURE 16-9: A/D TRANSFER FUNCTION #### 16.10 References A good reference for the undestanding A/D converter is the "Analog-Digital Conversion Handbook" third edition, published by Prentice Hall (ISBN 0-13-03-2848-0). **REGISTERS/BITS ASSOCIATED WITH A/D** TABLE 16-3: | Address | Name | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 | POR,<br>BOR | MCLR, WDT | |---------------|--------|-------------------------|--------------------------|--------------|--------------|-----------------------|------------------|-------------|-------------|-------------|-----------| | 06h, unbanked | CPUSTA | _ | _ | STAKAV | GLINTD | TO | PD | POR | BOR | 11 1100 | 11 qq11 | | 07h, unbanked | INTSTA | PEIF | T0CKIF | TOIF | INTF | PEIE | T0CKIE | TOIE | INTE | 0000 0000 | 0000 0000 | | 10h, Bank 4 | PIR2 | SSPIF | BCLIF | ADIF | _ | CA4IF | CA3IF | TX2IF | RC2IF | 000- 0010 | 000- 0010 | | 11h, Bank 4 | PIE2 | SSPIE | BCLIE | ADIE | _ | CA4IE | CA3IE | TX2IE | RC2IE | 000- 0000 | 000- 0000 | | 10h, Bank 5 | DDRF | Data Direc | tion registe | r for PORT | F | | | | | 1111 1111 | 1111 1111 | | 11h, Bank 5 | PORTF | RF7/<br>AN11 | RF6/<br>AN10 | RF5/<br>AN9 | RF4/<br>AN8 | RF3/<br>AN7 | RF2/<br>AN6 | RF1/<br>AN5 | RF0/<br>AN4 | 0000 0000 | 0000 0000 | | 12h, Bank 5 | DDRG | Data Direc | tion registe | r for PORT | G | | | | | 1111 1111 | 1111 1111 | | 13h, Bank 5 | PORTG | RG7/<br>TX2/CK2 | RG6/<br>RX2/DT2 | RG5/<br>PWM3 | RG4/<br>CAP3 | RG3/<br>AN0/VREF<br>+ | RG2/<br>AN1/VREF | RG1/<br>AN2 | RG0/<br>AN3 | xxxx 0000 | uuuu 0000 | | 14h, Bank 5 | ADCON0 | CHS3 | CHS2 | CHS1 | CHS0 | _ | GO/DONE | _ | ADON | 0000 -0-0 | 0000 -0-0 | | 15h, Bank 5 | ADCON1 | ADCS1 | ADCS0 | ADFM | _ | PCFG3 | PCFG2 | PCFG1 | PCFG0 | 000- 0000 | 000- 0000 | | 16h, Bank 5 | ADRESL | A/D Result Low Register | | | | | | | xxxx xxxx | uuuu uuuu | | | 17h, Bank 5 | ADRESH | A/D Resu | A/D Result High Register | | | | | | xxxx xxxx | uuuu uuuu | | Legend: x = unknown, u = unchanged, - = unimplemented read as '0'. Shaded cells are not used for A/D conversion. Note 1: Other (non power-up) resets include: external reset through MCLR and Watchdog Timer Reset. # 17.0 SPECIAL FEATURES OF THE CPU What sets a microcontroller apart from other processors are special circuits to deal with the needs of real-time applications. The PIC17CXXX family has a host of such features intended to maximize system reliability, minimize cost through elimination of external components, provide power saving operating modes and offer code protection. These are: - Oscillator selection (Section 4.0) - Reset (Section 5.0) - Power-on Reset (POR) - Power-up Timer (PWRT) - Oscillator Start-up Timer (OST) - Brown-out Reset (BOR) - Interrupts (Section 6.0) - Watchdog Timer (WDT) - SLEEP mode - · Code protection The PIC17CXXX has a Watchdog Timer which can be shutoff only through EPROM bits. It runs off its own RC oscillator for added reliability. There are two timers that offer necessary delays on POR and BOR. One is the Oscillator Start-up Timer (OST), intended to keep the chip in RESET until the crystal oscillator is stable. The other is the Power-up Timer (PWRT), which provides a fixed delay of 96 ms (nominal) on power-up only, designed to keep the part in RESET while the power supply stabilizes. With these two timers on-chip, most applications need no external reset circuitry. The SLEEP mode is designed to offer a very low current power-down mode. The user can wake from SLEEP through external reset, Watchdog Timer Reset or through an interrupt. Several oscillator options are also made available to allow the part to fit the application. The RC oscillator option saves system cost while the LF crystal option saves power. Configuration bits are used to select various options. This configuration word has the format shown in Figure 17-1. #### FIGURE 17-1: CONFIGURATION WORDS | | | | | | _ | | | | | |---------------|-----------------|-----------------------|----------------|----------|---------------------|---------|---------|---------|---------------------------| | U - x | R/P - 1 | | U - x | U - x | U - x | U - x | U - x | U - x | High (H) Table Read Addr. | | _ | PM2 | BODEN | _ | _ | _ | _ | _ | _ | FE0Fh - FE08h | | bit15 bit 8 | bit 7 | | | | | | | bit 0 | | | | | | | | | | | | | | U - x | U - x | R/P - 1 | U - x | R/P - 1 | R/P - 1 | R/P - 1 | R/P - 1 | R/P - 1 | Low (L) Table Read Addr. | | _ | _ | PM1 | _ | PM0 | WDTPS1 | WDTPS0 | FOSC1 | FOSC0 | FE07h - FE00h | | bit15 bit 8 | bit 7 | | | | | | | bit 0 | | | | | | | | | | | | | | bit 6H | | <b>1:</b> Brown-c | | | - | | | | | | | | | | | is enable | | | | | | | | | | , | is disable | | | | | | bits 7H:6L:4L | PM2, P<br>111 = | M1, PM0,<br>Microprod | | | de Select | bits | | | | | | 111 = | Microcon | | | | | | | | | | | Extended | | | mode | | | | | | | 000 = | Code pro | tected | microcor | troller mod | de | | | | | bits 2L:3L | WDTPS | S1:WDTP | <b>30</b> , WD | T Postso | aler Selec | t bits | | | | | | | WDT enal | · · | | | | | | | | | | WDT enal | | | | | | | | | | | WDT enal | ′ • | | = 64<br>rflow timer | | | | | | bits 1L:0L | | :FOSCO, | , | | | | | | | | DIES TE.UE | | EC oscilla | | or Selec | l DIIS | | | | | | | | XT oscilla | | | | | | | | | | 01 = | RC oscilla | tor | | | | | | | | | 00 = | LF oscillat | or | | | | | | | | _ | Reserve | ed | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | #### 17.1 Configuration Bits The PIC17CXXX has eight configuration locations (Table 17-1). These locations can be programmed (read as '0') or left unprogrammed (read as '1') to select various device configurations. Any write to a configuration location, regardless of the data, will program that configuration bit. A TABLWT instruction is required to write to program memory locations. The configuration bits can be read by using the TABLRD instructions. Reading any configuration location between FE00h and FE07h will read the low byte of the configuration word (Figure 17-1) into the TABLATL register. The TABLATH register will be FFh. Reading a configuration location between FE08h and FE0Fh will read the high byte of the configuration word into the TABLATL register. The TABLATH register will be FFh. Addresses FE00h through FE0Fh are only in the program memory space for microcontroller and code protected microcontroller modes. A device programmer will be able to read the configuration word in any processor mode. See programming specifications for more detail. TABLE 17-1: CONFIGURATION LOCATIONS | Bit | Address | | | | |--------|---------|--|--|--| | FOSC0 | FE00h | | | | | FOSC1 | FE01h | | | | | WDTPS0 | FE02h | | | | | WDTPS1 | FE03h | | | | | PM0 | FE04h | | | | | PM1 | FE06h | | | | | BODEN | FE0Eh | | | | | PM2 | FE0Fh | | | | Note: When programming the desired configuration locations, they must be programmed in ascending order. Starting with address FE00h. #### 17.2 Oscillator Configurations #### 17.2.1 OSCILLATOR TYPES The PIC17CXXX can be operated in four different oscillator modes. The user can program two configuration bits (FOSC1:FOSC0) to select one of these four modes: LF Low Power Crystal XT Crystal/Resonator EC External Clock Input RC Resistor/Capacitor For information on the different oscillator types and how to use them, please refer to Section 4.0. #### 17.3 Watchdog Timer (WDT) The Watchdog Timer's function is to recover from software malfunction. The WDT uses an internal free running on-chip RC oscillator for its clock source. This does not require any external components. This RC oscillator is separate from the RC oscillator of the OSC1/CLKIN pin. That means that the WDT will run, even if the clock on the OSC1/CLKIN and OSC2/CLKOUT pins have been stopped, for example, by execution of a SLEEP instruction. During normal operation, a WDT time-out generates a device RESET. The WDT can be permanently disabled by programming the configuration bits WDTPS1:WDTPS0 as '00' (Section 17.1). Under normal operation, the WDT must be cleared on a regular interval. This time must be less than the minimum WDT overflow time. Not clearing the WDT in this time frame will cause the WDT to overflow and reset the device. #### 17.3.1 WDT PERIOD The WDT has a nominal time-out period of 12 ms, (with postscaler = 1). The time-out periods vary with temperature, VDD and process variations from part to part (see DC specs). If longer time-out periods are desired, configuration bits should be used to enable the WDT with a greater prescale. Thus, typical time-out periods up to 3.0 seconds can be realized. The CLRWDT and SLEEP instructions clear the WDT and its postscale setting and prevent it from timing out thus generating a device RESET condition. The TO bit in the CPUSTA register will be cleared upon a WDT time-out. #### 17.3.2 CLEARING THE WDT AND POSTSCALER The WDT and postscaler are cleared when: - . The device is in the reset state - A SLEEP instruction is executed - A CLRWDT instruction is executed - · Wake-up from SLEEP by an interrupt The WDT counter/postscaler will start counting on the first edge after the device exits the reset state. #### 17.3.3 WDT PROGRAMMING CONSIDERATIONS It should also be taken in account that under worst case conditions (VDD = Min., Temperature = Max., max. WDT postscaler) it may take several seconds before a WDT time-out occurs. The WDT and postscaler become the Power-up Timer whenever the PWRT is invoked. #### 17.3.4 WDT AS NORMAL TIMER When the WDT is selected as a normal timer, the clock source is the device clock. Neither the WDT nor the postscaler are directly readable or writable. The overflow time is 65536 Tosc cycles. On overflow, the $\overline{\text{TO}}$ bit is cleared (device is not reset). The CLRWDT instruction can be used to set the $\overline{\text{TO}}$ bit. This allows the WDT to be a simple overflow timer. The simple timer does not increment when in sleep. #### FIGURE 17-2: WATCHDOG TIMER BLOCK DIAGRAM #### TABLE 17-2: REGISTERS/BITS ASSOCIATED WITH THE WATCHDOG TIMER | Address | S | Name | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 | Value on<br>POR,<br>BOR | MCLR, WDT | |---------|--------|--------|----------|-------------------------------------------------------------------|-------|--------|-------|-------|-------|-------|-------------------------|-----------| | - | _ | Config | See Figu | ee Figure 17-1 for location of WDTPSx bits in Configuration Word. | | | | | | | (Note 1) | (Note 1) | | 06h, Un | banked | CPUSTA | _ | _ | STKAV | GLINTD | TO | PD | POR | BOR | 11 11qq | 11 qquu | Legend: -= unimplemented read as '0', q - value depends on condition, shaded cells are not used by the WDT. Note 1: This value will be as the device was programmed, or if unprogrammed, will read as all '1's. #### 17.4 Power-down Mode (SLEEP) The Power-down mode is entered by executing a SLEEP instruction. This clears the Watchdog Timer and postscaler (if enabled). The $\overline{PD}$ bit is cleared and the $\overline{TO}$ bit is set (in the CPUSTA register). In SLEEP mode, the oscillator driver is turned off. The I/O ports maintain their status (driving high, low, or hi-impedance). The MCLR/VPP pin must be at a logic high level (VIHMC). A WDT time-out RESET does not drive the MCLR/VPP pin low. #### 17.4.1 WAKE-UP FROM SLEEP The device can wake-up from SLEEP through one of the following events: - · Power-on Reset - · Brown-out Reset - External reset input on MCLR/VPP pin - · WDT Reset (if WDT was enabled) - Interrupt from RA0/INT pin, RB port change, T0CKI interrupt, or some peripheral Interrupts The following peripheral interrupts can wake the device from SLEEP: - · Capture interrupts - · USART synchronous slave transmit interrupts - · USART synchronous slave receive interrupts - A/D conversion complete - · SPI slave transmit / receive complete - I<sup>2</sup>C slave receive Other peripherals cannot generate interrupts since during SLEEP, no on-chip Q clocks are present. Any reset event will cause a device reset. Any interrupt event is considered a continuation of program execution. The $\overline{\text{TO}}$ and $\overline{\text{PD}}$ bits in the CPUSTA register can be used to determine the cause of device reset. The $\overline{\text{PD}}$ bit, which is set on power-up, is cleared when SLEEP is invoked. The $\overline{\text{TO}}$ bit is cleared if WDT time-out occurred (and caused wake-up). When the SLEEP instruction is being executed, the next instruction (PC + 1) is pre-fetched. For the device to wake-up through an interrupt event, the corresponding interrupt enable bit must be set (enabled). Wake-up is regardless of the state of the GLINTD bit. If the GLINTD bit is set (disabled), the device continues execution at the instruction after the SLEEP instruction. If the GLINTD bit is clear (enabled), the device executes the instruction after the SLEEP instruction and then branches to the interrupt vector address. In cases where the execution of the instruction following SLEEP is not desirable, the user should have a NOP after the SLEEP instruction Note: If the global interrupt is disabled (GLINTD is set), but any interrupt source has both its interrupt enable bit and the corresponding interrupt flag bit set, the device will immediately wake-up from sleep. The TO bit is set, and the PD bit is cleared. The WDT is cleared when the device wakes from SLEEP, regardless of the source of wake-up. #### 17.4.1.1 WAKE-UP DELAY When the oscillator type is configured in XT or LF mode, the Oscillator Start-up Timer (OST) is activated on wake-up. The OST will keep the device in reset for 1024Tosc. This needs to be taken into account when considering the interrupt response time when coming out of SLEEP. 4: CLKOUT is not available in these osc modes, but shown here for timing reference. #### 17.4.2 MINIMIZING CURRENT CONSUMPTION To minimize current consumption, all I/O pins should be either at VDD, or Vss, with no external circuitry drawing current from the I/O pin. I/O pins that are hi-impedance inputs should be pulled high or low externally to avoid switching currents caused by floating inputs. The TOCKI input should be at VDD or Vss. The contributions from on-chip pull-ups on PORTB should also be considered, and disabled when possible. #### 17.5 Code Protection The code in the program memory can be protected by selecting the microcontroller in code protected mode (PM2:PM0 = '000'). In this mode, instructions that are in the on-chip program memory space, can continue to read or write the program memory. An instruction that is executed outside of the internal program memory range will be inhibited from writing to or reading from program memory. **Note:** Microchip does not recommend code protecting windowed devices. If the code protection bit(s) have not been programmed, the on-chip program memory can be read out for verification purposes. #### 17.6 In-Circuit Serial Programming The PIC17C7XX group of the high end family (PIC17CXXX) has an added feature that allows serial programming while in the end application circuit. This is simply done with two lines for clock and data, and three other lines for power, ground, and the programming voltage. This allows customers to manufacture boards with unprogrammed devices, and then program the microcontroller just before shipping the product. This also allows the most recent firmware or a custom firmware to be programmed. Devices may be serialized to make the product unique, "special" variants of the product may be offered, and code updates are possible. This allows for increased design flexibility. To place the device into the serial programming test mode, two pins will need to be placed at VIHH. These are the TEST pin and the MCLR/VPP pin. Also a sequence of events must occur as follows: - 1. The TEST pin is placed at VIHH. - 2. The MCLR/VPP pin is placed at VIHH. There is a setup time between step 1 and step 2 that must be met After this sequence the Program Counter is pointing to program memory address 0xFF60. This location is in the Boot ROM. The code initializes the USART/SCI so that it can receive commands. For this, the device must be clocked. The device clock source in this mode is the RA1/TOCKI pin. After delaying to allow the USART/SCI to initialize, commands can be received. The flow is shown in these 3 steps: - 1. The device clock source starts. - Wait 80 device clocks for Boot ROM code to configure the USART/SCI. - 3. Commands may now be sent. For complete details of serial programming, please refer to the PIC17C7XX Programming Specification. (Contact your local Microchip Technology Sales Office for availability.) FIGURE 17-4: TYPICAL IN-CIRCUIT SERIAL PROGRAMMING TABLE 17-3: ICSP INTERFACE PINS | | During Programming | | | | | | | |-------------|--------------------|------|---------------------------------------------------|--|--|--|--| | Name | Function | Туре | Description | | | | | | RA4/RX1/DT1 | DT | I/O | Serial Data | | | | | | RA5/TX1/CK1 | CK | I | Serial Clock | | | | | | RA1/T0CKI | OSCI | I | Device Clock Source | | | | | | TEST | TEST | I | Test mode selection control input. Force to VIHH, | | | | | | MCLR/VPP | MCLR/VPP | Р | Master Clear reset and Device Programming Voltage | | | | | | VDD | VDD | Р | Positive supply for logic and I/O pins | | | | | | Vss | Vss | Р | Ground reference for logic and I/O pins | | | | | #### 18.0 INSTRUCTION SET SUMMARY The PIC17CXXX instruction set consists of 58 instructions. Each instruction is a 16-bit word divided into an OPCODE and one or more operands. The opcode specifies the instruction type, while the operand(s) further specify the operation of the instruction. The PIC17CXXX instruction set can be grouped into three types: - byte-oriented - · bit-oriented - · literal and control operations These formats are shown in Figure 18-1. Table 18-1 shows the field descriptions for the opcodes. These descriptions are useful for understanding the opcodes in Table 18-2 and in each specific instruction descriptions. **byte-oriented instructions**, 'f' represents a file register designator and 'd' represents a destination designator. The file register designator specifies which file register is to be used by the instruction. The destination designator specifies where the result of the operation is to be placed. If 'd' = '0', the result is placed in the WREG register. If 'd' = '1', the result is placed in the file register specified by the instruction. **bit-oriented instructions**, 'b' represents a bit field designator which selects the number of the bit affected by the operation, while 'f' represents the number of the file in which the bit is located. **literal and control operations**, 'k' represents an 8- or 13-bit constant or literal value. The instruction set is highly orthogonal and is grouped into: - · byte-oriented operations - · bit-oriented operations - · literal and control operations All instructions are executed within one single instruction cycle, unless: - · a conditional test is true - the program counter is changed as a result of an instruction - a table read or a table write instruction is executed (in this case, the execution takes two instruction cycles with the second cycle executed as a NOP) One instruction cycle consists of four oscillator periods. Thus, for an oscillator frequency of 25 MHz, the normal instruction execution time is 160 ns. If a conditional test is true or the program counter is changed as a result of an instruction, the instruction execution time is 320 ns. TABLE 18-1: OPCODE FIELD DESCRIPTIONS | Field | Description | |---------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | f | Register file address (00h to FFh) | | p | Peripheral register file address (00h to 1Fh) | | i | Table pointer control i = '0' (do not change) i = '1' (increment after instruction execution) | | t | Table byte select t = '0' (perform operation on lower byte) t = '1' (perform operation on upper byte literal field, constant data) | | WREG | Working register (accumulator) | | b | Bit address within an 8-bit file register | | k | Literal field, constant data or label | | x | Don't care location (= '0' or '1') The assembler will generate code with $x = '0'$ . It is the recommended form of use for compatibility with all Microchip software tools. | | d | Destination select 0 = store result in WREG 1 = store result in file register f Default is d = '1' | | u | Unused, encoded as '0' | | s | Destination select 0 = store result in file register f and in the WREG 1 = store result in file register f Default is s = '1' | | label | Label name | | C,DC,<br>Z,OV | ALU status bits Carry, Digit Carry, Zero, Overflow | | GLINTD | Global Interrupt Disable bit (CPUSTA<4>) | | TBLPTR | Table Pointer (16-bit) | | TBLAT | Table Latch (16-bit) consists of high byte (TBLATH) and low byte (TBLATL) | | TBLATL | Table Latch low byte | | TBLATH | Table Latch high byte | | TOS | Top of Stack | | PC | Program Counter | | BSR | Bank Select Register | | WDT | Watchdog Timer Counter | | TO | Time-out bit | | PD | Power-down bit | | dest | Destination either the WREG register or the specified register file location | | [] | Options | | ( ) | Contents | | $\rightarrow$ | Assigned to | | <> | Register bit field | | € | In the set of | | italics | User defined term (font is courier) | | | · · · · · · · · · · · · · · · · · · · | Table 18-2 lists the instructions recognized by the MPASM assembler. Note 1: Any unused opcode is Reserved. Use of any reserved opcode may cause unexpected operation. All instruction examples use the following format to represent a hexadecimal number: 0xhh where h signifies a hexadecimal digit. To represent a binary number: 0000 0100b where b signifies a binary string. #### FIGURE 18-1: GENERAL FORMAT FOR INSTRUCTIONS #### 18.1 Special Function Registers as Source/Destination The PIC17C7XX's orthogonal instruction set allows read and write of all file registers, including special function registers. There are some special situations the user should be aware of: #### 18.1.1 ALUSTA AS DESTINATION If an instruction writes to ALUSTA, the Z, C, DC and OV bits may be set or cleared as a result of the instruction and overwrite the original data bits written. For example, executing CLRF ALUSTA will clear register ALUSTA, and then set the Z bit leaving 0000 0100b in the register. #### 18.1.2 PCL AS SOURCE OR DESTINATION Read, write or read-modify-write on PCL may have the following results: Read PC: $PCH \rightarrow PCLATH$ ; $PCL \rightarrow dest$ Write PCI · PCLATH → PCH: 8-bit destination value $\rightarrow$ PCL Read-Modify-Write: PCL→ ALU operand > PCLATH → PCH; 8-bit result → PCL Where PCH = program counter high byte (not an addressable register), PCLATH = Program counter high holding latch, dest = destination, WREG or f. #### 18.1.3 BIT MANIPULATION All bit manipulation instructions are done by first reading the entire register, operating on the selected bit and writing the result back (read-modify-write (R-M-W)). The user should keep this in mind when operating on some special function registers, such as ports. Note: Status bits that are manipulated by the device (including the Interrupt flag bits) are set or cleared in the Q1 cycle. So there is no issue on doing R-M-W instructions on registers which contain these bits #### 18.2 Q Cycle Activity Each instruction cycle (TCY) is comprised of four Q cycles (Q1-Q4). The Q cycle is the same as the device oscillator cycle (Tosc). The Q cycles provide the timing/designation for the Decode, Read, Process Data, Write etc., of each instruction cycle. The following diagram shows the relationship of the Q cycles to the instruction cycle. The four Q cycles that make up an instruction cycle (TcY) can be generalized as: - Q1: Instruction Decode Cycle or forced No operation - Q2: Instruction Read Cycle or No operation - Q3: Process the Data - Q4: Instruction Write Cycle or No operation Each instruction will show the detailed Q cycle operation for the instruction. #### FIGURE 18-2: Q CYCLE ACTIVITY TABLE 18-2: PIC17CXXX INSTRUCTION SET | Mnemonic, | | Description | Cycles | 10 | 6-bit C | Opcode | • | Status | Notes | |-----------|--------|---------------------------------------|--------|--------|---------|--------|------|-----------|-------| | Operands | | | | MSb | | | LSb | Affected | | | BYTE-ORIE | NTED F | FILE REGISTER OPERATIONS | | | | | | | | | ADDWF | f,d | ADD WREG to f | 1 | 0000 1 | l11d | ffff | ffff | OV,C,DC,Z | | | ADDWFC | f,d | ADD WREG and Carry bit to f | 1 | 0001 0 | 000d | ffff | ffff | OV,C,DC,Z | | | ANDWF | f,d | AND WREG with f | 1 | 0000 1 | L01d | ffff | ffff | Z | | | CLRF | f,s | Clear f, or Clear f and Clear WREG | 1 | 0010 1 | L00s | ffff | ffff | None | 3 | | COMF | f,d | Complement f | 1 | 0001 0 | 001d | ffff | ffff | Z | | | CPFSEQ | f | Compare f with WREG, skip if f = WREG | 1 (2) | 0011 0 | 0001 | ffff | ffff | None | 6,8 | | CPFSGT | f | Compare f with WREG, skip if f > WREG | 1 (2) | 0011 0 | 010 | ffff | ffff | None | 2,6,8 | | CPFSLT | f | Compare f with WREG, skip if f < WREG | 1 (2) | 0011 0 | 0000 | ffff | ffff | None | 2,6,8 | | DAW | f,s | Decimal Adjust WREG Register | 1 | 0010 1 | l11s | ffff | ffff | С | 3 | | DECF | f,d | Decrement f | 1 | 0000 0 | )11d | ffff | ffff | OV,C,DC,Z | | | DECFSZ | f,d | Decrement f, skip if 0 | 1 (2) | 0001 0 | )11d | ffff | ffff | None | 6,8 | | DCFSNZ | f,d | Decrement f, skip if not 0 | 1 (2) | 0010 0 | )11d | ffff | ffff | None | 6,8 | | INCF | f,d | Increment f | 1 | 0001 0 | )10d | ffff | ffff | OV,C,DC,Z | | | INCFSZ | f,d | Increment f, skip if 0 | 1 (2) | 0001 1 | 111d | ffff | ffff | None | 6,8 | | INFSNZ | f,d | Increment f, skip if not 0 | 1 (2) | 0010 0 | 010d | ffff | ffff | None | 6,8 | | IORWF | f,d | Inclusive OR WREG with f | 1 | 0000 1 | L00d | ffff | ffff | Z | | | MOVFP | f,p | Move f to p | 1 | 011p p | pppp | ffff | ffff | None | | | MOVPF | p,f | Move p to f | 1 | 010p p | pppp | ffff | ffff | Z | | | MOVWF | f | Move WREG to f | 1 | 0000 0 | 0001 | ffff | ffff | None | | | MULWF | f | Multiply WREG with f | 1 | 0011 0 | 0100 | ffff | ffff | None | | | NEGW | f,s | Negate WREG | 1 | 0010 1 | l10s | ffff | ffff | OV,C,DC,Z | 1,3 | | NOP | _ | No Operation | 1 | 0000 0 | 0000 | 0000 | 0000 | None | | | RLCF | f,d | Rotate left f through Carry | 1 | 0001 1 | L01d | ffff | ffff | С | | | RLNCF | f,d | Rotate left f (no carry) | 1 | 0010 0 | 001d | ffff | ffff | None | | | RRCF | f,d | Rotate right f through Carry | 1 | 0001 1 | L00d | ffff | ffff | С | | | RRNCF | f,d | Rotate right f (no carry) | 1 | 0010 0 | 000d | ffff | ffff | None | | | SETF | f,s | Set f | 1 | 0010 1 | L01s | ffff | ffff | None | 3 | | SUBWF | f,d | Subtract WREG from f | 1 | 0000 0 | 010d | ffff | ffff | OV,C,DC,Z | 1 | | SUBWFB | f,d | Subtract WREG from f with Borrow | 1 | 0000 0 | 001d | ffff | ffff | OV,C,DC,Z | 1 | | SWAPF | f,d | Swap f | 1 | 0001 1 | L10d | ffff | ffff | None | | | TABLRD | t,i,f | Table Read | 2 (3) | 1010 1 | LOti | ffff | ffff | None | 7 | | TABLWT | t,i,f | Table Write | 2 | 1010 1 | l1ti | ffff | ffff | None | 5 | | TLRD | t,f | Table Latch Read | 1 | 1010 0 | 00tx | ffff | ffff | None | | | TLWT | t,f | Table Latch Write | 1 | 1010 0 | )1tx | ffff | ffff | None | | Legend: Refer to Table 18-1 for opcode field descriptions. Note 1: 2's Complement method. - 2: Unsigned arithmetic. - 3: If s = '1', only the file is affected: If s = '0', both the WREG register and the file are affected; If only the Working register (WREG) is required to be affected, then f = WREG must be specified. - 4: During an LCALL, the contents of PCLATH are loaded into the MSB of the PC and kkkk kkkk is loaded into the LSB of the PC (PCL) - 5: Multiple cycle instruction for EPROM programming when table pointer selects internal EPROM. The instruction is terminated by an interrupt event. When writing to external program memory, it is a two-cycle instruction. - 6: Two-cycle instruction when condition is true, else single cycle instruction. - 7: Two-cycle instruction except for TABLRD to PCL (program counter low byte) in which case it takes 3 cycles. - 8: A "skip" means that instruction fetched during execution of current instruction is not executed, instead an NOP is executed. TABLE 18-2: PIC17CXXX INSTRUCTION SET (Cont.'d) | Mnemonic, | | Description | Cycles | 16-bit Opco | ode | Status | Notes | | |------------|--------|-----------------------------------------------|--------|---------------|---------|-----------|-------|--| | Operands | | | | MSb | LSb | Affected | | | | TSTFSZ | f | Test f, skip if 0 | 1 (2) | 0011 0011 fff | f ffff | None | 6,8 | | | XORWF | f,d | Exclusive OR WREG with f | 1 | 0000 110d fff | f ffff | Z | | | | BIT-ORIENT | ED FIL | E REGISTER OPERATIONS | | | | • | | | | BCF | f,b | Bit Clear f | 1 | 1000 1bbb fff | f ffff | None | | | | BSF | f,b | Bit Set f | 1 | 1000 0bbb fff | f ffff | None | | | | BTFSC | f,b | Bit test, skip if clear | 1 (2) | 1001 1bbb fff | f ffff | None | 6,8 | | | BTFSS | f,b | Bit test, skip if set | 1 (2) | 1001 Obbb fff | f ffff | None | 6,8 | | | BTG | f,b | Bit Toggle f | 1 | 0011 1bbb fff | f ffff | None | | | | LITERAL A | ND CO | TROL OPERATIONS | • | | | • | • | | | ADDLW | k | ADD literal to WREG | 1 | 1011 0001 kkk | k kkkk | OV,C,DC,Z | | | | ANDLW | k | AND literal with WREG | 1 | 1011 0101 kkk | k kkkk | Z | | | | CALL | k | Subroutine Call | 2 | 111k kkkk kkk | k kkkk | None | 7 | | | CLRWDT | _ | Clear Watchdog Timer | 1 | 0000 0000 000 | 0 0100 | TO,PD | | | | GOTO | k | Unconditional Branch | 2 | 110k kkkk kkk | k kkkk | None | 7 | | | IORLW | k | Inclusive OR literal with WREG | 1 | 1011 0011 kkk | k kkkk | Z | | | | LCALL | k | Long Call | 2 | 1011 0111 kkk | k kkkk | None | 4,7 | | | MOVLB | k | Move literal to low nibble in BSR | 1 | 1011 1000 uuu | ıu kkkk | None | | | | MOVLR | k | Move literal to high nibble in BSR | 1 | 1011 101x kkk | k uuuu | None | | | | MOVLW | k | Move literal to WREG | 1 | 1011 0000 kkk | k kkkk | None | | | | MULLW | k | Multiply literal with WREG | 1 | 1011 1100 kkk | k kkkk | None | | | | RETFIE | _ | Return from interrupt (and enable interrupts) | 2 | 0000 0000 000 | 0 0101 | GLINTD | 7 | | | RETLW | k | Return literal to WREG | 2 | 1011 0110 kkk | k kkkk | None | 7 | | | RETURN | _ | Return from subroutine | 2 | 0000 0000 000 | 0 0010 | None | 7 | | | SLEEP | _ | Enter SLEEP Mode | 1 | 0000 0000 000 | 0 0011 | TO, PD | | | | SUBLW | k | Subtract WREG from literal | 1 | 1011 0010 kkk | k kkkk | OV,C,DC,Z | | | | XORLW | k | Exclusive OR literal with WREG | 1 | 1011 0100 kkk | k kkkk | Z | | | Legend: Refer to Table 18-1 for opcode field descriptions. Note 1: 2's Complement method. - 2: Unsigned arithmetic. - 3: If s = '1', only the file is affected: If s = '0', both the WREG register and the file are affected; If only the Working register (WREG) is required to be affected, then f = WREG must be specified. - 4: During an LCALL, the contents of PCLATH are loaded into the MSB of the PC and kkkk kkkk is loaded into the LSB of the PC (PCL) - 5: Multiple cycle instruction for EPROM programming when table pointer selects internal EPROM. The instruction is terminated by an interrupt event. When writing to external program memory, it is a two-cycle instruction. - 6: Two-cycle instruction when condition is true, else single cycle instruction. - 7: Two-cycle instruction except for TABLED to PCL (program counter low byte) in which case it takes 3 cycles. - 8: A "skip" means that instruction fetched during execution of current instruction is not executed, instead an NOP is executed. ADDLW ADD Literal to WREG Syntax: [ label ] ADDLW k Operands: $0 \le k \le 255$ Operation: $(WREG) + k \rightarrow (WREG)$ Status Affected: OV, C, DC, Z Encoding: 1011 0001 kkkk kkkk Description: The contents of WREG are added to the 8-bit literal 'k' and the result is placed in WREG. Words: 1 Cycles: 1 Q Cycle Activity: Q1 Q2 Q3 Q4 Decode Read literal 'k' Process Pr Example: ADDLW 0x15 Before Instruction WREG = 0x10 After Instruction WREG = 0x25 ADDWF ADD WREG to f Syntax: [ label ] ADDWF f,d Operands: $0 \le f \le 255$ $d \in [0,1]$ Operation: $(WREG) + (f) \rightarrow (dest)$ Status Affected: OV, C, DC, Z Encoding: 0000 111d ffff ffff Description: Add WREG to register 'f'. If 'd' is 0 the result is stored in WREG. If 'd' is 1 the result is stored back in register 'f'. Words: 1 Cycles: 1 Q Cycle Activity: Q1 Q2 Q3 Q4 Decode Read register 'f' Process Data Write to destination Example: ADDWF REG, 0 Before Instruction WREG = 0x17 REG = 0xC2 After Instruction WREG = 0xD9 REG = 0xC2 ADDWFC ADD WREG and Carry bit to f Syntax: [ label ] ADDWFC f,d Operands: $0 \le f \le 255$ $d \in [0,1]$ Operation: $(WREG) + (f) + C \rightarrow (dest)$ Status Affected: OV, C, DC, Z Encoding: 0001 000d ffff ffff Description: Add WREG, the Carry Flag and data memory location 'f'. If 'd' is 0, the result is placed in WREG. If 'd' is 1, the result is placed in data memory location 'f'. Words: 1 Cycles: 1 Q Cycle Activity: | Q1 | Q2 | Q3 | Q4 | |--------|--------------|---------|-------------| | Decode | Read | Process | Write to | | | register 'f' | Data | destination | Example: ADDWFC REG 0 Before Instruction Carry bit = 1REG = 0x02WREG = 0x4D After Instruction Carry bit = 0REG = 0x02WREG = 0x50 ANDLW And Literal with WREG Syntax: [ label ] ANDLW Operands: $0 \le k \le 255$ Operation: (WREG) .AND. (k) $\rightarrow$ (WREG) Status Affected: Z Encoding: 1011 0101 kkkk kkkk Description: The contents of WREG are AND'ed with the 8-bit literal 'k'. The result is placed in WREG. Words: 1 Cycles: 1 Q Cycle Activity: | Q1 | Q2 | Q3 | Q4 | |--------|--------------|-----------------|------------------| | Decode | Read literal | Process<br>Data | Write to<br>WREG | Example: ANDLW 0x5F Before Instruction WREG = 0xA3 After Instruction WREG = 0x03 ANDWF AND WREG with f Syntax: [ label ] ANDWF f,d Operands: $0 \le f \le 255$ $d \in [0,1]$ Operation: (WREG) .AND. (f) $\rightarrow$ (dest) Status Affected: Z Encoding: 0000 101d ffff ffff Description: The contents of WREG are AND'ed with register 'f'. If 'd' is 0 the result is stored in WREG. If 'd' is 1 the result is stored back in register 'f'. Words: 1 Cycles: 1 Q Cycle Activity: | Q1 | Q2 | Q3 | Q4 | |--------|--------------|---------|-------------| | Decode | Read | Process | Write to | | | register 'f' | Data | destination | Example: ANDWF REG, 1 Before Instruction WREG = 0x17REG = 0xC2 After Instruction WREG = 0x17REG = 0x02 BCF Bit Clear f Syntax: [label] BCF Operands: $0 \le f \le 255$ $0 \le b \le 7$ Operation: $0 \rightarrow (f < b >)$ Status Affected: None Encoding: 1000 1bbb ffff ffff f,b Description: Bit 'b' in register 'f' is cleared. Words: 1 Cycles: 1 Q Cycle Activity: Q1 Q2 Q3 Q4 Decode Read register 'f' Process Data register 'f' Write register 'f' Example: BCF FLAG\_REG, 7 Before Instruction FLAG\_REG = 0xC7 After Instruction FLAG\_REG = 0x47 BSF Bit Set f Syntax: [ label ] BSF f,b Operands: $0 \le f \le 255$ $0 \le b \le 7$ Operation: $1 \rightarrow (f < b >)$ Status Affected: None Encoding: 1000 0bbb ffff ffff Description: Bit 'b' in register 'f' is set. Words: 1 Cycles: 1 Q Cycle Activity: | Q1 | Q2 | Q3 | Q4 | |--------|--------------|---------|--------------| | Decode | Read | Process | Write | | | register 'f' | Data | register 'f' | Example: BSF FLAG\_REG, 7 Before Instruction FLAG\_REG= 0x0A After Instruction FLAG\_REG= 0x8A BTFSC Bit Test, skip if Clear Syntax: [ label ] BTFSC f,b Operands: $0 \le f \le 255$ $0 \le b \le 7$ Operation: skip if (f < b >) = 0 Status Affected: None Encoding: 1001 1bbb ffff ffff Description: If bit 'b' in register 'f' is 0 then the next instruction is skipped. If bit 'b' is 0 then the next instruction fetched during the current instruction execution is discarded, and a NOP is executed instead, making this a two-cycle instruction. Words: 1 Cycles: 1(2) Q Cycle Activity: Q1 Q2 Q3 Q4 Decode Read register 'f' Process Data operation No operation If skip: Q1 Q2 Q3 Q4 No No No No operation operation operation operation Example: HERE BTFSC FLAG, 1 FALSE : Before Instruction PC = address (HERE) After Instruction If FLAG<1> = 0; PC = address (TRUE) If FLAG<1> = 1; PC = address (FALSE) BTFSS Bit Test, skip if Set Syntax: [label] BTFSS f,b Operands: $0 \le f \le 127$ $0 \le b < 7$ Operation: skip if (f < b >) = 1 Status Affected: None Encoding: 1001 0bbb ffff ffff Description: If bit 'b' in register 'f' is 1 then the next instruction is skipped. If bit 'b' is 1, then the next instruction fetched during the current instruction execution, is discarded and an NOP is executed instead, making this a two-cycle instruction. Words: 1 Cycles: 1(2) Q Cycle Activity: Q1 Q2 Q3 Q4 Decode Read register 'f' Process Data operation No operation If skip: Q1 Q2 Q3 Q4 No No No No operation operation operation operation Example: HERE BTFSS FLAG, 1 FALSE : TRUE : Before Instruction PC = address (HERE) After Instruction If FLAG<1> = 0; PC = address (FALSE) If FLAG<1> = 1; PC = address (TRUE) BTG Bit Toggle f Syntax: [ label ] BTG f,b Operands: $0 \le f \le 255$ $0 \le b < 7$ Operation: $(\overline{f < b>}) \rightarrow (f < b>)$ Status Affected: None Encoding: 0011 1bbb ffff ffff Description: Bit 'b' in data memory location 'f' is inverted. 1 Cycles: 1 Q Cycle Activity: Words: Q1 Q2 Q3 Q4 Decode Read register 'f' Process P Example: BTG PORTC, 4 Before Instruction: PORTC = 0111 0101 [0x75] After Instruction: PORTC = 0110 0101 [0x65] CALL **Subroutine Call** Syntax: [label] CALL k $0 \le k \le 8191$ Operation: PC+ 1 $\rightarrow$ TOS, k $\rightarrow$ PC<12:0>, > $k<12:8> \rightarrow PCLATH<4:0>$ : PC<15:13> → PCLATH<7:5> Status Affected: None Operands: Encoding: 111k kkkk kkkk kkkk Description: Subroutine call within 8K page. First, return address (PC+1) is pushed onto the stack. The 13-bit value is loaded into PC bits<12:0>. Then the upper-eight bits of the PC are copied into PCLATH. CALL is a two-cycle instruction. See LCALL for calls outside 8K memory space. Words: 1 Cycles: 2 Q Cycle Activity: | Q1 | Q2 | Q3 | Q4 | |-----------|--------------------------------------------------|-----------------|-------------| | Decode | Read literal<br>'k'<7:0>,<br>Push PC to<br>stack | Process<br>Data | Write to PC | | No | No | No | No | | operation | operation | operation | operation | Example: HERE CALL THERE Before Instruction PC = Address (HERE) After Instruction PC = Address (THERE) TOS = Address (HERE + 1) CLRF Clear f Operands: Syntax: [label] CLRF f,s Operation: $00h \to f, s \in [0,1]$ $0 \le f \le 255$ $00h \rightarrow dest$ Status Affected: None Encoding: 0010 100s ffff ffff Description: Clears the contents of the specified req- ister(s). s = 0: Data memory location 'f' and WREG are cleared. s = 1: Data memory location 'f' is cleared. Words: Cycles: 1 Q Cycle Activity: | Q1 | Q2 | Q3 | Q4 | |--------|--------------|---------|--------------| | Decode | Read | Process | Write | | | register 'f' | Data | register 'f' | | | | | and if | | | | | specified | | | | | WREG | Example: CLRF FLAG REG, 1 Before Instruction FLAG\_REG = 0x5A WREG 0x01 After Instruction FLAG REG 0x00 WREG 0x01 CLRWDT Clear Watchdog Timer Syntax: [ label ] CLRWDT Operands: None Operation: $00h \rightarrow WDT$ $0 \rightarrow WDT$ postscaler, $1 \to \overline{TO}$ $1 \to \overline{PD}$ Status Affected: TO, PD Encoding: 0000 0000 0000 0100 Description: CLRWDT instruction resets the Watchdog Timer. It also resets the postscaler of the WDT. Status bits $\overline{\text{TO}}$ and $\overline{\text{PD}}$ are Words: 1 Cycles: 1 Q Cycle Activity: | Q1 | Q2 | Q3 | Q4 | |--------|-----------|---------|-----------| | Decode | No | Process | No | | | operation | Data | operation | Example: CLRWDT Before Instruction WDT counter = After Instruction COMF Complement f Syntax: [ label ] COMF f,d Operands: $0 \le f \le 255$ $d\in\,[0,\!1]$ Operation: $(\overline{f}) \rightarrow (\text{dest})$ Status Affected: Z Encoding: 0001 001d ffff ffff Description: The contents of register 'f' are complemented. If 'd' is 0 the result is stored in WREG. If 'd' is 1 the result is stored back in register 'f'. Words: 1 Cycles: 1 Q Cycle Activity: | Q1 | Q2 | Q3 | Q4 | |--------|--------------|---------|-------------| | Decode | Read | Process | Write to | | | register 'f' | Data | destination | Example: COMF REG1,0 Before Instruction REG1 = 0x13 After Instruction REG1 = 0x13 WREG = 0xEC Compare f with WREG, **CPFSEQ** skip if f = WREG Syntax: [label] CPFSEQ f Operands: $0 \le f \le 255$ (f) - (WREG),Operation: skip if (f) = (WREG) (unsigned comparison) Status Affected: None Encoding: 0011 ffff ffff 0001 Description: Compares the contents of data memory location 'f' to the contents of WREG by performing an unsigned subtraction. If 'f' = WREG then the fetched instruction is discarded and an NOP is executed instead making this a two-cycle instruction. Words: Cycles: 1 (2) Q Cycle Activity: | Q1 | Q2 | Q3 | Q4 | |--------|--------------|---------|-----------| | Decode | Read | Process | No | | | register 'f' | Data | operation | If skip: | Q1 | Q2 | Q3 | Q4 | |-----------|-----------|-----------|-----------| | No | No | No | No | | operation | operation | operation | operation | Example: HERE CPFSEQ REG NEOUAL EOUAL Before Instruction PC Address HERE WREG ? REG ? After Instruction If REG WREG; PC Address (EQUAL) If REG WREG: > PC Address (NEQUAL) Compare f with WREG, CPFSGT skip if f > WREG Syntax: [label] CPFSGT f Operands: $0 \le f \le 255$ (f) - (WREG),Operation: skip if (f) > (WREG) (unsigned comparison) Status Affected: None Encoding: 0011 0010 ffff ffff Description: Compares the contents of data memory location 'f' to the contents of the WREG > by performing an unsigned subtraction. If the contents of 'f' are greater than the contents of WREG then the fetched instruction is discarded and an NOP is executed instead making this a two-cycle instruction. Words: Cycles: 1 (2) Q Cycle Activity: | Q1 | Q2 | Q3 | Q4 | |--------|--------------|---------|-----------| | Decode | Read | Process | No | | | register 'f' | Data | operation | If skip: | Q1 | Q2 | Q3 | Q4 | |-----------|-----------|-----------|-----------| | No | No | No | No | | operation | operation | operation | operation | CPFSGT REG Example: HERE NGREATER GREATER Before Instruction PC Address (HERE) WREG ? After Instruction If REG WREG; PC Address (GREATER) If REG ≤ WREG: PC Address (NGREATER) Compare f with WREG. DAW **Decimal Adjust WREG Register CPFSLT** skip if f < WREG Syntax: [label] DAW f,s Syntax: [label] CPFSLT f Operands: $0 \le f \le 255$ Operands: $0 \le f \le 255$ $s \in [0,1]$ Operation: (f) - (WREG),skip if (f) < (WREG) If [WREG<3:0>>9] .OR. [DC=1] then Operation: (unsigned comparison) WREG<3:0> + 6 $\rightarrow$ f<3:0>, s<3:0>; Status Affected: None WREG $<3:0> \rightarrow f<3:0>, s<3:0>;$ Encoding: 0011 0000 ffff ffff If [WREG<7:4> >9] .OR. [C = 1] then Description: Compares the contents of data memory WREG<7:4> + 6 $\rightarrow$ f<7:4>, s<7:4> location 'f' to the contents of WREG by else performing an unsigned subtraction. WREG<7:4> $\rightarrow$ f<7:4>. s<7:4> If the contents of 'f' are less than the Status Affected: С contents of WREG, then the fetched Encoding: 0010 111s ffff ffff instruction is discarded and an NOP is executed instead making this a Description: DAW adjusts the eight bit value in two-cycle instruction. WREG resulting from the earlier addition of two variables (each in packed Words: BCD format) and produces a correct Cycles: 1 (2) packed BCD result. s = 0: Result is placed in Data Q Cycle Activity: memory location 'f' and Q1 Q2 Q3 Q4 WREG. Decode Read Process Nο Result is placed in Data s = 1: register 'f' Data operation memory location 'f'. If skip: Words: 1 Q1 Q2 Q3 Q4 Cvcles: 1 No No Nο No operation operation operation Q Cycle Activity: operation Q3 Q4 Q1 Q2 Example: HERE CPFSLT REG Decode Read Process Write register 'f' NLESS register 'f' Data LESS and other specified Before Instruction register PC Address (HERE) W Example1: DAW REG1, 0 After Instruction If REG WREG: < Before Instruction PC Address (LESS) WREG 0xA5 If REG ≥ WREG: REG1 ?? PC Address (NLESS) 0 С DC 0 After Instruction WREG 0x05 REG1 0x05 С DC 0 Example 2: Before Instruction WREG = REG1 After Instruction WREG = REG1 C DC С DC 0xCE ?? 0 0 0x24 0x24 0 DECE Decrement f [label] DECF f,d Syntax: Operands: $0 \le f \le 255$ $d \in [0,1]$ Operation: $(f) - 1 \rightarrow (dest)$ Status Affected: OV, C, DC, Z Encoding: 0000 011d ffff ffff Description: Decrement register 'f'. If 'd' is 0 the result is stored in WREG. If 'd' is 1 the result is stored back in register 'f'. Words: Cycles: 1 Q Cycle Activity: Q1 Q2 Q3 Q4 Decode Read Process Write to register 'f' Data destination Example: DECF CNT. 1 Before Instruction CNT 0x01 Ζ After Instruction > CNT 0x00 Z **DECFSZ** Decrement f, skip if 0 Syntax: [label] DECFSZ f,d > $0 \le f \le 255$ $d \in [0,1]$ Operation: (f) $-1 \rightarrow$ (dest): skip if result = 0 Status Affected: None Operands: Encoding: 0001 011d ffff ffff Description: The contents of register 'f' are decremented. If 'd' is 0 the result is placed in > WREG. If 'd' is 1 the result is placed back in register 'f'. If the result is 0, the next instruction, which is already fetched, is discarded, and an NOP is executed instead mak- ing it a two-cycle instruction. Words: 1 Cycles: 1(2) Q Cycle Activity: Q1 Q2 Q3 Q4 Write to Decode Read Process register 'f' Data destination If skip: Q1 Q2 Q3 Q4 No No No No operation operation operation operation GOTO HERE Example: HERE DECFSZ CNT, 1 > NZERO ZERO Before Instruction PC Address (HERE) After Instruction CNT CNT - 1 If CNT 0; PC Address (HERE) = If CNT 0; > PC Address (NZERO) **DCFSNZ** Decrement f, skip if not 0 [label] DCFSNZ f,d Syntax: Operands: $0 \le f \le 255$ $d \in [0,1]$ Operation: (f) $-1 \rightarrow$ (dest): skip if not 0 Status Affected: None Encoding: 0010 011d ffff ffff Description: The contents of register 'f' are decre- mented. If 'd' is 0 the result is placed in WREG. If 'd' is 1 the result is placed back in register 'f'. > If the result is not 0, the next instruction, which is already fetched, is discarded, and an NOP is executed instead making it a two-cycle instruction. Words: 1 Cycles: 1(2) Q Cycle Activity: | Q1 | Q2 | Q3 | Q4 | |--------|--------------|---------|-------------| | Decode | Read | Process | Write to | | | register 'f' | Data | destination | If skip: | Q1 | Q2 | Q3 | Q4 | |-----------|-----------|-----------|-----------| | No | No | No | No | | operation | operation | operation | operation | Example: HERE DCFSNZ TEMP, 1 ZERO NZERO Before Instruction TEMP\_VALUE After Instruction TEMP\_VALUE TEMP\_VALUE - 1, If TEMP\_VALUE 0; PC Address (ZERO) If TEMP\_VALUE PC Address (NZERO) GOTO **Unconditional Branch** Syntax: [label] GOTO k Operands: Operation: $k \rightarrow PC < 12:0>;$ > $k<12:8> \rightarrow PCLATH<4:0>$ . $PC<15:13> \rightarrow PCLATH<7:5>$ Status Affected: None Encoding: 110k kkkk kkkk kkkk $0 \le k \le 8191$ Description: GOTO allows an unconditional branch anywhere within an 8K page boundary. The thirteen bit immediate value is loaded into PC bits <12:0>. Then the upper eight bits of PC are loaded into PCLATH. GOTO is always a two-cycle instruction. Words: 2 Cycles: Q Cycle Activity: | Q1 | Q2 | Q3 | Q4 | |-----------|--------------|-----------|-------------| | Decode | Read literal | Process | Write to PC | | | 'k' | Data | | | No | No | No | No | | operation | operation | operation | operation | Example: GOTO THERE After Instruction PC = Address (THERE) INCF Increment f [label] INCF f,d Syntax: Operands: $0 \le f \le 255$ $d \in [0,1]$ Operation: (f) + 1 $\rightarrow$ (dest) Status Affected: OV, C, DC, Z Encoding: 0001 010d ffff ffff Description: The contents of register 'f' are incre- mented. If 'd' is 0 the result is placed in WREG. If 'd' is 1 the result is placed back in register 'f'. Words: 1 Cycles: 1 Q Cycle Activity: | Q1 | Q2 | Q3 | Q4 | |--------|--------------|---------|-------------| | Decode | Read | Process | Write to | | | register 'f' | Data | destination | Example: INCF CNT, 1 Before Instruction CNT = 0xFF Z = 0 C = ? After Instruction CNT = 0x00 Z = 1 C = 1 INCFSZ Increment f, skip if 0 Syntax: [label] INCFSZ f,d Operands: $0 \le f \le 255$ $d \in [0,1]$ Operation: (f) + 1 $\rightarrow$ (dest) skip if result = 0 Status Affected: None Encoding: 0001 111d ffff ffff Description: The contents of register 'f' are incre- mented. If 'd' is 0 the result is placed in WREG. If 'd' is 1 the result is placed back in register 'f'. If the result is 0, the next instruction, which is already fetched, is discarded, and an NOP is executed instead making it a two-cycle instruction. Words: 1 Cycles: 1(2) Q Cycle Activity: Q1 Q2 Q3 Q4 Decode Read register 'f' Process P If skip: Q1 Q2 Q3 Q4 No No No No operation operation operation operation Example: HERE INCFSZ CNT, 1 ZERO : Before Instruction PC = Address (HERE) After Instruction CNT = CNT + 1 If CNT = 0; PC = Address(ZERO) If CNT ≠ 0; PC = Address(NZERO) INFSNZ Increment f, skip if not 0 Syntax: [label] INFSNZ f,d Operands: $0 \le f \le 255$ $d \in [0,1]$ (f) + 1 $\rightarrow$ (dest). Operation: skip if not 0 Status Affected: None Encoding: 0010 010d ffff ffff Description: The contents of register 'f' are incremented. If 'd' is 0 the result is placed in WREG. If 'd' is 1 the result is placed back in register 'f'. If the result is not 0, the next instruction, which is already fetched, is discarded, and an NOP is executed instead making it a two-cycle instruction. Words: 1 Cycles: 1(2) Q Cycle Activity: Q1 Q2 Q3 Q4 Decode Read Process Write to register 'f' Data destination If skip: Q1 Q2 Q3 Q4 No No No operation operation operation operation Example: HERE INFSNZ REG, 1 ZERO NZERO Before Instruction REG REG After Instruction REG REG + 1 If REG > PC Address (ZERO) If REG РС Address (NZERO) IORLW Inclusive OR Literal with WREG [label] IORLW k Syntax: Operands: $0 \le k \le 255$ Operation: (WREG) .OR. (k) $\rightarrow$ (WREG) Status Affected: Ζ Encodina: 1011 0011 kkkk Description: The contents of WREG are OR'ed with the eight bit literal 'k'. The result is placed in WREG. 1 Words: Cycles: 1 Q Cycle Activity: Q1 Q2 Q3 Q4 Decode Read Process Write to literal 'k' Data WREG Example: IORLW 0x35 Before Instruction WREG 0x9A After Instruction WREG 0xBF = Encoding: 2 Encoding: 0000 100d fffff ffff Description: Inclusive OR WREG with register 'f'. If 'd' is 0 the result is placed in WREG. If 'd' is 1 the result is placed back in register 'f'. Words: 1 Cycles: 1 Q Cycle Activity: Q1 Q2 Q3 Q4 Decode Read register 'f' Process Data Write to destination Example: IORWF RESULT, 0 Before Instruction RESULT = 0x13 WREG = 0x91 After Instruction RESULT = 0x13 WREG = 0x93 LCALL Long Call Syntax: [ label ] LCALL k Operands: $0 \le k \le 255$ Operation: $PC + 1 \rightarrow TOS$ ; $k \rightarrow PCL, (PCLATH) \rightarrow PCH$ Status Affected: None Encoding: 1011 0111 kkkk kkkk Description: LCALL allows an unconditional subroutine call to anywhere within the 64K pro- gram memory space. First, the return address (PC + 1) is pushed onto the stack. A 16-bit destination address is then loaded into the program counter. The lower 8-bits of the destination address is embedded in the instruction. The upper 8-bits of PC is loaded from PC high holding latch, PCLATH. Words: 1 Cycles: 2 Q Cycle Activity: | Q1 | Q2 | Q3 | Q4 | |-----------|-------------|-----------|--------------| | Decode | Read | Process | Write | | | literal 'k' | Data | register PCL | | No | No | No | No | | operation | operation | operation | operation | Example: MOVLW HIGH(SUBROUTINE) MOVPF WREG, PCLATH LCALL LOW(SUBROUTINE) Before Instruction SUBROUTINE = 16-bit Address PC = ? After Instruction PC = Address (SUBROUTINE) MOVFP Move f to p [label] MOVFP f,p Syntax: Operands: $0 \le f \le 255$ $0 \le p \le 31$ Operation: $(f) \rightarrow (p)$ Status Affected: None Encoding: 011p ffff ffff pppp Description: Move data from data memory location 'f' to data memory location 'p'. Location 'f' can be anywhere in the 256 byte data space (00h to FFh) while 'p' can be 00h to 1Fh. Either 'p' or 'f' can be WREG (a useful special situation). MOVFP is particularly useful for transferring a data memory location to a peripheral register (such as the transmit buffer or an I/O port). Both 'f' and 'p' can be indirectly addressed. Words: 1 Cycles: 1 Q Cycle Activity: Q1 Q2 Q3 Q4 Decode Read register 'f' Process P Example: MOVFP REG1, REG2 Before Instruction REG1 = 0x33, REG2 = 0x11 After Instruction REG1 = 0x33, REG2 = 0x33 | MOVLB | Move Literal to low nibble in BSF | |-------|-----------------------------------| | | | Syntax: [label] MOVLB k Operands: $0 \le k \le 15$ Operation: $k \rightarrow (BSR<3:0>)$ Status Affected: None Encoding: 1011 1000 uuuu kkkk Description: The four bit literal 'k' is loaded in the Bank Select Register (BSR). Only the low 4-bits of the Bank Select Register are affected. The upper half of the BSR is unchanged. The assembler will encode the "u" fields as '0'. Words: 1 Cycles: 1 Q Cycle Activity: | Q1 | Q2 | Q3 | Q4 | |--------|-------------|---------|---------------| | Decode | Read | Process | Write literal | | | literal 'k' | Data | 'k' to | | | | | BSR<3:0> | Example: MOVLB 5 Before Instruction BSR register = 0x22 After Instruction BSR register = 0x25 (Bank 5) Move Literal to high nibble in MOVLR BSR Syntax: [ label ] MOVLR k Operands: $0 \le k \le 15$ Operation: $k \to (BSR<7:4>)$ Status Affected: None Encoding: 1011 101x kkkk uuuu Description: The 4-bit literal 'k' is loaded into the most significant 4-bits of the Bank Select Register (BSR). Only the high 4-bits of the Bank Select Register are affected. The lower half of the BSR is unchanged. The assembler will encode the "u" fields as 0. Words: Cycles: 1 Q Cycle Activity: Q1 Q2 Q3 Q4 Decode Read literal 'k' to BSR<7:4> Process Urite literal 'k' to BSR<7:4> Example: MOVLR 5 Before Instruction BSR register = 0x22 After Instruction BSR register = 0x52 MOVLW Move Literal to WREG Syntax: [ label ] MOVLW k Operands: $0 \le k \le 255$ Operation: $k \to (WREG)$ Status Affected: None Encoding: 1011 0000 kkkk kkk Description: The eight bit literal 'k' is loaded into WREG. Words: 1 Cycles: 1 Q Cycle Activity: Q1 Q2 Q3 Q4 Decode Read literal 'k' Process Pr Example: MOVLW 0x5A After Instruction WREG = 0x5A MOVPF Move p to f [label] MOVPF p,f Syntax: Operands: $0 \le f \le 255$ $0 \le p \le 31$ Operation: $(p) \rightarrow (f)$ Status Affected: Ζ Encoding: 010p ffff ffff pppp Description: Move data from data memory location 'p' to data memory location 'f'. Location 'f' can be anywhere in the 256 byte data space (00h to FFh) while 'p' can be 00h to 1Fh. Either 'p' or 'f' can be WREG (a useful special situation). MOVPF is particularly useful for transferring a peripheral register (e.g. the timer or an I/O port) to a data memory location. Both 'f' and 'p' can be indirectly addressed. Words: 1 Cycles: 1 Q Cycle Activity: | Q1 | Q2 | Q3 | Q4 | |--------|--------------|---------|--------------| | Decode | Read | Process | Write | | | register 'p' | Data | register 'f' | Example: MOVPF REG1, REG2 Before Instruction REG1 0x11 RFG2 0x33 After Instruction REG1 0x11 REG2 0x11 | MOVWF | Move WREG to f | |-------|----------------| | | | Syntax: [ label ] MOVWF Operands: $0 \le f \le 255$ Operation: $(WREG) \rightarrow (f)$ Status Affected: None Encoding: 0000 0001 ffff ffff Description: Move data from WREG to register 'f'. Location 'f' can be anywhere in the 256 byte data space. 1 Words: Cycles: 1 Q Cycle Activity: | Q1 | Q2 | Q3 | Q4 | |--------|--------------|---------|--------------| | Decode | Read | Process | Write | | | register 'f' | Data | register 'f' | Example: MOVWF REG Before Instruction WREG 0x4F REG 0xFF After Instruction WREG 0x4F = REG 0x4F | MUI | LLW | Multiply L | iteral with | WRE | G | | |-------------------|--------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------|------|-------|--| | Syn | tax: | [ label ] | MULLW F | ( | | | | Ope | erands: | $0 \le k \le 25$ | 5 | | | | | Ope | eration: | (k x WRE | $G) \rightarrow PROD$ | H:PF | RODL | | | Stat | us Affected: | None | None | | | | | Enc | oding: | 1011 | 1100 k | kk | kkkk | | | Des | cription: | An unsigned multiplication is carried out between the contents of WREG and the 8-bit literal 'k'. The 16-bit result is placed in PRODH:PRODL register pair. PRODH contains the high byte. WREG is unchanged. None of the status flags are affected. Note that neither overflow nor carry is possible in this operation. A zero result is possible but not detected. | | | | | | Words: | | 1 | | | | | | Cycles: | | 1 | | | | | | Q Cycle Activity: | | | | | | | | | Q1 | Q2 | Q3 | | Q4 | | | | Decode | Read | Process<br>Data | | Write | | | Q1 | Q2 | Q3 | Q4 | |--------|---------------------|-----------------|---------------------------------------| | Decode | Read<br>literal 'k' | Process<br>Data | Write<br>registers<br>PRODH:<br>PRODL | Example: MULLW 0xC4 Before Instruction WREG 0xE2 PRODH ? ? PRODL After Instruction WREG 0xC4 PRODH 0xAD PRODL 0x08 | MUI | LWF | Multiply WREG with f | | | | | | |------|----------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------|-----|---|-------|--| | Syn | tax: | [ label ] | MULWF | f | | | | | Ope | erands: | $0 \le f \le 25$ | 5 | | | | | | Ope | eration: | (WREG x | $(WREG\;x\;f)\toPRODH\!:\!PRODL$ | | | | | | Stat | us Affected: | None | None | | | | | | Enc | oding: | 0011 | 0100 | fff | f | ffff | | | Des | cription: | An unsigned multiplication is carried out between the contents of WREG and the register file location 'f'. The 16-bit result is stored in the PRODH:PRODL register pair. PRODH contains the high byte. Both WREG and 'f' are unchanged. None of the status flags are affected. Note that neither overflow nor carry is possible in this operation. A zero result is possible but not detected. | | | | | | | Wor | ds: | 1 | | | | | | | Сус | les: | 1 | | | | | | | Q C | ycle Activity: | | | | | | | | | Q1 | Q2 | Q3 | 3 | | Q4 | | | | Decode | Read | Proce | ss | | Write | | register 'f' Data registers PRODH: PRODL | MULWF | REG | |-------|-------| | ction | | | = | 0xC4 | | = | 0xB5 | | = | ? | | = | ? | | ion | | | = | 0xC4 | | = | 0xB5 | | = | A8x0 | | = | 0x94 | | | ction | NEGW Negate W Syntax: [label] NEGW f,s Operands: $0 \le f \le 255$ $s \in [0,1]$ Operation: $\overline{WREG} + 1 \rightarrow (f);$ $\overline{WREG} + 1 \rightarrow s$ Status Affected: OV, C, DC, Z Encoding: 0010 110s ffff ffff Description: WREG is negated using two's complement. If 's' is 0 the result is placed in WREG and data memory location 'f'. If 's' is 1 the result is placed only in data memory location 'f'. Words: 1 Cycles: 1 Q Cycle Activity: | | Q1 | Q2 | Q3 | Q4 | |---|--------|--------------|---------|--------------| | ſ | Decode | Read | Process | Write | | | | register 'f' | Data | register 'f' | | | | | | and other | | | | | | specified | | | | | | register | Example: NEGW REG, 0 Before Instruction WREG = 0011 1010 [0x3A], REG = 1010 1011 [0xAB] After Instruction WREG = 1100 0110 [0xC6] REG = 1100 0110 [0xC6] | NOF | NOP No Operation | | | | | | |------------|------------------|--------------|--------------|-----|----|----------------| | Synt | ax: | [ label ] | NOP | | | | | Ope | rands: | None | | | | | | Operation: | | No opera | No operation | | | | | State | us Affected: | None | | | | | | Enco | oding: | 0000 | 0000 | 000 | 00 | 0000 | | Des | cription: | No operati | on. | | | | | Wor | ds: | 1 | | | | | | Cycl | es: | 1 | | | | | | Q C | ycle Activity: | | | | | | | | Q1 | Q2 | Q3 | 3 | | Q4 | | | Decode | No operation | No<br>opera | | op | No<br>peration | Example: None. RETFIE Return from Interrupt Syntax: [label] RETFIE Operands: None Operation: $TOS \rightarrow (PC)$ ; $0 \rightarrow GLINTD;$ PCLATH is unchanged. Status Affected: GLINTD Encoding: 0000 0000 0000 0101 Return from Interrupt. Stack is POP'ed and Top of Stack (TOS) is loaded in the PC. Interrupts are enabled by clearing the GLINTD bit. GLINTD is the global interrupt disable bit (CPUSTA<4>). Words: 1 Cycles: 2 Q Cycle Activity: Description: | Q1 | Q2 | Q3 | Q4 | |-----------|-----------|-----------|------------| | Decode | No | Clear | POP PC | | | operation | GLINTD | from stack | | No | No | No | No | | operation | operation | operation | operation | Example: RETFIE After Interrupt PC = TOSGLINTD = 0 RETLW Return Literal to WREG Syntax: [label] RETLW k Operands: $0 \le k \le 255$ Operation: $k \rightarrow (WREG); TOS \rightarrow (PC);$ PCLATH is unchanged Status Affected: None Encoding: 1011 0110 kkkk kkkk Description: WREG is loaded with the eight bit literal 'k'. The program counter is loaded from the top of the stack (the return address). The high address latch (PCLATH) remains unchanged. Words: 1 Cycles: 2 Q Cycle Activity: | Q1 | Q2 | Q3 | Q4 | |-----------|-------------|-----------|-------------| | Decode | Read | Process | POP PC | | | literal 'k' | Data | from stack, | | | | | Write to | | | | | WREG | | No | No | No | No | | operation | operation | operation | operation | Example: CALL TABLE ; WREG contains table ; offset value ; WREG now has ; table value : TABLE ADDWF PC ; WREG = offset RETLW k0 ; Begin table RETLW k1 ; : : RETLW kn ; End of table Before Instruction WREG = 0x07 After Instruction WREG = value of k7 RETURN Return from Subroutine Syntax: [label] RETURN Operands: None Operation: $TOS \rightarrow PC$ ; Status Affected: None Encoding: 0000 0000 0000 0010 Description: Return from subroutine. The stack is popped and the top of the stack (TOS) is loaded into the program counter. Words: 1 Cycles: 2 Q Cycle Activity: | | Q1 | Q2 | Q3 | Q4 | |---|-----------|-----------|-----------|------------| | ſ | Decode | No | Process | POP PC | | | | operation | Data | from stack | | ſ | No | No | No | No | | | operation | operation | operation | operation | Example: RETURN After Interrupt PC = TOS | RLCF | Rotate Left I through Carry | |---------|-----------------------------| | Syntax: | [ label ] RLCF f.d | Operands: $0 \le f \le 255$ $d \in [0,1]$ Operation: $f < n > \rightarrow d < n+1 >$ ; $f<7> \rightarrow C$ ; $C \rightarrow d<0>$ Status Affected: C Encoding: 0001 101d ffff ffff Description: The contents of register 'f' are rotated one bit to the left through the Carry Flag. If 'd' is 0 the result is placed in WREG. If 'd' is 1 the result is stored back in register 'f'. C register f Words: 1 Cycles: 1 Q Cycle Activity: | Q1 | Q2 | Q3 | Q4 | |--------|--------------|---------|-------------| | Decode | Read | Process | Write to | | | register 'f' | Data | destination | Example: RLCF REG, 0 Before Instruction REG = 1110 0110 C = 0 After Instruction REG = 1110 0110 WREG = 1100 1100 C = 1 **RLNCF** Rotate Left f (no carry) [label] RLNCF f,d Syntax: Operands: $0 \le f \le 255$ $d \in [0,1]$ $f<n> \rightarrow d<n+1>$ : Operation: $f<7> \rightarrow d<0>$ Status Affected: None Encoding: 0010 001d ffff ffff Description: The contents of register 'f' are rotated The contents of register 'f' are rotated one bit to the left. If 'd' is 0 the result is placed in WREG. If 'd' is 1 the result is stored back in register 'f'. register f Words: 1 Cycles: 1 Q Cycle Activity: | Q1 | Q2 | Q3 | Q4 | |--------|--------------|---------|-------------| | Decode | Read | Process | Write to | | | register 'f' | Data | destination | Example: RLNCF REG, 1 Before Instruction C = 0 REG = 1110 1011 After Instruction C = REG = 1101 0111 RRCF Rotate Right f through Carry Syntax: [label] RRCF f,d Operands: $0 \le f \le 255$ $d \in [0,1]$ $f<0> \rightarrow C;$ $C \rightarrow d<7>$ Status Affected: C Encoding: 0001 100d ffff ffff Description: The contents of register 'f' are rotated one bit to the right through the Carry Flag. If 'd' is 0 the result is placed in WREG. If 'd' is 1 the result is placed back in register 'f'. C register f Words: 1 Cycles: 1 Q Cycle Activity: | Q1 | Q2 | Q3 | Q4 | |--------|--------------|---------|-------------| | Decode | Read | Process | Write to | | | register 'f' | Data | destination | Example: RRCF REG1,0 Before Instruction REG1 = 1110 0110 C = 0 After Instruction REG1 = 1110 0110 WREG = 0111 0011 C = 0 RRNCF Rotate Right f (no carry) [label] RRNCF f,d Syntax: Operands: $0 \le f \le 255$ $d \in [0,1]$ Operation: $f<n> \rightarrow d<n-1>$ : $f<0> \rightarrow d<7>$ Status Affected: None Encoding: 0010 D000 ffff ffff Description: The contents of register 'f' are rotated one bit to the right. If 'd' is 0 the result is placed in WREG. If 'd' is 1 the result is placed back in register 'f'. register f Words: 1 Cycles: 1 Q Cycle Activity: Q1 Q2 Q3 Q4 Decode Read Process Write to register 'f' Data destination Example 1: RRNCF REG, 1 Before Instruction WREG REG 1101 0111 After Instruction WREG > REG 1110 1011 Example 2: RRNCF REG, 0 Before Instruction WREG REG 1101 0111 After Instruction WREG 1110 1011 REG 1101 0111 SETF Set f Syntax: [label] SETF f,s Operands: $0 \le f \le 255$ $s \in [0,1]$ Operation: $FFh \rightarrow f$ : $FFh \rightarrow d$ Status Affected: None Encoding: 0010 101s ffff ffff Description: If 's' is 0, both the data memory location 'f' and WREG are set to FFh. If 's' is 1 only the data memory location 'f' is set to FFh. Words: 1 Cycles: 1 Q Cycle Activity: | Q1 | Q2 | Q3 | Q4 | |--------|--------------|---------|---------------------------| | Decode | Read | Process | Write | | | register 'f' | Data | register 'f'<br>and other | | | | | specified | | | | | register | Example1: SETF REG, 0 Before Instruction REG 0xDA WREG 0x05 After Instruction REG 0xFF WREG 0xFF Example2: SETF REG, 1 Before Instruction REG 0xDA WREG 0x05 After Instruction REG 0xFF WREG 0x05 **SLEEP Enter SLEEP mode** Syntax: [ label ] SLEEP Operands: None Operation: 00h $\rightarrow$ WDT; $0 \rightarrow WDT$ postscaler; $1 \rightarrow \overline{TO}$ : $0 \rightarrow \overline{PD}$ TO, PD Status Affected: Encoding: 0000 0000 0000 0011 Description: The power-down status bit (PD) is cleared. The time-out status bit (TO) is set. Watchdog Timer and its postscaler are cleared. The processor is put into SLEEP mode with the oscillator stopped. Words: 1 Cycles: 1 ### Q Cycle Activity: | Q1 | Q2 | Q3 | Q4 | | |--------|-----------|---------|-------|--| | Decode | No | Process | Go to | | | | operation | Data | sleep | | Example: SLEEP > Before Instruction <del>TO</del> = ? PD = After Instruction TO = 1 † PD = † If WDT causes wake-up, this bit is cleared SUBLW **Subtract WREG from Literal** Syntax: [label] SUBLW k Operands: $0 \le k \le 255$ Operation: $k - (WREG) \rightarrow (WREG)$ Status Affected: OV, C, DC, Z Encoding: 1011 0010 kkkk kkkk Description: WREG is subtracted from the eight bit literal 'k'. The result is placed in WREG. Words: Cycles: Q Cycle Activity: | Q1 | Q2 | Q3 | Q4 | |--------|-------------|---------|----------| | Decode | Read | Process | Write to | | | literal 'k' | Data | WREG | Example 1: SUBLW 0x02 Before Instruction WREG = After Instruction WREG С 1 ; result is positive Z 0 Example 2: Before Instruction WREG 2 С ? After Instruction WREG С 1 ; result is zero Z 1 Example 3: Before Instruction WREG = After Instruction WREG FF ; (2's complement) = С 0 ; result is negative Z 0 | SUBWF | Subtract WREG from | n f | SUBWFB | | t WREG from | n f with | | | |-------------------|------------------------------------------------|----------------------|-----------------------------------------|------------------|-------------------------------------|---------------|--|--| | Syntax: | [ label ] SUBWF f,c | | | Borrow | | | | | | Operands: | $0 \le f \le 255$ | | Syntax: | | SUBWFB f, | d | | | | | $d \in [0,1]$ | | Operands: | $0 \le f \le 2$ | | | | | | Operation: | $(f)-(W)\to (dest)$ | | Operation | d ∈ [0,1 | _ | | | | | Status Affected: | OV, C, DC, Z | | Operation: | | $-\overline{C} \rightarrow (dest)$ | | | | | Encoding: | 0000 010d ff | ff ffff | Status Affected: | OV, C, [ | | | | | | Description: | Subtract WREG from re | | Encoding: | 0000 | 001d ff: | | | | | | complement method). It result is stored in WRE | | Description: | | WREG and the<br>from register 'f' | | | | | | result is stored back in | | | ment me | thod). If 'd' is 0 t | he result is | | | | Words: | 1 | | | | WREG. If 'd' is ack in register 'f' | | | | | Cycles: | 1 | | Words: | 1 | ion in regioter 1 | • | | | | Q Cycle Activity: | | | Cycles: | 1 | | | | | | Q1 | Q2 Q3 | Q4 | Q Cycle Activity: | • | | | | | | Decode | Read Process register 'f' Data | Write to destination | Q Cycle Activity. | Q2 | Q3 | Q4 | | | | | register i Data | destination | Decode | Read | Process | Write to | | | | Example 1: | SUBWF REG1, 1 | | | register 'f' | Data | destination | | | | Before Instru | ction | | | | | | | | | REG1 | = 3 | | Example 1: | SUBWFB | REG1, 1 | | | | | WREG<br>C | = 2<br>= ? | | Before Instruction<br>REG1 = 0x19 (0001 | | | 1) | | | | After Instruct | • | | WREG | = 0x15 $=$ 0x0D | , | | | | | REG1 | = 1 | | С | = 1 | | | | | | WREG<br>C | = 2<br>= 1 ; result is posit | ivo. | After Instruc<br>REG1 | tion = 0x0C | (0000 101 | 1) | | | | Z | = 0, result is posit | ve | WREG | = 0x0C $=$ 0x0D | (0000 101<br>(0000 110 | , | | | | Example 2: | | | C | = 1 | ; result is po | | | | | Before Instru | ction | | Z | = 0 | | | | | | REG1 | = 2 | | Example2: | | REG1,0 | | | | | WREG<br>C | = 2<br>= ? | | Before Instr<br>REG1 | uction<br>= 0x1B | (0001 101 | 1) | | | | After Instruct | • | | WREG | = 0x1B<br>= 0x1A | (0001 101 | | | | | REG1 | = 0 | | С | = 0 | | | | | | WREG | = 2 | | After Instruc | | , | | | | | C<br>Z | = 1 ; result is zero<br>= 1 | | REG1<br>WREG | = 0x1B<br>= 0x00 | (0001 101 | 1) | | | | Example 3: | | | С | = 1 | ; result is ze | ero | | | | Before Instru | ction | | Z | = 1 | | | | | | REG1 | = 1 | | Example3: | SUBWFB | REG1,1 | | | | | WREG<br>C | = 2<br>= ? | | Before Instr<br>REG1 | | (0000 001 | • \ | | | | After Instruct | | | WREG | = 0x03<br>= 0x0E | (0000 001)<br>(0000 110 | | | | | REG1 | = FF | | С | = 1 | , | , | | | | WREG | = 2 | | After Instruc | | | | | | | C<br>Z | = 0 ; result is nega<br>= 0 | tive | REG1<br>WREG | = 0xF5<br>= 0x0E | (1111 010<br>(0000 110 | 0) [2's comp] | | | | _ | - | | С | = 0 | ; result is ne | | | | | | | | Z | = 0 | | | | | **SWAPF** Swap f [label] SWAPF f,d Syntax: Operands: $0 \le f \le 255$ $d \in [0,1]$ Operation: $f<3:0> \rightarrow dest<7:4>:$ $f<7:4> \rightarrow dest<3:0>$ Status Affected: None Encoding: 0001 110d ffff ffff Description: The upper and lower nibbles of register 'f' are exchanged. If 'd' is 0 the result is placed in WREG. If 'd' is 1 the result is placed in register 'f'. Words: 1 Cycles: 1 Q Cycle Activity: Q1 Q2 Q3 Q4 Decode Read register 'f' Process P Example: SWAPF REG, 0 Before Instruction REG = 0x53After Instruction REG = 0x35 TABLRD **Table Read** Syntax: [ label ] TABLRD t,i,f Operands: $0 \le f \le 255$ $i \in [0,1]$ $t \in [0,1]$ Operation: If t = 1. TBLATH $\rightarrow$ f: If t = 0, TBLATL $\rightarrow$ f; Prog Mem (TBLPTR) → TBLAT; TBLPTR + 1 → TBLPTR If i = 0. TBLPTR is unchanged Status Affected: None Encoding: 1010 10ti ffff ffff A byte of the table latch (TBLAT) Description: 1. is moved to register file 'f'. If t = 1: the high byte is moved; If t = 0: the low byte is moved Then the contents of the program memory location pointed to by 16-bit Table Pointer (TBLPTR) is loaded into the 16-bit Table Latch (TBLAT). If i = 1: TBLPTR is incremented; If i = 0: TBLPTR is not incremented Words: 1 Cycles: 2 (3 cycle if f = PCL) Q Cycle Activity: | | Q1 | Q2 | Q3 | Q4 | | | |-----|--------|----------------|-----------|---------------|--|--| | De | code | Read | Process | Write | | | | | | register | Data | register 'f' | | | | | | TBLATH or | | | | | | | | TBLATL | | | | | | | No | No | No | No | | | | ope | ration | operation | operation | operation | | | | ' | | (Table Pointer | | (OE goes low) | | | | | | on Address | | | | | | | | bus) | | | | | | TABLRD | Table Read | TABLWT | Table Write | |----------------------------------------------------------------------------------------|----------------------------------------------------------|------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Example1: | TABLRD 1, 1, REG ; | Syntax: | [ label ] TABLWT t,i,f | | Before Instructi<br>REG<br>TBLATH<br>TBLATL<br>TBLPTR<br>MEMORY(T | = 0x53<br>= 0xAA<br>= 0x55<br>= 0xA356 | Operands: Operation: | $0 \le f \le 255$<br>$i \in [0,1]$<br>$t \in [0,1]$<br>If $t = 0$ ,<br>$f \to TBLATL$ ; | | REG<br>TBLATH<br>TBLATL<br>TBLPTR<br>MEMORY(TBL | n (table write completion) = 0xAA = 0x12 = 0x34 = 0xA357 | | $\begin{split} &\text{If t = 1,} \\ &\text{f} \rightarrow \text{TBLATH;} \\ &\text{TBLAT} \rightarrow \text{Prog Mem (TBLPTR);} \\ &\text{If i = 1,} \\ &\text{TBLPTR + 1} \rightarrow \text{TBLPTR} \\ &\text{If i = 0,} \\ &\text{TBLPTR is unchanged} \end{split}$ | | Before Instructi | on | Status Affected: | None | | REG TBLATH TBLATL TBLPTR MEMORY(T After Instruction REG TBLATH TBLATL TBLPTR MEMORY(T | n (table write completion) = 0x55 = 0x12 = 0x34 = 0xA356 | Encoding: Description: | 1010 11ti fffff ffff 1. Load value in 'f' into 16-bit table latch (TBLAT) If t = 1: load into high byte; If t = 0: load into low byte 2. The contents of TBLAT is written to the program memory location pointed to by TBLPTR If TBLPTR points to external program memory location, then the instruction takes two-cycle If TBLPTR points to an internal | cation, then the instruction is terminated when an interrupt is received. The MCLR/VPP pin must be at the programming voltage for successful programming of internal memory. If MCLR/VPP = VDD > the programming sequence of internal memory will be interrupted. A short write will occur (2 Tcy). The internal memory location will not be affected. The TBLPTR can be automatically incremented If i = 1; TBLPTR is not incremented If i = 0; TBLPTR is incremented Words: 1 2 (many if write is to on-chip Cycles: EPROM program memory) Q Cycle Activity: | Q1 | Q2 | Q3 | Q4 | |-----------|----------------|-----------|-----------------| | Decode | Read | Process | Write | | | register 'f' | Data | register | | | | | TBLATH or | | | | | TBLATL | | No | No | No | No | | operation | operation | operation | operation | | | (Table Pointer | | (Table Latch on | | | | | | | | on Address | | Address bus, | **TABLWT Table Write** Example1: TABLWT 1, 1, REG Before Instruction REG 0x53 TBLATH 0xAA TBLATL 0x55 TBLPTR 0xA356 MEMORY(TBLPTR) 0xFFFF After Instruction (table write completion) REG 0x53 **TBLATH** 0x53 **TBLATL** 0x55 **TBLPTR** 0xA357 MEMORY(TBLPTR - 1) = 0x5355 Example 2: TABLWT 0, 0, REG Before Instruction REG 0x53 **TBLATH** 0xAA TBLATL 0x55 **TBLPTR** 0xA356 MEMORY(TBLPTR) 0xFFFF After Instruction (table write completion) REG 0x53 **TBLATH** 0xAA TBLATL 0x53 **TBLPTR** 0xA356 MEMORY(TBLPTR) 0xAA53 | TLR | TLRD Table Latch Read | | | | | | | | |-------|-----------------------|-----------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------|------|-----------------------|--|--|--| | Synt | ax: | [ label ] | ΓLRD t,f | | · | | | | | Ope | rands: | $0 \le f \le 255$ $t \in [0,1]$ | 5 | | | | | | | Ope | ration: | If t = 0,<br>TBLAT<br>If t = 1,<br>TBLAT | , | | | | | | | Stati | us Affected: | None | | | | | | | | Enco | oding: | 1010 | 00tx | ffff | ffff | | | | | Desc | cription: | (TBLAT) int<br>is unaffecte<br>If t = 1; high | Read data from 16-bit table latch<br>(TBLAT) into file register 'f'. Table Latch<br>is unaffected.<br>If t = 1; high byte is read<br>If t = 0; low byte is read | | | | | | | | | with TABLE | This instruction is used in conjunction with TABLRD to transfer data from program memory to data memory. | | | | | | | Wor | ds: | 1 | | | | | | | | Cycl | es: | 1 | 1 | | | | | | | Q C | ycle Activity: | | | | | | | | | | Q1 | Q2 | Q3 | 3 | Q4 | | | | | | Decode | Read<br>register<br>TBLATH or | Proce<br>Data | | Write<br>register 'f' | | | | **TBLATL** TLWT Table Latch Write Syntax: [ label ] TLWT t,f Operands: $0 \le f \le 255$ $t \in [0,1]$ Operation: If t = 0, $f \to TBLATL$ ; If t = 1, $f \to TBLATH$ Status Affected: None Encoding: 1010 01tx ffff ffff Description: Data from file register 'f' is written into the 16-bit table latch (TBLAT). If t = 1; high byte is written If t = 0; low byte is written This instruction is used in conjunction with TABLWT to transfer data from data memory to program memory. Words: 1 Cycles: 1 Q Cycle Activity: | Q1 | Q2 | Q3 | Q4 | |--------|--------------|---------|-----------| | Decode | Read | Process | Write | | | register 'f' | Data | register | | | | | TBLATH or | | | | | TBLATL | Example: TLWT t, RAM Before Instruction t = 0RAM = 0xB7 TBLAT = 0x0000 (TBLATH = 0x00) (TBLATL = 0x00) After Instruction RAM = 0xB7 TBLAT = 0x00B7 (TBLATH = 0x00) (TBLATL = 0xB7) Before Instruction RAM = 0xB7 TBLAT = 0x0000 (TBLATH = 0x00) (TBLATL = 0x00) After Instruction RAM = 0xB7 $\mathsf{TBLAT} \quad = \quad \mathsf{0xB700} \quad (\mathsf{TBLATH} = \mathsf{0xB7})$ (TBLATL = 0x00) TSTFSZ Test f, skip if 0 Syntax: [label] TSTFSZ f Operands: $0 \le f \le 255$ Operation: skip if f = 0 Status Affected: None Encoding: 0011 0011 ffff ffff If 'f' = 0, the next instruction, fetched during the current instruction execution, is discarded and an NOP is executed making this a two-cycle instruction. Words: 1 Cycles: 1 (2) Q Cycle Activity: Description: Q1 Q2 Q3 Q4 Decode Read register 'f' Process Data operation If skip: Q1 Q2 Q3 Q4 No No No No operation operation operation operation Example: HERE TSTFSZ CNT NZERO : ZERO : Before Instruction PC = Address (HERE) After Instruction PC = Address (HER If CNT = 0x00. PC = Address (ZERO) If CNT $\neq$ 0x00, PC = Address (NZERO) **Exclusive OR Literal with** XORLW WREG [label] XORLW k Syntax: Operands: $0 \le k \le 255$ Operation: (WREG) .XOR. $k \rightarrow$ (WREG) Status Affected: Ζ Encoding: 1011 0100 kkkk kkkk Description: The contents of WREG are XOR'ed with the 8-bit literal 'k'. The result is placed in WREG. Words: 1 Cycles: 1 Q Cycle Activity: | Q1 | Q2 | Q3 | Q4 | | | |--------|-------------|---------|----------|--|--| | Decode | Read | Process | Write to | | | | | literal 'k' | Data | WREG | | | Example: XORLW 0xAF Before Instruction WREG = 0xB5 After Instruction WREG = 0x1A **XORWF** Exclusive OR WREG with f Syntax: [label] XORWF f,d Operands: $0 \le f \le 255$ $d \in [0,1]$ (WREG) .XOR. (f) $\rightarrow$ (dest) Operation: Status Affected: Ζ Encoding: 0000 110d ffff ffff Description: Exclusive OR the contents of WREG with register 'f'. If 'd' is 0 the result is stored in WREG. If 'd' is 1 the result is stored back in the register 'f'. Words: 1 Cycles: Q Cycle Activity: Q1 Q2 Q3 Q4 Example: XORWF REG, 1 Read register 'f' Process Data Write to destination Before Instruction REG = 0xAF WREG = 0xB5 Decode After Instruction REG = 0x1A WREG = 0xB5 NOTES: ### 19.0 DEVELOPMENT SUPPORT ### 19.1 Development Tools The PICmicro™ microcontrollers are supported with a full range of hardware and software development tools: - PICMASTER<sup>®</sup>/PICMASTER CE Real-Time In-Circuit Emulator - ICEPIC™ Low-Cost PIC16C5X and PIC16CXXX In-Circuit Emulator - PRO MATE® II Universal Programmer - PICSTART® Plus Entry-Level Prototype Programmer - PICDEM-1 Low-Cost Demonstration Board - PICDEM-2 Low-Cost Demonstration Board - PICDEM-3 Low-Cost Demonstration Board - MPASM Assembler - MPLAB™ SIM Software Simulator - MPLAB-C17 (C Compiler) - Fuzzy Logic Development System (fuzzyTECH<sup>®</sup>-MP) # 19.2 PICMASTER: High Performance Universal In-Circuit Emulator with MPLAB IDE The PICMASTER Universal In-Circuit Emulator is intended to provide the product development engineer with a complete microcontroller design tool set for all microcontrollers in the PIC14C000, PIC12CXXX, PIC16C5X, PIC16CXXX and PIC17CXX families. PICMASTER is supplied with the MPLAB™ Integrated Development Environment (IDE), which allows editing, "make" and download, and source debugging from a single environment. Interchangeable target probes allow the system to be easily reconfigured for emulation of different processors. The universal architecture of the PICMASTER allows expansion to support all new Microchip microcontrollers. The PICMASTER Emulator System has been designed as a real-time emulation system with advanced features that are generally found on more expensive development tools. The PC compatible 386 (and higher) machine platform and Microsoft Windows® 3.x environment were chosen to best make these features available to you, the end user. A CE compliant version of PICMASTER is available for European Union (EU) countries. ### 19.3 <u>ICEPIC: Low-cost PICmicro™</u> In-Circuit Emulator ICEPIC is a low-cost in-circuit emulator solution for the Microchip PIC12CXXX, PIC16C5X and PIC16CXXX families of 8-bit OTP microcontrollers. ICEPIC is designed to operate on PC-compatible machines ranging from 286-AT $^{\odot}$ through Pentium $^{\top M}$ based machines under Windows 3.x environment. ICEPIC features real time, non-intrusive emulation. ### 19.4 PRO MATE II: Universal Programmer The PRO MATE II Universal Programmer is a full-featured programmer capable of operating in stand-alone mode as well as PC-hosted mode. PRO MATE II is CE compliant. The PRO MATE II has programmable VDD and VPP supplies which allows it to verify programmed memory at VDD min and VDD max for maximum reliability. It has an LCD display for displaying error messages, keys to enter commands and a modular detachable socket assembly to support various package types. In standalone mode the PRO MATE II can read, verify or program PIC12CXXX, PIC14C000, PIC16C5X, PIC16CXXX and PIC17CXX devices. It can also set configuration and code-protect bits in this mode. ### 19.5 <u>PICSTART Plus Entry Level</u> <u>Development System</u> The PICSTART programmer is an easy-to-use, low-cost prototype programmer. It connects to the PC via one of the COM (RS-232) ports. MPLAB Integrated Development Environment software makes using the programmer simple and efficient. PICSTART Plus is not recommended for production programming. PICSTART Plus supports all PIC12CXXX, PIC14C000, PIC16C5X, PIC16CXXX and PIC17CXX devices with up to 40 pins. Larger pin count devices such as the PIC16C923, PIC16C924 and PIC17C756 may be supported with an adapter socket. PICSTART Plus is CE compliant. ### 19.6 <u>PICDEM-1 Low-Cost PICmicro™</u> Demonstration Board The PICDEM-1 is a simple board which demonstrates the capabilities of several of Microchip's microcontrollers. The microcontrollers supported are: PIC16C5X (PIC16C54 to PIC16C58A), PIC16C61, PIC16C62X, PIC16C71, PIC16C8X, PIC17C42, PIC17C43 and PIC17C44. All necessary hardware and software is included to run basic demo programs. The users can program the sample microcontrollers provided with the PICDEM-1 board, on a PRO MATE II or PICSTART-Plus programmer, and easily test firmware. The user can also connect the PICDEM-1 board to the PICMASTER emulator and download the firmware to the emulator for testing. Additional prototype area is available for the user to build some additional hardware and connect it to the microcontroller socket(s). Some of the features include an RS-232 interface, a potentiometer for simulated analog input, push-button switches and eight LEDs connected to PORTB. # 19.7 PICDEM-2 Low-Cost PIC16CXX Demonstration Board The PICDEM-2 is a simple demonstration board that supports the PIC16C62, PIC16C64, PIC16C65, PIC16C73 and PIC16C74 microcontrollers. All the necessary hardware and software is included to run the basic demonstration programs. The user can program the sample microcontrollers provided with the PICDEM-2 board, on a PRO MATE II programmer or PICSTART-Plus, and easily test firmware. The PICMASTER emulator may also be used with the PICDEM-2 board to test firmware. Additional prototype area has been provided to the user for adding additional hardware and connecting it to the microcontroller socket(s). Some of the features include a RS-232 interface, push-button switches, a potentiometer for simulated analog input, a Serial EEPROM to demonstrate usage of the I<sup>2</sup>C bus and separate headers for connection to an LCD module and a keypad. # 19.8 PICDEM-3 Low-Cost PIC16CXXX Demonstration Board The PICDEM-3 is a simple demonstration board that supports the PIC16C923 and PIC16C924 in the PLCC package. It will also support future 44-pin PLCC microcontrollers with a LCD Module. All the necessary hardware and software is included to run the basic demonstration programs. The user can program the sample microcontrollers provided with the PICDEM-3 board, on a PRO MATE II programmer or PICSTART Plus with an adapter socket, and easily test firmware. The PICMASTER emulator may also be used with the PICDEM-3 board to test firmware. Additional prototype area has been provided to the user for adding hardware and connecting it to the microcontroller socket(s). Some of the features include an RS-232 interface, push-button switches, a potentiometer for simulated analog input, a thermistor and separate headers for connection to an external LCD module and a keypad. Also provided on the PICDEM-3 board is an LCD panel, with 4 commons and 12 segments, that is capable of displaying time, temperature and day of the week. The PICDEM-3 provides an additional RS-232 interface and Windows 3.1 software for showing the demultiplexed LCD signals on a PC. A simple serial interface allows the user to construct a hardware demultiplexer for the LCD signals. # 19.9 MPLAB™ Integrated Development Environment Software The MPLAB IDE Software brings an ease of software development previously unseen in the 8-bit microcontroller market. MPLAB is a windows based application which contains: - · A full featured editor - · Three operating modes - editor - emulator - simulator - · A project manager - Customizable tool bar and key mapping - · A status bar with project information - · Extensive on-line help MPLAB allows you to: - Edit your source files (either assembly or 'C') - One touch assemble (or compile) and download to PICmicro tools (automatically updates all project information) - · Debug using: - source files - absolute listing file - Transfer data dynamically via DDE (soon to be replaced by OLE) - · Run up to four emulators on the same PC The ability to use MPLAB with Microchip's simulator allows a consistent platform and the ability to easily switch from the low cost simulator to the full featured emulator with minimal retraining due to development tools. ### 19.10 Assembler (MPASM) The MPASM Universal Macro Assembler is a PC-hosted symbolic assembler. It supports all micro-controller series including the PIC12C5XX, PIC14000, PIC16C5X, PIC16CXXX, and PIC17CXX families. MPASM offers full featured Macro capabilities, conditional assembly, and several source and listing formats. It generates various object code formats to support Microchip's development tools as well as third party programmers. MPASM allows full symbolic debugging from PICMASTER, Microchip's Universal Emulator System. MPASM has the following features to assist in developing software for specific use applications. - Provides translation of Assembler source code to object code for all Microchip microcontrollers. - · Macro assembly capability. - Produces all the files (Object, Listing, Symbol, and special) required for symbolic debug with Microchip's emulator systems. - Supports Hex (default), Decimal and Octal source and listing formats. MPASM provides a rich directive language to support programming of the PICmicro. Directives are helpful in making the development of your assemble source code shorter and more maintainable. ### 19.11 Software Simulator (MPLAB-SIM) The MPLAB-SIM Software Simulator allows code development in a PC host environment. It allows the user to simulate the PICmicro series microcontrollers on an instruction level. On any given instruction, the user may examine or modify any of the data areas or provide external stimulus to any of the pins. The input/output radix can be set by the user and the execution can be performed in; single step, execute until break, or in a trace mode. MPLAB-SIM fully supports symbolic debugging using MPLAB-C and MPASM. The Software Simulator offers the low cost flexibility to develop and debug code outside of the laboratory environment making it an excellent multi-project software development tool. ### 19.12 C Compiler (MPLAB-C17) The MPLAB-C Code Development System is a complete 'C' compiler and integrated development environment for Microchip's PIC17CXXX family of microcontrollers. The compiler provides powerful integration capabilities and ease of use not found with other compilers. For easier source level debugging, the compiler provides symbol information that is compatible with the MPLAB IDE memory display. # 19.13 <u>Fuzzy Logic Development System</u> (*fuzzy*TECH-MP) fuzzyTECH-MP fuzzy logic development tool is available in two versions - a low cost introductory version, MP Explorer, for designers to gain a comprehensive working knowledge of fuzzy logic system design; and a full-featured version, fuzzyTECH-MP, Edition for implementing more complex systems. Both versions include Microchip's *fuzzy*LAB™ demonstration board for hands-on experience with fuzzy logic systems implementation. ### 19.14 <u>MP-DriveWay™ – Application Code</u> Generator MP-DriveWay is an easy-to-use Windows-based Application Code Generator. With MP-DriveWay you can visually configure all the peripherals in a PICmicro device and, with a click of the mouse, generate all the initialization and many functional code modules in C language. The output is fully compatible with Microchip's MPLAB-C C compiler. The code produced is highly modular and allows easy integration of your own code. MP-DriveWay is intelligent enough to maintain your code through subsequent code generation. ### 19.15 <u>SEEVAL® Evaluation and</u> <u>Programming System</u> The SEEVAL SEEPROM Designer's Kit supports all Microchip 2-wire and 3-wire Serial EEPROMs. The kit includes everything necessary to read, write, erase or program special features of any Microchip SEEPROM product including Smart Serials<sup>TM</sup> and secure serials. The Total Endurance<sup>TM</sup> Disk is included to aid in trade-off analysis and reliability calculations. The total kit can significantly reduce time-to-market and result in an optimized system. ### 19.16 <u>Keeloq® Evaluation and</u> <u>Programming Tools</u> KEELOQ evaluation and programming tools support Microchips HCS Secure Data Products. The HCS evaluation kit includes an LCD display to show changing codes, a decoder to decode transmissions, and a programming interface to program test transmitters. | | PIC12C5XX | PIC14000 | PIC16C5X | PIC16CXXX | PIC16C6X | PIC16C7XX | PIC16C8X | PIC16C9XX | PIC17C4X | PIC17C7XX | 24CXX<br>25CXX<br>93CXX | HCSXXX | |-------------------------------------------------------------------------|-----------|----------|----------|-----------|----------|-----------|----------|-----------|----------|---------------------|-------------------------|----------| | EMULATOR PROD | UCTS | | | ı | ı | ı | | 1 | | ı | | | | PICMASTER®/<br>PICMASTER-CE<br>In-Circuit Emulator | <b>✓</b> | <b>√</b> | <b>√</b> | <b>√</b> | <b>✓</b> | ✓ | <b>√</b> | <b>✓</b> | ✓ | (PIC17C75X only) ✓ | | | | MPLAB™-ICE | | | | | | | | | | ✓ | | | | ICEPIC™ Low-Cost<br>In-Circuit Emulator | ✓ | | ✓ | ✓ | ✓ | ✓ | ✓ | ✓ | | | | | | SOFTWARE PROD | UCTS | | | | | | | | | | | | | MPLAB™<br>Integrated<br>Development<br>Environment | ✓ | <b>√</b> | <b>✓</b> | <b>✓</b> | ✓ | <b>✓</b> | <b>√</b> | ✓ | <b>√</b> | <b>✓</b> | | | | MPLAB™ C17<br>Compiler | | | | | | | | | ✓ | ✓ | | | | fuzzyTECH <sup>®</sup> -MP<br>Explorer/Edition<br>Fuzzy Logic Dev. Tool | <b>✓</b> | <b>√</b> | <b>√</b> | <b>✓</b> | ✓ | <b>✓</b> | <b>√</b> | <b>✓</b> | ✓ | | | | | MP-DriveWay™<br>Applications<br>Code Generator | | | <b>√</b> | ✓ | <b>✓</b> | <b>√</b> | <b>√</b> | <b>✓</b> | <b>√</b> | | | | | Total Endurance™<br>Software Model | | | | | | | | | | | <b>✓</b> | | | PROGRAMMERS | | | | • | • | • | | • | | | | | | PICSTART®Plus<br>Low-Cost<br>Universal Dev. Kit | ✓ | <b>√</b> | <b>√</b> | ✓ | <b>✓</b> | ✓ | <b>√</b> | ✓ | <b>√</b> | ✓ | | | | PRO MATE <sup>®</sup> II<br>Universal Programmer | ✓ | ✓ | ✓ | ✓ | ✓ | ✓ | ✓ | ✓ | ✓ | ✓ | <b>✓</b> | <b>✓</b> | | KEELOQ <sup>®</sup> Programmer | | | | | | | | | | | | ✓ | | DEMO BOARDS | | | | • | | | | | | | | | | SEEVAL® Designers Kit | | | | | | | | | | | ✓ | | | PICDEM-1 | | | ✓ | ✓ | | | ✓ | | ✓ | | | | | PICDEM-2 | | | | | ✓ | ✓ | | | | | | | | PICDEM-3 | | | | | | | | ✓ | | | | | | KEELOQ® Evaluation Kit | | | | | | | | | | | | ✓ | # TABLE 19-1: DEVELOPMENT TOOLS FROM MICROCHIP PIC17C7XX ### 20.0 PIC17C7 MXX ELECTRICAL CHARACTERISTICS ### **Absolute Maximum Ratings †** | 5 . | | |-----------------------------------------------------------------|--------------------| | Ambient temperature under bias | 55°C to +125°C | | Storage temperature | 65°C to +150°C | | Voltage on VDD with respect to Vss | 0V to +7.5V | | Voltage on MCLR with respect to Vss (Note 2) | 0.3V to +14V | | Voltage on RA2 and RA3 with respect to Vss | 0.3V to +8.5V | | Voltage on all other pins with respect to Vss | 0.3y/to VDD + 0.3V | | Total power dissipation (Note 1) | 1.0W | | Maximum current out of Vss pin(s) - total (@ 70°C) | 500 mA | | Maximum current into VDD pin(s) - total (@ 70°C) | 500 mA | | Input clamp current, liκ (VI < 0 or VI > VDD) | ±20 mA | | Output clamp current, lok (Vo < 0 or Vo > VDD) | ±20 mA | | Maximum output current sunk by any I/O pin (except RA2 and RA3) | 35 mA | | Maximum output current sunk by RA2 or RA3 pins | | | Maximum output current sourced by any I/O pin | 20 mA | | Maximum current sunk by PORTA and PORTB (combined) | 150 MA | | Maximum current sourced by PORTA and PORTB (combined) | 100 mA | | Maximum current sunk by PORTC, PORTD and PORTE (combined) | 150 mA | | Maximum current sourced by PORTC, PORTD and PORTE (combined) | 100 mA | | Maximum current sunk by PORTF and PORTG (combined) | 150 mA | | Maximum current sourced by PORTF and PORTG (combined) | 100 mA | | Maximum current sunk by PORTH and PORTJ (sombined) | 150 mA | | Maximum current sourced by PORTH and PORTJ (combined) | 100 mA | | | | Note 1: Power dissipation is calculated as follows: Pdis= VDD x {IDD - $\Sigma$ IOH} + $\Sigma$ {(VDD-VOH) x IOH} + $\Sigma$ (VOL x IOL) Note 2: Voltage spikes below VsS at the MCLR pin, inducing currents greater than 80 mA, may cause latch-up. Thus, a series resistor of 50-1000 should be used when applying a "low" level to the MCLR pin rather than pulling this pin directly to Vss. † NOTICE: Stresses above those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. This is a stress rating only and functional operation of the device at those or any other conditions above those indicated in the operation listings of this specification is not implied. Exposure to maximum rating conditions for extended periods may affect device reliability. © 1998 Microchip Technology Inc. Preliminary DS30289A-page 235 TABLE 20-1: CROSS REFERENCE OF DEVICE SPECS FOR OSCILLATOR CONFIGURATIONS AND FREQUENCIES OF OPERATION (COMMERCIAL DEVICES) | osc | PIC17LC7XX-08 | PIC17C7XX-16 | PIC17C7XX-33 | JW Devices<br>(Ceramic Windowed<br>Devices) | |-----|------------------------------|-----------------------------|-----------------------------|---------------------------------------------| | RC | VDD: 3.0V to 5.5V | VDD: 4.5V to 5.5V | VDD: 4.5V to 5.5V | VDD: 4.5V to 5.5V | | | IDD †: 6 mA max. | IDD †: 6 mA max. | IDD †: 6 mA max. | IDD †: 6 mA max. | | | IPD †: 5 μA max. at 5.5V | IPD †: 5 μA max. at 5.5V | IPD †: 5 μA max. at 5.5V | IPD †: 5 μA max. at 5.5V | | | Freq: 4 MHz max. | Freq: 4 MHz max. | Freq: 4 MHz max. | Freq: 4 MHz max. | | XT | VDD: 3.0V to 5.5V | VDD: 4.5V to 5.5V | VDD: 4.5V to 5.5V | VDD: 4.5V to 5.5V | | | IDD †: 12 mA max. | IDD †: 38 mA max. | IDD †: 50 mA max. | IDD †: 50 mA max\ | | | IPD †: 5 μA max. at 5.5V | IPD †: 5 μA max. at 5.5V | IPD †: 5 μA max. at 5.5V | IPD †: 5 μA max. at\5.5V | | | Freq: 8 MHz max. | Freq: 16 MHz max. | Freq: 33 MHz max. | Freq: 33 MHz max. | | EC | VDD: 3.0V to 5.5V | VDD: 4.5V to 5.5V | VDD: 4.5V to 5.5V | VDD: 4.5V to 5.5V | | | IDD †: 12 mA max. | IDD †: 38 mA max. | IDD †: 50 mA max. | IDD 1:50 m/ max. | | | IPD †: 5 μA max. at 5.5V | IPD †: 5 μA max. at 5.5V | IPD †: 5 μA max. at 5.5V | ЉОД: 5 μ)A max. at 5.5V | | | Freq: 8 MHz max. | Freq: 16 MHz max. | Freq: 33 MHz max. | Freq: 33 MHz max | | LF | VDD: 3.0V to 5.5V | VDD: 4.5V to 5.5V | VDD: 4.5V to 5.5V | VDD; 3.0V to 5.5V | | | IDD †: 115 μA max. at 32 kHz | IDD †: 85 μA typ. at 32 kHz | IDD †: 85 μA typ. at 32 kHz | IDD †: 115 µA max. at 32 kHz | | | IPD †: 5 μA max. at 5.5V | IPD †: < 1 μA typ. at 5.5V | IPD †: < 1 μA typ. at 5.5V | 1₽₽ †: 5 μA max. at 5.5V | | | Freq: 2 MHz max. | Freq: 2 MHz max. | Freq: 2 MHz max. | Freq: 2 MHz max. | The shaded sections indicate oscillator selections which are tested for functionality, but not for MN/MAX specifications. < TA < +70°C for commercial ### 20.1 DC CHARACTERISTICS # PIC17C7XX-16 (Commercial, Industrial) PIC17C7XX-33 (Commercial, Industrial) ### Standard Operating Conditions (unless otherwise stated) 0°C ### **DC CHARACTERISTICS** Operating temperature $-40^{\circ}C \qquad \leq TA \leq +85^{\circ}C \text{ for industrial and }$ | Param.<br>No. | Sym | Characteristic | Min | Typ† | Max | Unit<br>s | Conditions | |--------------------------------------|--------|------------------------------------------------------------------|---------|---------------------------------|---------------------------------|----------------------|------------------------------------------------------------------------------------------| | D001 | VDD | Supply Voltage | 4.5 | _ | 5.5 | V | PIC17C7XX -\33,<br>PIC17C7XX - 16 | | | | | VBOR * | _ | 5.5 | V | PIC17C7XX-16 PIC17C7XX-16 (BOR enabled)(Note 5) | | D002 | VDR | RAM Data Retention<br>Voltage (Note 1) | 1.5 * | _ | _ | \<br>\ | Device in SLEEP mode | | D003 | VPOR | VDD start voltage to<br>ensure internal<br>Power-on Reset signal | _ | Vss | - | \<br>\<br>\ | See section on Power-on<br>Reset for details | | D004 | SVDD | VDD rise rate to ensure proper operation | 0.085 * | - < | \-\ \ | V/ms | See section on Power-on<br>Reset for details | | D005 | VBOR | Brown-out Reset voltage trip point | 3.65 | | 4.35 | V | | | D006 | VPORTP | Power-on Reset trip point | | 2.2 | >_ | V | VDD = VPORTP | | D010<br>D011<br>D012<br>D013<br>D015 | IDD | Supply Current (Note 2) | - | TBD<br>TBD<br>TBD<br>TBD<br>TBD | 6 *<br>12<br>24 *<br>38 *<br>50 | mA<br>mA<br>mA<br>mA | FOSC = 4 MHz (Note 4)<br>FOSC = 8 MHz<br>FOSC = 16 MHz<br>FOSC = 25 MHz<br>FOSC = 33 MHz | - \* These parameters are characterized bût not tested. - † Data in "Typ" column is at 5V, 25 Conless otherwise stated. These parameters are for design guidance only and are not tested. - Note 1: This is the limit to which VDD can be lowered in SLEEP mode without losing RAM data. - 2: The supply current is mainly a function of the operating voltage and frequency. Other factors such as I/O pin loading and switching rate, oscillator type, internal code execution pattern, and temperature also have an impact on the current consumption. - The test conditions for all IDD measurements in active operation mode are: - OSC1 = external square wave, from rail to rail; all I/O pins tristated, pulled to VDD or Vss, T0CKI = VDD, MCLR = VDD; WDT disabled. - Current consumed from the oscillator and I/O's driving external capacitive or resistive loads needs to be considered. - For the RC oscillator, the current through the external pull-up resistor (R) can be estimated as: - For capacitive loads, the current can be estimated (for an individual I/O pin) as (CL VDD) f - CL = Total capacitive load on the I/O pin; f = average frequency the I/O pin switches. - The capacitive currents are most significant when the device is configured for external execution (includes extended microcontroller mode). - 3: The power-down current in SLEEP mode does not depend on the oscillator type. Power-down current is measured with the part in SLEEP mode, with all I/O pins in hi-impedance state and tied to VDD or Vss. - 4: For RC osc configuration, current through Rext is not included. The current through the resistor can be estimated by the formula IR = VDD/2Rext (mA) with Rext in kOhm. - 5: This is the voltage where the device enters the Brown-Out-Reset. When BOR is enabled, the device (-16) will operate correctly to this trip point. DC CHARACTERISTICS ### Standard Operating Conditions (unless otherwise stated) ### Operating temperature -40°C < TA < +85°C for industrial and 0°C < TA < +70°C for commercial | Param.<br>No. | Sym | Characteristic | Min | Typ† | Max | Unit<br>s | Conditions | |---------------|-------|--------------------------------|-----|------|-----|-----------|--------------------------------| | D021 | IPD | Power-down Current (Note 3) | - | < 1 | 20 | μА | VDD = 5.5V, WDT disabled | | | | Module Differential<br>Current | | | | | | | D023 | Δlbor | BOR circuitry | _ | 150 | 300 | μА | VDD = 4.5V, BODEN enabled | | D024 | ΔIWDT | Watchdog Timer | _ | 10 | 35 | μА | VDD = 5.5V | | D026 | ΔIAD | A/D converter | _ | 1 | _ | μА | VDD = 5.5V, A/D not converting | - These parameters are characterized but not tested. - Data in "Typ" column is at 5V, 25°C unless otherwise stated. These parameters are for design guidance only and are not tested. - Note 1: This is the limit to which VDD can be lowered in SLEEP mode without losing RAM data. - 2: The supply current is mainly a function of the operating voltage and frequency. Other factors such as I/O pin loading and switching rate, oscillator type, internal code execution pattern, and temperature also have an impact on the current consumption. The test conditions for all IDD measurements in active operation mode are: OSC1 = external square wave, from rail to rail; all Morpins tristated, pulled to VDD or Vss, TOCKI = VDD, $\overline{MCLR}$ = VDD; WDT disabled. Current consumed from the oscillator and I/Q's driving external capacitive or resistive loads needs to be con- For the RC oscillator, the current through the external pull-up resistor (R) can be estimated as: VDD /(2 • R). DS30289A-page 238 For capacitive loads, the current can be estimated (for an individual I/O pin) as (CL • VDD) • f CL = Total capacitive load on the I/Q pin; f = average frequency the I/O pin switches. The capacitive currents are most significant when the device is configured for external execution (includes extended microcontroller mode). - 3: The power-down current in SLEER mode does not depend on the oscillator type. Power-down current is measured with the part in SLEEF mode, with all I/O pins in hi-impedance state and tied to VDD or Vss. - 4: For RC osc configuration, current through Rext is not included. The current through the resistor can be estimated by the formula IR = VDD/2Rext (mA) with Rext in kOhm. - 5: This is the voltage where the device enters the Brown-Out-Reset. When BOR is enabled, the device (-16) will operate correctly to this trip point. **Preliminary** WDT disabled ### 20.2 <u>DC CHARACTERISTICS</u> <u>PIC17LC7XX -08(Commercial, Industrial)</u> ### Standard Operating Conditions (unless otherwise stated) Operating temperature DC CHARACTERISTICS -40°C $\leq$ TA $\leq$ +85°C for industrial and ≤ TA ≤ +70°C for commercial 0°C Param. No. Characteristic Min Units Conditions Svm T<sub>Q</sub>VT Max V D001 VDD Supply Voltage 3.0 5.5 RAM Data Retention 1.5 \* ۱/ Device in SLEEP mode VDR D002 Voltage (Note 1) See section on Rower-on **VPOR** VDD start voltage to Vss D003 Reset for details ensure internal Power-on Reset signal V/ms SVDD Vpp rise rate to 0.010 \* See section on Power-on D004 Reset for details ensure proper operation VBOR Brown-out Reset 3.65 4.35 D005 voltage trip point **VPORTP** Power-on Reset trip 2.2 V VDD = VPORTP D006 point 6 \* Supply Current 3 IDD mΑ Fosc = 4 MHz (Note 4) D010 (Note 2) 6 Fosc = 8 MHz12 mΑ D011 Fosc = 32 kHz.150 цΑ D014 (EC osc configuration) Power-down Current < 1 VDD = 3.0V.D021 Ipn 5 μΑ - \* These parameters are characterized but not tested. - † Data in "Typ" column is at 5V, 25°C onless otherwise stated. These parameters are for design guidance only and are not tested. - Note 1: This is the limit to which Vpp can be lowered in SLEEP mode without losing RAM data. - 2: The supply current is mainly a function of the operating voltage and frequency. Other factors such as I/O pin loading and switching rate, oscillator type, internal code execution pattern, and temperature also have an impact on the current consumption. - The test conditions for all IDD measurements in active operation mode are: - OSC1=external square wave, from rail to rail; all I/O pins tristated, pulled to VDD or Vss, T0CKI = VDD, MCLR = VDD; WDT disabled. - Gurrent consumed from the oscillator and I/O's driving external capacitive or resistive loads needs to be considered. For the RC oscillator, the current through the external pull-up resistor (R) can be estimated as: VDD / (2 R). - For capacitive loads, the current can be estimated (for an individual I/O pin) as (CL VDD) f - CK = Total capacitive load on the I/O pin; f = average frequency the I/O pin switches. - The sapacitive currents are most significant when the device is configured for external execution (includes extended microcontroller mode). - 3: The power down current in SLEEP mode does not depend on the oscillator type. Power-down current is measured with the part in SLEEP mode, with all I/O pins in hi-impedance state and tied to VDD or Vss. - 4: For RC osc configuration, current through Rext is not included. The current through the resistor can be estimated by the formula IR = VDD/2Rext (mA) with Rext in kOhm. DC CHARACTERISTICS ΔIAD D026 ### Standard Operating Conditions (unless otherwise stated) μΑ Operating temperature $-40^{\circ}$ C $\leq$ TA $\leq$ +85 $^{\circ}$ C for industrial and $0^{\circ}$ C $\leq$ TA $\leq$ +70 $^{\circ}$ C for commercial VDD € 5.5V verting A/D not con- ### Param. No. Sym Characteristic Min Typ† Max Units Conditions Module Differential Current **BOR** circuitry VDD = 4.5V. BODEAlbor 150 300 μΑ D023 enabled $\Delta$ IWDT Watchdog Timer 10 35 VDD = 5.5VD024 μΑ \* These parameters are characterized but not tested. A/D converter - † Data in "Typ" column is at 5V, 25°C unless otherwise stated. These parameters are for design guidance only and are not tested. - Note 1: This is the limit to which VDD can be lowered in SLEEP mode without losing RAM data. - 2: The supply current is mainly a function of the operating voltage and frequency. Other factors such as I/O pin loading and switching rate, oscillator type, internal code execution pattern, and temperature also have an impact on the current consumption. 1 The test conditions for all IDD measurements in active operation mode are: OSC1=external square wave, from rail to rail; all I/O pins tristated, pulled to VDD or Vss, TOCKI = VDD, MCLR = VDD; WDT disabled. Current consumed from the oscillator and I/O's driving external capacitive of vesistive loads needs to be considered. For the RC oscillator, the current through the external pull-up resistor (R) can be estimated as: $VDD / (2 \cdot R)$ . For capacitive loads, the current can be estimated (for an individual I/O pin) as (CL • VDD) • f CL = Total capacitive load on the I/O pin; f = average trequency the I/O pin switches. The capacitive currents are most significant when the device is configured for external execution (includes extended microcontroller mode). - 3: The power down current in SLEEP mode does not depend on the oscillator type. Power-down current is measured with the part in SLEEP mode, with all I/O pins in hi-impedance state and tied to VDD or Vss. - 4: For RC osc configuration, current through Rext is not included. The current through the resistor can be estimated by the formula IR = VDD/2Rext (mA) with Rext in kOhn. ### 20.3 DC CHARACTERISTICS PIC17C7XX-16 (Commercial, Industrial) PIC17C7XX-33( Commercial, Industrial) PIC17LC7XX-08 (Commercial, Industrial) ### DC CHARACTERISTICS Standard Operating Conditions (unless otherwise stated) Operating temperature -40°C ≤ TA ≤ +85°C for industrial and 0°C ≤ TA ≤ +70°C for commercial Operating voltage VDD range as described in Section 20.1 | Param. | | | | | | | | |--------|------|-------------------------------------------------------|------------------|------------|---------------------------------------|--------|----------------------------------------| | No. | Sym | Characteristic | Min | Typ† | Max | Units | Conditions | | | VIL | Input Low Voltage I/O ports | | | | | | | D030 | | with TTL buffer (Note 6) | Vss<br>Vss | -<br>- | 0.8<br>0.2VDD | V<br>V | 4.5V ≤ VDD ≤ 5.5V<br>3.0V ≤ VDD ≤ 4.5V | | D031 | | with Schmitt Trigger buffer<br>RA2, RA3<br>All others | Vss<br>Vss | _<br>_ | 0.3VDD<br>0.2VDD | W. | 1 <sup>2</sup> C compliant | | D032 | | MCLR, OSC1 (in EC and RC mode) | Vss | - | 0.2VDD | V | Note1 | | D033 | | OSC1 (in XT, and LF mode) | _ | 0.5VDD | -/ / | >v_ | $\triangleright$ | | | | Input High Voltage | | | | | | | | VIH | I/O ports | | | $\backslash \backslash \backslash$ | | | | D040 | | with TTL buffer (Note 6) | 2.0 | 1 | VDD | V | 4.5V ≤ VDD ≤ 5.5V | | | | | 1 + 0.2Vob | / / | \\\\\\\\\\\\\\\\\\\\\\\\\\\\\\\\\\\\\ | V | $3.0V \le VDD \le 4.5V$ | | D041 | | with Schmitt Trigger buffer<br>RA2, RA3<br>All others | 0.7VDD<br>0.8VQD | | VDD<br>VDD | V<br>V | I <sup>2</sup> C compliant | | D042 | | MCLR < | 90V8.8 | \ <u>\</u> | VDD | V | Note1 | | D043 | | OSC1 (XT, and LF mode) | [ [ -4 ] | 0.5VDD | _ | V | | | D050 | VHYS | Hysteresis of Schmitt Trigger inputs | 0.15VDD* | - | - | V | | - \* These parameters are characterized but not tested. - † Data in "Typ" column is at 5V, 25°C unless offerwise stated. These parameters are for design guidance only and are not tested. - † These parameters are for design guidance only and are not tested, nor characterized. - Note 1: In RC oscillator configuration, the OSC1/CLKIN pin is a Schmitt Trigger input. It is not recommended that the PIC17CXXX devices be driven with external clock in RC mode. - 2: The leakage current on the MCLR pin is strongly dependent on the applied voltage level. The specified levels represent normal operating conditions. Higher leakage current may be measured at different input voltages. - 3: Negative current is defined as current sourced by the pin. - 4: These specifications are for the programming of the on-chip program memory EPROM through the use of the table write instructions. The complete programming specifications can be found in: PIC17C7XX Programming Specifications (Literature number DS TBD). - 5: The MCLR/VPP pin may be kept in this range at times other than programming, but is not recommended. - 6. For TTL buffers, the better of the two specifications may be used. DC CHARACTERISTICS ### Standard Operating Conditions (unless otherwise stated) Operating temperature $-40^{\circ}\text{C} \leq \text{TA} \leq +85^{\circ}\text{C}$ for industrial and $0^{\circ}$ C $\leq$ TA $\leq$ +70 $^{\circ}$ C for commercial Operating voltage VDD range as described in Section 20.1 | Param.<br>No. | Sym | Characteristic | Min | Typ† | Max | Units | Conditions | |---------------|-------|----------------------------------------------------------------------|-----|------|----------|----------|-----------------------------------------------------------------------------------------------------| | D060 | lıL | Input Leakage Current<br>(Notes 2, 3)<br>I/O ports (except RA2, RA3) | - | - | ±1 | μА | Vss ≤ VPIN ≤ VDD, I/O Pin (in digital mode) at hi-impedance PØRTB | | D061<br>D062 | | MCLR, TEST<br>RA2, RA3 | _ | - | ±2<br>±2 | μA<br>μA | Weak pull-ups disabled VPIN = VSS OF VPIN = VDD VSS \( \text{VRA2}, \text{VRA3} \( \text{ 12V} \) | | D063 | | OSC1 (EC, RC modes) | _ | _ | ±1 | μA | Vs8 \le VPIN \le VDD | | D063B | | OSC1 (XT, LF modes) | _ | _ | VPIN | μA | RF ≥ 1 MΩ | | D064 | | MCLR, TEST | _ | _ | 25 | μΑ | VMCLŘ ≠ VPP = 12V<br>(when not programming) | | D070 | IPURB | PORTB weak pull-up current | 60 | 200 | 400 | MA. | VPIN = VSS, RBPU = 0<br>4,5V ≥ VDD ≤ 5.5V | - These parameters are characterized but not tested. - Data in "Typ" column is at 5V, 25°C unless otherwise stated. These parameters are for design guidance only and + - These parameters are for design guidance only and are not tested, nor characterized. - Note 1: In RC oscillator configuration, the OSC1/CLKIN pin is a Schmitt Trigger input. It is not recommended that the PIC17CXXX devices be driven with external clock in RC mode. - 2: The leakage current on the MCLR pin is strongly dependent on the applied voltage level. The specified levels represent normal operating conditions. Higher leakage current may be measured at different input voltages. - Negative current is defined as current sourced by the pin. These specifications are for the programming of the on-ship program memory EPROM through the use of the table write instructions. The complete programming specifications can be found in: PIC17C7XX Programming Specifications (Literature number DS TBD). - 5: The MCLR/VPP pin may be kept in this range at times other than programming, but is not recommended. - 6: For TTL buffers, the better of the two specifications may be used. ### Standard Operating Conditions (unless otherwise stated) Operating temperature $-40^{\circ}\text{C} \le \text{TA} \le +85^{\circ}\text{C}$ for industrial and $0^{\circ}\text{C} \le \text{TA} \le +70^{\circ}\text{C}$ for commercial Operating voltage VDD range as described in Section 20.1 | Param. | | | | | | | | |--------|-------|-----------------------------------------------|----------|------|----------|-------|------------------------------------------------------------------------------------------------------| | No. | Sym | Characteristic | Min | Typ† | Max | Units | Conditions | | | | Output Low Voltage | | | | | | | D080 | VOL | I/O ports | | | | | IOL = VDD/1.250 mA | | 2000 | | · | _ | _ | 0.1VDD | V | 4.5V ≤ VDD ≤ 5.5V | | | | | - | - | 0.1VDD * | V | VDD = 3.0V | | D081 | | with TTL buffer | - | - | 0.4 | V | IOL = 6 mA, VDD = 4.5V<br>Note 6 | | D082 | | RA2 and RA3 | - | - | 3.0 | V | IOL = 60.0 mA, VDD = 5.5V | | | | | - | - | 0.4 | V | IOL = 60.0 mA, VDD = 2.5V | | | | | - | - | 0.6 | V | IOL = 60.0 mA, VDD = 4.5V | | D083 | | OSC2/CLKOUT | - | - | 0.4 | V | IOL = 1 mA, VDD = 4.5V | | D084 | | (RC and EC osc modes) | 1 | - | 0.1VDD * | V | IOL = VDD/5 mA<br>(PIC17LC7XX only) | | | | Output High Voltage (Note 3) | | | | | | | D090 | Vон | I/O ports (except RA2 and RA3) | | | | | IOH = -VDD/2.5 mA | | | | | 0.9VDD | _ | _ | V | 4.5V ≤ VDD ≤ 5.5V | | | | | 0.9Vdd * | - | _ | V | VDD = 3.0V | | D091 | | with TTL buffer | 2.4 | - | _ | V | IOH = -6.0 mA, VDD = 4.5V<br>Note 6 | | D093 | | OSC2/CLKOUT | 2.4 | _ | _ | V | IOH = -5 mA, VDD = 4.5V | | D094 | | (RC and EC osc modes) | 0.9VDD * | - | _ | V | IOH = -VDD/5 mA<br>(PIC17LC7XX only) | | D150 | VOD | Open Drain High Voltage | - | - | 8.5 | V | RA2 and RA3 pins only pulled-up to externally applied voltage | | | | Capacitive Loading Specs on | | | | | - | | | 00 | Output Pins | | | 25.4 | | In FC as BC and made | | D100 | Cosc2 | · | - | - | 25 ‡ | pF | In EC or RC osc modes when OSC2 pin is output-<br>ting CLKOUT. External clock is used to drive OSC1. | | D101 | Сю | All I/O pins and OSC2 (in RC mode) | _ | - | 50 ‡ | pF | | | D102 | CAD | System Interface Bus (PORTC, PORTD and PORTE) | I | _ | 50 ‡ | pF | In Microprocessor or<br>Extended Microcontroller<br>mode | \* These parameters are characterized but not tested. DC CHARACTERISTICS - † Data in "Typ" column is at 5V, 25°C unless otherwise stated. These parameters are for design guidance only and are not tested. - † These parameters are for design guidance only and are not tested, nor characterized. - Note 1: In RC oscillator configuration, the OSC1/CLKIN pin is a Schmitt Trigger input. It is not recommended that the PIC17CXXX devices be driven with external clock in RC mode. - 2: The leakage current on the MCLR pin is strongly dependent on the applied voltage level. The specified levels represent normal operating conditions. Higher leakage current may be measured at different input voltages. - 3: Negative current is defined as current sourced by the pin. - 4: These specifications are for the programming of the on-chip program memory EPROM through the use of the table write instructions. The complete programming specifications can be found in: PIC17C7XX Programming Specifications (Literature number DS TBD). - 5: The MCLR/VPP pin may be kept in this range at times other than programming, but is not recommended. - 6: For TTL buffers, the better of the two specifications may be used. DC CHARACTERISTICS # Standard Operating Conditions (unless otherwise stated) Operating temperature -40°C ≤ TA ≤ +40°C Operating voltage VDD range as described in Section 20.1 | Param.<br>No. | Sym | Characteristic | Min | Тур† | Max | Units | Conditions | |---------------|-------|----------------------------------------------------|-------|------|-------|-------|---------------------------------------------------------------| | | | Internal Program Memory Programming Specs (Note 4) | | | | | | | D110 | VPP | Voltage on MCLR/VPP pin | 12.75 | _ | 13.25 | V | Note 5 | | D111 | VDDP | Supply voltage during programming | 4.75 | 5.0 | 5.25 | V | | | D112 | IPP | Current into MCLR/VPP pin | _ | 25 ‡ | 50 ‡ | mA | | | D113 | IDDP | Supply current during programming | _ | _ | 30 ‡ | mA | | | D114 | TPROG | Programming pulse width | 100 | _ | 1000 | ms | Terminated via inter-<br>nal/external interrupt or a<br>reset | - \* These parameters are characterized but not tested. - † Data in "Typ" column is at 5V, 25°C unless otherwise stated. These parameters are for design guidance only and are not tested. - † These parameters are for design guidance only and are not tested, nor characterized. - Note 1: In RC oscillator configuration, the OSC1/CLKIN pin is a Schmitt Trigger input. It is not recommended that the PIC17CXX devices be driven with external clock in RC mode. - 2: The leakage current on the MCLR pin is strongly dependent on the applied voltage level. The specified levels represent normal operating conditions. Higher leakage current may be measured at different input voltages. - 3: Negative current is defined as current sourced by the pin. - 4: These specifications are for the programming of the on-strip program memory EPROM through the use of the table write instructions. The complete programming specifications can be found in: PIC17CXX Programming Specifications (Literature number DS30139). - 5: The MCLR/VPP pin may be kept in this range at times other than programming, but is not recommended. - 6: For TTL buffers, the better of the two specifications may be used. Note 1: When using the Table Write for internal programming, the device temperature must be less than 40°C. Note 2: For In-Circuit Serial Programming (ICSPTY), refer to the device programming specification. (I<sup>2</sup>C specifications only) JCLK12 and TCLK3 Watchdog Timer WR ### 20.4 Timing Parameter Symbology 1. TppS2ppS io mc oe os The timing parameter symbols have been created following one of the following formats: 2. TppS 4. Ts (I<sup>2</sup>C specifications only) Т F Frequency Т Time Lowercase symbols (pp) and their meanings: pp Address/Data Oscillator Start-Up Timer ad ost ALE Power-Up Timer al pwrt Capture1 and Capture2 **PORTB** rb CC **CLKOUT** or clock rd $\overline{RD}$ ck RD or WR dt Data in rw INT pin t0 TOCKI in 3. Tcc:st **₹123** wdt wr Uppercase symbols and their meanings: I/O port **MCLR** OSC<sub>1</sub> ŌĒ © 1998 Microchip Technology Inc. Preliminary DS30289A-page 245 ### FIGURE 20-1: PARAMETER MEASUREMENT INFORMATION All timings are measure between high and low measurement points as indicated in the figures below. ### 20.5 Timing Diagrams and Specifications ### FIGURE 20-2: EXTERNAL CLOCK TIMING TABLE 20-2: EXTERNAL CLOCK TIMING REQUIREMENTS | | | | 1 | | | | | |-------|-------|------------------------|-----------------|---------------------|-------|-------|------------------------------------------| | Param | | | | | | | | | No. | Sym | Characteristic | Min | Typ† | Max | Units | Conditions | | | Fosc | External CLKIN Fre- | DC | _ | 8 | MHz | EC osc mode - 08 devices (8 MHz devices) | | | | quency | DC | _ | 16 | MHz | 16 devices (16 MHz devices) | | | | (Note 1) | DC | _ | 33 | MHz | - 38 devices (33 MHz devices) | | | | Oscillator Frequency | DC | _ | 4 | MHz | RC osc mode | | | | (Note 1) | 2 | _ | 8 _~ | MHz | XT osa mode - 08 devices (8 MHz devices) | | | | | 2 | _ | 16 | MHz | - 16 devices (16 MHz devices) | | | | | 2 | _ | 33 | MHZ | - 33 devices (33 MHz devices) | | | | | DC | — <b>'</b> | 8 | MHz | LF osc mode | | 1 | Tosc | External CLKIN Period | 125 | $\nearrow$ | \ \-\ | ns | EC osc mode - 08 devices (8 MHz devices) | | | | (Note 1) | 62.5 | ( \tau_ \) | / | ns | - 16 devices (16 MHz devices) | | | | | 30.3 | 1+ | / | /ns | - 33 devices (33 MHz devices) | | | | Oscillator Period | 250 | //~/ , | //-> | ns | RC osc mode | | | | (Note 1) | 125 | 1/-11 | 1,000 | ns | XT osc mode - 08 devices (8 MHz devices) | | | | < | 62.5 | / +/ | 1,000 | ns | - 16 devices (16 MHz devices) | | | | | 30.3 | $\langle - \rangle$ | 1,000 | ns | - 33 devices (33 MHz devices) | | | | | 500 | / | _ | ns | LF osc mode | | 2 | TCY | Instruction Cycle Time | 121.2 | 4)Fosc | DC | ns | | | | | (Note 1) | igspace | , | | | | | 3 | TosL, | Clock in (OSC1) | /10/£ | _ | _ | ns | EC oscillator | | | TosH | high or low time | | | | | | | 4 | TosR, | Clock in (QSC1) | / <del></del> - | _ | 5‡ | ns | EC oscillator | | | TosF | rise or fall time | | | | | | <sup>†</sup> Data in "Typ" column is at 5V, 25 C unless otherwise stated. These parameters are for design guidance only and are not tested. Note 1: Instruction cycle period (TCY) equals four times the input oscillator time base period. All specified values are based on characterization data for that particular oscillator type under standard operating conditions with the device executing code. Exceeding these specified limits may result in an unstable oscillator operation and/or higher than expected current consumption. All devices are tested to operate at "min." values with an external clock applied to the OSC1/CLKIN pin. When an external clock input is used, the "max." cycle time limit is "DC" (no clock) for all devices. © 1998 Microchip Technology Inc. Preliminary DS30289A-page 247 <sup>†</sup> These parameters are for design guidance only and are not tested, nor characterized. FIGURE 20-3: CLKOUT AND I/O TIMING TABLE 20-3: CLKOUT AND I/O TIMING REQUIREMENTS | D | | | · · · · · · | | - | \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ | | | |--------------|----------|----------------------------------------------------------------|---------------|----------|----------|---------------------------------------|-------|------------| | Param<br>No. | Sym | Characteristic | Min | | Typ<br>† | Max | Units | Conditions | | 10 | TosL2ckL | OSC1↓ to CLKOUT↓ | $\overline{}$ | $\angle$ | 15‡ | 30 ‡ | ns | Note 1 | | 11 | TosL2ckH | OSC1↓ to CLKOUT↑ | 11/- | | 15 ‡ | 30 ‡ | ns | Note 1 | | 12 | TckR | CLKOUT rise time | | > | 5‡ | 15 ‡ | ns | Note 1 | | 13 | TckF | CLKOUT fall time | /// | | 5‡ | 15 ‡ | ns | Note 1 | | 14 | TckH2ioV | CLKOUT ↑ to Port out valid | <b>&gt;</b> − | | _ | 0.5Tcy + 20<br>‡ | ns | Note 1 | | 15 | TioV2ckH | Port in valid before CLKOUT1 | 0.25Tcy + | + 25 ‡ | _ | _ | ns | Note 1 | | 16 | TckH2ioI | Port in hold after CLKQUT | 0 ‡ | | _ | _ | ns | Note 1 | | 17 | TosL2ioV | OSC1 / (Q1 eycle) to Port out valid | _ | | _ | 100 ‡ | ns | | | 18 | TosL2ioI | OSC1 (Q2 cycle) to Port input<br>invalid<br>(I/O in hold time) | 0‡ | | _ | _ | ns | | | 19 | TioV2osL | Port input valid to OSC1↓<br>(I/O in setup time) | 30 ‡ | | _ | _ | ns | | | 20 / | TioR | Port output rise time | _ | | 10 ‡ | 35 ‡ | ns | | | 24 < | TioF | Rørt output fall time | _ | | 10 ‡ | 35 ‡ | ns | | | 22 | TinHL | INT pin high or low time | 25 * | | _ | _ | ns | | | 23 | √L/pHr | RB7:RB0 change INT high or low time | 25 * | | _ | _ | ns | | <sup>\*</sup> These parameters are characterized but not tested. <sup>†</sup> Data in "Typ" column is at 5V, 25°C unless otherwise stated. These parameters are for design guidance only and are not tested. <sup>‡</sup> These parameters are for design guidance only and are not tested, nor characterized. Note 1: Measurements are taken in EC Mode where CLKOUT output is 4 x Tosc. FIGURE 20-4: RESET, WATCHDOG TIMER, OSCILLATOR START-UP TIMER, POWER-UP TIMER, AND BROWN-OUT RESET TIMING TABLE 20-4: RESET, WATCHDOG TIMER, OSCILLATOR START-UP TIMER, POWER-UP TIMER, AND BROWN-OUT RESET REQUIREMENTS | Param.<br>No. | Sym | Characteristic | | Min | Тур† | Max | Units | Conditions | |---------------|----------|----------------------------------------------|--------------------|-------|-----------|-------|-------|---------------------| | 30 | TmcL | MCLR Pulse Width (lo | ow) | 100 * | _ | _ | ns | VDD = 5V | | 31 | Twdt | Watchdog Timer Time<br>(Postscale = 1) | -out Period | 5 * | 12 | 25 * | ms | VDD = 5V | | 32 | Tost | Oscillation Start-up Ti | mer Period | _ | 1024Tosc§ | _ | ms | Tosc = OSC1 period | | 33 | TPWRT | Power-up Timer Period | ď | 40 * | 96 | 200 * | ms | VDD = 5V | | 34 | Tioz | MCLR to NO hi-imped | ance | 100 ‡ | _ | _ | ns | Depends on pin load | | 35 | TmcL2adl | MCLR to System | PIC17 <b>C</b> 7XX | | _ | 100 * | ns | | | | | Interface bus (AD15:AD0>) invalid PIC17LC7XX | | | | 120 * | ns | | | 36 | TBOR | Brown-out Reset Puls | e Width (low) | 100 * | _ | _ | ns | 3.9V ≤ VDD ≤ 4.2V | These parameters are characterized but not tested. Address / Data © 1998 Microchip Technology Inc. Preliminary DS30289A-page 249 <sup>†</sup> Data in "Typ" column is at 5V, 25∞C unless otherwise stated. These parameters are for design guidance only and are not tested. <sup>‡</sup> These parameters are for design guidance only and are not tested, nor characterized. <sup>§</sup> This specification ensured by design. ### FIGURE 20-5: TIMERO EXTERNAL CLOCK TIMINGS TABLE 20-5: TIMERO EXTERNAL CLOCK REQUIREMENTS | Param<br>No. | Sym | Characteristic | | Min | Тур† | Max | Units | Conditions | |--------------|------|------------------------|----------------|---------------------------------|------|------------------------------|-------|--------------------| | 40 | Tt0H | T0CKI High Pulse Width | No Prescaler | 0.5Tcy + 20 § | _ | | ns | | | | | | With Prescaler | 10* | _ | 7 | ns) | | | 41 | TtOL | T0CKI Low Pulse Width | No Prescaler | 0.5Tcy + 20 § | _ | Ŧ, | ns | > | | | | | With Prescaler | 10* | _ | _/ | ns | | | 42 | Tt0P | T0CKI Period | • | Greater of: | | | ns | N = prescale value | | | | | | 20 ns or <u>Tcy + 40 §</u><br>N | 1 | $\left\langle \right\rangle$ | > | (1, 2, 4,, 256) | These parameters are characterized but not tested. - † Data in "Typ" column is at 5V, 25°C unless otherwise stated. These parameters are for design guidance only and are not tested. - § This specification ensured by design. FIGURE 20-6: TIMER1, TIMER2, AND TIMER3 EXTERNAL CLOCK TIMINGS TABLE 20-6: TIMER1, TIMER2, AND TIMER3 EXTERNAL CLOCK REQUIREMENTS | Param<br>No. | Sym | Characteristic | Min | Typ<br>† | Max | Units | Conditions | |--------------|-----------|---------------------------------------------------------------|-----------------|----------|---------|-------|------------------------------------| | 45 | Tt12314 | TCLK12 and TCLK3 high time | 0.5Tcy + 20 § | _ | _ | ns | | | 46 | Tt123L | TCLK12 and TCLK3 low time | 0.5Tcy + 20 § | _ | _ | ns | | | 47 | Tt123P | TCLK12 and TCLK3 input period | Tcy + 40 §<br>N | | _ | | N = prescale value<br>(1, 2, 4, 8) | | 48 | TckE2tmrl | Delay from selected External Clock Edge to<br>Timer increment | 2Tosc § | | 6Tosc § | | | These parameters are characterized but not tested. - † Data in "Typ" column is at 5V, 25∞C unless otherwise stated. These parameters are for design guidance only and are not tested. - § This specification ensured by design. ### FIGURE 20-7: CAPTURE TIMINGS ### **TABLE 20-7: CAPTURE REQUIREMENTS** | Param<br>No. | Sym | Characteristic | Min | Тур† | Max | Units | Conditions | |--------------|------|-----------------------------|--------|------|--------|-------|------------------------------| | 50 | TccL | Capture pin input low time | 10 * | -1 | /_/ | ns | $\rightarrow$ | | 51 | TccH | Capture pin input high time | 10 * | | $\neq$ | ns | | | 52 | TccP | Capture pin input period | 2TCY § | | _ | ns | N = prescale value (4 or 16) | These parameters are characterized but not tested. † Data in "Typ" column is at 5V, 25∞C unless otherwise stated. These parameters are for design guidance only and are not tested. § This specification ensured by design. ### FIGURE 20-8: PWM TIMINGS TABLE 20-8: PWM REQUIREMENTS | Param<br>No. | Sym Characteristic | Min | Тур† | Max | Units | Conditions | |--------------|-------------------------------|-----|------|------|-------|------------| | 53 | TccR PWM pin output rise time | _ | 10 * | 35 * | ns | | | 54 | TecF PWM pin output fall time | _ | 10 * | 35 * | ns | | \* These parameters are characterized but not tested. † Data in Typ" column is at 5V, 25∞C unless otherwise stated. These parameters are for design guidance only and are not tested. § This specification ensured by design. © 1998 Microchip Technology Inc. Preliminary DS30289A-page 251 FIGURE 20-9: SPI MASTER MODE TIMING (CKE = 0) TABLE 20-9: SPI MODE REQUIREMENTS (MASTER MODE, CKE = 0) | Param.<br>No. | Symbol | Characteristic | | Min | Тур† | Max | Units | Conditions | |---------------|-----------------------|---------------------------------------------------------|-------------|----------------|------|------|-------|------------| | 70 | TssL2scH,<br>TssL2scL | SS↓ to SCK↓ or SCK↑ input | Tcy * | | _ | ns | | | | 71 | TscH | SCK input high time | Continuous | 1.25Tcy + 30 * | _ | — | ns | | | 71A | | (slave mode) | Single Byte | 40 | _ | _ | ns | Note 1 | | 72 | TscL | SCK input low time | Continuous | 1.25Tcy + 30 * | _ | _ | ns | | | 72A | | (slave mode) | Single Byte | 40 | _ | _ | ns | Note 1 | | 73 | TdiV2scH,<br>TdiV2scL | Setup time of SDI data input edge | to SCK | 100 * | _ | _ | ns | | | 73A | Тв2в | Last clock edge of Byte1 to the 1st clock edge of Byte2 | | 1.5Tcy + 40 * | _ | _ | ns | Note 1 | | 74 | TscH2diL, < | Hold time of SDI data input to SCK edge | | 100 * | _ | _ | ns | | | 75 | TdoR | SDO data output rise time | | _ | 10 | 25 * | ns | | | 76 | TdoF) | SDO data output fall time | _ | 10 | 25 * | ns | | | | 78 | TscR | SCK output rise time (maste | _ | 10 | 25 * | ns | | | | 79 | TscF | SCK output fall time (master mode) | | _ | 10 | 25 * | ns | | | 80 | TscH2doV,<br>TscL2doV | SDO data output valid after \$ | _ | _ | 50 * | ns | | | <sup>\*</sup> Characterized but not tested. Note 1: Specification 73A is only required if specifications 71A and 72A are used. <sup>†</sup> Data in "Typ" column is at 5V, 25°C unless otherwise stated. These parameters are for design guidance only and are not tested. FIGURE 20-10: SPI MASTER MODE TIMING (CKE = 1) TABLE 20-10: SPI MODE REQUIREMENTS (MASTER MODE, CKE = 1) | Param.<br>No. | Symbol | Characteristic | | Min | Тур† | Max | Units | Conditions | |---------------|-----------------------|-----------------------------------------------|---------------|--------------------|------|------|--------|------------| | 71 | TscH | | continuous | 7.25Tcy + 30 * | _ | _ | ns | | | 71A | | (slave mode) | Single Byte | 40 | | | ns | Note 1 | | 72 | TscL | SCK input low time (slave mode) | Continuous | 1.25 Tcy + 30<br>* | | 1 | ns | | | 72A | | Ś | ingle Byte | 40 | _ | | ns | Note 1 | | 73 | TdiV2scH,<br>TdiV2scL | Setup time of SDI data input to edge | SCK | 100 * | _ | | ns | | | 73A | Тв2в | Last clock edge of Byte1 to the edge of Byte2 | 1.5Tcy + 40 * | _ | 1 | ns | Note 1 | | | 74 | TscH2diL,<br>TscL2diL | Hold time of SDI data input to S | SCK edge | 100 * | _ | _ | ns | | | 75 | TdoR | SDO data output rise time | | _ | 10 | 25 * | ns | | | 76/ | TdoF | SDO data output fall time | | _ | 10 | 25 * | ns | | | 78 | TscR | SCK output rise time (master n | node) | _ | 10 | 25 * | ns | | | 79 | ŤscF | SCK output fall time (master m | ode) | _ | 10 | 25 * | ns | | | 80 | TscH2doV,<br>TscL2doV | SDO data output valid after SC | CK edge | _ | _ | 50 * | ns | | | 81 | TdoV2scH,<br>TdoV2scL | SDO data output setup to SCK | edge | Tcy * | _ | _ | ns | | Characterized but not tested. Note 1: Specification 73A is only required if specifications 71A and 72A are used. **Preliminary** © 1998 Microchip Technology Inc. DS30289A-page 253 Data in "Typ" column is at 5V, 25°C unless otherwise stated. These parameters are for design guidance only and are not tested. FIGURE 20-11: SPI SLAVE MODE TIMING (CKE = 0) TABLE 20-11: SPI MODE REQUIREMENTS (SLAVE MODE TIMING (CKE = 0) | Param.<br>No. | Symbol | Characteristic | | Min | Тур† | Max | Units | Conditions | |---------------|-----------------------|-----------------------------------|-------------------------------------------|----------------|------|------|-------|------------| | 70 | TssL2scH,<br>TssL2scL | SS↓ to SCK↓ or SCK↑ input | | TcY* | _ | _ | ns | | | 71 | TscH | SCK input high time | Continuous | 1.25Tcy + 30 * | _ | _ | ns | | | 71A | | (slave mode) | Single Byte | 40 | _ | _ | ns | Note 1 | | 72 | TscL | SCK input low time | Continuous | 1.25Tcy + 30 * | _ | _ | ns | | | 72A | | (slave mode) | Single Byte | 40 | _ | _ | ns | Note 1 | | 73 | TdiV2scH,<br>TdiV2scL | Setup time of SDI data input edge | Setup time of SDI data input to SCK | | | _ | ns | | | 73A | Тв2в | Last clock edge of Byte1 to t | Last clock edge of Byte1 to the 1st clock | | | _ | ns | Note 1 | | 74 | TscH2diL<br>TscL2diL | Hold time of SDI data input t | o SCK edge | 100 * | _ | _ | ns | | | 75 | TdoR | SDO data output rise time | | _ | 10 | 25 * | ns | | | 76 | 7doF | SDO data output fall time | | _ | 10 | 25 * | ns | | | 77 | TssH2doZ | SS↑ to SDO output hi-imped | lance | 10 * | _ | 50 * | ns | | | 78 | TsoR | SCK output rise time (maste | r mode) | _ | 10 | 25 * | ns | | | 79 | TscF | SCK output fall time (master | _ | 10 | 25 * | ns | | | | 80 | TscH2doV,<br>TscL2doV | SDO data output valid after \$ | _ | _ | 50 * | ns | | | | 83 | TscH2ssH,<br>TscL2ssH | SS ↑ after SCK edge | | 1.5Tcy + 40 * | _ | _ | ns | | <sup>\*</sup> Characterized but not tested. <sup>†</sup> Data in "Typ" column is at 5V, 25°C unless otherwise stated. These parameters are for design guidance only and are not tested. Note 1: Specification 73A is only required if specifications 71A and 72A are used. FIGURE 20-12: SPI SLAVE MODE TIMING (CKE = 1) TABLE 20-12: SPI MODE REQUIREMENTS (SLAVE MODE, CKE = 1) | Param.<br>No. | Symbol | Characteristic | | Min | Тур† | Max | Units | Conditions | |------------------------|-----------------------|------------------------------------------------|---------------------------------------------------------|----------------|------|------|-------|------------| | 70 | TssL2scH,<br>TssL2scL | SS↓ to SCK↓ or SCK↑ input | | Tcy * | _ | _ | ns | | | 71 | TscH | SCK input high time | Continuous | 1.25Tcy + 30 * | _ | _ | ns | | | 71A | | (slave mode) | Single Byte | 40 | _ | _ | ns | Note 1 | | 72 | TscL | SCK input low time | Continuous | 1.25Tcy + 30 * | _ | _ | ns | | | 72A | | (slave mode) | Single Byte | 40 | _ | _ | ns | Note 1 | | 73A | Тв2в | Last clock edge of Byte1 to t<br>edge of Byte2 | Last clock edge of Byte1 to the 1st clock edge of Byte2 | | | _ | ns | Note 1 | | 74 | TscH2diL<br>TscL2diL | Hold time of SDI data input to | o SCK edge | 100 * | _ | _ | ns | | | 75 | TdoR | SDO data output rise time | | _ | 10 | 25 * | ns | | | 76/ | IdoF | SDO data output fall time | | _ | 10 | 25 * | ns | | | <del>\frac{1}{2}</del> | TssH2doZ | SS↑ to SDO output hi-imped | ance | 10 * | _ | 50 * | ns | | | 80 | ŤscH2doV,<br>√scL2doV | SDO data output valid after \$ | | _ | 50 * | ns | | | | 82 | TssL2doV | SDO data output valid after \$ | _ | _ | 50 * | ns | | | | 83 | TscH2ssH,<br>TscL2ssH | SS ↑ after SCK edge | | 1.5Tcy + 40 * | _ | _ | ns | | <sup>\*</sup> Characterized but not tested. Note 1: Specification 73A is only required if specifications 71A and 72A are used. <sup>†</sup> Data in "Typ" column is at 5V, 25°C unless otherwise stated. These parameters are for design guidance only and are not tested. ## FIGURE 20-13: I<sup>2</sup>C BUS START/STOP BITS TIMING TABLE 20-13: I<sup>2</sup>C BUS START/STOP BITS REQUIREMENTS | Param. | Sym | Characteristic | | Min | Тур | Max | Units | Conditions | |--------|---------|-----------------|---------------------------|--------------------|-------------------------|---------------------|--------------------|-----------------------------| | No. | | | | | | | | Š . | | 90 | TSU:STA | START condition | 100 kHz mode | 2(Tosc)(BRG + 1) § | $\overline{\wedge}$ | _/ | $\forall \nearrow$ | Only relevant for repeated | | | | Setup time | 400 kHz mode | 2(Tosc)(BRG + 1) § | F | $\langle - \rangle$ | \ns | START condition | | | | | 1 MHz mode <sup>(1)</sup> | 2(Tosc)(BRG * 1) § | | 7 | $\vee$ | | | 91 | THD:STA | START condition | 100 kHz mode | 2(Tosc)(BRG +1) § | | (-) | | After this period the first | | | | Hold time | 400 kHz mode | 2(Tosc)(BRS + 1) § | X | 7 | ns | clock pulse is generated | | | | | 1 MHz mode <sup>(1)</sup> | 2(Tosc)(BRG + 1) § | $\langle \cdot \rangle$ | _ | | | | 92 | Tsu:sto | STOP condition | 100 kHz mode | 2(Tosc)(BRG + 1) § | Ť | _ | | | | | | Setup time | 400 kHz mode / | 2(TOSO)(BRG + 1) & | _ | _ | ns | | | | | | 1 MHz mode (1) | 2(Tosa)(BRG +1) § | _ | _ | | | | 93 | THD:STO | STOP condition | 100 kHz mode | 2(10sc)(BRG + 1) § | _ | _ | | | | | | Hold time | 400 kHz mode | 2(ToSc)(BRG + 1) § | _ | - | ns | | | | | | 1 MHz mode (1) | 2(Tose)(BRG + 1) § | _ | - | | | § This specification ensured by design. ## FIGURE 20-14: I<sup>2</sup>C BUS DATA TIMING ## TABLE 20-14: I<sup>2</sup>C BUS DATA REQUIREMENTS | Param No. | Sym | Characteristic | | Min | Max | Units/ | Conditions | |-----------|--------------|--------------------|---------------------------|---------------------------------------------------|---------------|--------------|-----------------------------| | 100 | THIGH | Clock high time | 100 kHz mode | 2(Tosc)(BRG + 1) § | _ | m/s / | | | | | | 400 kHz mode | 2(Tosc)(BRG + 1) § | _ | ms | | | | | | 1 MHz mode (1) | 2(Tosc)(BRG + 1) § | _ | ms | | | 101 | TLOW | Clock low time | 100 kHz mode | 2(Tosc)(BRG + 1) § | -/ | ms | | | | | | 400 kHz mode | 2(Tosc)(BRG + 1) § | + " | ms | | | | | | 1 MHz mode <sup>(1)</sup> | 2(Tosc)(BRG + 1) § | 7 | ms | > | | 102 | TR | SDA and SCL | 100 kHz mode | - ^ | 1000\* | √n,8 <u></u> | Cb is specified to be from | | | | rise time | 400 kHz mode | 20 + 0.1Cb * | 300 *\ | ns | 10 to 400 pF | | | | | 1 MHz mode (1) | -~ | 300 * | ns | | | 103 | TF | SDA and SCL | 100 kHz mode | + _ | <b>300</b> /* | √ns | Cb is specified to be from | | | | fall time | 400 kHz mode | 20 + 0.1Cb | 300 * | ns | 10 to 400 pF | | | | | 1 MHz mode (1) | ( <del>- </del> | 100 * | ns | | | 90 | Tsu:sta | START condition | 100 kHz mode | 2(Tosc)(BRG + 1)(§ | > — | ms | Only relevant for repeated | | | | setup time | 400 kHz mode < | 2(Tosc)(BRG + 1) § | | ms | START condition | | | | | 1 MHz mode (1) | 2(1(osc)(BRG+)) § | _ | ms | | | 91 | THD:STA | START condition | 100 kHz mode | 2(T\sc)(BRG \( \text{1} \) \( \) | _ | ms | After this period the first | | | | hold time | 400 kHz mode | 2(1/09c)(BRG + 1) § | _ | ms | clock pulse is generated | | | | | 1 MHz mode (1) | (2(Tðsc)(BRG + 1) § | _ | ms | | | 106 | THD:DAT | Data input | 100 kHz mode | <b>√</b> 0 | _ | ns | | | | | hold time | 400 kHz mode | 0 | 0.9 * | ms | | | | | | 1 MHz mode (V) | TBD * | _ | ns | | | 107 | TSU:DAT | Data input | 100 kHz mode | 250 * | _ | ns | Note 2 | | | | setup time | 400 kHz/mode | 100 * | _ | ns | | | | | | 1 MHz møde <sup>(1)</sup> | TBD * | _ | ns | | | 92 | Tsu:sto | STOP condition | 100 kHz mode | 2(Tosc)(BRG + 1) § | _ | ms | | | | | setup time | 400 kHz mode | 2(Tosc)(BRG + 1) § | _ | ms | | | | | \ ` | MHz mode (1) | 2(Tosc)(BRG + 1) § | _ | ms | | | 109 | TAA | Output valid / | 100 kHz mode | _ | 3500 * | ns | | | | | from clock | 400 kHz mode | _ | 1000 * | ns | | | | | 1 ~ ~ | 1 MHz mode <sup>(1)</sup> | _ | _ | ns | | | 110 | TRUF | Bus free time | 100 kHz mode | 4.7 ‡ | _ | ms | Time the bus must be free | | | <u> </u> | \ | 400 kHz mode | 1.3 ‡ | _ | ms | before a new transmission | | | | | 1 MHz mode (1) | TBD * | _ | ms | can start | | D(102 € | Сь | Bus capacitive loa | ding | _ | 400 * | pF | | | * \ Cha | rantarized h | ut not tested | | | | | | \* Characterized but not tested. § This specification ensured by design. ‡ These parameters are for design guidance only and are not tested, nor characterized. Note 1: Maximum pin capacitance = 10 pF for all I<sup>2</sup>C pins. - 2: A fast-mode (400 KHz) l²C-bus device can be used in a standard-mode l²C-bus system, but the parameter # 107 ≥ 250 ns must then be met. This will automatically be the case if the device does not stretch the LOW period of the SCL signal. If such a device does stretch the LOW period of the SCL signal, it must output the next data bit to the SDA line. Parameter # 102 + # 107 = 1000 + 250 = 1250 ns (for 100 kHz-mode) before the SCL line is released. - 3: C<sub>b</sub> is specified to be from 10-400pF. The minimum specifications are characterized with C<sub>b</sub>=10pF. The rise time spec (t<sub>r</sub>) is characterized with R<sub>p</sub>=R<sub>p</sub> min. The minimum fall time specification (t<sub>t</sub>) is characterized with C<sub>b</sub>=10pF, and R<sub>p</sub>=R<sub>p</sub> max. These are only valid for fast mode operation (VDD=4.5-5.5V) and where the SPM bit (SSPSTAT<7>)=1.) - 4: Max specifications for these parameters are valid for falling edge only. Specs are characterized with R<sub>p</sub>=R<sub>p</sub> min and C<sub>p</sub>=400pF for standard mode, 200pF for fast mode, and 10pF for 1MHz mode. ## FIGURE 20-15: USART SYNCHRONOUS TRANSMISSION (MASTER/SLAVE) TIMING #### TABLE 20-15: USART SYNCHRONOUS TRANSMISSION REQUIREMENTS | Param<br>No. | Sym | Characteristic | | Min | Typ<br>† | Max | Units | Conditions | |--------------|----------|----------------------------------|---------------------|-------------------------|----------|------|-------|------------| | 120 | TckH2dtV | SYNC XMIT (MASTER & SLAVE) | PIC17 <b>C</b> XXX | _ | - | 50 | ns | | | | | Clock high to data out valid | PIC17 <b>LC</b> XXX | _ | _ | 75* | ns | | | 121 | TckRF | Clock out rise time and fall | PIC17 <b>C</b> XXX | - | / | 25 | / ns/ | - | | | | time (Master Mode) | PIC17 <b>LC</b> XXX | _ | 1 | 40,* | ns | } | | 122 | TdtRF | Data out rise time and fall time | PIC17 <b>C</b> XXX | _ | + | 25_ | ns | | | | | | PIC17 <b>LC</b> XXX | $\langle \prec \rangle$ | _/ | 40 * | ns | | Characterized but not tested. ## FIGURE 20-16: USART SYNCHRONOUS RECEIVE (MASTER/SLAVE) TIMING TABLE 20-16: USART SYNCHRONOUS RECEIVE REQUIREMENTS | Param<br>No. | Sym Ch | aracteristic | | Min | Typ<br>† | Max | Units | Conditions | |--------------|-------------|-----------------------|-----------------|-----|----------|-----|-------|------------| | 125 | | NC RCV (MASTER & | | | | | | | | | Da | ta setup before CK↓ ( | (DT setup time) | 15 | _ | _ | ns | | | 126 | TckL2dtl Da | ta hold after CK↓ (DT | hold time) | 15 | | _ | ns | | † Data-in "Typ" column is at 5V, 25°C unless otherwise stated. These parameters are for design guidance only and are not <sup>†</sup> Data in "Typ" column is at 5V, 25∞C unless otherwise stated. These parameters are for design guidance only and are not tested. #### FIGURE 20-17: USART ASYNCHRONOUS MODE START BIT DETECT TABLE 20-17: USART ASYNCHRONOUS MODE START BIT DETECT REQUIREMENTS | Param<br>No. | Sym | Characteristic | | Min | Тур† | Max | Units | Conditions | |--------------|-----------|----------------------------------------------------|---------------|-----|------|--------|-------|------------| | 120A | TdtL2ckH | Time to ensure that the RX pin is sar | mpled low | _ | _ | ₹CY § | ns | | | 121A | TdtRF | Data rise time and fall time | Receive | _ | _ | Note 1 | ns | | | | | | Transmit | _ | | 40 † | ns | | | 123A | TckH2bckL | Time from RX pin sampled low to first of x16 clock | t rising edge | _ | | TCY § | ns | | <sup>†</sup> These parameters are for design guidance only and are not tested. Note 1: Schmitt trigger will determine logic level. ## FIGURE 20-18: USART ASYNCHRONOUS RECEIVE SAMPLING WAVEFORM ## TABLE 20-18: USART ASYNCHRONOUS RECEIVE SAMPLING REQUIREMENTS | Param<br>No. | Sym | Characteristic | Min | Typ<br>† | Max | Units | Conditions | |--------------|-----------------|-------------------------------------------------|-------|----------|-----|-------|------------| | 125A | TdtL2ckH | Setup time of RX pin to first data sam-<br>pled | Tcy § | _ | _ | ns | | | 126A | TattL2skH | Hold time of RX pin from last data sampled | Tcy § | _ | 1 | ns | | | § This spe | cification ensu | ured by design. | | - | | | | <sup>§</sup> This specification ensured by design. #### TABLE 20-19: A/D CONVERTER CHARACTERISTICS | Param.<br>No. | Sym | Characteristic | | Min | Typ† | Max | Units | Conditions | |---------------|-------|-----------------------------------|--------------------|-----------------|-----------------|----------------|----------|--------------------------------------------------------------------------| | A01 | NR | Resolution | | | _ | 10 | bit | VREF+ = VDD = 5.12V,<br>VSS ≤ VAIN ≤ VREF+ | | | | | | _ | _ | 10* | bit | (VREF+ — VREF-) ≥ 3.0V,<br>VREF- ≤ VAIN ≤ VREF+ | | A02 | EABS | Absolute error | | | _ | < ±1 | LSb | VREF+ = VDD = 5.12V,<br>VSS ≤ VAIN ≤ VREF+ | | | | | | 1 | _ | < ±1* | LSb | (VREF+ — VREF-) ≥ 3.0V,<br>VREF- ≤ VAIN ≤ VREF+ | | A03 | EIL | Integral linearity | error | ı | _ | < ±1 | LSb | VREF+ = VDD = 5.12V,<br>VSS ≤ VAIN ≤ VREF+ | | | | | | ı | _ | < ±1* | LSb | (VREF+ — VREF-) > 3 OV,<br>VREF- < VAIN VREF+ | | A04 | EDL | Differential linearity error | | _ | _ | < ±1 | LSb | VREF+ = VDD ≥ 5.12V,<br>VSS ≤ VAIN ≤ VREF+ | | | | | | - | _ | < ±1* | LSb | (VREF+ VREF-) > 3.0V,<br>VREF- \ VAIN \ VREF+ | | A05 | EFS | Full scale error | | - | _ | < ±1 | _LSb | VREF¥= VDD ± 5.12V,<br>VSS ≤ VAIN ≤ VREF+ | | | | | | ı | _ | < <u>£1*</u> | TSP | $(VREF+ \longrightarrow VREF-) \ge 3.0V$ ,<br>$VREF- \le VAIN \le VREF+$ | | A06 | EOFF | Offset error | | _ | - < | & ±1 | )<br>\Sb | VREF+ = VDD = 5.12V,<br>VSS ≤ VAIN ≤ VREF+ | | | | | | | | < <u>+1</u> * | LŠb | $(VREF+ \longrightarrow VREF-) \ge 3.0V$ ,<br>$VREF- \le VAIN \le VREF+$ | | A10 | _ | Monotonicity | | $\langle$ | feeq<br>dnarau- | $\rightarrow$ | _ | VSS ≤ VAIN ≤ VREF | | A20 | VREF | Reference voltag | | 01/ | | _ | V | VREF delta when changing voltage levels on VREF inputs. | | A20A | | | | 3V *\ | <u> </u> | _ | V | Absolute minimum electrical spec. To ensure 10-bit accuracy | | A21 | VREF+ | Reference voltage | | AVSS/<br>+ 3.0V | _ | AVDD +<br>0.3V | V | | | A22 | VREF- | Reference voltage | <u> </u> | Avss<br>- 0.3V | _ | AVDD -<br>3.0V | V | | | A25 | VAIN | Analog input volt | | Avss<br>- 0.3V | _ | VREF +<br>0.3V | V | | | A30 | ZAIN | Recommended i<br>analog voltage s | ource | - | _ | 10.0 | kΩ | | | A40 | YAD | AXD conversion current (VDØ) | PIC17 <b>C</b> XXX | | 180<br>90 | _ | μA<br>μA | Average current consumption when A/D is on. (Note 1) | | A50 | REF | VREF input current (Note 2) | | 10 | _ | 1000 | μА | During VAIN acquisition. Based on differential of VHOLD to VAIN. | | | | $\triangleright$ | | _ | _ | 10 | μА | During A/D conversion cycle | <sup>\*</sup> These parameters are characterized but not tested. <sup>†</sup> Data in "Typ" column is at 5V, 25°C unless otherwise stated. These parameters are for design guidance only and are not tested. Note 1: When A/D is off, it will not consume any current other than minor leakage current. The power-down current spec includes any such leakage from the A/D module. <sup>2:</sup> VREF current is from RG0 and RG1 pins or AVDD and AVss pins, whichever is selected as reference input. #### FIGURE 20-19: A/D CONVERSION TIMING ## TABLE 20-20: A/D CONVERSION REQUIREMENTS | | | | | | $\rightarrow$ | | | | |---------------|------|----------------------------------------|---------------------|----------|---------------|-------|-------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Param.<br>No. | Sym | Characteristic | | Min | > Typt | Max | Units | Conditions | | 130 | TAD | A/D clock period | PIC17CXXX | 1.6 | _ | _ | μs | Tosc based, VREF ≥ 3.0V | | | | | PIC17LCXXX | 3.0 | - | _ | μs | Tosc based, VREF full range | | | | | PIC17 <b>C</b> XXX | 2.0 * | 4.0 | 6.0 * | μs | A/D RC Mode | | | | | PIC17 <b>LC</b> XXX | 3.0 * | 6.0 | 9.0 * | μs | A/D RC Mode | | 131 | TCNV | Conversion time (not including acquisi | tion time) (Note 1) | 11 § | _ | 12 § | TAD | | | 132 | TACQ | Acquisition time | $\wedge$ | (Note 2) | 20 | _ | μs | | | | | | | 10 * | | _ | μs | The minimum time is the amplifier settling time. This may be used if the "new" input voltage has not changed by more than 1LSb (i.e. 5 mV @ 5.12V) from the last sampled voltage (as stated on CHOLD). | | 134 | TGO | Q4 to ADCLK start | | _ | Tosc/2 § | _ | | If the A/D clock source is selected as RC, a time of TCY is added before the A/D clock starts. This allows the SLEEP instruction to be executed. | \* These parameters are characterized but not tested. Note 1: ADRES register may be read on the following TcY cycle. <sup>†</sup> Data in "Typ" column is at 5V, 25°C unless otherwise stated. Parameters are for design guidance only and are not tested. <sup>§</sup> This specification ensured by design. FIGURE 20-20: MEMORY INTERFACE WRITE TIMING TABLE 20-21: MEMORY INTERFACE WRITE REQUIREMENTS | Param. | | | | $\longrightarrow$ | | | | | |--------|----------|-----------------------------|---------------------|-------------------|----------|-----|-------|------------| | No. | Sym | Characteristic | 1 / // // | Min | Typ† | Max | Units | Conditions | | 150 | TadV2alL | AD<15:0> (address) valid to | PIC17CXXX | 0.25Tcy - 10 | 1 | I | ne | | | | | ALE↓ (address setup time) | PIC17LCXXX | 0.25Tcy - 10* | _ | _ | ns | | | 151 | TalL2adl | ALE↓ to address out invalid | P+C17 <b>C</b> XXX | 0 | _ | _ | ns | | | | | (address høld time) | PJC17 <b>LC</b> XXX | 0* | | _ | 113 | | | 152 | TadV2wrL | Data out valid to WR↓ | PIC17 <b>C</b> XXX | 0.25Tcy - 40 | _ | - | ne | | | | | (data setup time) | PIC17 <b>LC</b> XXX | 0.25Tcy - 40* | ı | l | ns | | | 153 | TwrH2adl | WR↑ to data out invalid | PIC17 <b>C</b> XXX | _ | 0.25Tcy§ | ı | ne | | | | _ | (data hold time) | PIC17 <b>LC</b> XXX | _ | 0.25Tcy§ | _ | ns | | | 154 | TwrL | WR pulse width | PIC17 <b>C</b> XXX | _ | 0.25Tcy§ | _ | | | | / | | | PIC17 <b>LC</b> XXX | _ | 0.25Tcy§ | _ | ns | | <sup>\*</sup> These parameters are characterized but not tested. <sup>†</sup> Data in "Typ" column is at 5V, 25°C unless otherwise stated. These parameters are for design guidance only and are not tested. <sup>§</sup> This specification ensured by design. FIGURE 20-21: MEMORY INTERFACE READ TIMING TABLE 20-22: MEMORY INTERFACE READ REQUIREMENTS | Param.<br>No. | Sym | Characteristic | | Min | Тур† | Max | Units | Conditions | |---------------|----------|-----------------------------|---------------------|---------------|-----------|------------------|-------|------------| | 150 | TadV2alL | AD15:AD0 (address) valid to | PIC1XCXXX | 0.25Tcy - 10 | _ | _ | | | | | | ALE↓ (address setup time) | RIC17LCXXX | 0.25Tcy - 10* | _ | _ | ns | | | 151 | TalL2adl | ALE↓ to address out invalid | PIC17CXXX | 5* | _ | _ | ns | | | | | (address hold time) | PIC17LCXXX | 5* | _ | _ | 113 | | | 160 | TadZ2oeL | AD15:AD0 bi-impedance to | P)C17CXXX | 0* | _ | _ | | | | | | OE↓ // | PIC17 <b>LC</b> XXX | 0* | _ | _ | ns | | | 161 | ToeH2adD | OE↑to AQ18:AD0 driven | PIC17 <b>C</b> XXX | 0.25Tcy - 15 | _ | _ | | | | | / | | PIC17 <b>LC</b> XXX | 0.25Tcy - 15* | _ | _ | ns | | | 162 | TadV2oeH | Data in valid before OE↑ | PIC17 <b>C</b> XXX | 35 | _ | _ | | | | | | (data setup time) | PIC17 <b>LC</b> XXX | 45* | _ | _ | ns | | | 163 | ToeH2adi | OE to data in invalid | PIC17 <b>C</b> XXX | 0 | _ | _ | | | | | | (data hold time) | PIC17 <b>LC</b> XXX | 0* | _ | _ | ns | | | 164 | TalH | ALE pulse width | PIC17 <b>C</b> XXX | - | 0.25Tcy § | _ | ns | | | | | | PIC17 <b>LC</b> XXX | | 0.25Tcy § | _ | 113 | | | 165 | ToeL | OE pulse width | PIC17 <b>C</b> XXX | 0.5Tcy - 35 § | _ | _ | ns | | | | | | PIC17 <b>LC</b> XXX | 0.5Tcy - 35 § | _ | _ | 113 | | | 166 | TalH2alH | ALE↑ to ALE↑(cycle time) | PIC17 <b>C</b> XXX | | Tcy § | _ | ns | | | | | | PIC17 <b>LC</b> XXX | _ | Tcy § | _ | 110 | | | 167 | Tacc | Address access time | PIC17 <b>C</b> XXX | | _ | 0.75Tcy - 30 | | | | | | | PIC17 <b>LC</b> XXX | _ | _ | 0.75Tcy -<br>45* | ns | | | 168 | Toe | Output enable access time | PIC17 <b>C</b> XXX | _ | _ | 0.5Tcy - 45 | | | | | | (OE low to Data Valid) | PIC17 <b>LC</b> XXX | _ | _ | 0.5Tcy - 75* | ns | | <sup>\*</sup> These parameters are characterized but not tested. § This specification ensured by design. <sup>†</sup> Data in "Typ" column is at 5V, 25°C unless otherwise stated. These parameters are for design guidance only and are not tested. NOTES: #### 21.0 PIC17C7XX DC AND AC CHARACTERISTICS The graphs and tables provided in this section are for design guidance and are not tested nor guaranteed. In some graphs or tables the data presented is outside specified operating range (e.g. outside specified VDD range). This is for information only and devices are ensured to operate properly only within the specified range. The data presented in this section is a statistical summary of data collected on units from different lots over a period of time. "Typical" represents the mean of the distribution while "max" or "min" represents (mean + $3\sigma$ ) and (mean - $3\sigma$ ) respectively where $\sigma$ is standard deviation. TABLE 21-1: PIN CAPACITANCE PER PACKAGE TYPE | Pin Name | Typical Capacitance (pF) | | | | | |-------------------------------------|--------------------------|-------------|--|--|--| | | 68-pin PLCC | 64-pin TQFP | | | | | All pins, except MCLR, VDD, and Vss | 10 | 10 | | | | | MCLR pin | 20 / | 20 | | | | FIGURE 21-2: TYPICAL RC OSCILLATOR FREQUENCY vs. VDD FIGURE 21-4: TYPICAL RC OSCILLATOR FREQUENCY vs. VDD TABLE 21-2: RC OSCILLATOR FREQUENCIES | Cext | Rext | | erage<br>5V, 25°C | |--------|-------------|----------|-------------------| | 22 pF | 10k | 3.33 MHz | ± 12% | | | 100k | 353 kHz | ± 13% | | 100 pF | 3.3k | 3.54 MHz | ± 10% | | | 5.1k | 2.43 MHz | ± 14% | | | 10k \ | 1.30 MHz | ± 17% | | | 100k | 129 kHz | ± 10% | | 300 pF | 3.3k | 1.54 MHz | ± 14% | | | 5.1k | 980 kHz | ± 12% | | | < \ / / Yok | 564 kHz | ± 16% | | | 160k | 35 kHz | ± 18% | FIGURE 21-5: TRANSCONDUCTANCE (gm) OF LF OSCILLATOR vs. VDD FIGURE 21-6: TRANSCONDUCTANCE (gm) OF XT OSCILLATOR vs. VDD FIGURE 21-7: TYPICAL IDD vs. FREQUENCY (EXTERNAL CLOCK 25°C) FIGURE 21-8: MAXIMUM IDD vs. FREQUENCY (EXTERNAL CLOCK 125°C TO -40°C) FIGURE 21-9: TYPICAL IPD vs. VDD WATCHDOG DISABLED 25°C FIGURE 21-10: MAXIMUM IPD vs. VDD WATCHDOG DISABLED FIGURE 21-13: WDT TIMER TIME-OUT PERIOD vs. VDD ## FIGURE 21-16: IOL vs. VOL, VDD = 3V FIGURE 21-17: IOL vs. VOL, VDD = 5V FIGURE 21-20: VTH (INPUT THRESHOLD VOLTAGE) OF OSC1 INPUT NOTES: ## 22.0 PACKAGING INFORMATION Package Type: K04-085 64-Lead Plastic Thin Quad Flatpack (PT) 10x10x1 mm Body, 1.0/0.1 mm Lead Form | Units | | | INCHES | | MILLIMETERS* | | | | |-------------------------|----------------|-------|--------|-------|--------------|-------|-------|--| | Dimension Limits | | MIN | NOM | MAX | MIN | NOM | MAX | | | Pitch | р | | 0.020 | | | 0.50 | | | | Number of Pins | n | | 64 | | | 64 | | | | Pins along Width | n1 | | 16 | | | 16 | | | | Overall Pack. Height | Α | 0.039 | 0.043 | 0.047 | 1.00 | 1.10 | 1.20 | | | Shoulder Height | A1 | 0.015 | 0.025 | 0.035 | 0.38 | 0.64 | 0.89 | | | Standoff | A2 | 0.002 | 0.004 | 0.006 | 0.05 | 0.10 | 0.15 | | | Shoulder Radius | R1 | 0.003 | 0.003 | 0.010 | 0.08 | 0.08 | 0.25 | | | Gull Wing Radius | R2 | 0.003 | 0.006 | 0.008 | 0.08 | 0.14 | 0.20 | | | Foot Length | L | 0.005 | 0.012 | 0.015 | 0.13 | 0.30 | 0.38 | | | Foot Angle | φ | 0 | 3.5 | 7 | 0 | 3.5 | 7 | | | Radius Centerline | L1 | 0.003 | 0.008 | 0.013 | 0.08 | 0.20 | 0.33 | | | Lead Thickness | С | 0.004 | 0.006 | 0.008 | 0.09 | 0.15 | 0.20 | | | Lower Lead Width | Β <sup>†</sup> | 0.007 | 0.009 | 0.011 | 0.17 | 0.22 | 0.27 | | | Outside Tip Length | D1 | 0.463 | 0.472 | 0.482 | 11.75 | 12.00 | 12.25 | | | Outside Tip Width | E1 | 0.463 | 0.472 | 0.482 | 11.75 | 12.00 | 12.25 | | | Molded Pack. Length | D <sup>‡</sup> | 0.390 | 0.394 | 0.398 | 9.90 | 10.00 | 10.10 | | | Molded Pack. Width | E <sup>‡</sup> | 0.390 | 0.394 | 0.398 | 9.90 | 10.00 | 10.10 | | | Pin 1 Corner Chamfer | X | 0.025 | 0.035 | 0.045 | 0.64 | 0.89 | 1.14 | | | Mold Draft Angle Top | α | 5 | 10 | 15 | 5 | 10 | 15 | | | Mold Draft Angle Bottom | β | 5 | 12 | 15 | 5 | 12 | 15 | | <sup>\*</sup> Controlling Parameter. <sup>&</sup>lt;sup>†</sup> Dimension "B" does not include dam-bar protrusions. Dam-bar protrusions shall not exceed 0.003" (0.076 mm) per side or 0.006" (0.152 mm) more than dimension "B." <sup>&</sup>lt;sup>‡</sup> Dimensions "D" and "E" do not include mold flash or protrusions. Mold flash or protrusions shall not exceed 0.010" (0.254 mm) per side or 0.020" (0.508 mm) more than dimensions "D" or "E." Package Type: K04-049 68-Lead Plastic Leaded Chip Carrier (L) - Square | Units | | | INCHES* | | M | ILLIMETER: | S | |-------------------------|-----------------|-------|---------|-------|-------|------------|-------| | Dimension Limits | | MIN | NOM | MAX | MIN | NOM | MAX | | Number of Pins | n | | 68 | | | 68 | | | Pitch | e1 | | 0.050 | | | 1.27 | | | Overall Pack. Height | Α | 0.165 | 0.175 | 0.185 | 4.19 | 4.45 | 4.70 | | Shoulder Height | A1 | 0.095 | 0.103 | 0.110 | 2.41 | 2.60 | 2.79 | | Standoff | A2 | 0.017 | 0.025 | 0.032 | 0.43 | 0.62 | 0.81 | | Side 1 Chamfer Dim. | A3 | 0.021 | 0.026 | 0.031 | 0.53 | 0.66 | 0.79 | | Corner Chamfer (1) | CH1 | 0.035 | 0.045 | 0.055 | 0.89 | 1.14 | 1.40 | | Corner Chamfer (other) | CH2 | 0.000 | 0.005 | 0.010 | 0.00 | 0.13 | 0.25 | | Overall Pack. Width | E1 | 0.985 | 0.990 | 0.995 | 25.02 | 25.15 | 25.27 | | Overall Pack. Length | D1 | 0.985 | 0.990 | 0.995 | 25.02 | 25.15 | 25.27 | | Molded Pack. Width | E <sup>‡</sup> | 0.950 | 0.954 | 0.958 | 24.13 | 24.23 | 24.33 | | Molded Pack. Length | D <sup>‡</sup> | 0.950 | 0.954 | 0.958 | 24.13 | 24.23 | 24.33 | | Footprint Width | E2 | 0.910 | 0.920 | 0.930 | 23.11 | 23.37 | 23.62 | | Footprint Length | D2 | 0.910 | 0.920 | 0.930 | 23.11 | 23.37 | 23.62 | | Pins along Width | n1 | | 17 | | | 17 | | | Lead Thickness | С | 0.008 | 0.010 | 0.012 | 0.20 | 0.25 | 0.30 | | Upper Lead Width | B1 <sup>†</sup> | 0.026 | 0.029 | 0.031 | 0.66 | 0.72 | 0.79 | | Lower Lead Width | В | 0.015 | 0.018 | 0.021 | 0.38 | 0.46 | 0.53 | | Upper Lead Length | L | 0.050 | 0.058 | 0.065 | 1.27 | 1.46 | 1.65 | | Shoulder Inside Radius | R1 | 0.003 | 0.005 | 0.010 | 0.08 | 0.13 | 0.25 | | J-Bend Inside Radius | R2 | 0.015 | 0.025 | 0.035 | 0.38 | 0.64 | 0.89 | | Mold Draft Angle Top | α | 0 | 5 | 10 | 0 | 5 | 10 | | Mold Draft Angle Bottom | β | 0 | 5 | 10 | 0 | 5 | 10 | <sup>\*</sup> Controlling Parameter. <sup>&</sup>lt;sup>†</sup> Dimension "B1" does not include dam-bar protrusions. Dam-bar protrusions shall not exceed 0.003" (0.076 mm) per side or 0.006" (0.152 mm) more than dimension "B1." <sup>&</sup>lt;sup>‡</sup> Dimensions "D" and "E" do not include mold flash or protrusions. Mold flash or protrusions shall not exceed 0.010" (0.254 mm) per side or 0.020" (0.508 mm) more than dimensions "D" or "E." Package Type: K04-093 84-Lead Plastic Leaded Chip Carrier (L) - Square | Dimension Limits NOM NOM MAX MIN NOM MAX Number of Pins Nom | Units | | | INCHES* | | М | ILLIMETER: | S | |-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------|-----------------|-------|---------|-------|-------|------------|-------| | Pitch p 0.050 1.27 Overall Pack. Height A 0.165 0.173 0.180 4.19 4.38 4.57 Shoulder Height A1 0.090 0.105 0.120 2.29 2.67 3.05 Standoff A2 0.020 0.025 0.030 0.51 0.64 0.76 Side 1 Chamfer Dim. A3 0.042 0.045 0.048 1.07 1.14 1.22 Corner Chamfer (1) CH1 0.042 0.045 0.048 1.07 1.14 1.22 Corner Chamfer (other) CH2 0.010 0.015 0.020 0.25 0.38 0.51 Overall Pack. Width E1 1.185 1.190 1.195 30.10 30.23 30.35 Overall Pack. Length D1 1.185 1.190 1.195 30.10 30.23 30.35 Molded Pack. Width E <sup>‡</sup> 1.150 1.154 1.158 29.21 29.31 29.41 Molded Pack. Leng | Dimension Limits | | MIN | NOM | MAX | MIN | NOM | MAX | | Overall Pack. Height A 0.165 0.173 0.180 4.19 4.38 4.57 Shoulder Height A1 0.090 0.105 0.120 2.29 2.67 3.05 Standoff A2 0.020 0.025 0.030 0.51 0.64 0.76 Side 1 Chamfer Dim. A3 0.042 0.045 0.048 1.07 1.14 1.22 Corner Chamfer (1) CH1 0.042 0.045 0.048 1.07 1.14 1.22 Corner Chamfer (0ther) CH2 0.010 0.015 0.020 0.25 0.38 0.51 Overall Pack. Width E1 1.185 1.190 1.195 30.10 30.23 30.35 Overall Pack. Length D1 1.185 1.190 1.195 30.10 30.23 30.35 Molded Pack. Width E <sup>‡</sup> 1.150 1.154 1.158 29.21 29.31 29.41 Molded Pack. Length D <sup>‡</sup> 1.150 1.154 1.158 | Number of Pins | n | | 84 | | | 84 | | | Shoulder Height | Pitch | р | | 0.050 | | | 1.27 | | | Standoff A2 0.020 0.025 0.030 0.51 0.64 0.76 Side 1 Chamfer Dim. A3 0.042 0.045 0.048 1.07 1.14 1.22 Corner Chamfer (1) CH1 0.042 0.045 0.048 1.07 1.14 1.22 Corner Chamfer (other) CH2 0.010 0.015 0.020 0.25 0.38 0.51 Overall Pack. Width E1 1.185 1.190 1.195 30.10 30.23 30.35 Overall Pack. Length D1 1.185 1.190 1.195 30.10 30.23 30.35 Overall Pack. Width E <sup>‡</sup> 1.150 1.154 1.158 29.21 29.31 29.41 Molded Pack. Length D <sup>‡</sup> 1.150 1.154 1.158 29.21 29.31 29.41 Footprint Width E2 1.095 1.110 1.125 27.81 28.19 28.58 Footprint Length D2 1.095 1.110 1.125 | Overall Pack. Height | Α | 0.165 | 0.173 | 0.180 | 4.19 | 4.38 | 4.57 | | Side 1 Chamfer Dim. A3 0.042 0.045 0.048 1.07 1.14 1.22 Corner Chamfer (1) CH1 0.042 0.045 0.048 1.07 1.14 1.22 Corner Chamfer (0ther) CH2 0.010 0.015 0.020 0.25 0.38 0.51 Overall Pack. Width E1 1.185 1.190 1.195 30.10 30.23 30.35 Molded Pack. Length D1 1.185 1.190 1.195 30.10 30.23 30.35 Molded Pack. Width E‡ 1.150 1.154 1.158 29.21 29.31 29.41 Molded Pack. Length D‡ 1.150 1.154 1.158 29.21 29.31 29.41 Footprint Width E2 1.095 1.110 1.125 27.81 28.19 28.58 Footprint Length D2 1.095 1.110 1.125 27.81 28.19 28.58 Fins along Width n1 21 21 21 | Shoulder Height | A1 | 0.090 | 0.105 | 0.120 | 2.29 | 2.67 | 3.05 | | Corner Chamfer (1) CH1 0.042 0.045 0.048 1.07 1.14 1.22 Corner Chamfer(other) CH2 0.010 0.015 0.020 0.25 0.38 0.51 Overall Pack. Width E1 1.185 1.190 1.195 30.10 30.23 30.35 Overall Pack. Length D1 1.185 1.190 1.195 30.10 30.23 30.35 Molded Pack. Width E‡ 1.150 1.154 1.158 29.21 29.31 29.41 Molded Pack. Length D‡ 1.150 1.154 1.158 29.21 29.31 29.41 Molded Pack. Length D‡ 1.150 1.154 1.158 29.21 29.31 29.41 Molded Pack. Length D‡ 1.150 1.154 1.158 29.21 29.31 29.41 Molded Pack. Length D‡ 1.055 1.110 1.125 27.81 28.19 28.58 Footprint Length D2 1.095 1.110 <td< td=""><td>Standoff</td><td></td><td>0.020</td><td>0.025</td><td>0.030</td><td>0.51</td><td>0.64</td><td>0.76</td></td<> | Standoff | | 0.020 | 0.025 | 0.030 | 0.51 | 0.64 | 0.76 | | Corner Chamfer(other) CH2 0.010 0.015 0.020 0.25 0.38 0.51 Overall Pack. Width E1 1.185 1.190 1.195 30.10 30.23 30.35 Overall Pack. Length D1 1.185 1.190 1.195 30.10 30.23 30.35 Molded Pack. Length E <sup>‡</sup> 1.150 1.154 1.158 29.21 29.31 29.41 Molded Pack. Length D <sup>‡</sup> 1.150 1.154 1.158 29.21 29.31 29.41 Molded Pack. Length D <sup>‡</sup> 1.150 1.154 1.158 29.21 29.31 29.41 Molded Pack. Length D <sup>‡</sup> 1.150 1.154 1.158 29.21 29.31 29.41 Molded Pack. Length D <sup>‡</sup> 1.150 1.154 1.158 29.21 29.31 29.41 Mold Third E <sup>‡</sup> 1.095 1.110 1.125 27.81 28.19 28.58 Pins along Width n1 21 21 <t< td=""><td>Side 1 Chamfer Dim.</td><td>A3</td><td>0.042</td><td>0.045</td><td>0.048</td><td>1.07</td><td>1.14</td><td>1.22</td></t<> | Side 1 Chamfer Dim. | A3 | 0.042 | 0.045 | 0.048 | 1.07 | 1.14 | 1.22 | | Overall Pack. Width E1 1.185 1.190 1.195 30.10 30.23 30.35 Overall Pack. Length D1 1.185 1.190 1.195 30.10 30.23 30.35 Molded Pack. Width E <sup>‡</sup> 1.150 1.154 1.158 29.21 29.31 29.41 Molded Pack. Length D <sup>‡</sup> 1.150 1.154 1.158 29.21 29.31 29.41 Molded Pack. Length D <sup>‡</sup> 1.150 1.154 1.158 29.21 29.31 29.41 Footprint Width E2 1.095 1.110 1.125 27.81 28.19 28.58 Footprint Length D2 1.095 1.110 1.125 27.81 28.19 28.58 Pins along Width n1 21 21 21 21 21 21 22 2.781 28.19 28.58 28.19 28.58 28.19 28.58 29.21 29.31 29.41 29.21 29.31 29.41 29.21 29.31 <td></td> <td></td> <td></td> <td></td> <td>0.048</td> <td>1.07</td> <td></td> <td>1.22</td> | | | | | 0.048 | 1.07 | | 1.22 | | Overall Pack. Length D1 1.185 1.190 1.195 30.10 30.23 30.35 Molded Pack. Width E <sup>‡</sup> 1.150 1.154 1.158 29.21 29.31 29.41 Molded Pack. Length D <sup>‡</sup> 1.150 1.154 1.158 29.21 29.31 29.41 Footprint Width E2 1.095 1.110 1.125 27.81 28.19 28.58 Footprint Length D2 1.095 1.110 1.125 27.81 28.19 28.58 Pins along Width n1 21 21 21 21 21 21 21 21 21 22 2.00 2.00 0.25 0.30 0.00 0.012 0.20 0.25 0.30 0.90 0.01 0.012 0.20 0.25 0.30 0.00 0.01 0.01 0.02 0.25 0.30 0.00 0.00 0.00 0.00 0.00 0.00 0.00 0.00 0.00 0.00 0.00 | Corner Chamfer(other) | CH2 | 0.010 | 0.015 | 0.020 | 0.25 | 0.38 | 0.51 | | Molded Pack. Width E <sup>‡</sup> 1.150 1.154 1.158 29.21 29.31 29.41 Molded Pack. Length D <sup>‡</sup> 1.150 1.154 1.158 29.21 29.31 29.41 Footprint Width E2 1.095 1.110 1.125 27.81 28.19 28.58 Footprint Length D2 1.095 1.110 1.125 27.81 28.19 28.58 Footprint Length D2 1.095 1.110 1.125 27.81 28.19 28.58 Fins along Width n1 21 21 21 Lead Thickness c 0.008 0.010 0.012 0.20 0.25 0.30 Upper Lead Width B1 <sup>†</sup> 0.023 0.028 0.033 0.58 0.71 0.84 Lower Lead Width B 0.013 0.018 0.023 0.33 0.46 0.58 Upper Lead Length L 0.050 0.058 0.065 1.27 1.46 1.65 Shoulder Inside Radius R1 0.003 0.005 0.010 0.08 0.13 0.25 J-Bend Inside Radius R2 0.022 0.027 0.032 0.56 0.69 0.81 Mold Draft Angle Top α 0 5 10 0 5 10 O Total Park | Overall Pack. Width | E1 | 1.185 | | 1.195 | 30.10 | 30.23 | 30.35 | | Molded Pack. Length D <sup>‡</sup> 1.150 1.154 1.158 29.21 29.31 29.41 Footprint Width E2 1.095 1.110 1.125 27.81 28.19 28.58 Footprint Length D2 1.095 1.110 1.125 27.81 28.19 28.58 Pins along Width n1 21 21 21 21 22 22 0.20 0.25 0.30 0.00 0.012 0.20 0.25 0.30 0.00 0.00 0.02 0.25 0.30 0.00 0.00 0.02 0.25 0.30 0.00 0.00 0.00 0.00 0.00 0.00 0.00 0.00 0.00 0.00 0.00 0.00 0.00 0.00 0.00 0.00 0.00 0.00 0.00 0.00 0.00 0.00 0.00 0.00 0.00 0.00 0.00 0.00 0.00 0.00 0.00 0.00 0.00 0.00 0.00 0.00 0.00 | Overall Pack. Length | I . | 1.185 | 1.190 | 1.195 | 30.10 | 30.23 | 30.35 | | Footprint Width E2 1.095 1.110 1.125 27.81 28.19 28.58 Footprint Length D2 1.095 1.110 1.125 27.81 28.19 28.58 Pins along Width n1 21 21 21 21 Lead Thickness c 0.008 0.010 0.012 0.20 0.25 0.30 Upper Lead Width B1 <sup>†</sup> 0.023 0.028 0.033 0.58 0.71 0.84 Lower Lead Width B 0.013 0.018 0.023 0.33 0.46 0.58 Upper Lead Length L 0.050 0.058 0.065 1.27 1.46 1.65 Shoulder Inside Radius R1 0.003 0.005 0.010 0.08 0.13 0.25 J-Bend Inside Radius R2 0.022 0.027 0.032 0.56 0.69 0.81 Mold Draft Angle Top α 0 5 10 0 5 10 | Molded Pack. Width | 1 | 1.150 | 1.154 | 1.158 | 29.21 | 29.31 | 29.41 | | Footprint Length D2 1.095 1.110 1.125 27.81 28.19 28.58 Pins along Width n1 21 21 21 Lead Thickness c 0.008 0.010 0.012 0.20 0.25 0.30 Upper Lead Width B1 <sup>†</sup> 0.023 0.028 0.033 0.58 0.71 0.84 Lower Lead Width B 0.013 0.018 0.023 0.33 0.46 0.58 Upper Lead Length L 0.050 0.058 0.065 1.27 1.46 1.65 Shoulder Inside Radius R1 0.003 0.005 0.010 0.08 0.13 0.25 J-Bend Inside Radius R2 0.022 0.027 0.032 0.56 0.69 0.81 Mold Draft Angle Top α 0 5 10 0 5 10 | Molded Pack. Length | D‡ | 1.150 | 1.154 | 1.158 | 29.21 | 29.31 | 29.41 | | Pins along Width n1 21 21 Lead Thickness c 0.008 0.010 0.012 0.20 0.25 0.30 Upper Lead Width B1 <sup>†</sup> 0.023 0.028 0.033 0.58 0.71 0.84 Lower Lead Width B 0.013 0.018 0.023 0.33 0.46 0.58 Upper Lead Length L 0.050 0.058 0.065 1.27 1.46 1.65 Shoulder Inside Radius R1 0.003 0.005 0.010 0.08 0.13 0.25 J-Bend Inside Radius R2 0.022 0.027 0.032 0.56 0.69 0.81 Mold Draft Angle Top α 0 5 10 0 5 10 | Footprint Width | E2 | 1.095 | 1.110 | 1.125 | 27.81 | 28.19 | 28.58 | | Lead Thickness c 0.008 0.010 0.012 0.20 0.25 0.30 Upper Lead Width B1 <sup>†</sup> 0.023 0.028 0.033 0.58 0.71 0.84 Lower Lead Width B 0.013 0.018 0.023 0.33 0.46 0.58 Upper Lead Length L 0.050 0.058 0.065 1.27 1.46 1.65 Shoulder Inside Radius R1 0.003 0.005 0.010 0.08 0.13 0.25 J-Bend Inside Radius R2 0.022 0.027 0.032 0.56 0.69 0.81 Mold Draft Angle Top α 0 5 10 0 5 10 | Footprint Length | D2 | 1.095 | 1.110 | 1.125 | 27.81 | 28.19 | 28.58 | | $ \begin{array}{c ccccccccccccccccccccccccccccccccccc$ | | n1 | | 21 | | | 21 | | | Lower Lead Width B 0.013 0.018 0.023 0.33 0.46 0.58 Upper Lead Length L 0.050 0.058 0.065 1.27 1.46 1.65 Shoulder Inside Radius R1 0.003 0.005 0.010 0.08 0.13 0.25 J-Bend Inside Radius R2 0.022 0.027 0.032 0.56 0.69 0.81 Mold Draft Angle Top α 0 5 10 0 5 10 | Lead Thickness | 1 . | 0.008 | 0.010 | 0.012 | 0.20 | 0.25 | 0.30 | | Upper Lead Length L 0.050 0.058 0.065 1.27 1.46 1.65 Shoulder Inside Radius R1 0.003 0.005 0.010 0.08 0.13 0.25 J-Bend Inside Radius R2 0.022 0.027 0.032 0.56 0.69 0.81 Mold Draft Angle Top α 0 5 10 0 5 10 | | B1 <sup>†</sup> | 0.023 | 0.028 | 0.033 | 0.58 | 0.71 | 0.84 | | Shoulder Inside Radius R1 0.003 0.005 0.010 0.08 0.13 0.25 J-Bend Inside Radius R2 0.022 0.027 0.032 0.56 0.69 0.81 Mold Draft Angle Top α 0 5 10 0 5 10 | Lower Lead Width | В | 0.013 | 0.018 | 0.023 | 0.33 | 0.46 | 0.58 | | $ \begin{array}{cccccccccccccccccccccccccccccccccccc$ | Upper Lead Length | L | 0.050 | 0.058 | 0.065 | 1.27 | 1.46 | 1.65 | | Mold Draft Angle Top α 0 5 10 0 5 10 | Shoulder Inside Radius | R1 | 0.003 | 0.005 | 0.010 | 0.08 | 0.13 | 0.25 | | • | J-Bend Inside Radius | R2 | 0.022 | 0.027 | 0.032 | 0.56 | 0.69 | 0.81 | | Mold Draft Angle Bottom $\beta$ 0 5 10 0 5 | | | 0 | 5 | 10 | 0 | 5 | | | | Mold Draft Angle Bottom | β | 0 | 5 | 10 | 0 | 5 | 10 | <sup>\*</sup> Controlling Parameter. <sup>&</sup>lt;sup>†</sup> Dimension "B1" does not include dam-bar protrusions. Dam-bar protrusions shall not exceed 0.003" (0.076 mm) per side or 0.006" (0.152 mm) more than dimension "B1." <sup>&</sup>lt;sup>‡</sup> Dimensions "D" and "E" do not include mold flash or protrusions. Mold flash or protrusions shall not exceed 0.010" (0.254 mm) per side or 0.020" (0.508 mm) more than dimensions "D" or "E." Package Type: K04-092 80-Lead Plastic Thin Quad Flatpack (PT) 12x12x1 mm Body, 1.0/0.1 mm Lead Form | Units | | | INCHES | | М | ILLIMETERS | S* | |-------------------------|----------------|-------|--------|-------|-------|------------|-------| | Dimension Limits | | MIN | NOM | MAX | MIN | NOM | MAX | | Pitch | р | | 0.020 | | | 0.50 | | | Number of Pins | n | | 80 | | | 80 | | | Pins along Width | n1 | | 20 | | | 20 | | | Overall Pack. Height | Α | 0.039 | 0.043 | 0.047 | 1.00 | 1.10 | 1.20 | | Shoulder Height | A1 | 0.015 | 0.025 | 0.035 | 0.38 | 0.64 | 0.89 | | Standoff | A2 | 0.002 | 0.004 | 0.006 | 0.05 | 0.10 | 0.15 | | Shoulder Radius | R1 | 0.003 | 0.003 | 0.010 | 0.08 | 0.08 | 0.25 | | Gull Wing Radius | R2 | 0.003 | 0.006 | 0.008 | 0.08 | 0.14 | 0.20 | | Foot Length | L | 0.005 | 0.012 | 0.015 | 0.13 | 0.30 | 0.38 | | Foot Angle | ф | 0 | 3.5 | 7 | 0 | 3.5 | 7 | | Radius Centerline | L1 | 0.003 | 0.008 | 0.013 | 0.08 | 0.20 | 0.33 | | Lead Thickness | С | 0.004 | 0.006 | 0.008 | 0.09 | 0.15 | 0.20 | | Lower Lead Width | Β <sup>†</sup> | 0.007 | 0.009 | 0.011 | 0.17 | 0.22 | 0.27 | | Outside Tip Length | D1 | 0.542 | 0.551 | 0.561 | 13.77 | 14.00 | 14.25 | | Outside Tip Width | E1 | 0.542 | 0.551 | 0.561 | 13.77 | 14.00 | 14.25 | | Molded Pack. Length | D <sup>‡</sup> | 0.462 | 0.472 | 0.482 | 11.73 | 12.00 | 12.24 | | Molded Pack. Width | E <sup>‡</sup> | 0.462 | 0.472 | 0.482 | 11.73 | 12.00 | 12.24 | | Pin 1 Corner Chamfer | X | 0.025 | 0.035 | 0.045 | 0.64 | 0.89 | 1.14 | | Mold Draft Angle Top | α | 5 | 10 | 15 | 5 | 10 | 15 | | Mold Draft Angle Bottom | β | 5 | 12 | 15 | 5 | 12 | 15 | <sup>\*</sup> Controlling Parameter. <sup>&</sup>lt;sup>†</sup> Dimension "B" does not include dam-bar protrusions. Dam-bar protrusions shall not exceed 0.003" (0.076 mm) per side or 0.006" (0.152 mm) more than dimension "B." <sup>&</sup>lt;sup>‡</sup> Dimensions "D" and "E" do not include mold flash or protrusions. Mold flash or protrusions shall not exceed 0.010" (0.254 mm) per side or 0.020" (0.508 mm) more than dimensions "D" or "E." #### 22.1 Package Marking Information #### 68/84-Lead CERQUAD Windowed #### 68/84-Lead PLCC #### 80-Lead TQFP #### Example #### Example #### Example #### Example \* Standard OTP marking consists of Microchip part number, year code, week code, facility code, mask rev#, and assembly code. For OTP marking beyond this, certain price adders apply. Please check with your Microchip Sales Office. For QTP devices, any special marking adders are included in QTP price. for customer specific information. NOTES: #### APPENDIX A: MODIFICATIONS The following is the list of modifications over the PIC16CXX microcontroller family: - Instruction word length is increased to 16-bit. This allows larger page sizes both in program memory (8 Kwords verses 2 Kwords) and register file (256 bytes versus 128 bytes). - Four modes of operation: microcontroller, protected microcontroller, extended microcontroller, and microprocessor. - 22 new instructions. The MOVE, TRIS and OPTION instructions have been removed. - Four new instructions (TLRD, TLWT, TABLRD, TABLWT) for transferring data between data memory and program memory. They can be used to "self program" the EPROM program memory. - Single cycle data memory to data memory transfers possible (MOVPF and MOVFP instructions). These instructions do not affect the Working register (WREG). - 6. W register (WREG) is now directly addressable. - A PC high latch register (PCLATH) is extended to 8-bits. The PCLATCH register is now both readable and writable. - 8. Data memory paging is redefined slightly. - DDR registers replaces function of TRIS registers. - Multiple Interrupt vectors added. This can decrease the latency for servicing interrupts. - 11. Stack size is increased to 16 deep. - 12. BSR register for data memory paging. - Wake up from SLEEP operates slightly differently - The Oscillator Start-Up Timer (OST) and Power-Up Timer (PWRT) operate in parallel and not in series. - PORTB interrupt on change feature works on all eight port pins. - 16. TMR0 is 16-bit plus 8-bit prescaler. - 17. Second indirect addressing register added (FSR1 and FSR2). Configuration bits can select the FSR registers to auto-increment, auto-decrement, remain unchanged after an indirect address. - 18. Hardware multiplier added (8 x 8 $\rightarrow$ 16-bit) - 19. Peripheral modules operate slightly differently. - 20. A/D has both a VREF+ and VREF-. - 21. USARTs do not implement BRGH feature. - 22. Oscillator modes slightly redefined. - Control/Status bits and registers have been placed in different registers and the control bit for globally enabling interrupts has inverse polarity. - In-circuit serial programming is implemented differently. #### APPENDIX B: COMPATIBILITY To convert code written for PIC16CXXX to PIC17CXXX, the user should take the following steps: - Remove any TRIS and OPTION instructions, and implement the equivalent code. - Separate the interrupt service routine into its four vectors. - 3. Replace: ``` MOVF REG1, W with: MOVFP REG1, WREG ``` 4. Replace: MOVF REG1, W MOVWF REG2 with: MOVPF or MOVFP REG1, REG2; Addr(REG2)<20h REG1, REG2; Addr(REG1)<20h Note: If REG1 and REG2 are both at addresses greater then 20h, two instructions are required. MOVFP REG1, WREG; MOVPF WREG, REG2; - 5. Ensure that all bit names and register names are updated to new data memory map locations. - 6. Verify data memory banking. - 7. Verify mode of operation for indirect addressing. - 8. Verify peripheral routines for compatibility. - 9. Weak pull-ups are enabled on reset. #### **Upgrading from PIC17C42 Devices** To convert code from the PIC17C42 to all the other PIC17CXXX devices, the user should take the following steps. - If the hardware multiply is to be used, ensure that any variables at address 18h and 19h are moved to another address. - Ensure that the upper nibble of the BSR was not written with a non-zero value. This may cause unexpected operation since the RAM bank is no longer 0. - The disabling of global interrupts has been enhanced so there is no additional testing of the GLINTD bit after a BSF CPUSTA, GLINTD instruction. #### APPENDIX C: WHAT'S NEW This is a new Data Sheet for the Following Devices: - PIC17C752 - PIC17C756A - PIC17C762 - PIC17C766 This Data Sheet is based of the PIC17C75X Data Sheet (DS30246A) #### APPENDIX D: WHAT'S CHANGED This is a new Data Sheet. The following are changes from the PIC17C75X data Sheet: Updated the Master SSP section. Updated the 10-bit A/D section. Minor corrections and updates throughout the data sheet. PIC17C752 Data Memory upgraded to 678 bytes Port initialization values clarified Extended voltage specification for external memory interface added Some Electrical Specifications changed due to new process technology Clarified operation of Table Reads / Table Writes with external memory (for microprocessor and extended microcontroller modes). Added waveforms / requirements for USART Asynchronous mode in Electrical specifications. Clarification to Master SSP Baud Rate Generator timing figure and associated text. Added example code for I<sup>2</sup>C operation using MPLAB-C17 'C' code. Updated Packaging Diagrams / Tables ## APPENDIX E: I2C OVERVIEW This section provides an overview of the Inter-Integrated Circuit (I<sup>2</sup>C) bus, with Section 15.2 discussing the operation of the SSP module in I<sup>2</sup>C mode. The I<sup>2</sup>C bus is a two-wire serial interface developed by the Philips Corporation. The original specification, or standard mode, was for data transfers of up to 100 Kbps. This device will communicate with fast mode devices if attached to the same bus. The I<sup>2</sup>C interface employs a comprehensive protocol to ensure reliable transmission and reception of data. When transmitting data, one device is the "master" which initiates transfer on the bus and generates the clock signals to permit that transfer, while the other device(s) acts as the "slave." All portions of the slave protocol are implemented in the SSP module's hardware, including general call support. Table E-1 defines some of the I<sup>2</sup>C bus terminology. For additional information on the I<sup>2</sup>C interface specification, refer to the Philips document "The I<sup>2</sup>C bus and how to use it." #939839340011, which can be obtained from the Philips Corporation. In the I<sup>2</sup>C interface protocol each device has an address. When a master wishes to initiate a data transfer, it first transmits the address of the device that it wishes to "talk" to. All devices "listen" to see if this is their address. Within this address, a bit specifies if the master wishes to read-from/write-to the slave device. The master and slave are always in opposite modes (transmitter/receiver) of operation during a data transfer. That is they can be thought of as operating in either of these two relations: - · Master-transmitter and Slave-receiver - · Slave-transmitter and Master-receiver In both cases the master generates the clock signal. The output stages of the clock (SCL) and data (SDA) lines must have an open-drain or open-collector in order to perform the wired-AND function of the bus. External pull-up resistors are used to ensure a high level when no device is pulling the line down. The number of devices that may be attached to the 1<sup>2</sup>C bus is limited only by the maximum bus loading specification of 400 pF. ## E.1 <u>Initiating and Terminating Data</u> Transfer During times of no data transfer (idle time), both the clock line (SCL) and the data line (SDA) are pulled high through the external pull-up resistors. The START and STOP conditions determine the start and stop of data transmission. The START condition is defined as a high to low transition of the SDA when the SCL is high. The STOP condition is defined as a low to high transition of the SDA when the SCL is high. Figure E-1 shows the START and STOP conditions. The master generates these conditions for starting and terminating data transfer. Due to the definition of the START and STOP conditions, when data is being transmitted, the SDA line can only change state when the SCL line is low. FIGURE E-1: START AND STOP CONDITIONS TABLE E-1: I<sup>2</sup>C BUS TERMINOLOGY | Term | Description | |-----------------|---------------------------------------------------------------------------------------------------------------------------------------------| | Transmitter | The device that sends the data to the bus. | | Receiver | The device that receives the data from the bus. | | Master | The device which initiates the transfer, generates the clock and terminates the transfer. | | Slave | The device addressed by a master. | | Multi-master | More than one master device in a system. These masters can attempt to control the bus at the same time without corrupting the message. | | Arbitration | Procedure that ensures that only one of the master devices will control the bus. This ensure that the transfer data does not get corrupted. | | Synchronization | Procedure where the clock signals of two or more devices are synchronized. | #### E.2 ADDRESSING I<sup>2</sup>C DEVICES There are two address formats. The simplest is the 7-bit address format with a $R/\overline{W}$ bit (Figure E-2). The more complex is the 10-bit address with a $R/\overline{W}$ bit (Figure E-3). For 10-bit address format, two bytes must be transmitted with the first five bits specifying this to be a 10-bit address. FIGURE E-2: 7-BIT ADDRESS FORMAT FIGURE E-3: I<sup>2</sup>C 10-BIT ADDRESS FORMAT #### E.3 Transfer Acknowledge All data must be transmitted per byte, with no limit to the number of bytes transmitted per data transfer. After each byte, the slave-receiver generates an acknowledge bit (ACK) (Figure E-4). When a slave-receiver doesn't acknowledge the slave address or received data, the master must abort the transfer. The slave must leave SDA high so that the master can generate the STOP condition (Figure E-1). FIGURE E-4: SLAVE-RECEIVER ACKNOWLEDGE If the master is receiving the data (master-receiver), it generates an acknowledge signal for each received byte of data, except for the last byte. To signal the end of data to the slave-transmitter, the master does not generate an acknowledge (not acknowledge). The slave then releases the SDA line so the master can generate the STOP condition. The master can also generate the STOP condition during the acknowledge pulse for valid termination of data transfer. If the slave needs to delay the transmission of the next byte, holding the SCL line low will force the master into a wait state. Data transfer continues when the slave releases the SCL line. This allows the slave to move the received data or fetch the data it needs to transfer before allowing the clock to start. This wait state technique can also be implemented at the bit level, Figure E-5. The slave will inherently stretch the clock, when it is a transmitter, but will not when it is a receiver. The slave will have to clear the CKP bit to enable clock stretching when it is a receiver. FIGURE E-5: DATA TRANSFER WAIT STATE Figure E-6 and Figure E-7 show Master-transmitter and Master-receiver data transfer sequences. When a master does not wish to relinquish the bus (by generating a STOP condition), a repeated START condition (Sr) must be generated. This condition is identical to the start condition (SDA goes high-to-low while SCL is high), but occurs after a data transfer acknowledge pulse (not the bus-free state). This allows a master to send "commands" to the slave and then receive the requested information or to address a different slave device. This sequence is shown in Figure E-8. #### FIGURE E-6: MASTER-TRANSMITTER SEQUENCE #### FIGURE E-7: MASTER-RECEIVER SEQUENCE ### FIGURE E-8: COMBINED FORMAT #### E.4 Multi-Master The I<sup>2</sup>C protocol allows a system to have more than one master. This is called multi-master. When two or more masters try to transfer data at the same time, arbitration and synchronization occur. #### E.4.1 ARBITRATION Arbitration takes place on the SDA line, while the SCL line is high. The master which transmits a high when the other master transmits a low loses arbitration (Figure E-9), and turns off its data output stage. A master which lost arbitration can generate clock pulses until the end of the data byte where it lost arbitration. When the master devices are addressing the same device, arbitration continues into the data. FIGURE E-9: MULTI-MASTER ARBITRATION (TWO MASTERS) Masters that also incorporate the slave function, and have lost arbitration must immediately switch over to slave-receiver mode. This is because the winning master-transmitter may be addressing it. Arbitration is not allowed between: - · A repeated START condition - · A STOP condition and a data bit - A repeated START condition and a STOP condition Care needs to be taken to ensure that these conditions do not occur. #### E.5 Clock Synchronization Clock synchronization occurs after the devices have started arbitration. This is performed using a wired-AND connection to the SCL line. A high to low transition on the SCL line causes the concerned devices to start counting off their low period. Once a device clock has gone low, it will hold the SCL line low until its SCL high state is reached. The low to high transition of this clock may not change the state of the SCL line, if another device clock is still within its low period. The SCL line is held low by the device with the longest low period. Devices with shorter low periods enter a high wait-state, until the SCL line comes high. When the SCL line comes high, all devices start counting off their high periods. The first device to complete its high period will pull the SCL line low. The SCL line high time is determined by the device with the shortest high period, Figure E-10. FIGURE E-10: CLOCK SYNCHRONIZATION #### E.6 <u>I<sup>2</sup>C Timing Specifications</u> Table E-2 (Figure E-11) and Table E-3 (Figure E-12) show the timing specifications as required by the Philips specification for I<sup>2</sup>C. For additional information please refer to Section 15.2 and Section 20.5. FIGURE E-11: I<sup>2</sup>C BUS START/STOP BITS TIMING SPECIFICATION TABLE E-2: I<sup>2</sup>C BUS START/STOP BITS TIMING SPECIFICATION | Microchip<br>Parameter<br>No. | Sym | Characteristic | | Min | Тур | Max | Units | Conditions | |-------------------------------|---------|-----------------|--------------|--------|-------|-------|--------|------------------------------------------------------| | 140. | Cynn | Onaracteristic | | 141111 | יאָרי | IVIUA | Office | Conditions | | 90 | Tsu:sta | START condition | 100 kHz mode | 4700 | _ | _ | ns | Only relevant for repeated | | | | Setup time | 400 kHz mode | 600 | _ | _ | 113 | START condition | | 91 | THD:STA | START condition | 100 kHz mode | 4000 | _ | _ | ns | After this period the first clock pulse is generated | | | | Hold time | 400 kHz mode | 600 | _ | _ | 113 | | | 92 | Tsu:sto | STOP condition | 100 kHz mode | 4700 | _ | _ | ns | | | | | Setup time | 400 kHz mode | 600 | _ | _ | 113 | | | 93 | THD:STO | STOP condition | 100 kHz mode | 4000 ‡ | _ | _ | ns | | | | | Hold time | 400 kHz mode | 600 ‡ | _ | _ | 113 | | FIGURE E-12: I<sup>2</sup>C BUS DATA TIMING SPECIFICATION TABLE E-3: I<sup>2</sup>C BUS DATA TIMING SPECIFICATION | Microchip | | | | | | | | | |---------------|---------|------------------------|--------------|------------|-------|------------|-----------------------------------------|--| | Parameter No. | Sym | Characteristic | Min | Max | Units | Conditions | | | | 100 | THIGH | Clock high time | 100 kHz mode | 4.0 | _ | μs | | | | | | | 400 kHz mode | 0.6 | _ | μs | | | | 101 | TLOW | Clock low time | 100 kHz mode | 4.7 | _ | μs | | | | | | | 400 kHz mode | 1.3 | _ | μs | | | | 102 | Tr | SDA and SCL rise | 100 kHz mode | _ | 1000 | ns | | | | | | time | 400 kHz mode | 20 + 0.1Cb | 300 | ns | Cb is specified to be from 10 to 400 pF | | | 103 | TF | SDA and SCL fall time | 100 kHz mode | _ | 300 | ns | | | | | | | 400 kHz mode | 20 + 0.1Cb | 300 | ns | Cb is specified to be from 10 to 400 pF | | | 90 | Tsu:sta | START condition | 100 kHz mode | 4.7 | _ | μs | Only relevant for repeated | | | | | setup time | 400 kHz mode | 0.6 | _ | μs | START condition | | | 91 | THD:STA | START condition hold | 100 kHz mode | 4.0 | _ | μs | After this period the first clock | | | | | time | 400 kHz mode | 0.6 | _ | μs | pulse is generated | | | 106 | THD:DAT | Data input hold time | 100 kHz mode | 0 | _ | ns | | | | | | | 400 kHz mode | 0 | 0.9 | μs | | | | 107 | TSU:DAT | Data input setup time | 100 kHz mode | 250 | _ | ns | Note 2 | | | | | | 400 kHz mode | 100 | _ | ns | | | | 92 | Tsu:sto | STOP condition setup | 100 kHz mode | 4.7 | _ | μs | | | | | | time | 400 kHz mode | 0.6 | _ | μs | | | | 109 | TAA | Output valid from | 100 kHz mode | _ | 3500 | ns | Note 1 | | | | | clock | 400 kHz mode | _ | 1000 | ns | | | | 110 | TBUF | Bus free time | 100 kHz mode | 4.7 | _ | μs | Time the bus must be free | | | | | | 400 kHz mode | 1.3 | _ | μs | before a new transmission can start | | | D102 | Cb | Bus capacitive loading | | | 400 | pF | | | Note 1: As a transmitter, the device must provide this internal minimum delay time to bridge the undefined region (min. 300 ns) of the falling edge of SCL to avoid unintended generation of START or STOP conditions. <sup>2:</sup> A fast-mode l²C-bus device can be used in a standard-mode l²C-bus system, but the requirement tsu;DAT ≥ 250 ns must then be met. This will automatically be the case if the device does not stretch the LOW period of the SCL signal. If such a device does stretch the LOW period of the SCL signal, it must output the next data bit to the SDA line Tr max.+tsu;DAT = 1000 + 250 = 1250 ns (according to the standard-mode l²C bus specification) before the SCL line is released. #### APPENDIX F: STATUS AND CONTROL REGISTERS FIGURE F-1: PIC17C7XX REGISTER FILE MAP | Addr | Unbanked | |------|----------| | 00h | INDF0 | | 01h | FSR0 | | 02h | PCL | | 03h | PCLATH | | 04h | ALUSTA | | 05h | T0STA | | 06h | CPUSTA | | 07h | INTSTA | | 08h | INDF1 | | 09h | FSR1 | | 0Ah | WREG | | 0Bh | TMR0L | | 0Ch | TMR0H | | 0Dh | TBLPTRL | | 0Eh | TBLPTRH | | 0Fh | BSR | | 01 11 | DOIL | | | | _ | | | | | |-------|--------|-----------------------|-----------------------|-----------------------|-----------------------|-----------------------|-----------------------|-----------------------|-----------------------| | | Bank 0 | Bank 1 <sup>(1)</sup> | Bank 2 <sup>(1)</sup> | Bank 3 <sup>(1)</sup> | Bank 4 <sup>(1)</sup> | Bank 5 <sup>(1)</sup> | Bank 6 <sup>(1)</sup> | Bank 7 <sup>(1)</sup> | Bank 8 <sup>(4)</sup> | | 10h | PORTA | DDRC | TMR1 | PW1DCL | PIR2 | DDRF | SSPADD | PW3DCL | DDRH | | 11h | DDRB | PORTC | TMR2 | PW2DCL | PIE2 | PORTF | SSPCON1 | PW3DCH | PORTH | | 12h | PORTB | DDRD | TMR3L | PW1DCH | _ | DDRG | SSPCON2 | CA3L | DDRJ | | 13h | RCSTA1 | PORTD | TMR3H | PW2DCH | RCSTA2 | PORTG | SSPSTAT | CA3H | PORTJ | | 14h | RCREG1 | DDRE | PR1 | CA2L | RCREG2 | ADCON0 | SSPBUF | CA4L | _ | | 15h | TXSTA1 | PORTE | PR2 | CA2H | TXSTA2 | ADCON1 | _ | CA4H | _ | | 16h | TXREG1 | PIR1 | PR3L/CA1L | TCON1 | TXREG2 | ADRESL | _ | TCON3 | _ | | 17h | SPBRG1 | PIE1 | PR3H/CA1H | TCON2 | SPBRG2 | ADRESH | _ | _ | _ | | | | | | | | | | | | | | Unbanked | |-----|--------------------| | 18h | PRODL | | 19h | PRODH | | 1Ah | General<br>Purpose | | 1Fh | RAM | | | | | | Bank 0 <sup>(2)</sup> | Bank 1 <sup>(2)</sup> | Bank 2 (2, 3) | Bank 3 (2, 3) | |-----|---------------------------|---------------------------|---------------------------|---------------------------| | 20h | | | | | | | General<br>Purpose<br>RAM | General<br>Purpose<br>RAM | General<br>Purpose<br>RAM | General<br>Purpose<br>RAM | | FFh | | | | | Note 1: SFR file locations 10h - 17h are banked. The lower nibble of the BSR specifies the bank. All unbanked SFRs ignore the Bank Select Register (BSR) bits. - 2: General Purpose Registers (GPR) locations 20h FFh, 120h 1FFh, 220h 2FFh, and 320h 3FFh are banked. The upper nibble of the BSR specifies this bank. All other GPRs ignore the Bank Select Register (BSR) bits. - 3: RAM bank 3 is not implemented on the PIC17C752 and the PIC17C762. Reading any unimplemented register reads '0's. - 4: Bank 8 is only implemented on the PIC17C76X devices. #### FIGURE F-2: ALUSTA REGISTER (ADDRESS: 04h, UNBANKED) R/W - 1 R/W - 1 R/W - 1 R/W - x R/W - x R/W - x R/W - x FS3 FS2 Ζ R = Readable bit FS1 FS0 OV DC С W = Writable bit bit7 bit0 -n = Value at POR reset (x = unknown) bit 7-6: FS3:FS2: FSR1 Mode Select bits 00 = Post auto-decrement FSR1 value 01 = Post auto-increment FSR1 value 1x = FSR1 value does not change bit 5-4: FS1:FS0: FSR0 Mode Select bits 00 = Post auto-decrement FSR0 value 01 = Post auto-increment FSR0 value 1x = FSR0 value does not change bit 3: OV: Overflow bit This bit is used for signed arithmetic (2's complement). It indicates an overflow of the 7-bit magnitude, which causes the sign bit (bit7) to change state. 1 = Overflow occurred for signed arithmetic, (in this arithmetic operation) 0 = No overflow occurred bit 2: Z: Zero bit 1 = The result of an arithmetic or logic operation is zero 0 = The results of an arithmetic or logic operation is not zero bit 1: **DC**: Digit carry/borrow bit For ADDWF and ADDLW instructions. 1 = A carry-out from the 4th low order bit of the result occurred 0 = No carry-out from the 4th low order bit of the result Note: For borrow the polarity is reversed. bit 0: C: carry/borrow bit For ADDWF and ADDLW instructions. Note that a subtraction is executed by adding the two's complement of the second operand. For rotate (RRCF, RLCF) instructions, this bit is loaded with either the high or low order bit of the source register. 1 = A carry-out from the most significant bit of the result occurred 0 = No carry-out from the most significant bit of the result Note: For borrow the polarity is reversed. -n = Value at POR reset ### FIGURE F-3: TOSTA REGISTER (ADDRESS: 05h, UNBANKED) R/W - 0 INTEDG T0SE T0CS T0PS3 T0PS2 T0PS1 T0PS0 R = Readable bit W = Writable bit bit7 bit0 U = Unimplemented. reads as '0' bit 7: INTEDG: RA0/INT Pin Interrupt Edge Select bit This bit selects the edge upon which the interrupt is detected. 1 = Rising edge of RA0/INT pin generates interrupt 0 = Falling edge of RA0/INT pin generates interrupt bit 6: T0SE: Timer0 External Clock Input Edge Select bit This bit selects the edge upon which TMR0 will increment. When TOCS = 0 (External Clock) 1 = Rising edge of RA1/T0CKI pin increments TMR0 and/or sets the T0CKIF bit 0 = Falling edge of RA1/T0CKI pin increments TMR0 and/or sets the T0CKIF bit When TOCS = 1 (Internal Clock) Don't care bit 5: T0CS: Timer0 Clock Source Select bit This bit selects the clock source for Timer0. 1 = Internal instruction clock cycle (Tcy) 0 = External clock input on the TOCKI pin bit 4-1: TOPS3:TOPS0: Timer0 Prescale Selection bits These bits select the prescale value for Timer0. | T0PS3:T0PS0 | Prescale Value | |--------------|----------------| | 0000 | 1:1<br>1:2 | | 0001<br>0010 | 1:2 | | 0011 | 1:8 | | 0100 | 1:16 | | 0101 | 1:32 | | 0110 | 1:64 | | 0111 | 1:128 | | 1xxx | 1:256 | bit 0: Unimplemented: Read as '0' #### FIGURE F-4: CPUSTA REGISTER (ADDRESS: 06h, UNBANKED) U-0 U-0 R-1 R/W-1 R-1 R-1 R/W-0 R/W-1 — — STKAV GLINTD TO PD POR BOR bit7 R = Readable bit W = Writable bit W = Writable bit U = Unimplemented bit. bit0 Read as '0' - n = Value at POR reset bit 7-6: Unimplemented: Read as '0' bit 5: STKAV: Stack Available bit This bit indicates that the 4-bit stack pointer value is Fh, or has rolled over from Fh $\rightarrow$ 0h (stack overflow). 1 = Stack is available 0 = Stack is full, or a stack overflow may have occurred (Once this bit has been cleared by a stack overflow, only a device reset will set this bit) bit 4: GLINTD: Global Interrupt Disable bit This bit disables all interrupts. When enabling interrupts, only the sources with their enable bits set can cause an interrupt. 1 = Disable all interrupts 0 = Enables all un-masked interrupts bit 3: **TO**: WDT Time-out Status bit 1 = After power-up or by a CLRWDT instruction 0 = A Watchdog Timer time-out occurred bit 2: PD: Power-down Status bit 1 = After power-up or by the CLRWDT instruction 0 = By execution of the SLEEP instruction bit 1: POR: Power-on Reset Status bit 1 = No Power-on Reset occurred 0 = A Power-on Reset occurred (must be set by software after a Power-on Reset occurs) bit 0: BOR: Brown-out Reset Status bit When BODEN configuration bit is set (enabled): 1 = No Brown-out Reset occurred 0 = A Brown-out Reset occurred (must be set by software) When BODEN configuration bit is clear (disabled): Don't care #### FIGURE F-5: INTSTA REGISTER (ADDRESS: 07h, UNBANKED) R/W-0 R/W-0 R/W-0 R/W-0 R/W-0 R/W-0 TOCKIF TOIF T0CKIE PEIF INTF PEIE TOIE INTE R = Readable bit W - Writable hit bit7 bit0 - n = Value at POR reset bit 7: PEIF: Peripheral Interrupt Flag bit This bit is the OR of all peripheral interrupt flag bits AND'ed with their corresponding enable bits. The interrupt logic forces program execution to address (20h) when a peripheral interrupt is pending. 1 = A peripheral interrupt is pending 0 = No peripheral interrupt is pending bit 6 TOCKIF: External Interrupt on TOCKI Pin Flag bit This bit is cleared by hardware, when the interrupt logic forces program execution to address (18h). 1 = The software specified edge occurred on the RA1/T0CKI pin 0 = The software specified edge did not occur on the RA1/T0CKI pin bit 5: T0IF: TMR0 Overflow Interrupt Flag bit This bit is cleared by hardware, when the interrupt logic forces program execution to address (10h). 1 = TMR0 overflowed 0 = TMR0 did not overflow INTF: External Interrupt on INT Pin Flag bit bit 4: This bit is cleared by hardware, when the interrupt logic forces program execution to address (08h). 1 = The software specified edge occurred on the RAO/INT pin 0 = The software specified edge did not occur on the RA0/INT pin PEIE: Peripheral Interrupt Enable bit bit 3: This bit acts as a global enable bit for the peripheral interrupts that have their corresponding enable bits 1 = Enable peripheral interrupts 0 = Disable peripheral interrupts TOCKIE: External Interrupt on TOCKI Pin Enable bit bit 2: 1 = Enable software specified edge interrupt on the RA1/T0CKI pin 0 = Disable interrupt on the RA1/T0CKI pin T0IE: TMR0 Overflow Interrupt Enable bit bit 1: 1 = Enable TMR0 overflow interrupt 0 = Disable TMR0 overflow interrupt INTE: External Interrupt on RA0/INT Pin Enable bit bit 0: 1 = Enable software specified edge interrupt on the RA0/INT pin 0 = Disable software specified edge interrupt on the RAO/INT pin ### FIGURE F-6: PIE1 REGISTER (ADDRESS: 17h, BANK 1) | R/W - 0 | R/W-0 R/W-0 R/W-0 R/W-0 R/W-0 F | R/W - 0 | | |---------|----------------------------------------------------------------------------------------------------------------------------------------------------------------|---------|---------------------------------------------| | RBIE | TMR3IE TMR2IE TMR1IE CA2IE CA1IE TX1IE I | RC1IE | R = Readable bit | | bit7 | | bit0 | W = Writable bit<br>-n = Value at POR reset | | bit 7: | <b>RBIE</b> : PORTB Interrupt on Change Enable bit 1 = Enable PORTB interrupt on change 0 = Disable PORTB interrupt on change | | TI – value at i Oli ieset | | bit 6: | TMR3IE: TMR3 Interrupt Enable bit<br>1 = Enable TMR3 interrupt<br>0 = Disable TMR3 interrupt | | | | bit 5: | TMR2IE: TMR2 Interrupt Enable bit<br>1 = Enable TMR2 interrupt<br>0 = Disable TMR2 interrupt | | | | bit 4: | TMR1IE: TMR1 Interrupt Enable bit<br>1 = Enable TMR1 interrupt<br>0 = Disable TMR1 interrupt | | | | bit 3: | CA2IE: Capture2 Interrupt Enable bit 1 = Enable Capture2 interrupt 0 = Disable Capture2 interrupt | | | | bit 2: | CA1IE: Capture1 Interrupt Enable bit 1 = Enable Capture1 interrupt 0 = Disable Capture1 interrupt | | | | bit 1: | <b>TX1IE</b> : USART1 Transmit Interrupt Enable bit<br>1 = Enable USART1 Transmit buffer empty interrupt<br>0 = Disable USART1 Transmit buffer empty interrupt | | | | bit 0: | RC1IE: USART1 Receive Interrupt Enable bit<br>1 = Enable USART1 Receive buffer full interrupt<br>0 = Disable USART1 Receive buffer full interrupt | | | ### FIGURE F-7: PIE2 REGISTER (ADDRESS: 11h, BANK 4) | R/W - 0 | | R/W - 0 | U - 0 | R/W - 0 | R/W - 0 | R/W - 0 | R/W - 0 | | | | | |---------|----------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------|-------------|---------------|---------|---------|---------|---------------------------------------------|--|--|--| | SSPIE | BCLIE | ADIE | | CA4IE | CA3IE | TX2IE | RC2IE | R = Readable bit | | | | | bit7 | | | | | | | bit0 | W = Writable bit<br>-n = Value at POR reset | | | | | bit 7: | | | | | | | | | | | | | bit 6: | bit 6: BCLIE: Bus Collision Interrupt Enable bit 1 = Enable Bus Collision Interrupt 0 = Disable Bus Collision Interrupt | | | | | | | | | | | | bit 5: | 1 = Enable | Module Int<br>A/D Modu<br>A/D Modu | le Interrup | İ | | | | | | | | | bit 4: | Unimplen | <b>nented:</b> Re | ad as '0' | | | | | | | | | | bit 3: | 1 = Enable | apture4 Inte<br>e Capture4<br>e Capture4 | Interrupt | le bit | | | | | | | | | bit 2: | 1 = Enable | apture3 Inte<br>e Capture3<br>e Capture3 | Interrupt | le bit | | | | | | | | | bit 1: | TX2IE: USART2 Transmit Interrupt Enable bit 1 = Enable USART2 Transmit Buffer Empty Interrupt 0 = Disable USART2 Transmit Buffer Empty Interrupt | | | | | | | | | | | | bit 0: | 1 = Enable | SART2 Rec<br>USART2 I<br>USART2 | Receive Bu | iffer Full In | terrupt | | | | | | | ### FIGURE F-8: PIR1 REGISTER (ADDRESS: 16h, BANK 1) | | R/W-0 R/W-0 R/W-0 R/W-0 R-1 R-0 | | | | | | | | | | |--------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--|--|--|--|--| | RBIF | TMR3IF TMR2IF TMR1IF CA2IF CA1IF TX1IF RC1IF R = Readable bit | | | | | | | | | | | bit7 | bit0 W = Writable bit<br>-n = Value at POR reset | | | | | | | | | | | bit 7: | | | | | | | | | | | | Dit 7. | RBIF: PORTB Interrupt on Change Flag bit 1 = One of the PORTB inputs changed (software must end the mismatch condition) 0 = None of the PORTB inputs have changed | | | | | | | | | | | bit 6: | TMR3IF: TMR3 Interrupt Flag bit If Capture1 is enabled (CA1/PR3 = 1) 1 = TMR3 overflowed 0 = TMR3 did not overflow | | | | | | | | | | | | If Capture1 is disabled (CA1/PR3 = 0) 1 = TMR3 value has rolled over to 0000h from equalling the period register (PR3H:PR3L) value 0 = TMR3 value has not rolled over to 0000h from equalling the period register (PR3H:PR3L) value | | | | | | | | | | | bit 5: | TMR2IF: TMR2 Interrupt Flag bit 1 = TMR2 value has rolled over to 0000h from equalling the period register (PR2) value 0 = TMR2 value has not rolled over to 0000h from equalling the period register (PR2) value | | | | | | | | | | | bit 4: | TMR1IF: TMR1 Interrupt Flag bit If TMR1 is in 8-bit mode (T16 = 0) 1 = TMR1 value has rolled over to 0000h from equalling the period register (PR1) value 0 = TMR1 value has not rolled over to 0000h from equalling the period register (PR1) value | | | | | | | | | | | | If Timer1 is in 16-bit mode (T16 = 1) $1 = TMR2:TMR1 \text{ value has rolled over to 0000h from equalling the period register (PR2:PR1) value} \\ 0 = TMR2:TMR1 \text{ value has not rolled over to 0000h from equalling the period register (PR2:PR1) value}$ | | | | | | | | | | | bit 3: | CA2IF: Capture2 Interrupt Flag bit 1 = Capture event occurred on RB1/CAP2 pin 0 = Capture event did not occur on RB1/CAP2 pin | | | | | | | | | | | bit 2: | CA1IF: Capture1 Interrupt Flag bit 1 = Capture event occurred on RB0/CAP1 pin 0 = Capture event did not occur on RB0/CAP1 pin | | | | | | | | | | | bit 1: | <b>TX1IF</b> : USART1 Transmit Interrupt Flag bit (State controlled by hardware) 1 = USART1 Transmit buffer is empty 0 = USART1 Transmit buffer is full | | | | | | | | | | | bit 0: | RC1IF: USART1 Receive Interrupt Flag bit (State controlled by hardware) 1 = USART1 Receive buffer is full 0 = USART1 Receive buffer is empty | | | | | | | | | | #### FIGURE F-9: PIR2 REGISTER (ADDRESS: 10h, BANK 4) | R/W - 0 | R/W - 0 | R/W - 0 | U - 0 | R/W - 0 | R/W - 0 | R - 1 | R - 0 | | |---------|---------|---------|-------|---------|---------|-------|-------|---------------------------------------------| | SSPIF | BCLIF | ADIF | _ | CA4IF | CA3IF | TX2IF | RC2IF | R = Readable bit | | bit7 | | | | | | | bit0 | W = Writable bit<br>-n = Value at POR reset | bit 7: SSPIF: Synchronous Serial Port (SSP) Interrupt Flag bit 1 = The SSP interrupt condition has occurred, and must be cleared in software before returning from the interrupt service routine. The conditions that will set this bit are: SPI A transmission/reception has taken place. I<sup>2</sup>C Slave / Master A transmission/reception has taken place. I<sup>2</sup>C Master The initiated start condition was completed by the SSP module. The initiated stop condition was completed by the SSP module. The initiated restart condition was completed by the SSP module. The initiated acknowledge condition was completed by the SSP module. A start condition occurred while the SSP module was idle (Multimaster system). A stop condition occurred while the SSP module was idle (Multimaster system). 0 = An SSP interrupt condition has NOT occurred. bit 6: BCLIF: Bus Collision Interrupt Flag bit 1 = A bus collision has occurred in the SSP, when configured for I<sup>2</sup>C master mode 0 = No bus collision has occurred bit 5: ADIF: A/D Module Interrupt Flag bit 1 = An A/D conversion is complete 0 = An A/D conversion is not complete bit 4: Unimplemented: Read as '0' bit 3: CA4IF: Capture4 Interrupt Flag bit 1 = Capture event occurred on RE3/CAP4 pin 0 = Capture event did not occur on RE3/CAP4 pin bit 2: CA3IF: Capture3 Interrupt Flag bit 1 = Capture event occurred on RG4/CAP3 pin 0 = Capture event did not occur on RG4/CAP3 pin bit 1: TX2IF:USART2 Transmit Interrupt Flag bit (State controlled by hardware) 1 = USART2 Transmit buffer is empty 0 = USART2 Transmit buffer is full bit 0: RC2IF: USART2 Receive Interrupt Flag bit (State controlled by hardware) 1 = USART2 Receive buffer is full 0 = USART2 Receive buffer is empty FIGURE F-10: TXSTA1 REGISTER (ADDRESS: 15h, BANK 0) TXSTA2 REGISTER (ADDRESS: 15h, BANK 4) R/W - 0 R/W - 0 R/W - 0 U - 0 U - 0 U - 0 R - 1 R/W - x CSRC TX9 TXEN SYNC — — TRMT TX9D bit7 bit0 R = Readable bit W = Writable bit -n = Value at POR reset (x = unknown) bit 7: CSRC: Clock Source Select bit Synchronous mode: 1 = Master Mode (Clock generated internally from BRG) 0 = Slave mode (Clock from external source) Asynchronous mode: Don't care bit 6: TX9: 9-bit Transmit Select bit 1 = Selects 9-bit transmission 0 = Selects 8-bit transmission bit 5: TXEN: Transmit Enable bit 1 = Transmit enabled 0 = Transmit disabled SREN/CREN overrides TXEN in SYNC mode bit 4: SYNC: USART Mode Select bit (Synchronous/Asynchronous) 1 = Synchronous mode 0 = Asynchronous mode bit 3-2: Unimplemented: Read as '0' bit 1: TRMT: Transmit Shift Register (TSR) Empty bit 1 = TSR empty 0 = TSR full bit 0: **TX9D**: 9th bit of transmit data (can be used to calculated the parity in software) FIGURE F-11: RCSTA1 REGISTER (ADDRESS: 13h, BANK 0) RCSTA2 REGISTER (ADDRESS: 13h, BANK 4) R/W - 0 R/W - 0 R/W - 0 U - 0 R - 0 R - 0 R - x SPEN RX9 SREN CREN — FERR OERR RX9D R = Readable bit W = Writable bit bit 0 -n = Value at POR reset (x = unknown) bit 7: SPEN: Serial Port Enable bit bit7 1 = Configures TX/CK and RX/DT pins as serial port pins 0 = Serial port disabled bit 6: RX9: 9-bit Receive Select bit 1 = Selects 9-bit reception 0 = Selects 8-bit reception bit 5: SREN: Single Receive Enable bit This bit enables the reception of a single byte. After receiving the byte, this bit is automatically cleared. Synchronous mode: 1 = Enable reception 0 = Disable reception Note: This bit is ignored in synchronous slave reception. Asynchronous mode: Don't care bit 4: CREN: Continuous Receive Enable bit This bit enables the continuous reception of serial data. Asynchronous mode: 1 = Enable continuous reception 0 = Disables continuous reception Synchronous mode: 1 = Enables continuous reception until CREN is cleared (CREN overrides SREN) 0 = Disables continuous reception bit 3: Unimplemented: Read as '0' bit 2: FERR: Framing Error bit 1 = Framing error (Updated by reading RCREG) 0 = No framing error bit 1: **OERR**: Overrun Error bit 1 = Overrun (Cleared by clearing CREN) 0 = No overrun error bit 0: **RX9D**: 9th bit of receive data (can be the software calculated parity bit) #### FIGURE F-12: TCON1 REGISTER (ADDRESS: 16h, BANK 3) bit 7-6: CA2ED1:CA2ED0: Capture2 Mode Select bits 00 = Capture on every falling edge 01 = Capture on every rising edge 10 = Capture on every 4th rising edge 11 = Capture on every 16th rising edge bit 5-4: CA1ED1:CA1ED0: Capture1 Mode Select bits 00 = Capture on every falling edge 01 = Capture on every rising edge 10 = Capture on every 4th rising edge 11 = Capture on every 16th rising edge bit 3: T16: Timer2:Timer1 Mode Select bit 1 = Timer2 and Timer1 form a 16-bit timer 0 = Timer2 and Timer1 are two 8-bit timers bit 2: TMR3CS: Timer3 Clock Source Select bit 1 = TMR3 increments off the falling edge of the RB5/TCLK3 pin 0 = TMR3 increments off the internal clock bit 1: TMR2CS: Timer2 Clock Source Select bit 1 = TMR2 increments off the falling edge of the RB4/TCLK12 pin 0 = TMR2 increments off the internal clock bit 0: TMR1CS: Timer1 Clock Source Select bit 1 = TMR1 increments off the falling edge of the RB4/TCLK12 pin 0 = TMR1 increments off the internal clock #### FIGURE F-13: TCON2 REGISTER (ADDRESS: 17h, BANK 3) R - 0 R - 0 R/W R/ bit7 bit0 R = Readable bit -n = Value at POR reset bit 7: CA2OVF: Capture2 Overflow Status bit This bit indicates that the capture value had not been read from the capture register pair (CA2H:CA2L) before the next capture event occurred. The capture register retains the oldest unread capture value (last capture before overflow). Subsequent capture events will not update the capture register with the TMR3 value until the capture register has been read (both bytes). - 1 = Overflow occurred on Capture2 register - 0 = No overflow occurred on Capture2 register - bit 6: CA10VF: Capture1 Overflow Status bit This bit indicates that the capture value had not been read from the capture register pair (PR3H/CA1H:PR3L/CA1L) before the next capture event occurred. The capture register retains the oldest unread capture value (last capture before overflow). Subsequent capture events will not update the capture register with the TMR3 value until the capture register has been read (both bytes). - 1 = Overflow occurred on Capture1 register - 0 = No overflow occurred on Capture1 register - bit 5: **PWM2ON**: PWM2 On bit - 1 = PWM2 is enabled - (The RB3/PWM2 pin ignores the state of the DDRB<3> bit) - 0 = PWM2 is disabled - (The RB3/PWM2 pin uses the state of the DDRB<3> bit for data direction) - bit 4: **PWM1ON**: PWM1 On bit - 1 = PWM1 is enabled - (The RB2/PWM1 pin ignores the state of the DDRB<2> bit) - 0 = PWM1 is disabled - (The RB2/PWM1 pin uses the state of the DDRB<2> bit for data direction) - bit 3: CA1/PR3: CA1/PR3 Register Mode Select bit - 1 = Enables Capture1 - (PR3H/CA1H:PR3L/CA1L is the Capture1 register. Timer3 runs without a period register) - 0 = Enables the Period register - (PR3H/CA1H:PR3L/CA1L is the Period register for Timer3) - bit 2: TMR3ON: Timer3 On bit - 1 = Starts Timer3 - 0 = Stops Timer3 - bit 1: TMR2ON: Timer2 On bit This bit controls the incrementing of the TMR2 register. When TMR2:TMR1 form the 16-bit timer (T16 is set), TMR2ON must be set. This allows the MSB of the timer to increment. - 1 = Starts Timer2 (Must be enabled if the T16 bit (TCON1<3>) is set) - 0 = Stops Timer2 - bit 0: TMR10N: Timer1 On bit When T16 is set (in 16-bit Timer Mode) - 1 = Starts 16-bit TMR2:TMR1 - 0 = Stops 16-bit TMR2:TMR1 #### When T16 is clear (in 8-bit Timer Mode) - 1 = Starts 8-bit Timer1 - 0 = Stops 8-bit Timer1 #### FIGURE F-14: TCON3 REGISTER (ADDRESS: 16h, BANK 7) U-0 R - 0 R - 0 R/W - 0 R/W - 0 R/W - 0 R/W - 0 R/W - 0 R/W - 0 P/W R = Readable bit W = Writable bit U = Unimplemented bit, Reads as '0' -n = Value at POR reset bit 7: Unimplemented: Read as '0' bit 6: CA40VF: Capture4 Overflow Status bit This bit indicates that the capture value had not been read from the capture register pair (CA4H:CA4L) before the next capture event occurred. The capture register retains the oldest unread capture value (last capture before overflow). Subsequent capture events will not update the capture register with the TMR3 value until the capture register has been read (both bytes). 1 = Overflow occurred on Capture4 registers 0 = No overflow occurred on Capture4 registers bit 5: CA3OVF: Capture3 Overflow Status bit This bit indicates that the capture value had not been read from the capture register pair (CA3H:CA3L) before the next capture event occurred. The capture register retains the oldest unread capture value (last capture before overflow). Subsequent capture events will not update the capture register with the TMR3 value until the capture register has been read (both bytes). 1 = Overflow occurred on Capture3 registers 0 = No overflow occurred on Capture3 registers bit 4-3: CA4ED1:CA4ED0: Capture4 Mode Select bits 00 = Capture on every falling edge 01 = Capture on every rising edge 10 = Capture on every 4th rising edge 11 = Capture on every 16th rising edge bit 2-1: CA3ED1:CA3ED0: Capture3 Mode Select bits 00 = Capture on every falling edge 00 = Capture on every failing edge 01 = Capture on every rising edge 10 = Capture on every 4th rising edge 11 = Capture on every 16th rising edge bit 0: PWM3ON: PWM3 On bit 1 = PWM3 is enabled (The RG5/PWM3 pin ignores the state of the DDRG<5> bit) 0 = PWM3 is disabled (The RG5/PWM3 pin uses the state of the DDRG<5> bit for data direction) ### FIGURE F-15: ADCON0 REGISTER (ADDRESS: 14h, BANK 5) | R/W-0 | R/W-0 R | R/W-0 | R/W-0 | U-0 | R/W-0 | U-0 | R/W-0 | | |----------|----------------------------|----------|-------------|-------------|-----------------|------------|--------------|-----------------------------------------| | CHS3 | CHS2 C | CHS1 | CHS0 | = | GO/DONE | = | ADON | R = Readable bit | | bit7 | | | | | | | bit0 | W = Writable bit U = Unimplemented bit, | | | | | | | | | | read as '0' | | | | | | | | | | - n = Value at POR reset | | bit 7-4: | CHS3:CHS0 | : Analo | og Channe | el Select b | its | | | | | | 0000 = chan | | | | | | | | | | 0001 = chan | | | | | | | | | | 0010 = chan | , , | , | | | | | | | | 0011 = chan | , , | , | | | | | | | | 0100 = chan | | | | | | | | | | 0101 = chan<br>0110 = chan | | , | | | | | | | | 0110 = chan | , , | , | | | | | | | | 1000 = chan | , , | , | | | | | | | | 1001 = chan | nel 9, ( | AN9) | | | | | | | | 1010 = chan | , | ` ' | | | | | | | | 1011 = chan | , | ` ' | | | | | | | | 1100 = chan | | | | | | | | | | 1101 = chan<br>1110 = chan | | , , , | | • / | | | | | | 1110 = chan<br>1111 = chan | , | , , , | | • , | | | | | | 11xx = <b>RESI</b> | | | | X Offiy) | | | | | bit 3: | Unimpleme | | | | | | | | | bit 2: | GO/DONE: | A/D Co | nversion S | Status bit | | | | | | | If ADON = 1 | | | | | | | | | | 1 = A/D conv | version | in progre | ss (setting | this bit starts | the A/D co | onversion wh | ich is automatically cleared | | | , | | | | ion is complet | e) | | | | | 0 = A/D conv | version | not in pro | gress | | | | | | bit 1: | Unimpleme | nted: R | Read as '0 | | | | | | | bit 0: | ADON: A/D | On bit | | | | | | | | | 1 = A/D conv | | | | | | | | | | 0 = A/D conv | verter n | nodule is s | shut-off ar | nd consumes r | o operatin | g current | | | | | | | | | | | | #### FIGURE F-16: ADCON1 REGISTER (ADDRESS 15h, BANK 5) R/W-0 R/W-0 R/W-0 R/W-0 R/W-0 U-0 R/W-0 R/W-0 PCFG0 ADCS1 ADCS0 **ADFM** PCFG3 PCFG2 PCFG1 bit7 bit0 R = Readable bit W = Writable bit U = Unimplemented bit, read as '0' - n = Value at POR reset bit 7-6: ADCS1:ADCS0: A/D Conversion Clock Select bits 00 = Fosc/801 = Fosc/3210 = Fosc/64 11 = FRC (clock derived from an internal RC oscillation) bit 5: ADFM: A/D Result format select 1 = Right justified. 6 Most Significant bits of ADRESH are read as '0'. 0 = Left justified. 6 Least Significant bits of ADRESL are read as '0'. bit 4: Unimplemented: Read as '0' bit 3-0: PCFG3:PCFG1: A/D Port Configuration Control bits | PCFG3:PCFG1 | AN15 | AN14 | AN13 | AN12 | AN11 | AN10 | AN9 | AN8 | AN7 | AN6 | AN5 | AN4 | AN3 | AN2 | AN1 | AN0 | |-------------|------|------|------|------|------|------|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----| | 000 | Α | Α | Α | Α | Α | Α | Α | Α | Α | Α | Α | Α | Α | Α | Α | Α | | 001 | D | Α | Α | Α | Α | Α | Α | Α | D | Α | Α | Α | Α | Α | Α | Α | | 010 | D | D | Α | Α | Α | Α | Α | Α | D | D | Α | Α | Α | Α | Α | Α | | 011 | D | D | D | Α | Α | Α | Α | Α | D | D | D | Α | Α | Α | Α | Α | | 100 | D | D | D | D | Α | Α | Α | Α | D | D | D | D | Α | Α | Α | Α | | 101 | D | D | D | D | D | Α | Α | Α | D | D | D | D | D | Α | Α | Α | | 110 | D | D | D | D | D | D | Α | Α | D | D | D | D | D | D | Α | Α | | 111 | D | D | D | D | D | D | D | D | D | D | D | D | D | D | D | D | D = Digital I/O A = Analog input bit 0: PCFG0: A/D Voltage Reference Select bit 1 = A/D reference is the VREF+ and VREF- pins 0 = A/D reference is AVDD and AVSS Note: When this bit is set, ensure that the A/D voltage reference specifications are met. #### FIGURE F-17: SSPSTAT: SYNC SERIAL PORT STATUS REGISTER (ADDRESS: 13h, BANK 6) | R/W-0 | R/W-0 | R-0 | R-0 | R-0 | R-0 | R-0 | R-0 | | |-------|-------|-----|-----|-----|-----|-----|------|---| | SMP | CKE | D/Ā | Р | S | R/W | UA | BF | ſ | | hi+7 | | | | | | | hitO | П | bit7 bit 5: R = Readable bit W = Writable bit U = Unimplemented bit, read as '0' - n = Value at POR reset bit 7: SMP: SPI Data Input Sample Phase bit SPI Master Mode 1 = Input data sampled at end of data output time 0 = Input data sampled at middle of data output time SPI Slave Mode SMP must be cleared when SPI is used in slave mode In I<sup>2</sup>C master or slave mode: 1= Slew rate control disabled for standard speed mode (100 kHz and 1 MHz) 0= Slew rate control enabled for high speed mode (400 kHz) bit 6: CKE: SPI Clock Edge Select (Figure 15-9, Figure 15-11, and Figure 15-12) 1 = Data transmitted on rising edge of SCK 0 = Data transmitted on falling edge of SCK CKP = 1 1 = Data transmitted on falling edge of SCK 0 = Data transmitted on rising edge of SCK D/A: Data/Address bit (I<sup>2</sup>C slave mode only) 1 = Indicates that the last byte received or transmitted was data 0 = Indicates that the last byte received or transmitted was address P: Stop bit (I<sup>2</sup>C mode only) bit 4: This bit is cleared when the SSP module is disabled. SSPEN is cleared 1 = Indicates that a stop bit has been detected last (this bit is '0' on RESET) 0 = Stop bit was not detected last S: Start bit (I<sup>2</sup>C mode only) bit 3: This bit is cleared when the SSP module is disabled. SSPEN is cleared 1 = Indicates that a start bit has been detected last (this bit is '0' on RESET) 0 = Start bit was not detected last bit 2: **R/W**: Read/Write bit information (I<sup>2</sup>C mode only) This bit holds the R/W bit information following the last address match. This bit is only valid from the address match to the next start bit, stop bit, or not ACK bit. In I<sup>2</sup>C slave mode: 1 = Read 0 = Write In I<sup>2</sup>C master mode: 1 = Transmit is in progress 0 = Transmit is not in progress. Or'ing this bit with SEN, RSEN, PEN, RCEN, or ACKEN will indicate if the SSP is in IDLE mode. bit 1: **UA**: Update Address (10-bit I<sup>2</sup>C slave mode only) 1 = Indicates that the user needs to update the address in the SSPADD register 0 = Address does not need to be updated bit 0: BF: Buffer Full Status bit Receive (SPI and I<sup>2</sup>C modes) 1 = Receive complete, SSPBUF is full 0 = Receive not complete, SSPBUF is empty Transmit (I<sup>2</sup>C mode only) 1 = Data Transmit in progress (does not include the $\overline{ACK}$ and stop bits), SSPBUF is full 0 = Data Transmit complete (does not include the ACK and stop bits), SSPBUF is empty ### FIGURE F-18: SSPCON1: SYNC SERIAL PORT CONTROL REGISTER (ADDRESS 11h, BANK 6) DAM 0 | R/W-0 | |-------|-------|-------|-------|-------|-------|-------|-------|-----------------------------| | WCOL | SSPOV | SSPEN | CKP | SSPM3 | SSPM2 | SSPM1 | SSPM0 | R = Readable bit | | bit7 | | | | • | | | bit0 | W = Writable bit | | | | | | | | | | U = Unimplemented bit, read | | | | | | | | | | as '0' | - n = Value at POR reset #### bit 7: WCOL: Write Collision Detect bit #### Master Mode: 1 = A write to the SSPBUF register was attempted while the I<sup>2</sup>C conditions were not valid for a transmission to be started #### Slave Mode: 1 = The SSPBUF register is written while it is still transmitting the previous word (must be cleared in software) 0 = No collision #### bit 6: SSPOV: Receive Overflow Indicator bit #### In SPI mode 1 = A new byte is received while the SSPBUF register is still holding the previous data. In case of overflow, the data in SSPSR is lost. Overflow can only occur in slave mode. In slave mode the user must read the SSPBUF, even if only transmitting data, to avoid setting overflow. In master mode the overflow bit is not set since each new reception (and transmission) is initiated by writing to the SSPBUF register (Must be cleared by software). 0 = No overflow #### In I<sup>2</sup>C mode 1 = A byte is received while the SSPBUF register is still holding the previous byte. SSPOV is a "don't care" in transmit mode. SSPOV must be cleared in software in either mode. 0 = No overflow #### bit 5: SSPEN: Synchronous Serial Port Enable bit In both modes, when enabled, these pins must be properly configured as input or output. 1 = Enables serial port and configures SCK, SDO, SDI, and SS as the source of the serial port pins 0 = Disables serial port and configures these pins as I/O port pins 1 = Enables the serial port and configures the SDA and SCL pins as the source of the serial port pins 0 = Disables serial port and configures these pins as I/O port pins Note: In SPI mode, pins must be properly configured as input or output. #### bit 4: CKP: Clock Polarity Select bit #### In SPI mode 1 = Idle state for clock is a high level 0 = Idle state for clock is a low level #### In I<sup>2</sup>C slave mode SCK release control 1 = Enable clock 0 = Holds clock low (clock stretch) (Used to ensure data setup time) #### In I2C master mode Unused in this mode #### bit 3-0: SSPM3:SSPM0: Synchronous Serial Port Mode Select bits 0000 = SPI master mode, clock = Fosc/4 0001 = SPI master mode, clock = Fosc/16 0010 = SPI master mode, clock = Fosc/64 0011 = SPI master mode, clock = TMR2 output/2 0100 = SPI slave mode, clock = SCK pin. $\overline{SS}$ pin control enabled. 0101 = SPI slave mode, clock = SCK pin. SS pin control disabled. SS can be used as I/O pin $0110 = I^2C$ slave mode, 7-bit address $0111 = I^2C$ slave mode, 10-bit address $1000 = I^2C$ master mode, clock = Fosc / (4 \* (SSPADD+1)) 1xx1 = Reserved 1x1x = Reserved #### FIGURE F-19: SSPCON2: SYNC SERIAL PORT CONTROL REGISTER2 (ADDRESS 12h, BANK 6) | R/W-0 | |-------|---------|-------|-------|-------|-------|-------|-------|------------------------------------------------------------------------------| | GCEN | ACKSTAT | ACKDT | ACKEN | RCEN | PEN | RSEN | SEN | R = Readable bit | | bit7 | | | | | | | bit0 | W = Writable bit U = Unimplemented bit, Read as '0' - n = Value at POR reset | - bit 7: GCEN: General Call Enable bit (In I<sup>2</sup>C slave mode only) - 1 = Enable interrupt when a general call address (0000h) is received in the SSPSR. - 0 = General call address disabled. - bit 6: ACKSTAT: Acknowledge Status bit (In I<sup>2</sup>C master mode only) In master transmit mode: - 1 = Acknowledge was not received from slave - 0 = Acknowledge was received from slave - bit 5: ACKDT: Acknowledge Data bit (In I<sup>2</sup>C master mode only) In master receive mode: Value that will be transmitted when the user initiates an Acknowledge sequence at the end of a receive. - 1 = Not Acknowledge - 0 = Acknowledge - bit 4: ACKEN: Acknowledge Sequence Enable bit (In I<sup>2</sup>C master mode only). In master receive mode: - 1 = Initiate Acknowledge sequence on SDA and SCL pins, and transmit AKDT data bit. Automatically cleared by hardware. - 0 = Acknowledge sequence idle **Note:** If the I<sup>2</sup>C module is not in the idle mode, this bit may not be set (no spooling), and the SSPBUF may not be written (or writes to the SSPBUF are disabled). - bit 3: RCEN: Receive Enable bit (In I<sup>2</sup>C master mode only). - 1 = Enables Receive mode for I<sup>2</sup>C - 0 = Receive idle **Note:** If the I<sup>2</sup>C module is not in the idle mode, this bit may not be set (no spooling), and the SSPBUF may not be written (or writes to the SSPBUF are disabled). bit 2: **PEN**: Stop Condition Enable bit (In I<sup>2</sup>C master mode only). SCK release control - 1 = Initiate Stop condition on SDA and SCL pins. Automatically cleared by hardware. - 0 = Stop condition idle **Note:** If the I<sup>2</sup>C module is not in the idle mode, this bit may not be set (no spooling), and the SSPBUF may not be written (or writes to the SSPBUF are disabled). - bit 1: **RSEN**: Repeated Start Condition Enabled bit (In I<sup>2</sup>C master mode only) - 1 = Initiate Repeated Start condition on SDA and SCL pins. Automatically cleared by hardware. - 0 = Repeated Start condition idle. **Note:** If the I<sup>2</sup>C module is not in the idle mode, this bit may not be set (no spooling), and the SSPBUF may not be written (or writes to the SSPBUF are disabled) - bit 0: **SEN**: Start Condition Enabled bit (In I<sup>2</sup>C master mode only) - 1 = Initiate Start condition on SDA and SCL pins. Automatically cleared by hardware. - 0 = Start condition idle. **Note:** If the I<sup>2</sup>C module is not in the idle mode, this bit may not be set (no spooling), and the SSPBUF may not be written (or writes to the SSPBUF are disabled). | INDEX | | Baud Rate Formula | | |------------------------------------------------|----------|---------------------------------------------|-----------------| | A | | Baud Rate Generator | | | A/D | | Baud Rate Generator (BRG) | 118 | | Accuracy/Error | 197 | Baud Rates | | | ADCON0 Register | | Asynchronous Mode | | | ADCONO Register | | Synchronous Mode | 119 | | ADIF bit | | BCF | 20 | | | | BCLIE | 34, 29 | | Analog Input Model Block Diagram | | BCLIF | 36. 29 | | Analog-to-Digital Converter | | BF132, 142, 1 | | | Block Diagram | | Bit Manipulation | | | Configuring Analog Port Pins | 184 | Block Diagrams | 13 | | Configuring the Interrupt | 179 | | 17 | | Configuring the Module | 179 | A/D | | | Connection Considerations | 187 | Analog Input Model | | | Conversion Clock | | Baud Rate Generator | | | Conversions | | BSR Operation | | | Converter Characteristics | | External Brown-out Protection Circuit (Case | , | | Delays | | External Power-on Reset Circuit | | | Effects of a Reset | | External Program Memory Connection | 43 | | | | I <sup>2</sup> C Master Mode | 149 | | Equations | | I <sup>2</sup> C Module | 14 <sup>2</sup> | | Flowchart of A/D Operation | | Indirect Addressing | | | GO/DONE bit | | On-chip Reset Circuit | | | Internal Sampling Switch (Rss) Impedence | | PORTD | | | Operation During Sleep | 186 | PORTE | | | Sampling Requirements | 181 | | , , | | Sampling Time | 181 | Program Counter Operation | | | Source Impedence | | PWM | | | Time Delays | | RA0 and RA1 | | | Transfer Function | | RA2 | 70 | | A/D Interrupt | | RA3 | 7 <sup>-</sup> | | | | RA4 and RA5 | 7 <sup>-</sup> | | A/D Interrupt Flag bit, ADIF | | RB3:RB2 Port Pins | 73 | | A/D Module Interrupt Enable, ADIE | | RB7:RB4 and RB1:RB0 Port Pins | 72 | | ACK | , | RC7:RC0 Port Pins | | | Acknowledge Data bit, AKD | 134 | SSP (I <sup>2</sup> C Mode) | | | Acknowledge Data bitr, AKD | 309 | SSP (SPI Mode) | | | Acknowledge Pulse | 142 | | | | Acknowledge Sequence Enable bit, AKE | 134, 309 | SSP Module (I <sup>2</sup> C Master Mode) | | | Acknowledge Status bit, AKS | | SSP Module (I <sup>2</sup> C Slave Mode) | | | ADCON0 | | SSP Module (SPI Mode) | 13 | | ADCON1 | | Timer3 with One Capture and One Period | | | ADDLW | | Register | 10 | | | | TMR1 and TMR2 in 16-bit Timer/Counter M | ode 103 | | ADDWF | | TMR1 and TMR2 in Two 8-bit Timer/Counter | er | | ADDWFC | | Mode | 102 | | ADIE | | TMR3 with Two Capture Registers | 110 | | ADIF | | Using CALL, GOTO | | | ADRES Register | 177 | WDT | | | ADRESH | 47 | BODEN | | | ADRESL | 47 | Borrow | | | AKD | 134. 309 | | | | AKE | 134. 309 | BRG | | | AKS13 | | Brown-out Protection | | | ALU | | Brown-out Reset (BOR) | | | ALUSTA | | BSF | 203 | | | | BSR | 46, 56 | | ALUSTA Register | | BSR Operation | 50 | | ANDLW | | BTFSC | 20 | | ANDWF | 202 | BTFSS | | | Application Note AN552, Implementing Wake-up | | BTG | | | on Keystroke.' | 72 | Buffer Full bit, BF | | | Application Note AN578, "Use of the SSP Module | | | | | in the I2C Multi-Master Environment." | | Buffer Full Status bit, BF | | | Assembler | | Bus Arbitration | 168 | | MPASM Assembler | 222 | Bus Collision | | | | | Section | | | Asynchronous Master Transmission | | Bus Collision During a RESTART Condition | 17 | | Asynchronous Transmitter | 121 | Bus Collision During a Start Condition | 169 | | В | | Bus Collision During a Stop Condition | | | Bank Select Register (BSR) | | Bus Collision Interrupt Enable, BCLIE | | | Banking | 44, 56 | Bus Collision Interrupt Flag bit, BCLIF | | | | | · · · · · · · · · · · · · · · · · · · | ,, | | C | CPFSEQ | |---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | C9, 49, 292 | CPFSGT | | C Compiler | CPFSLT | | CA1/PR3100 | CPUSTA 46, 50, 192 | | CA1ED099 | Crystal Operation, Overtone Crystals | | CA1ED199 | Crystal or Ceramic Resonator Operation | | CA1IE33 | Crystal Oscillator15 | | CA1IF35, 298 | D | | CA10VF100 | D/Ā | | CA2ED099 | Data Memory | | CA2ED199 | GPR | | CA2H26, 47 | Indirect Addressing53 | | CA2IE | Organization44 | | CA2IF35, 109, 298 | SFR41 | | CA2L | Data Memory Banking44 | | CA2OVF100 | Data/Address bit, D/A | | CA3H48 | DAW | | CA3IE34, 297 | DC | | CA3IF | DDRB | | CA3L48 | DDRC | | CA4H48 | DDRD | | CA4IE34, 297 | DDRE | | CA4IF | DDRF | | Calculating Baud Rate Error118 | DDRG47 | | CALL | DECF | | Capacitor Selection | DECFSNZ210 | | Ceramic Resonators | DECFSZ | | Crystal Oscillator16 | Delay From External Clock Edge96 | | Capture | Development Support231 | | Capture Sequence to Read Example111 | Development Tools | | Capture1 | Digit Borrow9 | | Mode99 | Digit Carry (DC)9 | | Overflow100, 101, 303, 304 | Duty Cycle | | | | | Capture1 Interrupt | E | | | E Electrical Characteristics | | Capture1 Interrupt35, 298 | _ | | Capture1 Interrupt35, 298 Capture2 | Electrical Characteristics | | Capture1 Interrupt | Electrical Characteristics PIC17C752/756 | | Capture1 Interrupt 35, 298 Capture2 99 Overflow 100, 101, 303, 304 | Electrical Characteristics PIC17C752/756 Absolute Maximum Ratings | | Capture1 Interrupt 35, 298 Capture2 99 Overflow 100, 101, 303, 304 Capture2 Interrupt 35, 298 | Electrical Characteristics PIC17C752/756 Absolute Maximum Ratings | | Capture1 Interrupt 35, 298 Capture2 99 Mode 99 Overflow 100, 101, 303, 304 Capture2 Interrupt 35, 298 Capture3 Interrupt Enable, CA3IE 34, 297 | Electrical Characteristics PIC17C752/756 | | Capture1 Interrupt 35, 298 Capture2 99 Mode 99 Overflow 100, 101, 303, 304 Capture2 Interrupt 35, 298 Capture3 Interrupt Enable, CA3IE 34, 297 Capture3 Interrupt Flag bit, CA3IF 36, 299 | Electrical Characteristics PIC17C752/756 Absolute Maximum Ratings 235 Capture Timing 251 CLKOUT and I/O Timing 248 DC Characteristics 237 | | Capture1 Interrupt 35, 298 Capture2 99 Mode 99 Overflow 100, 101, 303, 304 Capture2 Interrupt 35, 298 Capture3 Interrupt Enable, CA3IE 34, 297 Capture4 Interrupt Enable, CA4IE 36, 299 Capture4 Interrupt Enable, CA4IE 34, 297 | Electrical Characteristics PIC17C752/756 Absolute Maximum Ratings 235 Capture Timing 251 CLKOUT and I/O Timing 248 DC Characteristics 237 External Clock Timing 247 | | Capture1 Interrupt 35, 298 Capture2 99 Mode 99 Overflow 100, 101, 303, 304 Capture2 Interrupt 35, 298 Capture3 Interrupt Enable, CA3IE 34, 297 Capture4 Interrupt Enable, CA4IE 34, 297 Capture4 Interrupt Enable, CA4IE 34, 297 Capture4 Interrupt Flag bit, CA4IF 36, 299 Carry (C) 9 Ceramic Resonators 15 | Electrical Characteristics PIC17C752/756 Absolute Maximum Ratings | | Capture1 Interrupt 35, 298 Capture2 Mode 99 Overflow 100, 101, 303, 304 Capture2 Interrupt 35, 298 Capture3 Interrupt Enable, CA3IE 34, 297 Capture3 Interrupt Flag bit, CA3IF 36, 299 Capture4 Interrupt Enable, CA4IE 34, 297 Capture4 Interrupt Flag bit, CA4IF 36, 299 Carry (C) 9 Ceramic Resonators 15 Circular Buffer 52 | Electrical Characteristics PIC17C752/756 Absolute Maximum Ratings 235 Capture Timing 251 CLKOUT and I/O Timing 248 DC Characteristics 237 External Clock Timing 247 Memory Interface Read Timing 263 Memory Interface Write Timing 262 Parameter Measurement Information 246 Reset, Watchdog Timer, Oscillator Start-up | | Capture1 Interrupt 35, 298 Capture2 99 Mode 99 Overflow 100, 101, 303, 304 Capture2 Interrupt 35, 298 Capture3 Interrupt Enable, CA3IE 34, 297 Capture3 Interrupt Flag bit, CA3IF 36, 299 Capture4 Interrupt Enable, CA4IE 34, 297 Capture4 Interrupt Flag bit, CA4IF 36, 299 Carry (C) 9 Ceramic Resonators 15 Circular Buffer 52 CKE 132, 307 | Electrical Characteristics PIC17C752/756 Absolute Maximum Ratings 235 Capture Timing 251 CLKOUT and I/O Timing 248 DC Characteristics 237 External Clock Timing 247 Memory Interface Read Timing 263 Memory Interface Write Timing 262 Parameter Measurement Information 246 | | Capture1 Interrupt 35, 298 Capture2 99 Mode 99 Overflow 100, 101, 303, 304 Capture2 Interrupt 35, 298 Capture3 Interrupt Enable, CA3IE 34, 297 Capture3 Interrupt Flag bit, CA3IF 36, 299 Capture4 Interrupt Enable, CA4IE 34, 297 Capture4 Interrupt Flag bit, CA4IF 36, 299 Carry (C) 9 Ceramic Resonators 15 Circular Buffer 52 CKE 132, 307 CKP 133, 308 | Electrical Characteristics PIC17C752/756 Absolute Maximum Ratings 235 Capture Timing 251 CLKOUT and I/O Timing 248 DC Characteristics 237 External Clock Timing 247 Memory Interface Read Timing 263 Memory Interface Write Timing 262 Parameter Measurement Information 246 Reset, Watchdog Timer, Oscillator Start-up Timer and Power-up Timer Timing 249 Timer0 Clock Timing 250 | | Capture1 Interrupt 35, 298 Capture2 99 Mode 99 Overflow 100, 101, 303, 304 Capture2 Interrupt 35, 298 Capture3 Interrupt Enable, CA3IE 34, 297 Capture3 Interrupt Flag bit, CA3IF 36, 299 Capture4 Interrupt Enable, CA4IE 34, 297 Capture4 Interrupt Flag bit, CA4IF 36, 299 Carry (C) 9 Ceramic Resonators 15 Circular Buffer 52 CKE 132, 307 | Electrical Characteristics PIC17C752/756 Absolute Maximum Ratings 235 Capture Timing 251 CLKOUT and I/O Timing 248 DC Characteristics 237 External Clock Timing 247 Memory Interface Read Timing 263 Memory Interface Write Timing 262 Parameter Measurement Information 246 Reset, Watchdog Timer, Oscillator Start-up Timer and Power-up Timer Timing 249 | | Capture1 Interrupt 35, 298 Capture2 99 Mode 99 Overflow 100, 101, 303, 304 Capture2 Interrupt 35, 298 Capture3 Interrupt Enable, CA3IE 34, 297 Capture3 Interrupt Flag bit, CA3IF 36, 299 Capture4 Interrupt Enable, CA4IE 34, 297 Capture4 Interrupt Flag bit, CA4IF 36, 299 Carry (C) 9 Ceramic Resonators 15 Circular Buffer 52 CKE 132, 307 CKP 133, 308 | Electrical Characteristics PIC17C752/756 Absolute Maximum Ratings 235 Capture Timing 251 CLKOUT and I/O Timing 248 DC Characteristics 237 External Clock Timing 247 Memory Interface Read Timing 263 Memory Interface Write Timing 262 Parameter Measurement Information 246 Reset, Watchdog Timer, Oscillator Start-up Timer and Power-up Timer Timing 249 Timer0 Clock Timing 250 | | Capture1 Interrupt 35, 298 Capture2 99 Mode 99 Overflow 100, 101, 303, 304 Capture2 Interrupt 35, 298 Capture3 Interrupt Enable, CA3IE 34, 297 Capture3 Interrupt Flag bit, CA3IF 36, 299 Capture4 Interrupt Flag bit, CA4IF 36, 299 Carry (C) 9 Ceramic Resonators .15 Circular Buffer .52 CKE 132, 307 CKP 133, 308 Clearing the Prescaler 191 | Electrical Characteristics PIC17C752/756 Absolute Maximum Ratings 235 Capture Timing 251 CLKOUT and I/O Timing 248 DC Characteristics 237 External Clock Timing 247 Memory Interface Read Timing 263 Memory Interface Write Timing 262 Parameter Measurement Information 246 Reset, Watchdog Timer, Oscillator Start-up Timer and Power-up Timer Timing 249 Timer0 Clock Timing 250 Timer1, Timer2 and Timer3 Clock Timing 250 Timing Parameter Symbology 245 USART Module Synchronous Receive | | Capture1 Interrupt 35, 298 Capture2 99 Mode 99 Overflow 100, 101, 303, 304 Capture2 Interrupt 35, 298 Capture3 Interrupt Enable, CA3IE 34, 297 Capture3 Interrupt Flag bit, CA3IF 36, 299 Capture4 Interrupt Enable, CA4IE 34, 297 Capture4 Interrupt Flag bit, CA4IF 36, 299 Carry (C) 9 Ceramic Resonators 15 Circular Buffer 52 CKE 132, 307 CKP 133, 308 Clearing the Prescaler 191 Clock Polarity Select bit, CKP 133, 308 Clock/Instruction Cycle (Figure) 19 Clocking Scheme/Instruction Cycle 19 | Electrical Characteristics PIC17C752/756 Absolute Maximum Ratings 235 Capture Timing 251 CLKOUT and I/O Timing 248 DC Characteristics 237 External Clock Timing 247 Memory Interface Read Timing 263 Memory Interface Write Timing 262 Parameter Measurement Information 246 Reset, Watchdog Timer, Oscillator Start-up Timer and Power-up Timer Timing 249 Timer0 Clock Timing 250 Timer1, Timer2 and Timer3 Clock Timing 250 Timing Parameter Symbology 245 USART Module Synchronous Receive Timing Timing 258 | | Capture1 Interrupt 35, 298 Capture2 99 Mode 99 Overflow 100, 101, 303, 304 Capture2 Interrupt 35, 298 Capture3 Interrupt Enable, CA3IE 34, 297 Capture4 Interrupt Enable, CA4IE 34, 297 Capture4 Interrupt Enable, CA4IE 36, 299 Carry (C) 9 Ceramic Resonators 15 Circular Buffer 52 CKE 132, 307 CKP 133, 308 Clearing the Prescaler 191 Clock Polarity Select bit, CKP 133, 308 Clock/Instruction Cycle (Figure) 19 | Electrical Characteristics | | Capture1 Interrupt 35, 298 Capture2 99 Mode 99 Overflow 100, 101, 303, 304 Capture2 Interrupt 35, 298 Capture3 Interrupt Enable, CA3IE 34, 297 Capture3 Interrupt Flag bit, CA3IF 36, 299 Capture4 Interrupt Enable, CA4IE 34, 297 Capture4 Interrupt Flag bit, CA4IF 36, 299 Carry (C) 9 Ceramic Resonators 15 Circular Buffer 52 CKE 132, 307 CKP 133, 308 Clearing the Prescaler 191 Clock Polarity Select bit, CKP 133, 308 Clock/Instruction Cycle (Figure) 19 Clocking Scheme/Instruction Cycle 19 | Electrical Characteristics PIC17C752/756 | | Capture1 Interrupt 35, 298 Capture2 Mode 99 Overflow 100, 101, 303, 304 Capture2 Interrupt 35, 298 Capture3 Interrupt Enable, CA3IE 34, 297 Capture4 Interrupt Enable, CA4IE 34, 297 Capture4 Interrupt Enable, CA4IE 36, 299 Carry (C) 9 Ceramic Resonators 15 Circular Buffer 52 CKE 132, 307 CKP 133, 308 Clearing the Prescaler 191 Clock Polarity Select bit, CKP 133, 308 Clock/Instruction Cycle (Figure) 19 ClcRF 205 CLRWDT 206 Code Examples | Electrical Characteristics | | Capture1 Interrupt 35, 298 Capture2 Mode 99 Overflow 100, 101, 303, 304 Capture2 Interrupt 35, 298 Capture3 Interrupt Enable, CA3IE 34, 297 Capture3 Interrupt Flag bit, CA3IF 36, 299 Capture4 Interrupt Enable, CA4IE 34, 297 Capture4 Interrupt Flag bit, CA4IF 36, 299 Carry (C) 9 Ceramic Resonators 15 Circular Buffer 52 CKE 132, 307 CKP 133, 308 Clearing the Prescaler 191 Clock Polarity Select bit, CKP 133, 308 Clock/Instruction Cycle (Figure) 19 CLRF 205 CLRWDT 206 Code Examples Indirect Addressing 53 | Electrical Characteristics PIC17C752/756 | | Capture1 Interrupt 35, 298 Capture2 Mode 99 Overflow 100, 101, 303, 304 Capture2 Interrupt 35, 298 Capture3 Interrupt Enable, CA3IE 34, 297 Capture3 Interrupt Flag bit, CA3IF 36, 299 Capture4 Interrupt Enable, CA4IE 34, 297 Capture4 Interrupt Flag bit, CA4IF 36, 299 Carry (C) 9 Ceramic Resonators 15 Circular Buffer 52 CKE 132, 307 CKP 133, 308 Clearing the Prescaler 191 Clock Polarity Select bit, CKP 133, 308 Clock/Instruction Cycle (Figure) 19 Clocking Scheme/Instruction Cycle 19 CLRF 205 CLRWDT 206 Code Examples Indirect Addressing 53 Loading the SSPBUF register 136 | Electrical Characteristics | | Capture1 Interrupt 35, 298 Capture2 Mode .99 Overflow 100, 101, 303, 304 Capture2 Interrupt .35, 298 Capture3 Interrupt Enable, CA3IE .34, 297 Capture3 Interrupt Enable, CA3IE .36, 299 Capture4 Interrupt Enable, CA4IE .34, 297 Capture4 Interrupt Flag bit, CA4IF .36, 299 Carry (C) .9 Ceramic Resonators .15 Circular Buffer .52 CKE .132, 307 CKP .133, 308 Clearing the Prescaler .191 Clock Polarity Select bit, CKP .133, 308 Clock/Instruction Cycle (Figure) .19 Clocking Scheme/Instruction Cycle .19 CLRF .205 CLRWDT .206 Code Examples .53 Indirect Addressing .53 Loading the SSPBUF register .136 Saving Status and WREG in RAM .40 | Electrical Characteristics | | Capture1 Interrupt 35, 298 Capture2 Mode 99 Overflow 100, 101, 303, 304 Capture2 Interrupt 35, 298 Capture3 Interrupt Enable, CA3IE 34, 297 Capture3 Interrupt Flag bit, CA3IF 36, 299 Capture4 Interrupt Flag bit, CA4IF 34, 297 Capture4 Interrupt Flag bit, CA4IF 36, 299 Carry (C) 9 Ceramic Resonators 15 Circular Buffer 52 CKE 132, 307 CKP 133, 308 Clearing the Prescaler 191 Clock Polarity Select bit, CKP 133, 308 Clock/Instruction Cycle (Figure) 19 Clocking Scheme/Instruction Cycle 19 CLRF 205 CLRWDT 206 Code Examples 10direct Addressing 53 Loading the SSPBUF register 136 Saving Status and WREG in RAM 40 Table Read 62 | Electrical Characteristics | | Capture1 Interrupt 35, 298 Capture2 Mode 99 Overflow 100, 101, 303, 304 Capture2 Interrupt 35, 298 Capture3 Interrupt Enable, CA3IE 34, 297 Capture3 Interrupt Flag bit, CA3IF 36, 299 Capture4 Interrupt Enable, CA4IE 34, 297 Capture4 Interrupt Flag bit, CA4IF 36, 299 Carry (C) 9 Ceramic Resonators 15 Circular Buffer 52 CKE 132, 307 CKP 133, 308 Clearing the Prescaler 191 Clock Polarity Select bit, CKP 133, 308 Clock/Instruction Cycle (Figure) 19 Clocking Scheme/Instruction Cycle 19 CLRF 205 CLRWDT 206 Code Examples 10direct Addressing 53 Loading the SSPBUF register 136 Saving Status and WREG in RAM 40 Table Read 62 Table Write 60 | Electrical Characteristics | | Capture1 Interrupt 35, 298 Capture2 Mode 99 Overflow 100, 101, 303, 304 Capture2 Interrupt 35, 298 Capture3 Interrupt Enable, CA3IE 34, 297 Capture3 Interrupt Flag bit, CA3IF 36, 299 Capture4 Interrupt Enable, CA4IE 34, 297 Capture4 Interrupt Flag bit, CA4IF 36, 299 Carry (C) 9 Ceramic Resonators 15 Circular Buffer 52 CKE 132, 307 CKP 133, 308 Clearing the Prescaler 191 Clock Polarity Select bit, CKP 133, 308 Clock/Instruction Cycle (Figure) 19 CLRF 205 CLRWDT 206 Code Examples 10direct Addressing 53 Loading the SSPBUF register 136 Saving Status and WREG in RAM 40 Table Read 62 Table Write 60 Code Protection 193 | Electrical Characteristics | | Capture1 Interrupt 35, 298 Capture2 Mode 99 Overflow 100, 101, 303, 304 Capture2 Interrupt 35, 298 Capture3 Interrupt Enable, CA3IE 34, 297 Capture3 Interrupt Flag bit, CA3IF 36, 299 Capture4 Interrupt Enable, CA4IE 34, 297 Capture4 Interrupt Flag bit, CA4IF 36, 299 Carry (C) 9 Ceramic Resonators 15 Circular Buffer 52 CKE 132, 307 CKP 133, 308 Clearing the Prescaler 191 Clock Polarity Select bit, CKP 133, 308 Clock/Instruction Cycle (Figure) 19 Clocking Scheme/Instruction Cycle 19 CLR 205 CLRWDT 206 Code Examples 10 Indirect Addressing 53 Loading the SSPBUF register 136 Saving Status and WREG in RAM 40 Table Write 60 Code Protection 193 COMF 206 < | Electrical Characteristics | | Capture1 Interrupt 35, 298 Capture2 Mode 99 Overflow 100, 101, 303, 304 Capture2 Interrupt 35, 298 Capture3 Interrupt Enable, CA3IE 34, 297 Capture3 Interrupt Enable, CA4IE 34, 297 Capture4 Interrupt Enable, CA4IE 34, 297 Capture4 Interrupt Flag bit, CA4IF 36, 299 Carry (C) 9 Ceramic Resonators 15 Circular Buffer 52 CKE 132, 307 CKP 133, 308 Clearing the Prescaler 191 Clock Polarity Select bit, CKP 133, 308 Clocking Scheme/Instruction Cycle (Figure) 19 Clocking Scheme/Instruction Cycle 19 CLRF 205 CLRWDT 206 Code Examples 10ding the SSPBUF register 136 Indirect Addressing 53 Loading the SSPBUF register 136 Saving Status and WREG in RAM 40 Table Read 62 Table Write 60 | Electrical Characteristics | | Capture1 Interrupt 35, 298 Capture2 Mode 99 Overflow 100, 101, 303, 304 Capture2 Interrupt 35, 298 Capture3 Interrupt Enable, CA3IE 34, 297 Capture3 Interrupt Flag bit, CA3IF 36, 299 Capture4 Interrupt Flag bit, CA4IF 36, 299 Cary (C) 9 Ceramic Resonators 15 Circular Buffer 52 CKE 132, 307 CKP 133, 308 Clearing the Prescaler 191 Clock Polarity Select bit, CKP 133, 308 Clock/Instruction Cycle (Figure) 19 Clocking Scheme/Instruction Cycle 19 CLRF 205 CLRWDT 206 Code Examples 1ndirect Addressing 53 Loading the SSPBUF register 136 Saving Status and WREG in RAM 40 Table Read 62 Table Write 60 Code Protection 193 COMF 206 Configuration | Electrical Characteristics | | Capture1 Interrupt 35, 298 Capture2 Mode 99 Overflow 100, 101, 303, 304 Capture2 Interrupt 35, 298 Capture3 Interrupt Enable, CA3IE 34, 297 Capture3 Interrupt Flag bit, CA3IF 36, 299 Capture4 Interrupt Enable, CA4IE 34, 297 Capture4 Interrupt Flag bit, CA4IF 36, 299 Carry (C) 9 Ceramic Resonators 15 Circular Buffer 52 CKE 132, 307 CKP 133, 308 Clearing the Prescaler 191 Clock Polarity Select bit, CKP 133, 308 Clock/Instruction Cycle (Figure) 19 Clocking Scheme/Instruction Cycle 19 CLRF 205 CLRWDT 206 Code Examples 10direct Addressing 53 Loading the SSPBUF register 136 Saving Status and WREG in RAM 40 Table Read 62 Table Write 60 Code Protection 193 COMF <td> Electrical Characteristics</td> | Electrical Characteristics | | Capture1 Interrupt 35, 298 Capture2 Mode 99 Overflow 100, 101, 303, 304 Capture2 Interrupt 35, 298 Capture3 Interrupt Enable, CA3IE 34, 297 Capture3 Interrupt Flag bit, CA3IF 36, 299 Capture4 Interrupt Flag bit, CA4IF 36, 299 Cary (C) 9 Ceramic Resonators 15 Circular Buffer 52 CKE 132, 307 CKP 133, 308 Clearing the Prescaler 191 Clock Polarity Select bit, CKP 133, 308 Clock/Instruction Cycle (Figure) 19 Clocking Scheme/Instruction Cycle 19 CLRF 205 CLRWDT 206 Code Examples 1ndirect Addressing 53 Loading the SSPBUF register 136 Saving Status and WREG in RAM 40 Table Read 62 Table Write 60 Code Protection 193 COMF 206 Configuration | Electrical Characteristics | | Restart Condition | Master-Transmitter Sequence | 287 | |-----------------------------------------------------|---------------------------------------------------------------------------------|---------| | Start Condition | Multi-master | | | Stop Condition | START | 28 | | FOSC0 | STOP2 | 85, 28 | | FOSC1189 | Transfer Acknowledge | 280 | | FS049, 292 | I <sup>2</sup> C Master Mode Receiver Flowchart | 16 | | FS149, 292 | I <sup>2</sup> C Master Mode Reception | 160 | | FS2 | I <sup>2</sup> C Master Mode Restart Condition | 154 | | FS3 | I <sup>2</sup> C Mode Selection | 14 | | FSR046, 53 | I <sup>2</sup> C Module | | | FSR1 | Acknowledge Flowchart | 16 | | Fuzzy Logic Dev. System (fuzzyTECH®-MP) | Acknowledge Sequence timing | | | G | Addressing | 14 | | GCE | Baud Rate Generator | 15 | | General Call Address Sequence | Block Diagram | 149 | | General Call Address Support147 | BRG Block Diagram | 15 | | General Call Enable bit, GCE | BRG Reset due to SDA Collision | 170 | | General Format for Instructions | BRG Timing | 15 | | General Purpose RAM41 | Bus Arbitration | 16 | | General Purpose RAM Bank | Bus Collision | 16 | | General Purpose Register (GPR) | Acknowledge | 16 | | GLINTD37, 50, 109, 192 | Restart Condition | 17 | | Global Interrupt Disable bit, GLINTD | Restart Condition Timing (Case1) | | | GOTO210 | Restart Condition Timing (Case2) | | | GPR (General Purpose Register) | Start Condition | | | GPR Banks | Start Condition Timing1 | | | | Stop Condition | | | Graphs | Stop Condition Timing (Case1) | | | IOH vs. VOH, VDD = 3V | Stop Condition Timing (Case2) | | | IOH vs. VOH, VDD = 5V | Transmit Timing | | | IOL vs. VOL, VDD = 3V | Bus Collision timing | | | lou vs. Vol., VDD = 5V | Clock Arbitration | | | Maximum IDD vs. Frequency (External Clock | Clock Arbitration Timing (Master Transmit) | | | 125°C to -40°C) | Conditions to not give ACK Pulse | | | Maximum IPD vs. VDD Watchdog Disabled270 | General Call Address Support | | | Maximum IPD vs. VDD Watchdog Enabled271 | Master Mode | | | RC Oscillator Frequency vs. VDD (Cext = 100 pF) 266 | Master Mode 7-bit Reception timing | | | RC Oscillator Frequency vs. VDD (Cext = 22 pF) 266 | Master Mode Operation | | | RC Oscillator Frequency vs. VDD (Cext = 300 pF) 267 | Master Mode Start Condition | | | Transconductance of LF Oscillator vs.VDD268 | Master Mode Transmission | | | Transconductance of XT Oscillator vs. VDD | Master Mode Transmit Sequence | | | Typical IDD vs. Frequency (External Clock 25°C) 269 | Master Transmit Flowchart | | | Typical IPD vs. VDD Watchdog Disabled 25°C270 | Multi-Master Communication | | | Typical IPD vs. VDD Watchdog Enabled 25°C271 | Multi-master Mode | | | Typical RC Oscillator vs. Temperature | Operation | | | VIH, VIL of MCLR, TOCKI and OSC1 (In RC Mode) | Repeat Start Condition timing | | | vs. VDD | Restart Condition Flowchart | | | VTH (Input Threshold Voltage) of I/O Pins | Slave Mode | | | vs. VDD | Slave Reception | | | VTH (Input Threshold Voltage) of OSC1 Input | Slave Transmission | | | (In XT, HS, and LP Modes) vs. VDD275 | SSPBUF | | | WDT Timer Time-Out Period vs. VDD272 | Start Condition Flowchart | | | Н | Stop Condition Flowchart | | | Hardware Multiplier65 | Stop Condition Receive or Transmit timing | | | Į. | Stop Condition timing | | | I/O Ports | Waveforms for 7-bit Reception | | | Bi-directional91 | Waveforms for 7-bit Reception | | | I/O Ports69 | | | | Programming Considerations91 | I <sup>2</sup> C Module Address Register, SSPADD<br>I <sup>2</sup> C Slave Mode | | | Read-Modify-Write Instructions91 | INCF | | | Successive Operations92 | | | | l <sup>2</sup> C141 | INCFSNZ | | | Addressing I <sup>2</sup> C Devices286 | INCFSZ | 21 | | Arbitration288 | In-Circuit Serial Programming | | | Combined Format | INDF0 | | | I <sup>2</sup> C Overview285 | INDF1 | . 46, 5 | | Initiating and Terminating Data Transfer285 | Indirect Addressing | | | Master-Receiver Sequence287 | Indirect Addressing | 53 | | Registers53 | Instruction Set Summary | 195 | |------------------------------------------------------------|---------------------------------------------|---------| | nitialization Conditions for Special Function Registers 25 | Instructions | | | nitializing PORTB73 | TABLRD | 62 | | nitializing PORTC76 | TLRD | | | nitializing PORTD78 | INT Pin | | | nitializing PORTE | INTE | | | | | | | NSTA | INTEDG | 51, 90 | | nstruction Flow/Pipelining | Inter-Integrated Circuit (I <sup>2</sup> C) | | | nstruction Set198 | Internal Sampling Switch (Rss) Impedence | 181 | | ADDLW200 | Interrupt on Change Feature | 72 | | ADDWF200 | Interrupt Status Register (INTSTA) | 32 | | ADDWFC201 | Interrupts | | | ANDLW201 | A/D Interrupt | 36, 299 | | ANDWF | Bus Collision Interrupt | | | BCF | Capture1 Interrupt | | | | | | | BSF203 | Capture2 Interrupt | | | BTFSC | Capture3 Interrupt | | | BTFSS204 | Capture4 Interrupt | | | BTG204 | Context Saving | 37 | | CALL205 | Flag bits | | | CLRF205 | TMR1IE | 31 | | CLRWDT206 | TMR1IF | 31 | | COMF | TMR2IE | | | CPFSEQ | TMR2IF | | | CPFSGT | | | | | TMR3IE | | | CPFSLT | TMR3IF | | | DAW208 | Global Interrupt Disable | | | DECF209 | Interrupts | 31 | | DECFSNZ210 | Logic | 31 | | DECFSZ | Operation | 37 | | GOTO210 | Peripheral Interrupt Enable | | | INCF211 | Peripheral Interrupt Request | | | INCFSNZ212 | PIE2 Register | | | INCFSZ211 | PIR1 Register | | | | | | | IORLW212 | PIR2 Register | | | IORWF213 | PORTB Interrupt on Change | | | LCALL213 | PWM | | | MOVFP214 | RA0/INT | 37 | | MOVLB214 | Status Register | 32 | | MOVLR215 | Synchronous Serial Port Interrupt | 36, 299 | | MOVLW215 | T0CKI Interrupt | 37 | | MOVPF216 | Timing | | | MOVWF216 | TMR1 Overflow Interrupt | | | MULLW217 | TMR2 Overflow Interrupt | | | MULWF217 | TMR3 Overflow Interrupt | | | NEGW218 | | | | | USART1 Receive Interrupt | | | NOP218 | USART1 Transmit Interrupt | | | RETFIE219 | USART2 Receive Interrupt | 36, 299 | | RETLW219 | Vectors | | | RETURN220 | Peripheral Interrupt | 37 | | RLCF220 | Program Memory Locations | 41 | | RLNCF221 | RA0/INT Interrupt | | | RRCF | TOCKI Interrupt | | | RRNCF | Vectors/Priorities | | | SETF | Wake-up from SLEEP | | | SLEEP | • | | | | INTF | | | SUBLW223 | INTSTA | | | SUBWF224 | INTSTA Register | | | SUBWFB224 | IORLW | 212 | | SWAPF225 | IORWF | 213 | | TABLRD225, 226 | L | | | TABLWT | LCALL | EO 040 | | TLRD | | 52, 213 | | TLWT | M | | | | Maps | | | TSTFSZ | Register File Map | 45, 291 | | XORLW229 | Memory | | | XORWF229 | External Interface | 43 | | | | | | External Memory Waveforms | 43 | PICDEM-2 Low-Cost PIC16CXX Demo Board | 23 | |--------------------------------------------|-------------|---------------------------------------------|------------| | Memory Map (Different Modes) | 42 | PICDEM-3 Low-Cost PIC16C9XXX Demo Board | 232 | | Mode Memory Access | 42 | PICMASTER In-Circuit Emulator | 23 | | Organization | | PICSTART Low-Cost Development System | | | Program Memory | | PIE124 | | | Program Memory Map | | PIE1 | | | Microcontroller | | PIE2 | | | Microprocessor | | PIR | | | Minimizing Current Consumption | | PIR1 | | | MOVFP | | PIR2 | | | Moving Data Between Data and Program Memo | | PM0 | | | | | | | | MOVLB | | PM1 | | | MOVLR | | POP | | | MOVLW | | POR | | | MOVPF | | PORTA | | | MOVWF | | PORTB | | | MPLAB-C | | PORTB Interrupt on Change | 35, 29 | | MPSIM Software Simulator | 233 | PORTC | 26, 46, 76 | | MULLW | 217 | PORTD | 26, 46, 78 | | Multi-Master Communication | 168 | PORTE | 26, 46, 80 | | Multi-Master Mode | 150 | PORTF | 4 | | Multiply Examples | | PORTG | 47 | | 16 x 16 Routine | 66 | Power-down Mode | 192 | | 16 x 16 Signed Routine | | Power-on Reset (POR) | | | 8 x 8 Routine | | Power-up Timer (PWRT) | | | 8 x 8 Signed Routine | | PR1 | | | MULWF | | PR2 | , | | N | | PR3/CA1H | | | NEGW | 210 | PR3/CA1L | | | | | PR3H/CA1H | | | NOP | 218 | | | | 0 | | PR3L/CA1L | | | Opcode Field Descriptions | | Prescaler Assignments | | | Opcodes | 55 | PRO MATE Universal Programmer | | | Oscillator | | PRODH | | | Configuration | 15, 190 | PRODL | | | Crystal | 15 | Program Counter (PC) | 5 | | External Clock | 17 | Program Memory | | | External Crystal Circuit | 17 | External Access Waveforms | 43 | | External Parallel Resonant Crystal Circuit | 17 | External Connection Diagram | 43 | | External Series Resonant Crystal Circuit | 17 | Мар | 4 | | RC | 18 | Modes | | | RC Frequencies | 267 | Extended Microcontroller | 4 | | Oscillator Start-up Time (Figure) | | Microcontroller | | | Oscillator Start-up Timer (OST) | | Microprocessor | 4 | | OST | | Protected Microcontroller | | | OV | | Operation | | | Overflow (OV) | | Organization | | | P | | Protected Microcontroller | | | • | 400 007 | PS0 | | | P | | PS1 | , | | Packaging Information | | PS2 | | | PC (Program Counter) | | PS3 | , | | PCFG0 bit | | | , | | PCFG1 bit | | PUSH | , | | PCFG2 bit | 178, 306 | PW1DCH | , | | PCH | 55 | PW1DCL | | | PCL | 46, 55, 196 | PW2DCH | | | PCLATH | 46, 55 | PW2DCL | | | PD | 50, 192 | PW3DCH | | | PEIE | | PW3DCL | 28, 48 | | PEIF | | PWM | 99, 10 | | Peripheral Bank | | Duty Cycle | 106 | | Peripheral Banks | | External Clock Source | | | Peripheral Interrupt Enable | | Frequency vs. Resolution | | | Peripheral Interrupt Request (PIR1) | | Interrupts | | | Peripheral Register Banks | | Max Resolution/Frequency for External Clock | | | PICDEM-1 Low-Cost PIC16/17 Demo Board | | Input | 10 | | FIGDENI-1 FOM-COSt FIG 10/17 Detito Board | 232 | Output | | | | | I | | | Periods | 106 | PORTB | 46 | |---------------------------------------|---------------------|------------------------------------|----------| | PWM1 | 100, 101, 303, 304 | PORTC | 46 | | PWM10N | 100, 105 | PORTD | 46 | | PWM2 | 100, 101, 303, 304 | PORTE | 46 | | PWM2ON | 100, 105 | PORTF | 47 | | PWM3ON | 101, 304 | PORTG | 47 | | PWRT | | PR1 | 47 | | R | | PR2 | | | R/W | 132 307 | PR3H/CA1H | | | R/W bit | , | PR3L/CA1L | | | R/W bit | , | PRODH | | | RA1/T0CKI pin | | PRODL | | | RBIE | | PW1DCH | | | RBIF | | PW1DCL | | | | | PW2/DCL | | | RBPU | | PW2DCH | | | RC Oscillator | | PW3DCH | | | RC Oscillator Frequencies | | PW3DCL | | | RC1IE | | RCREG1 | | | RC1IF | , | RCREG2 | | | RC2IE | | | | | RC2IF | , | RCSTA1 | | | RCE,Receive Enable bit, RCE | | RCSTA2 | | | RCREG | .123, 124, 128, 129 | SPBRG1 | | | RCREG1 | 25, 46 | SPBRG2 | | | RCREG2 | 25, 47 | Special Function Table | | | RCSTA | 124, 128, 130 | SSPADD | | | RCSTA1 | 25, 46 | SSPBUF | | | RCSTA2 | 25, 47 | SSPCON1 | | | Read/Write bit, R/W | 132. 307 | SSPCON2 | | | Reading 16-bit Value | | SSPSTAT | | | Receive Overflow Indicator bit, SSPOV | | T0STA | -, - , - | | Receive Status and Control Register | | TBLPTRH | | | Register File Map | | TBLPTRL | 46 | | Registers | 10, 201 | TCON1 | 47, 99 | | ADCON0 | 47 | TCON2 | 47, 100 | | ADCON1 | | TCON3 | 48, 10° | | ADRESH | | TMR0H | 46 | | ADRESL | | TMR1 | 47 | | ALUSTA | | TMR2 | 47 | | BRG | , , | TMR3H | 47 | | BSR | | TMR3L | 47 | | CA2H | , | TXREG1 | 46 | | | | TXREG2 | 47 | | CA2L | | TXSTA1 | 46 | | CA3H | | TXSTA2 | 47 | | CA3L | | WREG | | | CA4H | | Regsters | | | CA4L | | TMR0L | 46 | | CPUSTA | , | Reset | | | DDRB | | Section | 2. | | DDRC | | Status Bits and Their Significance | | | DDRD | | Time-Out in Various Situations | | | DDRE | | Time-Out Sequence | | | DDRF | | Restart Condition Enabled bit, RSE | | | DDRG | | RETFIE | , | | FSR0 | | RETLW | | | FSR1 | 46, 53 | | | | INDF0 | | RETURN | | | INDF1 | 46, 53 | RLCF | | | INSTA | 46 | RLNCF | | | INTSTA | 32 | RRCF | | | PCL | 46 | RRNCF | | | PCLATH | 46 | RSE | , | | PIE1 | | RX Pin Sampling Scheme | 123 | | PIE2 | | S | | | PIR1 | 35, 46 | S | , | | PIR2 | 36, 47 | SAE | | | PORTA | | Sampling | 123 | | | | | | | Saving STATUS and WREG in RAM | 40 | SSPCON2 | 48, 134 | |-----------------------------------------|-----------------------|----------------------------------------------|--------------| | SCK | | SSPEN | , | | SCL | 142 | SSPIE | 34, 297 | | SDA | 142 | SSPIF | 36, 143, 299 | | SDI | 135 | SSPM3:SSPM0 | 133, 308 | | SDO | 135 | SSPOV 133 | | | Serial Clock, SCK | | SSPSTAT | 48, 132, 142 | | Serial Clock, SCL | | Stack | | | Serial Data Address, SDA | 142 | Operation | 52 | | Serial Data In, SDI | | Pointer | | | Serial Data Out, SDO | 135 | Stack | | | SETF | 222 | Start bit (S) | 132, 307 | | SFR | 196 | Start Condition Enabled bit, SAE | 134, 309 | | SFR (Special Function Registers) | | STKAV | 50, 52 | | SFR As Source/Destination | 196 | Stop bit (P) | 132, 307 | | Signed Math | | Stop Condition Enable bit | , | | Slave Select Synchronization | 138 | SUBLW | | | Slave Select, SS | 135 | SUBWF | 224 | | SLEEP | 192, 223 | SUBWFB | | | SMP | 132, 307 | SWAPF | | | Software Simulator (MPSIM) | | Synchronous Master Mode | | | SPBRG | 124, 128, 130 | Synchronous Master Reception | 127 | | SPBRG1 | 25, 46 | Synchronous Master Transmission | 125 | | SPBRG2 | 25, 47 | Synchronous Serial Port | | | SPE | 134, 309 | Synchronous Serial Port Enable bit, SSPEN | 133, 308 | | Special Features of the CPU | 189 | Synchronous Serial Port Interrupt | 36, 299 | | Special Function Registers | 41, 46, 196 | Synchronous Serial Port Interrupt Enable, SS | PIE 34, 297 | | Summary | 46 | Synchronous Serial Port Mode Select bits, | | | Special Function Registers, File Map | 45, 291 | SSPM3:SSPM0 | 133, 308 | | SPI | | Synchronous Slave Mode | 129 | | Master Mode | 137 | Т | | | Serial Clock | 135 | T0CKI | 37 | | Serial Data In | 135 | T0CKI Pin | 38 | | Serial Data Out | 135 | T0CKIE | 32 | | Serial Peripheral Interface (SPI) | 131 | T0CKIF | 32 | | Slave Select | | T0CS | 51, 95 | | SPI clock | | T0IE | 32 | | SPI Mode | | T0IF | 32 | | SPI Clock Edge Select, CKE | | T0SE | 51, 95 | | SPI Data Input Sample Phase Select, SMP | | T0STA | 46, 51 | | SPI Master/Slave Connection | 136 | T16 | 99 | | SPI Module | | Table Latch | 54 | | Master/Slave Connection | | Table Pointer | 54 | | Slave Mode | | Table Read | | | Slave Select Synchronization | | Example | 62 | | Slave Synch Timnig | | Table Reads Section | 62 | | <u>SS</u> | | TLRD | 62 | | SSP | | Table Write | | | Block Diagram (SPI Mode) | | Code | | | SPI Mode | | Timing | | | SSPADD | , | To External Memory | | | SSPBUF | , | TABLRD | -, - | | SSPCON1 | | TABLWT | | | SSPCON2 | | TAD | | | SSPSR | | TBLATH | | | SSPSTAT | 132, 142 | TBLATL | 54 | | SSP I <sup>2</sup> C | | TBLPTRH | , | | SSP I <sup>2</sup> C Operation | 141 | TBLPTRL | | | SSP Module | 407 | TCLK12 | , | | SPI Master Mode | | TCLK3 | | | SPI Master./Slave Connection | | TCON1 | | | SPI Slave Mode | | TCON2 | | | SSPCON1 Register | | TCON2,TCON3 | | | SSP Overflow Detect bit, SSPOV | | TCON3 | | | SSPADD | | Time-Out Sequence | | | SSPBUF | 48, 142<br>48 133 141 | Timer Resources | 93 | | | | | | | Timer0 | 95 | TMR0 | 96. 97 | |-----------------------------------------------------|----------|------------------------------------------|---------| | Timer1 | | TMR0 Read/Write in Timer Mode | | | 16-bit Mode | 103 | TMR1, TMR2, and TMR3 in Timer Mode | 113 | | Clock Source Select | 99 | Wake-Up from SLEEP | | | On bit100, 101, | 303, 304 | TLRD | | | Section | 99, 102 | TLWT | 228 | | Timer2 | | TMR0 | | | 16-bit Mode | 103 | 16-bit Read | 97 | | Clock Source Select | 99 | 16-bit Write | 97 | | On bit100, 101, | 303, 304 | Module | 96 | | Section | 99, 102 | Operation | 96 | | Timer3 | | Overview | 93 | | Clock Source Select | 99 | Prescaler Assignments | 97 | | On bit100, 101, | | Read/Write Considerations | 97 | | Section | 99, 108 | Read/Write in Timer Mode | 98 | | Timers | | Timing | 96, 97 | | TCON3 | 101 | TMR0 Status/Control Register (T0STA) | 5′ | | Timing Diagrams | | TMR0H | 46 | | A/D Conversion | 261 | TMR0L | 46 | | Acknowledge Sequence Timing | 163 | TMR1 | 26, 47 | | Asynchronous Master Transmission | 122 | 8-bit Mode | 102 | | Asynchronous Reception | 124 | External Clock Input | 102 | | Back to Back Asynchronous Master Transmissi | ion 122 | Overview | 93 | | Baud Rate Generator with Clock Arbitration | 151 | Timer Mode | 113 | | BRG Reset Due to SDA Collision | 170 | Two 8-bit Timer/Counter Mode | 102 | | Bus Collision | | Using with PWM | 105 | | Start Condition Timing | 169 | TMR1 Overflow Interrupt | 35, 298 | | Bus Collision During a Restart Condition | | TMR1CS | 99 | | (Case 1) | 171 | TMR1IE | 33 | | Bus Collision During a Restart Condition | | TMR1IF | 35, 298 | | (Case2) | 171 | TMR1ON | 100 | | Bus Collision During a Start Condition | | TMR2 | 26, 47 | | (SCL = 0) | | 8-bit Mode | 102 | | Bus Collision During a Stop Condition | | External Clock Input | 102 | | Bus Collision for Transmit and Acknowledge | 168 | In Timer Mode | 113 | | External Parallel Resonant Crystal Oscillator | | Two 8-bit Timer/Counter Mode | 102 | | Circuit | | Using with PWM | | | External Program Memory Access | | TMR2 Overflow Interrupt | | | I <sup>2</sup> C Bus Data | | TMR2CS | | | I <sup>2</sup> C Bus Start/Stop bits | | TMR2IE | | | I <sup>2</sup> C Master Mode First Start bit timing | | TMR2IF | , | | I <sup>2</sup> C Master Mode Reception timing | | TMR2ON | 100 | | I <sup>2</sup> C Master Mode Transmission timing | | TMR3 | | | Interrupt (INT, TMR0 Pins) | | Example, Reading From | | | Master Mode Transmit Clock Arbitration | | Example, Writing To | | | Oscillator Start-up Time | | External Clock Input | | | PIC17C752/756 Capture Timing | | In Timer Mode | | | PIC17C752/756 CLKOUT and I/O | | One Capture and One Period Register Mode | | | PIC17C752/756 External Clock | | Overview | | | PIC17C752/756 Memory Interface Read | | Reading/Writing | | | PIC17C752/756 Memory Interface Write | | TMR3 Interrupt Flag bit, TMR3IF | | | PIC17C752/756 PWM Timing | 251 | TMR3CS | | | PIC17C752/756 Reset, Watchdog Timer, | 240 | TMR3H | | | Oscillator Start-up Timer and Power-up Timer . | | TMR3IE | | | PIC17C752/756 Timer0 Clock | 250 | TMR3IF | | | PIC17C752/756 Timer1, Timer2 and Timer3 | 050 | TMR3L | | | Clock | 250 | <u>TM</u> R3ON | | | PIC17C752/756 USART Module Synchronous | 050 | TO5 | | | Receive | 258 | Transmit Status and Control Register | | | PIC17C752/756 USART Module Synchronous | 050 | TSTFSZ | | | Transmission | | Turning on 16-bit Timer | | | Repeat Start Condition | | TX1IE | | | Slave Synchronization | | TX1IF | , | | Stop Condition Receive or Transmit | | TX2IE | 34, 297 | | Synchronous Reception | | TX2IF | 36, 299 | | Synchronous Transmission | | TXREG 121, 12 | | | Table Write | 60 | TXREG1 | 25, 46 | | TXREG2 | | | | |--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--| | TXSTA | | | | | TXSTA125, 46 | | | | | TXSTA2 | | | | | U | | | | | UA | | | | | Update Address, UA | | | | | Upward Compatibility | | | | | USART | | | | | Asynchronous Master Transmission | | | | | Asynchronous Mode | | | | | Asynchronous Receive | | | | | Asynchronous Transmitter | | | | | Baud Rate Generator | | | | | Synchronous Master Mode | | | | | Synchronous Master Reception127 | | | | | Synchronous Master Transmission | | | | | Synchronous Slave Mode | | | | | Synchronous Slave Transmit | | | | | USART1 Receive Interrupt35, 298 | | | | | USART1 Transmit Interrupt | | | | | USART2 Receive Interrupt Enable, RC2IE34, 297 | | | | | USART2 Receive Interrupt Flag bit, RC2IF | | | | | USART2 Receive Interrupt Flag bit, TX2IF | | | | | USART2 Transmit Interrupt Enable, TX2IE | | | | | | | | | | V | | | | | V | | | | | VDD237, 239 | | | | | VDD237, 239 | | | | | VDD | | | | | VDD 237, 239 W Wake-up from SLEEP 192 Wake-up from SLEEP Through Interrupt 192 | | | | | VDD 237, 239 W W Wake-up from SLEEP 192 Wake-up from SLEEP Through Interrupt 192 Watchdog Timer 191 | | | | | VDD 237, 239 W Wake-up from SLEEP 192 Wake-up from SLEEP Through Interrupt 192 Watchdog Timer 191 Waveform for General Call Address Sequence 147 | | | | | VDD 237, 239 W Wake-up from SLEEP 192 Wake-up from SLEEP Through Interrupt 192 Watchdog Timer 191 Waveform for General Call Address Sequence 147 Waveforms 147 | | | | | VDD 237, 239 W Wake-up from SLEEP 192 Wake-up from SLEEP Through Interrupt 192 Watchdog Timer 191 Waveform for General Call Address Sequence 147 Waveforms External Program Memory Access 43 | | | | | VDD 237, 239 W Wake-up from SLEEP 192 Wake-up from SLEEP Through Interrupt 192 Watchdog Timer 191 Waveform for General Call Address Sequence 147 Waveforms External Program Memory Access 43 WCOL 133, 152, 157, 160, 163, 165, 308 | | | | | VDD 237, 239 W Wake-up from SLEEP 192 Wake-up from SLEEP Through Interrupt 192 Watchdog Timer 191 Waveform for General Call Address Sequence 147 Waveforms External Program Memory Access 43 WCOL 133, 152, 157, 160, 163, 165, 308 WCOL Status Flag 152 | | | | | VDD 237, 239 W Wake-up from SLEEP 192 Wake-up from SLEEP Through Interrupt 192 Watchdog Timer 191 Waveform for General Call Address Sequence 147 Waveforms External Program Memory Access 43 WCOL 133, 152, 157, 160, 163, 165, 308 WCOL Status Flag 152 WDT 191 | | | | | VDD 237, 239 W Wake-up from SLEEP 192 Wake-up from SLEEP Through Interrupt 192 Watchdog Timer 191 Waveform for General Call Address Sequence 147 Waveforms External Program Memory Access 43 WCOL 133, 152, 157, 160, 163, 165, 308 WCOL Status Flag 152 WDT 191 Clearing the WDT 191 | | | | | VDD 237, 239 W Wake-up from SLEEP 192 Wake-up from SLEEP Through Interrupt 192 Watchdog Timer 191 Waveform for General Call Address Sequence 147 Waveforms 2 External Program Memory Access 43 WCOL 133, 152, 157, 160, 163, 165, 308 WCOL Status Flag 152 WDT 191 Clearing the WDT 191 Normal Timer 191 | | | | | VDD 237, 239 W Wake-up from SLEEP 192 Wake-up from SLEEP Through Interrupt 192 Watchdog Timer 191 Waveform for General Call Address Sequence 147 Waveforms External Program Memory Access 43 WCOL 133, 152, 157, 160, 163, 165, 308 WCOL Status Flag 152 WDT 191 Clearing the WDT 191 Normal Timer 191 Period 191 | | | | | VDD 237, 239 W Wake-up from SLEEP 192 Wake-up from SLEEP Through Interrupt 192 Watchdog Timer 191 Waveform for General Call Address Sequence 147 Waveforms External Program Memory Access 43 WCOL 133, 152, 157, 160, 163, 165, 308 WCOL Status Flag 152 WDT 191 Clearing the WDT 191 Normal Timer 191 Period 191 Programming Considerations 191 | | | | | VDD 237, 239 W Wake-up from SLEEP 192 Wake-up from SLEEP Through Interrupt 192 Watchdog Timer 191 Waveform for General Call Address Sequence 147 Waveforms External Program Memory Access 43 WCOL 133, 152, 157, 160, 163, 165, 308 WCOL Status Flag 152 WDT 191 Clearing the WDT 191 Normal Timer 191 Period 191 Programming Considerations 191 WDTPS0 189 | | | | | VDD 237, 239 W Wake-up from SLEEP 192 Wake-up from SLEEP Through Interrupt 192 Watchdog Timer 191 Waveform for General Call Address Sequence 147 Waveforms 43 External Program Memory Access 43 WCOL 133, 152, 157, 160, 163, 165, 308 WCOL Status Flag 152 WDT 191 Normal Timer 191 Period 191 Programming Considerations 191 WDTPS0 189 WDTPS1 189 | | | | | VDD 237, 239 W Wake-up from SLEEP 192 Wake-up from SLEEP Through Interrupt 192 Watchdog Timer 191 Waveform for General Call Address Sequence 147 Waveforms 2 External Program Memory Access 43 WCOL 133, 152, 157, 160, 163, 165, 308 WCOL Status Flag 152 WDT 191 Normal Timer 191 Period 191 Programming Considerations 191 WDTPS0 189 WDTPS1 189 WREG 46 | | | | | VDD 237, 239 W Wake-up from SLEEP 192 Wake-up from SLEEP Through Interrupt 192 Watchdog Timer 191 Waveform for General Call Address Sequence 147 Waveforms 2 External Program Memory Access 43 WCOL 133, 152, 157, 160, 163, 165, 308 WCOL Status Flag 152 WDT 191 Clearing the WDT 191 Normal Timer 191 Period 191 Programming Considerations 191 WDTPS0 189 WDTPS1 189 WREG 46 Write Collision Detect bit, WCOL 133, 308 | | | | | VDD 237, 239 W Wake-up from SLEEP 192 Wake-up from SLEEP Through Interrupt 192 Watchdog Timer 191 Waveform for General Call Address Sequence 147 Waveforms External Program Memory Access 43 WCOL 133, 152, 157, 160, 163, 165, 308 WCOL Status Flag 152 WDT 191 Normal Timer 191 Period 191 Programming Considerations 191 WDTPS0 189 WDTPS1 189 WREG 46 Write Collision Detect bit, WCOL 133, 308 | | | | | VDD 237, 239 W Wake-up from SLEEP 192 Wake-up from SLEEP Through Interrupt 192 Watchdog Timer 191 Waveform for General Call Address Sequence 147 Waveforms 2 External Program Memory Access 43 WCOL 133, 152, 157, 160, 163, 165, 308 WCOL Status Flag 152 WDT 191 Clearing the WDT 191 Normal Timer 191 Period 191 Programming Considerations 191 WDTPS0 189 WDTPS1 189 WREG 46 Write Collision Detect bit, WCOL 133, 308 | | | | | VDD 237, 239 W Wake-up from SLEEP 192 Wake-up from SLEEP Through Interrupt 192 Watchdog Timer 191 Waveform for General Call Address Sequence 147 Waveforms External Program Memory Access 43 WCOL 133, 152, 157, 160, 163, 165, 308 WCOL Status Flag 152 WDT 191 Normal Timer 191 Period 191 Programming Considerations 191 WDTPS0 189 WDTPS1 189 WREG 46 Write Collision Detect bit, WCOL 133, 308 | | | | | VDD 237, 239 W Wake-up from SLEEP 192 Wake-up from SLEEP Through Interrupt 192 Watchdog Timer 191 Waveform for General Call Address Sequence 147 Waveforms 43 External Program Memory Access 43 WCOL 133, 152, 157, 160, 163, 165, 308 WCOL Status Flag 152 WDT 191 Normal Timer 191 Period 191 Programming Considerations 191 WDTPS0 189 WDTPS1 189 WREG 46 Write Collision Detect bit, WCOL 133, 308 X X XORLW 229 XORWF 229 Z | | | | | VDD 237, 239 W Wake-up from SLEEP 192 Wake-up from SLEEP Through Interrupt 192 Watchdog Timer 191 Waveform for General Call Address Sequence 147 Waveforms External Program Memory Access 43 WCOL 133, 152, 157, 160, 163, 165, 308 WCOL Status Flag 152 WDT 191 Normal Timer 191 Period 191 Programming Considerations 191 WDTPS0 189 WDTPS1 189 WREG 46 Write Collision Detect bit, WCOL 133, 308 X X XORLW 229 XORWF 229 | | | | #### **ON-LINE SUPPORT** Microchip provides on-line support on the Microchip World Wide Web (WWW) site. The web site is used by Microchip as a means to make files and information easily available to customers. To view the site, the user must have access to the Internet and a web browser, such as Netscape or Microsoft Explorer. Files are also available for FTP download from our FTP site. #### Connecting to the Microchip Internet Web Site The Microchip web site is available by using your favorite Internet browser to attach to: #### www.microchip.com The file transfer site is available by using an FTP service to connect to: #### ftp://ftp.futureone.com/pub/microchip The web site and file transfer site provide a variety of services. Users may download files for the latest Development Tools, Data Sheets, Application Notes, User's Guides, Articles and Sample Programs. A variety of Microchip specific business information is also available, including listings of Microchip sales offices, distributors and factory representatives. Other data available for consideration is: - · Latest Microchip Press Releases - Technical Support Section with Frequently Asked Questions - Design Tips - Device Errata - · Job Postings - · Microchip Consultant Program Member Listing - Links to other useful web sites related to Microchip Products - Conferences for products, Development Systems, technical information and more - · Listing of seminars and events #### Systems Information and Upgrade Hot Line The Systems Information and Upgrade Line provides system users a listing of the latest versions of all of Microchip's development systems software products. Plus, this line provides information on how customers can receive any currently available upgrade kits. The Hot Line Numbers are: 1-800-755-2345 for U.S. and most of Canada, and 1-602-786-7302 for the rest of the world 980106 **Trademarks:** The Microchip name, logo, PIC, PICSTART, PICMASTER and PRO MATE are registered trademarks of Microchip Technology Incorporated in the U.S.A. and other countries. PICmicro, *Flex*ROM, MPLAB and *fuzzy*-LAB are trademarks and SQTP is a service mark of Microchip in the U.S.A. All other trademarks mentioned herein are the property of their respective companies. #### **READER RESPONSE** It is our intention to provide you with the best documentation possible to ensure successful use of your Microchip product. If you wish to provide your comments on organization, clarity, subject matter, and ways in which our documentation can better serve you, please FAX your comments to the Technical Publications Manager at (602) 786-7578. Please list the following information, and use this outline to provide us with your comments about this Data Sheet. | To: | Technical Publications Manager | Total Pages Sent | | |------|--------------------------------------------------------------------------------------------|--------------------------------------|--| | RE: | Reader Response | | | | Fror | m: Name | | | | | Company | | | | | Address | | | | | City / State / ZIP / Country | | | | | Telephone: () | FAX: () | | | | lication (optional): | | | | Wοι | uld you like a reply?YN | | | | Dev | rice: PIC17C7XX Literatur | re Number: DS30289A | | | Que | estions: | | | | | | _ | | | 1. | What are the best features of this docume | ent? | | | | | | | | 2 | v does this document meet your hardware and software development needs? | | | | ۷. | now does this document meet your hardy | vare and software development needs: | | | | | | | | 3 | Do you find the organization of this data sheet easy to follow? If not, why? | | | | 0. | to you find the diganization of this data sheet easy to follow: If not, why: | | | | | | | | | 4. | What additions to the data sheet do you think would enhance the structure and subject? | | | | | That additions to the data shoot do you think from officialise the structure and subject: | | | | | | | | | 5. | What deletions from the data sheet could be made without affecting the overall usefulness? | | | | | ······································ | | | | | | | | | 6. | Is there any incorrect or misleading inform | nation (what and where)? | | | | | | | | | | | | | 7. | How would you improve this document? | | | | | | | | | | | | | | 8. | How would you improve our software, systems, and silicon products? | | | | | | | | | | | | | #### PIC17C7XX Product Identification System To order or to obtain information, e.g., on pricing or delivery, please use the listed part numbers, and refer to the factory or the listed sales offices. #### Sales and Support Products supported by a preliminary Data Sheet may possibly have an errata sheet describing minor operational differences and recommended workarounds. To determine if an errata sheet exists for a particular device, please contact one of the following: - 1. The Microchip Website at www.microchip.com - 2. Your local Microchip sales office (see following page) - 3. The Microchip Corporate Literature Center U.S. FAX: (602) 786-7277 Please specify which device, revision of silicon and Data Sheet (include Literature #) you are using. For latest version information and upgrade kits for Microchip Development Tools, please call 1-800-755-2345 or 1-602-786-7302. ### WORLDWIDE SALES AND SERVICE #### **AMERICAS** #### **Corporate Office** Microchip Technology Inc. 2355 West Chandler Blvd. Chandler, AZ 85224-6199 Tel: 480-786-7200 Fax: 480-786-7277 Technical Support: 480-786-7627 Web Address: http://www.microchip.com #### Atlanta Microchip Technology Inc. 500 Sugar Mill Road, Suite 200B Atlanta, GA 30350 Tel: 770-640-0034 Fax: 770-640-0307 #### **Boston** Microchip Technology Inc. 5 Mount Royal Avenue Marlborough, MA 01752 Tel: 508-480-9990 Fax: 508-480-8575 #### Chicago Microchip Technology Inc. 333 Pierce Road, Suite 180 Itasca, IL 60143 Tel: 630-285-0071 Fax: 630-285-0075 #### **Dallas** Microchip Technology Inc. 4570 Westgrove Drive, Suite 160 Addison, TX 75248 Tel: 972-818-7423 Fax: 972-818-2924 #### Dayton Microchip Technology Inc. Two Prestige Place, Suite 150 Miamisburg, OH 45342 Tel: 937-291-1654 Fax: 937-291-9175 #### Detroit Microchip Technology Inc. Tri-Atria Office Building 32255 Northwestern Highway, Suite 190 Farmington Hills, MI 48334 Tel: 248-538-2250 Fax: 248-538-2260 ### Los Angeles Microchip Technology Inc. 18201 Von Karman, Suite 1090 Irvine, CA 92612 Tel: 949-263-1888 Fax: 949-263-1338 ### **New York** Microchip Technology Inc. 150 Motor Parkway, Suite 202 Hauppauge, NY 11788 Tel: 631-273-5305 Fax: 631-273-5335 #### San Jose Microchip Technology Inc. 2107 North First Street, Suite 590 San Jose, CA 95131 Tel: 408-436-7950 Fax: 408-436-7955 #### **AMERICAS** (continued) #### **Toronto** Microchip Technology Inc. 5925 Airport Road, Suite 200 Mississauga, Ontario L4V 1W1, Canada Tel: 905-405-6279 Fax: 905-405-6253 #### ASIA/PACIFIC #### **Hong Kong** Microchip Asia Pacific Unit 2101, Tower 2 Metroplaza 223 Hing Fong Road Kwai Fong, N.T., Hong Kong Tel: 852-2-401-1200 Fax: 852-2-401-3431 #### Beijing Microchip Technology, Beijing Unit 915, 6 Chaoyangmen Bei Dajie Dong Erhuan Road, Dongcheng District New China Hong Kong Manhattan Building Beijing 100027 PRC Tel: 86-10-85282100 Fax: 86-10-85282104 #### India Microchip Technology Inc. India Liaison Office No. 6, Legacy, Convent Road Bangalore 560 025, India Tel: 91-80-229-0061 Fax: 91-80-229-0062 #### Japan Microchip Technology Intl. Inc. Benex S-1 6F 3-18-20, Shinyokohama Kohoku-Ku, Yokohama-shi Kanagawa 222-0033 Japan Tel: 81-45-471- 6166 Fax: 81-45-471-6122 #### Korea Microchip Technology Korea 168-1, Youngbo Bldg. 3 Floor Samsung-Dong, Kangnam-Ku Seoul, Korea Tel: 82-2-554-7200 Fax: 82-2-558-5934 #### Shanghai Microchip Technology RM 406 Shanghai Golden Bridge Bldg. 2077 Yan'an Road West, Hong Qiao District Shanghai, PRC 200335 Tel: 86-21-6275-5700 Fax: 86 21-6275-5060 #### ASIA/PACIFIC (continued) #### Singapore Microchip Technology Singapore Pte Ltd. 200 Middle Road #07-02 Prime Centre Singapore 188980 Tel: 65-334-8870 Fax: 65-334-8850 #### Taiwan, R.O.C Microchip Technology Taiwan 10F-1C 207 Tung Hua North Road Taipei, Taiwan, ROC Tel: 886-2-2717-7175 Fax: 886-2-2545-0139 #### **EUROPE** #### **United Kingdom** 505 Eskdale Road Winnersh Triangle Wokingham Berkshire, England RG41 5TU Tel: 44 118 921 5858 Fax: 44-118 921-5835 Arizona Microchip Technology Ltd. #### Denmark Microchip Technology Denmark ApS Regus Business Centre Lautrup hoj 1-3 Ballerup DK-2750 Denmark Tel: 45 4420 9895 Fax: 45 4420 9910 #### France Arizona Microchip Technology SARL Parc d'Activite du Moulin de Massy 43 Rue du Saule Trapu Batiment A - Ier Etage 91300 Massy, France Tel: 33-1-69-53-63-20 Fax: 33-1-69-30-90-79 #### Germany Arizona Microchip Technology GmbH Gustav-Heinemann-Ring 125 D-81739 München, Germany Tel: 49-89-627-144 0 Fax: 49-89-627-144-44 #### Italy Arizona Microchip Technology SRL Centro Direzionale Colleoni Palazzo Taurus 1 V. Le Colleoni 1 20041 Agrate Brianza Milan, Italy Tel: 39-039-65791-1 Fax: 39-039-6899883 Microchip received QS-9000 quality system certification for its worldwide headquarters, design and wafer fabrication facilities in Chandler and Tempe, Arizona in July 1999. The Company's quality system processes and procedures are QS-9000 compliant for its PICmicro® 8-bit MCUs, KEELOQ® code hopping devices, Serial EEPROMs and microperipheral products. In addition, Microchip's quality system for the design and manufacture of development systems is ISO 9001 certified. All rights reserved. © 1999 Microchip Technology Incorporated. Printed in the USA. 11/99 Information contained in this publication regarding device applications and the like is intended for suggestion only and may be superseded by updates. No representation or warranty is given and no liability is assumed by Microchip Technology Incorporated with respect to the accuracy or use of such information, or infiningement of patents or other intellectual property rights arising from such use or otherwise. Use of Microchips products ac critical components in life support systems is not authorized except with express written approval by Microchip, No licenses are conveyed, implicitly or otherwise, under any intellectual property rights. The Microchip logo and name are registered trademarks of Microchip Technology Inc. in the U.S.A. and other countries. All rights reserved. All other trademarks mentioned herein are the property of their respective companies.