

# **PCA9533**

# 4-bit I<sup>2</sup>C-bus LED dimmer Rev. 03 — 27 April 2009

**Product data sheet** 

#### **General description** 1.

The PCA9533 is a 4-bit I<sup>2</sup>C-bus and SMBus I/O expander optimized for dimming LEDs in 256 discrete steps for Red/Green/Blue (RGB) color mixing and back light applications.

The PCA9533 contains an internal oscillator with two user programmable blink rates and duty cycles coupled to the output PWM. The LED brightness is controlled by setting the blink rate high enough (> 100 Hz) that the blinking cannot be seen and then using the duty cycle to vary the amount of time the LED is on and thus the average current through the LED.

The initial setup sequence programs the two blink rates/duty cycles for each individual PWM. From then on, only one command from the bus master is required to turn individual LEDs ON, OFF, BLINK RATE 1 or BLINK RATE 2. Based on the programmed frequency and duty cycle, BLINK RATE 1 and BLINK RATE 2 will cause the LEDs to appear at a different brightness or blink at periods up to 1.69 second. The open-drain outputs directly drive the LEDs with maximum output sink current of 25 mA per bit and 100 mA per package.

To blink LEDs at periods greater than 1.69 second the bus master (MCU, MPU, DSP, chip set, etc.) must send repeated commands to turn the LED on and off as is currently done when using normal I/O expanders like the NXP Semiconductors PCF8574 or PCA9554. Any bits not used for controlling the LEDs can be used for General Purpose parallel Input/Output (GPIO) expansion, which provides a simple solution when additional I/O is needed for ACPI power switches, sensors, push-buttons, alarm monitoring, fans, etc.

The Power-On Reset (POR) initializes the registers to their default state, causing the bits to be set HIGH (LED off).

Due to pin limitations, the PCA9533 is not featured with hardware address pins. The PCA9533/01 and the PCA9533/02 have different fixed I<sup>2</sup>C-bus addresses allowing operation of both on the same bus.

#### **Features** 2.

- 4 LED drivers (on, off, flashing at a programmable rate)
- Two selectable, fully programmable blink rates (frequency and duty cycle) between 0.591 Hz and 152 Hz (1.69 second and 6.58 milliseconds)
- 256 brightness steps
- Input/outputs not used as LED drivers can be used as regular GPIOs
- Internal oscillator requires no external components
- I<sup>2</sup>C-bus interface logic compatible with SMBus



4-bit I<sup>2</sup>C-bus LED dimmer

- Internal power-on reset
- Noise filter on SCL/SDA inputs
- 4 open-drain outputs directly drive LEDs to 25 mA
- Edge rate control on outputs
- No glitch on power-up
- Supports hot insertion
- Low standby current
- Operating power supply voltage range of 2.3 V to 5.5 V
- 0 Hz to 400 kHz clock frequency
- ESD protection exceeds 2000 V HBM per JESD22-A114, 150 V MM per JESD22-A115 and 1000 V CDM per JESD22-C101
- Latch-up testing is done to JEDEC Standard JESD78 which exceeds 100 mA
- Packages offered: SO8, TSSOP8 (MSOP8)

# 3. Ordering information

Table 1. Ordering information

| Type number  | Package |                                                     |          |  |  |  |  |  |
|--------------|---------|-----------------------------------------------------|----------|--|--|--|--|--|
|              | Name    | Name Description                                    |          |  |  |  |  |  |
| PCA9533D/01  | SO8     | plastic small outline package; 8 leads;             | SOT96-1  |  |  |  |  |  |
| PCA9533D/02  |         | body width 3.9 mm                                   |          |  |  |  |  |  |
| PCA9533DP/01 | TSSOP8  | plastic thin shrink small outline package; 8 leads; | SOT505-1 |  |  |  |  |  |
| PCA9533DP/02 |         | body width 3 mm                                     |          |  |  |  |  |  |

# 3.1 Ordering options

Table 2. Ordering options

|              | 3 1          |                                                                     |
|--------------|--------------|---------------------------------------------------------------------|
| Type number  | Topside mark | Temperature range                                                   |
| PCA9533D/01  | P9533/1      | $T_{amb} = -40 ^{\circ}\text{C} \text{ to } +85 ^{\circ}\text{C}$   |
| PCA9533D/02  | P9533/2      | $T_{amb} = -40 ^{\circ}\text{C} \text{ to } +85 ^{\circ}\text{C}$   |
| PCA9533DP/01 | P33/1        | $T_{amb} = -40 ^{\circ}\text{C} \text{ to } +85 ^{\circ}\text{C}$   |
| PCA9533DP/02 | P33/2        | $T_{amb} = -40  ^{\circ}\text{C} \text{ to } +85  ^{\circ}\text{C}$ |

4-bit I<sup>2</sup>C-bus LED dimmer

# 4. Block diagram



# 5. Pinning information

# 5.1 Pinning



# 5.2 Pin description

Table 3. Pin description

| Symbol   | Pin | Description   |
|----------|-----|---------------|
| LED0     | 1   | LED driver 0  |
| LED1     | 2   | LED driver 1  |
| LED2     | 3   | LED driver 2  |
| $V_{SS}$ | 4   | supply ground |
| LED3     | 5   | LED driver 3  |

4-bit I<sup>2</sup>C-bus LED dimmer

Table 3. Pin description ... continued

| Symbol   | Pin | Description       |
|----------|-----|-------------------|
| SCL      | 6   | serial clock line |
| SDA      | 7   | serial data line  |
| $V_{DD}$ | 8   | supply voltage    |

# 6. Functional description

Refer to Figure 1 "Block diagram of PCA9533".

#### 6.1 Device address

Following a START condition, the bus master must output the address of the slave it is accessing. The address of the PCA9533/01 is shown in <u>Figure 4</u> and the address of PCA9533/02 is shown in <u>Figure 5</u>.



The last bit of the address byte defines the operation to be performed. When set to logic 1 a read is selected, while a logic 0 selects a write operation.

# 6.2 Control register

Following the successful acknowledgement of the slave address, the bus master will send a byte to the PCA9533, which will be stored in the Control register.



The lowest 3 bits are used as a pointer to determine which register will be accessed.

If the Auto-Increment (AI) flag is set, the three low order bits of the Control register are automatically incremented after a read or write. This allows the user to program the registers sequentially. The contents of these bits will rollover to '000' after the last register is accessed.

When Auto-Increment flag is set (AI = 1) and a read sequence is initiated, the sequence must start by reading a register different from the INPUT register (B2 B1 B0  $\neq$  0 0 0).

Only the 3 least significant bits are affected by the AI flag. Unused bits must be programmed with zeroes.

4-bit I<sup>2</sup>C-bus LED dimmer

## 6.2.1 Control register definition

Table 4. Register summary

|    |    | _  |        |            |                       |
|----|----|----|--------|------------|-----------------------|
| B2 | B1 | B0 | Symbol | Access     | Description           |
| 0  | 0  | 0  | INPUT  | read only  | input register        |
| 0  | 0  | 1  | PSC0   | read/write | frequency prescaler 0 |
| 0  | 1  | 0  | PWM0   | read/write | PWM register 0        |
| 0  | 1  | 1  | PSC1   | read/write | frequency prescaler 1 |
| 1  | 0  | 0  | PWM1   | read/write | PWM register 1        |
| 1  | 0  | 1  | LS0    | read/write | LED selector          |
|    |    |    |        |            |                       |

# 6.3 Register descriptions

## 6.3.1 INPUT - Input register

The INPUT register reflects the state of the device pins. Writes to this register will be acknowledged but will have no effect.

Table 5. INPUT - Input register description

| Bit     | 7 | 6 | 5 | 4 | 3    | 2    | 1    | 0    |
|---------|---|---|---|---|------|------|------|------|
| Symbol  | - | - | - | - | LED3 | LED2 | LED1 | LED0 |
| Default | 0 | 0 | 0 | 0 | Х    | X    | Х    | Х    |

**Remark:** The default value 'X' is determined by the externally applied logic level (normally logic 1) when used for directly driving LED with pull-up to V<sub>DD</sub>.

#### 6.3.2 PCS0 - Frequency Prescaler 0

PSC0 is used to program the period of the PWM output.

The period of BLINK0 = (PSC0 + 1) / 152.

Table 6. PSC0 - Frequency Prescaler 0 register description

| Bit     | 7       | 6       | 5       | 4       | 3       | 2       | 1       | 0       |
|---------|---------|---------|---------|---------|---------|---------|---------|---------|
| Symbol  | PSC0[7] | PSC0[6] | PSC0[5] | PSC0[4] | PSC0[3] | PSC0[2] | PSC0[1] | PSC0[0] |
| Default | 0       | 0       | 0       | 0       | 0       | 0       | 0       | 0       |

### 6.3.3 PWM0 - Pulse Width Modulation 0

The PWM0 register determines the duty cycle of BLINK0. The outputs are LOW (LED on) when the count is less than the value in PWM0 and HIGH (LED off) when it is greater. If PWM0 is programmed with 00h, then the PWM0 output is always HIGH (LED off).

The duty cycle of BLINK0 = PWM0 / 256.

Table 7. PWM0 - Pulse Width Modulation 0 register description

|         |             |             |             | •           |             |             |             |             |
|---------|-------------|-------------|-------------|-------------|-------------|-------------|-------------|-------------|
| Bit     | 7           | 6           | 5           | 4           | 3           | 2           | 1           | 0           |
| Symbol  | PWM0<br>[7] | PWM0<br>[6] | PWM0<br>[5] | PWM0<br>[4] | PWM0<br>[3] | PWM0<br>[2] | PWM0<br>[1] | PWM0<br>[0] |
| Default | 1           | 0           | 0           | 0           | 0           | 0           | 0           | 0           |

4-bit I2C-bus LED dimmer

# 6.3.4 PCS1 - Frequency Prescaler 1

PSC1 is used to program the period of the PWM output.

The period of BLINK1 = (PSC1 + 1) / 152.

Table 8. PSC1 - Frequency Prescaler 1 register description

| Bit     | 7       | 6       | 5       | 4       | 3       | 2       | 1       | 0       |
|---------|---------|---------|---------|---------|---------|---------|---------|---------|
| Symbol  | PSC1[7] | PSC1[6] | PSC1[5] | PSC1[4] | PSC1[3] | PSC1[2] | PSC1[1] | PSC1[0] |
| Default | 0       | 0       | 0       | 0       | 0       | 0       | 0       | 0       |

#### 6.3.5 PWM1 - Pulse Width Modulation 1

The PWM1 register determines the duty cycle of BLINK1. The outputs are LOW (LED on) when the count is less than the value in PWM1 and HIGH (LED off) when it is greater. If PWM1 is programmed with 00h, then the PWM1 output is always HIGH (LED off).

The duty cycle of BLINK1 = PWM1 / 256.

Table 9. PWM1 - Pulse Width Modulation 1 register description

| Bit     | 7           | 6           | 5           | 4           | 3           | 2           | 1           | 0           |
|---------|-------------|-------------|-------------|-------------|-------------|-------------|-------------|-------------|
| Symbol  | PWM1<br>[7] | PWM1<br>[6] | PWM1<br>[5] | PWM1<br>[4] | PWM1<br>[3] | PWM1<br>[2] | PWM1<br>[1] | PWM1<br>[0] |
| Default | 1           | 0           | 0           | 0           | 0           | 0           | 0           | 0           |

#### 6.3.6 LS0 - LED selector

The LSn LED selector register determines the source of the LED data.

00 = output is set high-impedance (LED off; default)

01 = output is set LOW (LED on)

10 = output blinks at PWM0 rate

11 = output blinks at PWM1 rate

Table 10. LS0 - LED selector register bit description

Legend: \* default value.

| Register | Bit | Value | Description   |
|----------|-----|-------|---------------|
| LS0      | 7:6 | 00*   | LED3 selected |
|          | 5:4 | 00*   | LED2 selected |
|          | 3:2 | 00*   | LED1 selected |
|          | 1:0 | 00*   | LED0 selected |

4-bit I<sup>2</sup>C-bus LED dimmer

#### 6.4 Pins used as GPIOs

LEDn pins not used to control LEDs can be used as General Purpose I/Os (GPIOs).

For use as input, set LEDn to high-impedance (00) and then read the pin state via the INPUT register.

For use as output, connect external pull-up resistor to the pin and size it according to the DC recommended operating characteristics. LEDn output pin is HIGH when the output is programmed as high-impedance, and LOW when the output is programmed LOW through the 'LED selector' register. The output can be pulse-width controlled when PWM0 or PWM1 are used.

#### 6.5 Power-on reset

When power is applied to  $V_{DD}$ , an internal Power-On Reset (POR) holds the PCA9533 in a reset condition until  $V_{DD}$  has reached  $V_{POR}$ . At that point, the reset condition is released and the PCA9533 registers are initialized to their default states, all the outputs in the OFF state. Thereafter,  $V_{DD}$  must be lowered below 0.2 V to reset the device.

4-bit I<sup>2</sup>C-bus LED dimmer

# 7. Characteristics of the I<sup>2</sup>C-bus

The  $I^2C$ -bus is for 2-way, 2-line communication between different ICs or modules. The two lines are a serial data line (SDA) and a serial clock line (SCL). Both lines must be connected to a positive supply via a pull-up resistor when connected to the output stages of a device. Data transfer may be initiated only when the bus is not busy.

#### 7.1 Bit transfer

One data bit is transferred during each clock pulse. The data on the SDA line must remain stable during the HIGH period of the clock pulse as changes in the data line at this time will be interpreted as control signals (see Figure 7).



#### 7.1.1 START and STOP conditions

Both data and clock lines remain HIGH when the bus is not busy. A HIGH-to-LOW transition of the data line while the clock is HIGH is defined as the START condition (S). A LOW-to-HIGH transition of the data line while the clock is HIGH is defined as the STOP condition (P) (see Figure 8).



# 7.2 System configuration

A device generating a message is a 'transmitter'; a device receiving is the 'receiver'. The device that controls the message is the 'master' and the devices which are controlled by the master are the 'slaves' (see Figure 9).

4-bit I<sup>2</sup>C-bus LED dimmer



# 7.3 Acknowledge

The number of data bytes transferred between the START and the STOP conditions from transmitter to receiver is not limited. Each byte of eight bits is followed by one acknowledge bit. The acknowledge bit is a HIGH level put on the bus by the transmitter, whereas the master generates an extra acknowledge related clock pulse.

A slave receiver which is addressed must generate an acknowledge after the reception of each byte. Also a master must generate an acknowledge after the reception of each byte that has been clocked out of the slave transmitter. The device that acknowledges has to pull down the SDA line during the acknowledge clock pulse, so that the SDA line is stable LOW during the HIGH period of the acknowledge related clock pulse; set-up and hold times must be taken into account.

A master receiver must signal an end of data to the transmitter by not generating an acknowledge on the last byte that has been clocked out of the slave. In this event, the transmitter must leave the data line HIGH to enable the master to generate a STOP condition.



4-bit I<sup>2</sup>C-bus LED dimmer

# 7.4 Bus transactions







4-bit I2C-bus LED dimmer

# 8. Application design-in information



# 8.1 Minimizing I<sub>DD</sub> when the I/Os are used to control LEDs

When the I/Os are used to control LEDs, they are normally connected to  $V_{DD}$  through a resistor as shown in <u>Figure 14</u>. Since the LED acts as a diode, when the LED is off the I/O  $V_I$  is about 1.2 V less than  $V_{DD}$ . The supply current,  $I_{DD}$ , increases as  $V_I$  becomes lower than  $V_{DD}$  and is specified as  $\Delta I_{DD}$  in <u>Table 13</u> "Static characteristics".

Designs needing to minimize current consumption, such as battery power applications, should consider maintaining the I/O pins greater than or equal to  $V_{DD}$  when the LED is off. Figure 15 shows a high value resistor in parallel with the LED. Figure 16 shows  $V_{DD}$  less than the LED supply voltage by at least 1.2 V. Both of these methods maintain the I/O  $V_{I}$  at or above  $V_{DD}$  and prevents additional supply current consumption when the LED is off.



4-bit I<sup>2</sup>C-bus LED dimmer

# 8.2 Programming example

The following example will show how to set LED0 and LED1 off. It will set LED2 to blink at 1 Hz at a 50 % duty cycle. LED3 will be set to be dimmed at 25 % of their maximum brightness (duty cycle = 25 %). PCA9533/01 is used in this example.

Table 11. Programming PCA9533

| Program sequence                                    |                      |
|-----------------------------------------------------|----------------------|
|                                                     | I <sup>2</sup> C-bus |
| START                                               | S                    |
| PCA9533 address                                     | C4h                  |
| PSC0 subaddress + Auto-Increment                    | 11h                  |
| Set prescaler PSC0 to achieve a period of 1 second: | 97h                  |
| $Blink\ period = 1 = \frac{PSC0 + 1}{152}$          |                      |
| PSC0 = 151                                          |                      |
| Set PWM0 duty cycle to 50 %:                        | 80h                  |
| $\frac{PWM0}{256} = 0.5$                            |                      |
| PWM0 = 128                                          |                      |
| Set prescaler PCS1 to dim at maximum frequency:     | 00h                  |
| $Blink\ period = max$                               |                      |
| PSC1 = 0                                            |                      |
| Set PWM1 output duty cycle to 25 %:                 | 40h                  |
| DWW.                                                |                      |
| $\frac{PWM1}{256} = 0.25$                           |                      |
| $\frac{PWM1}{256} = 0.25$ PWM1 = 64                 |                      |
| 230                                                 | E1h                  |

# 9. Limiting values

Table 12. Limiting values

In accordance with the Absolute Maximum Rating System (IEC 60134).

| Symbol           | Parameter                      | Conditions | Min          | Max  | Unit |
|------------------|--------------------------------|------------|--------------|------|------|
| $V_{DD}$         | supply voltage                 |            | -0.5         | +6.0 | V    |
| $V_{I/O}$        | voltage on an input/output pin |            | $V_{SS}-0.5$ | 5.5  | V    |
| $I_{O(LEDn)}$    | output current on pin LEDn     |            | -            | 25   | mA   |
| $I_{SS}$         | ground supply current          |            | -            | 100  | mA   |
| P <sub>tot</sub> | total power dissipation        |            | -            | 400  | mW   |
| $T_{stg}$        | storage temperature            |            | -65          | +150 | °C   |
| $T_{amb}$        | ambient temperature            | operating  | -40          | +85  | °C   |

4-bit I<sup>2</sup>C-bus LED dimmer

# 10. Static characteristics

Table 13. Static characteristics

 $V_{DD}$  = 2.3 V to 5.5 V;  $V_{SS}$  = 0 V;  $T_{amb}$  = -40 °C to +85 °C; unless otherwise specified.

| Symbol           | Parameter                           | Conditions                                                                                                 | Min             | Typ[1] | Max                 | Unit |
|------------------|-------------------------------------|------------------------------------------------------------------------------------------------------------|-----------------|--------|---------------------|------|
| Supplies         |                                     |                                                                                                            |                 |        |                     |      |
| $V_{DD}$         | supply voltage                      |                                                                                                            | 2.3             | -      | 5.5                 | V    |
| I <sub>DD</sub>  | supply current                      | operating mode; $V_{DD}$ = 5.5 V; no load; $V_{I}$ = $V_{DD}$ or $V_{SS}$ ; $f_{SCL}$ = 100 kHz            | -               | 350    | 550                 | μΑ   |
| I <sub>stb</sub> | standby current                     | Standby mode; $V_{DD} = 5.5 \text{ V}$ ; no load; $V_{I} = V_{DD}$ or $V_{SS}$ ; $f_{SCL} = 0 \text{ kHz}$ | -               | 1.9    | 3.0                 | μΑ   |
| Δl <sub>DD</sub> | additional quiescent supply current | Standby mode; $V_{DD}$ = 5.5 V;<br>every LED I/O at $V_{I}$ = 4.3 V;<br>$f_{SCL}$ = 0 kHz                  | -               | -      | 325                 | μΑ   |
| $V_{POR}$        | power-on reset voltage              | no load; $V_I = V_{DD}$ or $V_{SS}$                                                                        | [2] _           | 1.7    | 2.2                 | V    |
| Input SCI        | _; input/output SDA                 |                                                                                                            |                 |        |                     |      |
| $V_{IL}$         | LOW-level input voltage             |                                                                                                            | -0.5            | -      | +0.3V <sub>DD</sub> | V    |
| $V_{IH}$         | HIGH-level input voltage            |                                                                                                            | $0.7V_{DD}$     | -      | 5.5                 | V    |
| I <sub>OL</sub>  | LOW-level output current            | V <sub>OL</sub> = 0.4 V                                                                                    | 3               | 6.5    | -                   | mΑ   |
| IL               | leakage current                     | $V_I = V_{DD} = V_{SS}$                                                                                    | -1              | -      | +1                  | μΑ   |
| C <sub>i</sub>   | input capacitance                   | $V_I = V_{SS}$                                                                                             | -               | 3.7    | 5                   | pF   |
| I/Os             |                                     |                                                                                                            |                 |        |                     |      |
| $V_{IL}$         | LOW-level input voltage             |                                                                                                            | -0.5            | -      | +0.8                | V    |
| $V_{IH}$         | HIGH-level input voltage            |                                                                                                            | 2.0             | -      | 5.5                 | V    |
| $I_{OL}$         | LOW-level output current            | $V_{OL} = 0.4 V$                                                                                           |                 |        |                     |      |
|                  |                                     | $V_{DD} = 2.3 \text{ V}$                                                                                   | <u>[3]</u> 9    | -      | -                   | mΑ   |
|                  |                                     | $V_{DD} = 3.0 \text{ V}$                                                                                   | <b>3</b> 12     | -      | -                   | mΑ   |
|                  |                                     | $V_{DD} = 5.0 \text{ V}$                                                                                   | [ <u>3</u> ] 15 | -      | -                   | mΑ   |
|                  |                                     | $V_{OL} = 0.7 \text{ V}$                                                                                   |                 |        |                     |      |
|                  |                                     | $V_{DD} = 2.3 \text{ V}$                                                                                   | [ <u>3</u> ] 15 | -      | -                   | mΑ   |
|                  |                                     | $V_{DD} = 3.0 \text{ V}$                                                                                   | [ <u>3</u> ] 20 | -      | -                   | mA   |
|                  |                                     | $V_{DD} = 5.0 \text{ V}$                                                                                   | [3] 25          | -      | -                   | mA   |
| I <sub>LI</sub>  | input leakage current               | $V_{DD} = 3.6 \text{ V}; V_I = 0 \text{ V or } V_{DD}$                                                     | -1              | -      | +1                  | μΑ   |
| C <sub>io</sub>  | input/output capacitance            |                                                                                                            | -               | 2.1    | 5                   | pF   |

<sup>[1]</sup> Typical limits at  $V_{DD}$  = 3.3 V,  $T_{amb}$  = 25 °C.

<sup>[2]</sup>  $\;\;$  V  $_{DD}$  must be lowered to 0.2 V in order to reset part.

<sup>[3]</sup> Each I/O must be externally limited to a maximum of 25 mA and the device must be limited to a maximum current of 100 mA.

4-bit I<sup>2</sup>C-bus LED dimmer



- (1) maximum
- (2) average
- (3) minimum

Fig 17. Typical frequency variation over process at  $V_{DD}$  = 2.3 V to 3.0 V  $\,$ 



- (1) maximum
- (2) average
- (3) minimum

Fig 18. Typical frequency variation over process at  $V_{DD} = 3.0 \ V$  to  $5.5 \ V$ 

4-bit I<sup>2</sup>C-bus LED dimmer

# 11. Dynamic characteristics

Table 14. Dynamic characteristics

| Symbol                     | Parameter                                                         | Conditions |     | Standar<br>I <sup>2</sup> C- | d-mode<br>bus | Fast-mode I <sup>2</sup> | C-bus | Unit |
|----------------------------|-------------------------------------------------------------------|------------|-----|------------------------------|---------------|--------------------------|-------|------|
|                            |                                                                   |            |     | Min                          | Max           | Min                      | Max   |      |
| f <sub>SCL</sub>           | SCL clock frequency                                               |            |     | 0                            | 100           | 0                        | 400   | kHz  |
| t <sub>BUF</sub>           | bus free time between a STOP and START condition                  |            |     | 4.7                          | -             | 1.3                      | -     | μs   |
| t <sub>HD;STA</sub>        | hold time (repeated) START condition                              |            |     | 4.0                          | -             | 0.6                      | -     | μs   |
| t <sub>SU;STA</sub>        | set-up time for a repeated START condition                        |            |     | 4.7                          | -             | 0.6                      | -     | μs   |
| t <sub>SU;STO</sub>        | set-up time for STOP condition                                    |            |     | 4.0                          | -             | 0.6                      | -     | μs   |
| $t_{\text{HD};\text{DAT}}$ | data hold time                                                    |            |     | 0                            | -             | 0                        | -     | ns   |
| $t_{VD;ACK}$               | data valid acknowledge time                                       |            | [1] | -                            | 600           | -                        | 600   | ns   |
| $t_{VD;DAT}$               | data valid time                                                   | LOW-level  | [2] | -                            | 600           | -                        | 600   | ns   |
|                            |                                                                   | HIGH-level | [2] | -                            | 1500          | -                        | 600   | ns   |
| $t_{\text{SU;DAT}}$        | data set-up time                                                  |            |     | 250                          | -             | 100                      | -     | ns   |
| $t_{LOW}$                  | LOW period of the SCL clock                                       |            |     | 4.7                          | -             | 1.3                      | -     | μs   |
| t <sub>HIGH</sub>          | HIGH period of the SCL clock                                      |            |     | 4.0                          | -             | 0.6                      | -     | μs   |
| t <sub>r</sub>             | rise time of both SDA and SCL signals                             |            |     | -                            | 1000          | $20 + 0.1C_{b}$          | 300   | ns   |
| t <sub>f</sub>             | fall time of both SDA and SCL signals                             |            |     | -                            | 300           | $20 + 0.1C_{b}$          | 300   | ns   |
| t <sub>SP</sub>            | pulse width of spikes that must be suppressed by the input filter |            |     | -                            | 50            | -                        | 50    | ns   |
| Port timin                 | g                                                                 |            |     |                              |               |                          |       |      |
| $t_{v(Q)}$                 | data output valid time                                            |            |     | -                            | 200           | -                        | 200   | ns   |
| t <sub>su(D)</sub>         | data input set-up time                                            |            |     | 100                          | -             | 100                      | -     | ns   |
| t <sub>h(D)</sub>          | data input hold time                                              |            |     | 1                            | -             | 1                        | -     | μs   |

<sup>[1]</sup>  $t_{VD;ACK}$  = time for Acknowledgement signal from SCL LOW to SDA (out) LOW.

<sup>[2]</sup>  $t_{VD;DAT}$  = minimum time for SDA data output to be valid following SCL LOW.

<sup>[3]</sup>  $C_b = \text{total capacitance of one bus line in pF.}$ 

# 4-bit I<sup>2</sup>C-bus LED dimmer





# 12. Test information



PCA9533\_3 © NXP B.V. 2009. All rights reserved.

4-bit I<sup>2</sup>C-bus LED dimmer

# 13. Package outline

# SO8: plastic small outline package; 8 leads; body width 3.9 mm

SOT96-1



| UNIT   | A<br>max. | A <sub>1</sub> | A <sub>2</sub> | A <sub>3</sub> | bp           | С                | D <sup>(1)</sup> | E <sup>(2)</sup> | е    | HE             | L     | Lp             | Q          | v    | w    | у     | z <sup>(1)</sup> | θ  |
|--------|-----------|----------------|----------------|----------------|--------------|------------------|------------------|------------------|------|----------------|-------|----------------|------------|------|------|-------|------------------|----|
| mm     | 1.75      | 0.25<br>0.10   | 1.45<br>1.25   | 0.25           | 0.49<br>0.36 | 0.25<br>0.19     | 5.0<br>4.8       | 4.0<br>3.8       | 1.27 | 6.2<br>5.8     | 1.05  | 1.0<br>0.4     | 0.7<br>0.6 | 0.25 | 0.25 | 0.1   | 0.7<br>0.3       | 8° |
| inches | 0.069     | 0.010<br>0.004 | 0.057<br>0.049 | 0.01           |              | 0.0100<br>0.0075 | 0.20<br>0.19     | 0.16<br>0.15     | 0.05 | 0.244<br>0.228 | 0.041 | 0.039<br>0.016 |            | 0.01 | 0.01 | 0.004 | 0.028<br>0.012   | 0° |

#### Notes

- 1. Plastic or metal protrusions of 0.15 mm (0.006 inch) maximum per side are not included.
- 2. Plastic or metal protrusions of 0.25 mm (0.01 inch) maximum per side are not included.

| OUTLINE |         |             | EUROPEAN          | ISSUE DATE              |                         |                                    |  |
|---------|---------|-------------|-------------------|-------------------------|-------------------------|------------------------------------|--|
| VERSION | IEC     | JEDEC       | JEITA             |                         | PROJECTION              | 1330E DATE                         |  |
| SOT96-1 | 076E03  | MS-012      |                   |                         |                         | <del>99-12-27</del><br>03-02-18    |  |
|         | VERSION | VERSION IEC | VERSION IEC JEDEC | VERSION IEC JEDEC JEITA | VERSION IEC JEDEC JEITA | VERSION IEC JEDEC JEITA PROJECTION |  |

Fig 22. Package outline SOT96-1 (SO8)

PCA9533\_3 © NXP B.V. 2009. All rights reserved.

**PCA9533 NXP Semiconductors** 

# TSSOP8: plastic thin shrink small outline package; 8 leads; body width 3 mm

SOT505-1



| UNIT | A<br>max. | A <sub>1</sub> | A <sub>2</sub> | A <sub>3</sub> | bp           | С            | D <sup>(1)</sup> | E <sup>(2)</sup> | е    | HE         | L    | Lp         | v   | w   | у   | Z <sup>(1)</sup> | θ        |
|------|-----------|----------------|----------------|----------------|--------------|--------------|------------------|------------------|------|------------|------|------------|-----|-----|-----|------------------|----------|
| mm   | 1.1       | 0.15<br>0.05   | 0.95<br>0.80   | 0.25           | 0.45<br>0.25 | 0.28<br>0.15 | 3.1<br>2.9       | 3.1<br>2.9       | 0.65 | 5.1<br>4.7 | 0.94 | 0.7<br>0.4 | 0.1 | 0.1 | 0.1 | 0.70<br>0.35     | 6°<br>0° |

- 1. Plastic or metal protrusions of 0.15 mm maximum per side are not included.
- 2. Plastic or metal protrusions of 0.25 mm maximum per side are not included.

| OUTLINE  |     | EUROPEAN | ISSUE DATE |            |                                 |
|----------|-----|----------|------------|------------|---------------------------------|
| VERSION  | IEC | JEDEC    | JEITA      | PROJECTION | 1330E DATE                      |
| SOT505-1 |     |          |            |            | <del>99-04-09</del><br>03-02-18 |
|          |     |          |            |            | 03-02-18                        |

Fig 23. Package outline SOT505-1 (TSSOP8)

PCA9533\_3 © NXP B.V. 2009. All rights reserved.

4-bit I<sup>2</sup>C-bus LED dimmer

# 14. Handling information

All input and output pins are protected against ElectroStatic Discharge (ESD) under normal handling. When handling ensure that the appropriate precautions are taken as described in *JESD625-A* or equivalent standards.

# 15. Soldering of SMD packages

This text provides a very brief insight into a complex technology. A more in-depth account of soldering ICs can be found in Application Note *AN10365 "Surface mount reflow soldering description"*.

# 15.1 Introduction to soldering

Soldering is one of the most common methods through which packages are attached to Printed Circuit Boards (PCBs), to form electrical circuits. The soldered joint provides both the mechanical and the electrical connection. There is no single soldering method that is ideal for all IC packages. Wave soldering is often preferred when through-hole and Surface Mount Devices (SMDs) are mixed on one printed wiring board; however, it is not suitable for fine pitch SMDs. Reflow soldering is ideal for the small pitches and high densities that come with increased miniaturization.

# 15.2 Wave and reflow soldering

Wave soldering is a joining technology in which the joints are made by solder coming from a standing wave of liquid solder. The wave soldering process is suitable for the following:

- Through-hole components
- Leaded or leadless SMDs, which are glued to the surface of the printed circuit board

Not all SMDs can be wave soldered. Packages with solder balls, and some leadless packages which have solder lands underneath the body, cannot be wave soldered. Also, leaded SMDs with leads having a pitch smaller than ~0.6 mm cannot be wave soldered, due to an increased probability of bridging.

The reflow soldering process involves applying solder paste to a board, followed by component placement and exposure to a temperature profile. Leaded packages, packages with solder balls, and leadless packages are all reflow solderable.

Key characteristics in both wave and reflow soldering are:

- Board specifications, including the board finish, solder masks and vias
- · Package footprints, including solder thieves and orientation
- · The moisture sensitivity level of the packages
- Package placement
- Inspection and repair
- Lead-free soldering versus SnPb soldering

# 15.3 Wave soldering

Key characteristics in wave soldering are:

4-bit I<sup>2</sup>C-bus LED dimmer

- Process issues, such as application of adhesive and flux, clinching of leads, board transport, the solder wave parameters, and the time during which components are exposed to the wave
- Solder bath specifications, including temperature and impurities

# 15.4 Reflow soldering

Key characteristics in reflow soldering are:

- Lead-free versus SnPb soldering; note that a lead-free reflow process usually leads to higher minimum peak temperatures (see <u>Figure 24</u>) than a SnPb process, thus reducing the process window
- Solder paste printing issues including smearing, release, and adjusting the process window for a mix of large and small components on one board
- Reflow temperature profile; this profile includes preheat, reflow (in which the board is heated to the peak temperature) and cooling down. It is imperative that the peak temperature is high enough for the solder to make reliable solder joints (a solder paste characteristic). In addition, the peak temperature must be low enough that the packages and/or boards are not damaged. The peak temperature of the package depends on package thickness and volume and is classified in accordance with Table 15 and 16

Table 15. SnPb eutectic process (from J-STD-020C)

| Package thickness (mm) | Package reflow temperature (°C) |       |  |  |  |
|------------------------|---------------------------------|-------|--|--|--|
|                        | Volume (mm³)                    |       |  |  |  |
|                        | < 350                           | ≥ 350 |  |  |  |
| < 2.5                  | 235                             | 220   |  |  |  |
| ≥ 2.5                  | 220                             | 220   |  |  |  |

Table 16. Lead-free process (from J-STD-020C)

| Package thickness (mm) | Package reflow temperature (°C) |             |        |  |  |  |  |
|------------------------|---------------------------------|-------------|--------|--|--|--|--|
|                        | Volume (mm³)                    |             |        |  |  |  |  |
|                        | < 350                           | 350 to 2000 | > 2000 |  |  |  |  |
| < 1.6                  | 260                             | 260         | 260    |  |  |  |  |
| 1.6 to 2.5             | 260                             | 250         | 245    |  |  |  |  |
| > 2.5                  | 250                             | 245         | 245    |  |  |  |  |

Moisture sensitivity precautions, as indicated on the packing, must be respected at all times.

Studies have shown that small packages reach higher temperatures during reflow soldering, see Figure 24.

# 4-bit I<sup>2</sup>C-bus LED dimmer



For further information on temperature profiles, refer to Application Note *AN10365* "Surface mount reflow soldering description".

# 16. Abbreviations

Table 17. Abbreviations

| Acronym              | Description                                |
|----------------------|--------------------------------------------|
| ACPI                 | Advanced Configuration and Power Interface |
| CDM                  | Charged Device Model                       |
| DSP                  | Digital Signal Processor                   |
| DUT                  | Device Under Test                          |
| ESD                  | ElectroStatic Discharge                    |
| GPIO                 | General Purpose Input/Output               |
| HBM                  | Human Body Model                           |
| I <sup>2</sup> C-bus | Inter-Integrated Circuit bus               |
| LED                  | Light Emitting Diode                       |
| MCU                  | MicroController Unit                       |
| MM                   | Machine Model                              |
| MPU                  | MicroProcessor Unit                        |
| POR                  | Power-On Reset                             |
| RC                   | Resistor-Capacitor network                 |
| SMBus                | System Management Bus                      |

4-bit I<sup>2</sup>C-bus LED dimmer

# 17. Revision history

# Table 18. Revision history

| Document ID                   | Release date                                                                                                                                                               | Data sheet status                                         | Change notice                                                    | Supersedes              |  |  |  |  |
|-------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------|------------------------------------------------------------------|-------------------------|--|--|--|--|
| PCA9533_3                     | 20090427                                                                                                                                                                   | Product data sheet                                        | -                                                                | PCA9533_2               |  |  |  |  |
| Modifications:                | <ul> <li>The format of this data sheet has been redesigned to comply with the new identity guidelines of<br/>NXP Semiconductors.</li> </ul>                                |                                                           |                                                                  |                         |  |  |  |  |
|                               | <ul> <li>Legal texts ha</li> </ul>                                                                                                                                         | ve been adapted to the new                                | company name where appropri                                      | ate.                    |  |  |  |  |
|                               | • Figure 11 "Wr                                                                                                                                                            | ite to register": changed syn                             | nbol from " $t_{pv}$ " to " $t_{v(Q)}$ "                         |                         |  |  |  |  |
|                               | • Figure 13 "Re                                                                                                                                                            | ad input port register":                                  |                                                                  |                         |  |  |  |  |
|                               | <ul> <li>changed sy</li> </ul>                                                                                                                                             | ymbol from "t <sub>ph</sub> " to "t <sub>h(D)</sub> "     |                                                                  |                         |  |  |  |  |
|                               | <ul> <li>changed sy</li> </ul>                                                                                                                                             | ymbol from "t <sub>ps</sub> " to "t <sub>su(D)</sub> "    |                                                                  |                         |  |  |  |  |
|                               |                                                                                                                                                                            |                                                           | ole body row: changed from "Set<br>PSC1 to dim at maximum freque |                         |  |  |  |  |
|                               |                                                                                                                                                                            | ting values": changed symbor<br>tput current on pin LEDn" | ol/parameter from "I <sub>I/O</sub> , DC outpo                   | ut current on an I/O"   |  |  |  |  |
|                               | Table 13 "Stat                                                                                                                                                             | ic characteristics":                                      |                                                                  |                         |  |  |  |  |
|                               | <ul> <li>descriptive line below table title: phrase "TYP at 3.3 V and 25 °C" is re-written as <u>Table note [1</u> with reference to it at column heading "Typ"</li> </ul> |                                                           |                                                                  |                         |  |  |  |  |
|                               | <ul> <li>sub-section "I/Os": symbol for parameter "input leakage current" changed from "I<sub>L</sub>" to "I<sub>L</sub>"</li> </ul>                                       |                                                           |                                                                  |                         |  |  |  |  |
|                               | Table 14 "Dynamic characteristics":                                                                                                                                        |                                                           |                                                                  |                         |  |  |  |  |
|                               | <ul> <li>symbols t<sub>VD;DAT</sub> (L) and t<sub>VD;DAT</sub> (H) are merged as "t<sub>VD;DAT</sub>"; LOW and HIGH levels n<br/>Conditions</li> </ul>                     |                                                           |                                                                  |                         |  |  |  |  |
|                               | <ul><li>symbol/par</li></ul>                                                                                                                                               | rameter changed from "t <sub>PV</sub> , o                 | Output data valid" to "t <sub>v(Q)</sub> , data o                | output valid time"      |  |  |  |  |
|                               | <ul><li>symbol/par</li></ul>                                                                                                                                               | rameter changed from "t <sub>PS</sub> , I                 | Input data setup time" to " $t_{su(D)}$ , o                      | data input set-up time" |  |  |  |  |
|                               | <ul><li>symbol/par</li></ul>                                                                                                                                               | rameter changed from "t <sub>PH</sub> , I                 | Input data hold time" to " $t_{h(D)}$ , da                       | ta input hold time"     |  |  |  |  |
|                               | <ul> <li>Added solderi</li> </ul>                                                                                                                                          | ng information                                            |                                                                  |                         |  |  |  |  |
|                               | <ul> <li>Added <u>Section</u></li> </ul>                                                                                                                                   | n 16 "Abbreviations"                                      |                                                                  |                         |  |  |  |  |
| PCA9533_2<br>(9397 750 13692) | 20041001                                                                                                                                                                   | Product data sheet                                        | -                                                                | PCA9533_1               |  |  |  |  |
| PCA9533_1<br>(9397 750 12061) | 20030919                                                                                                                                                                   | Product data                                              | ECN 853-2404 30307<br>dated 08 Sep 2003                          | -                       |  |  |  |  |

4-bit I<sup>2</sup>C-bus LED dimmer

# 18. Legal information

#### 18.1 Data sheet status

| Document status[1][2]          | Product status[3] | Definition                                                                            |
|--------------------------------|-------------------|---------------------------------------------------------------------------------------|
| Objective [short] data sheet   | Development       | This document contains data from the objective specification for product development. |
| Preliminary [short] data sheet | Qualification     | This document contains data from the preliminary specification.                       |
| Product [short] data sheet     | Production        | This document contains the product specification.                                     |

- [1] Please consult the most recently issued document before initiating or completing a design.
- [2] The term 'short data sheet' is explained in section "Definitions"
- [3] The product status of device(s) described in this document may have changed since this document was published and may differ in case of multiple devices. The latest product status information is available on the Internet at URL http://www.nxp.com.

#### 18.2 Definitions

Draft — The document is a draft version only. The content is still under internal review and subject to formal approval, which may result in modifications or additions. NXP Semiconductors does not give any representations or warranties as to the accuracy or completeness of information included herein and shall have no liability for the consequences of use of such information.

Short data sheet — A short data sheet is an extract from a full data sheet with the same product type number(s) and title. A short data sheet is intended for quick reference only and should not be relied upon to contain detailed and full information. For detailed and full information see the relevant full data sheet, which is available on request via the local NXP Semiconductors sales office. In case of any inconsistency or conflict with the short data sheet, the full data sheet shall prevail.

# 18.3 Disclaimers

**General** — Information in this document is believed to be accurate and reliable. However, NXP Semiconductors does not give any representations or warranties, expressed or implied, as to the accuracy or completeness of such information and shall have no liability for the consequences of use of such information.

Right to make changes — NXP Semiconductors reserves the right to make changes to information published in this document, including without limitation specifications and product descriptions, at any time and without notice. This document supersedes and replaces all information supplied prior to the publication hereof.

Suitability for use — NXP Semiconductors products are not designed, authorized or warranted to be suitable for use in medical, military, aircraft, space or life support equipment, nor in applications where failure or malfunction of an NXP Semiconductors product can reasonably be expected to result in personal injury, death or severe property or environmental

damage. NXP Semiconductors accepts no liability for inclusion and/or use of NXP Semiconductors products in such equipment or applications and therefore such inclusion and/or use is at the customer's own risk.

**Applications** — Applications that are described herein for any of these products are for illustrative purposes only. NXP Semiconductors makes no representation or warranty that such applications will be suitable for the specified use without further testing or modification.

Limiting values — Stress above one or more limiting values (as defined in the Absolute Maximum Ratings System of IEC 60134) may cause permanent damage to the device. Limiting values are stress ratings only and operation of the device at these or any other conditions above those given in the Characteristics sections of this document is not implied. Exposure to limiting values for extended periods may affect device reliability.

Terms and conditions of sale — NXP Semiconductors products are sold subject to the general terms and conditions of commercial sale, as published at <a href="http://www.nxp.com/profile/terms">http://www.nxp.com/profile/terms</a>, including those pertaining to warranty, intellectual property rights infringement and limitation of liability, unless explicitly otherwise agreed to in writing by NXP Semiconductors. In case of any inconsistency or conflict between information in this document and such terms and conditions, the latter will prevail.

**No offer to sell or license** — Nothing in this document may be interpreted or construed as an offer to sell products that is open for acceptance or the grant, conveyance or implication of any license under any copyrights, patents or other industrial or intellectual property rights.

**Export control** — This document as well as the item(s) described herein may be subject to export control regulations. Export might require a prior authorization from national authorities.

# 18.4 Trademarks

Notice: All referenced brands, product names, service names and trademarks are the property of their respective owners.

I<sup>2</sup>C-bus — logo is a trademark of NXP B.V.

## 19. Contact information

For more information, please visit: http://www.nxp.com

For sales office addresses, please send an email to: salesaddresses@nxp.com

PCA9533\_3 © NXP B.V. 2009. All rights reserved.

**PCA9533 NXP Semiconductors** 

# 4-bit I<sup>2</sup>C-bus LED dimmer

# 20. Contents

| 1              | General description                                              |
|----------------|------------------------------------------------------------------|
| 2              | Features                                                         |
| 3              | Ordering information 2                                           |
| 3.1            | Ordering options                                                 |
| 4              | Block diagram 3                                                  |
| 5              | Pinning information 3                                            |
| 5.1            | Pinning                                                          |
| 5.2            | Pin description                                                  |
| 6              | Functional description 4                                         |
| 6.1            | Device address 4                                                 |
| 6.2            | Control register 4                                               |
| 6.2.1          | Control register definition 5                                    |
| 6.3            | Register descriptions 5                                          |
| 6.3.1          | INPUT - Input register                                           |
| 6.3.2          | PCS0 - Frequency Prescaler 0 5                                   |
| 6.3.3<br>6.3.4 | PWM0 - Pulse Width Modulation 0 5 PCS1 - Frequency Prescaler 1 6 |
| 6.3.5          | PWM1 - Pulse Width Modulation 1                                  |
| 6.3.6          | LS0 - LED selector 6                                             |
| 6.4            | Pins used as GPIOs                                               |
| 6.5            | Power-on reset                                                   |
| 7              | Characteristics of the I <sup>2</sup> C-bus                      |
| 7.1            | Bit transfer                                                     |
| 7.1.1          | START and STOP conditions 8                                      |
| 7.2            | System configuration 8                                           |
| 7.3            | Acknowledge 9                                                    |
| 7.4            | Bus transactions                                                 |
| 8              | Application design-in information 11                             |
| 8.1            | Minimizing I <sub>DD</sub> when the I/Os are used to             |
|                | control LEDs11                                                   |
| 8.2            | Programming example                                              |
| 9              | Limiting values                                                  |
| 10             | Static characteristics                                           |
| 11             | Dynamic characteristics 15                                       |
| 12             | Test information                                                 |
| 13             | Package outline                                                  |
| 14             | Handling information                                             |
| 15             | Soldering of SMD packages 19                                     |
| 15.1           | Introduction to soldering 19                                     |
| 15.2           | Wave and reflow soldering 19                                     |
| 15.3           | Wave soldering                                                   |
| 15.4           | Reflow soldering 20                                              |
| 16             | Abbreviations                                                    |
| 17             | Revision history                                                 |

| 18   | Legal information   | 23 |
|------|---------------------|----|
| 18.1 | Data sheet status   | 23 |
| 18.2 | Definitions         | 23 |
| 18.3 | Disclaimers         | 23 |
| 18.4 | Trademarks          | 23 |
| 19   | Contact information | 23 |
| 20   | Contents            | 24 |

Please be aware that important notices concerning this document and the product(s) described herein, have been included in section 'Legal information'.





© NXP B.V. 2009.

All rights reserved.

For more information, please visit: http://www.nxp.com For sales office addresses, please send an email to: salesaddresses@nxp.com

Date of release: 27 April 2009 Document identifier: PCA9533\_3