Bidirectional high-side power switch for charger and USB-OTG applicationsRev. 2.0 — 17 May 2023Product data sheet

## **1** General description

The NX5P3001 is an advanced bidirectional power switch and ESD-protection device for combined USB-OTG and charger port applications. It includes undervoltage lockout, overvoltage lockout and overtemperature protection circuits designed to automatically isolate the power switch terminals when a fault condition occurs.

The device features two power switch input/output terminals (VBUSI and VBUSO), an open-drain acknowledge output (ACK), an enable input which includes logic level translation (EN) and low capacitance Transient Voltage Suppression (TVS) type ESD-clamps for USB data and ID pins.

When EN is set HIGH the device enters a low-power mode, disabling all protection circuits. When used in combined charger and USB-OTG applications the 30 V tolerant VBUSI switch terminal is used as the supply and switch input when charging, for USB-OTG the VBUSO switch terminal is used as the supply and switch input.

Designed for operation from 3.2 V to 6.35 V, it is used in battery charging and power domain isolation applications to reduce power dissipation and extend battery life.

## 2 Features and benefits

- 30 V tolerant VBUSI supply pin
- Wide supply voltage range from 3.2 V to 6.35 V
- Automatic switch operation for charging within the supply range
- I<sub>SW</sub> maximum 3 A continuous current
- Low ON resistance: 62 m $\Omega$  (typical) at a supply voltage of 5.0 V
- 1.8 V control logic input to open the switch
- Soft start turn-on slew rate
- Protection circuitry
  - Overtemperature protection
  - Overvoltage lockout
  - Undervoltage lockout
- ESD protection:
  - HBM ANSI/ESDA/JEDEC JS-001 Class 2 exceeds 2 kV
  - CDM AEC standard Q100-01 (JESD22-C101E)
  - IEC61000-4-2 contact discharge exceeds 8 kV for pins VBUSI, D-, D+ and ID
- Specified from -40 °C to +85 °C

## **3** Applications

- Smart and feature phones
- Tablets, eBooks



### 4 Ordering information

#### Table 1. Ordering information

| Type number | Package           | ackage |                                                                                                        |          |  |  |  |  |  |  |
|-------------|-------------------|--------|--------------------------------------------------------------------------------------------------------|----------|--|--|--|--|--|--|
|             | Temperature range | Name   | Description                                                                                            | Version  |  |  |  |  |  |  |
| NX5P3001UK  | -40 °C to +85 °C  |        | wafer level chip-scale package, 12 bumps;<br>body 1.36 × 1.66 × 0.51 mm (Backside Coating<br>included) | NX5P3001 |  |  |  |  |  |  |

### 5 Marking

| Table 2. Marking codes |              |  |  |  |  |
|------------------------|--------------|--|--|--|--|
| Type number            | Marking code |  |  |  |  |
| NX5P3001UK             | X05P3        |  |  |  |  |

## 6 Functional diagram



## 7 Pinning information

### 7.1 Pinning



### 7.2 Pin description

### Table 3. Pin description

| Symbol | Pin        | Description                                         |
|--------|------------|-----------------------------------------------------|
| VBUSO  | A3, B2, B3 | VBUSO (output/input supply)                         |
| VBUSI  | A1, A2, B1 | VBUSI (input supply/output)                         |
| АСК    | C1         | acknowledge condition indicator (open-drain output) |
| GND    | C2         | ground (0 V)                                        |
| EN     | C3         | enable input (active LOW)                           |
| D-     | D1         | ESD-protection I/O                                  |
| D+     | D2         | ESD-protection I/O                                  |
| ID     | D3         | ESD-protection I/O                                  |

### 8 Functional description

| Tuble - |                        |         |     |                                         |  |  |  |  |  |  |
|---------|------------------------|---------|-----|-----------------------------------------|--|--|--|--|--|--|
| EN      | VBUSI                  | VBUSO   | ACK | Operation mode                          |  |  |  |  |  |  |
| L       | < 3.2 V                | < 3.2 V | Z   | undervoltage lockout; switch open       |  |  |  |  |  |  |
| L       | 3.2 V < VBUSI < 6.35 V | < 3.2 V | Z   | enabled; switch closed; charging mode   |  |  |  |  |  |  |
| L       | < 3.2 V                | > 3.2 V | Z   | enabled; switch closed; OTG mode        |  |  |  |  |  |  |
| L       | Х                      | X       | 0   | overtemperature protection; switch open |  |  |  |  |  |  |
| L       | > 6.35 V               | X       | 0   | overvoltage lockout; switch open        |  |  |  |  |  |  |
| Н       | Х                      | X       | Z   | disable; switch open                    |  |  |  |  |  |  |

Table 4. Function table<sup>[1]</sup>

[1] H = HIGH voltage level; L = LOW voltage level, Z = high-impedance OFF-state.

### 8.1 EN-input

A HIGH on EN disables the N-channel MOSFET and all protection circuits putting the device into a low-power mode. A LOW on EN enables the protection circuits and then the N-channel MOSFET.

### 8.2 Undervoltage lockout

When  $\overline{EN}$  is LOW and VBUSI and VBUSO < 3.2 V, the UnderVoltage LockOut (UVLO) circuits disable the Nchannel MOSFET. Once VBUSI or VBUSO > 3.3 V and no other protection circuits are active, the state of the Nchannel MOSFET is controlled by the  $\overline{EN}$  pin.

### 8.3 Overvoltage lockout

When  $\overline{EN}$  is LOW and VBUSI > 6.35 V, the OverVoltage LockOut (OVLO) circuit disables the N-channel MOSFET and sets the ACK output LOW. Once VBUSI < 6.25 V and no other protection circuits are active, ACK is set high impedance and the state of the N-channel MOSFET is controlled by the  $\overline{EN}$  pin.

### 8.4 Overtemperature protection

When EN is LOW and the device temperature exceeds 125 °C the overtemperature protection (OTP) circuit disables the N-channel MOSFET and set the ACK output LOW. Once the device temperature decreases to below 115 °C and no other protection circuits are active, ACK is set high impedance and the state of the N-channel MOSFET is controlled by the EN pin.

### 8.5 ACK output

The ACK output is an open-drain output that requires an external pull-up resistor. If OVLO or OTP circuits are activated the ACK output is set LOW to indicate that a fault has occurred. The ACK output will return to high impedance state automatically once the fault condition is removed or EN is HIGH.

### 9 Application diagram

The NX5P3001 typically connects a USB port in a portable, battery operated device. The ACK signal requires an additional external pull-up resistor which should be connected to a supply voltage matching the logic input pin supply level it is connected to.

Product data sheet

### Bidirectional high-side power switch for charger and USB-OTG applications



#### **Limiting values** 10

### Table 5. Limiting values

In accordance with the Absolute Maximum Rating System (IEC 60134). Voltages are referenced to GND (ground = 0 V).

| Symbol              | Parameter                       | Conditions                            |     | Min  | Max   | Unit |
|---------------------|---------------------------------|---------------------------------------|-----|------|-------|------|
| VI                  | input voltage                   | VBUSI                                 | [1] | -0.5 | +32   | V    |
|                     |                                 | VBUSO                                 | [1] | -0.5 | +6.75 | V    |
|                     |                                 | EN                                    | [2] | -0.5 | +6.0  | V    |
|                     |                                 | D-, D+, ID                            | [1] | -0.5 | +6.0  | V    |
| Vo                  | output voltage                  | ACK                                   |     | -0.5 | +6.0  | V    |
| I <sub>IK</sub>     | input clamping current          | <u>EN</u> : V <sub>I</sub> < -0.5 V   |     | -50  | -     | mA   |
| I <sub>SK</sub>     | switch clamping current         | VBUSI; VBUSO; V <sub>I</sub> < -0.5 V |     | -50  | -     | mA   |
| I <sub>SW</sub>     | switch current                  | T <sub>amb</sub> = 85 °C              |     | -    | 3     | A    |
| T <sub>j(max)</sub> | maximum junction<br>temperature |                                       |     | -40  | +125  | °C   |
| T <sub>stg</sub>    | storage temperature             |                                       |     | -65  | +150  | °C   |
| P <sub>tot</sub>    | total power dissipation         | T <sub>amb</sub> = -40 °C to +85 °C   |     |      |       |      |
|                     |                                 | WLCSP12 package                       | [3] |      | 1.44  | W    |

The minimum and maximum switch voltage ratings may be exceeded if the switch clamping current rating is observed. [1]

[2] [3] The minimum input voltage rating may be exceeded if the input current rating is observed.

For WLCSP12 package: Ptot derates linearly with 13.7 mW/K above 20 °C.

#### **Recommended operating conditions** 11

#### Table 6. Recommended operating conditions

| Symbol | Parameter     | Conditions | Min | Мах | Unit |
|--------|---------------|------------|-----|-----|------|
| VI     | input voltage | VBUSI      | 3.0 | 30  | V    |
|        |               | VBUSO      | 3.0 | 5.5 | V    |
|        |               | EN         | 0   | 5.5 | V    |

#### Table 6. Recommended operating conditions...continued

| Symbol           | Parameter            | Conditions | Min | Мах | Unit |
|------------------|----------------------|------------|-----|-----|------|
| V <sub>I/O</sub> | input/output voltage | D-, D+, ID | 0   | 5.5 | V    |
| T <sub>amb</sub> | ambient temperature  |            | -40 | +85 | °C   |

### **12** Thermal characteristics

#### Table 7. Thermal characteristics

| Symbol               | Parameter                                   | Conditions |        | Тур | Unit |
|----------------------|---------------------------------------------|------------|--------|-----|------|
| R <sub>th(j-a)</sub> | thermal resistance from junction to ambient |            | [1][2] | 73  | K/W  |

[1] The overall Rth(j-a) can vary depending on the board layout. To minimize the effective Rth(j-a), all pins must have a solid connection to larger Cu layer areas e.g. to the power and ground layer. In multi-layer PCB applications, the second layer should be used to create a large heat spreader area right below the device. If this layer is either ground or power, it should be connected with several vias to the top layer connecting to the device ground or supply. Try not to use any solder-stop varnish under the chip.

[2] Please rely on the measurement data given for a rough estimation of the Rth(j-a) in your application. The actual Rth(j-a) value may vary in applications using different layer stacks and layouts

### 13 Static characteristics

### Table 8. Static characteristics

 $V_{I(VBUSx)}$  = 4.0 V to 5.5 V<sup>[1]</sup>; unless otherwise specified; Voltages are referenced to GND (ground = 0 V).

| Symbol                 | Parameter                                     | Conditions                                                                                  |     | Т    | amb = 25           | 5 °C | T <sub>amb</sub> = -40 ° | C to +85 °C | Unit |
|------------------------|-----------------------------------------------|---------------------------------------------------------------------------------------------|-----|------|--------------------|------|--------------------------|-------------|------|
|                        |                                               |                                                                                             |     | Min  | Typ <sup>[2]</sup> | Мах  | Min                      | Max         |      |
| V <sub>IH</sub>        | HIGH-level input voltage                      | EN                                                                                          |     | 1.2  | -                  | -    | 1.2                      | -           | V    |
| V <sub>IL</sub>        | LOW-level input voltage                       | EN                                                                                          |     | -    | -                  | 0.4  | -                        | 0.4         | V    |
| V <sub>OL</sub>        | LOW-level output voltage                      | ACK; I <sub>O</sub> = 8 mA                                                                  |     | -    | -                  | 0.5  | -                        | 0.5         | V    |
| R <sub>pu</sub>        | pull-up resistance                            | ACK                                                                                         |     | 10   | -                  | 200  | 10                       | 200         | kΩ   |
| V <sub>pu</sub>        | pull-up voltage                               | ACK                                                                                         |     | 1.65 | -                  | 5.5  | 1.65                     | 5.5         | V    |
| I <sub>GND</sub>       | ground current                                | EN = LOW; I <sub>O</sub> = 0 A; see<br>Figure 6 to Figure 11                                |     | -    | 280                | -    | -                        | 400         | μA   |
|                        |                                               | EN = HIGH; I <sub>O</sub> = 0 A; see<br>Figure 6 to Figure 11                               |     |      | 8                  |      |                          | 16          | μA   |
| $I_{S(OFF)}$           | OFF-state<br>leakage current                  | $V_{I(VBUSI)} = 5.5 V; V_{I(VBUSO)} = 0 V to 5 V; see Figure 12$                            | [3] | -    | 0.1                | -    | -                        | 6.5         | μA   |
|                        |                                               | V <sub>I(VBUSO)</sub> = 5.5 V; V <sub>I(VBUSI)</sub> =<br>0 V to 30 V; see <u>Figure 13</u> | [4] | -    | 0.1                | -    | -                        | 8.5         | μA   |
| V <sub>UVLO</sub>      | undervoltage<br>lockout voltage               | VBUSI; VBUSO; EN = LOW                                                                      |     | 3.0  | 3.2                | 3.4  | 3.0                      | 3.4         | V    |
| V <sub>hys(UVLO)</sub> | undervoltage<br>lockout hysteresis<br>voltage | VBUSI; VBUSO; EN = LOW                                                                      |     | -    | 100                | -    | -                        | -           | mV   |
| V <sub>OVLO</sub>      | overvoltage<br>lockout voltage                | VBUSI; EN = LOW                                                                             |     | 6.1  | 6.35               | 6.8  | 6.1                      | 6.8         | V    |

### Table 8. Static characteristics...continued

 $V_{I(VBUSx)}$  = 4.0 V to 5.5 V<sup>[1]</sup>; unless otherwise specified; Voltages are referenced to GND (ground = 0 V).

| Symbol                 | Parameter                                    | Conditions                                |     | T <sub>amb</sub> = 25 °C |                    |     | T <sub>amb</sub> = -40 °C | Unit |    |
|------------------------|----------------------------------------------|-------------------------------------------|-----|--------------------------|--------------------|-----|---------------------------|------|----|
|                        |                                              |                                           |     | Min                      | Typ <sup>[2]</sup> | Max | Min                       | Мах  |    |
| V <sub>hys(OVLO)</sub> | overvoltage<br>lockout hysteresis<br>voltage | VBUSI; EN = LOW                           |     | -                        | 100                | -   | -                         | -    | mV |
| C <sub>I/O</sub>       | input/output<br>capacitance                  | D-; D+; ID; V <sub>I(VBUSx)</sub> = 5.5 V | [1] | -                        | 3                  | -   | -                         | -    | pF |
| CI                     | input capacitance                            | EN                                        |     | -                        | 3                  | -   | -                         | -    | pF |
| C <sub>S(ON)</sub>     | ON-state<br>capacitance                      | VBUSI; VBUSO                              |     | -                        | -                  | 0.5 | -                         | 0.5  | nF |

VBUSx is the supply voltage associated with the input, either VBUSI or VBUSO. All typical values are measured at  $V_{I(VBUSx)} = 5.0$  V unless otherwise specified. Typical value is measured at  $V_{I(VBUSO)} = 0$  V. Typical value is measured at  $V_{I(VBUSI)} = 0$  V.

[1] [2] [3] [4]

### 13.1 Graphs



### Bidirectional high-side power switch for charger and USB-OTG applications



### Bidirectional high-side power switch for charger and USB-OTG applications



### Bidirectional high-side power switch for charger and USB-OTG applications



### Bidirectional high-side power switch for charger and USB-OTG applications



### 13.2 ON resistance

#### Table 9. ON resistance

At recommended operating conditions; voltages are referenced to GND (ground = 0 V)

| Symbol          | Parameter     | Conditions                                                            | T <sub>amb</sub> = 25 °C |     | T <sub>amb</sub> = -40 ° | Unit |     |     |    |
|-----------------|---------------|-----------------------------------------------------------------------|--------------------------|-----|--------------------------|------|-----|-----|----|
|                 |               |                                                                       |                          | Min | Тур                      | Мах  | Min | Мах |    |
| R <sub>ON</sub> | ON resistance | V <sub>I(VBUSx)</sub> = 4.0 V to 5.5 V; see<br>Figure 14 to Figure 18 | [1]                      |     |                          |      |     |     |    |
|                 |               | I <sub>LOAD</sub> = 200 mA                                            |                          | -   | 62                       | -    | 40  | 100 | mΩ |
|                 |               | I <sub>LOAD</sub> = 1.5 A                                             |                          | -   | 62                       | -    | 40  | 100 | mΩ |

[1] VBUSx is the supply voltage associated with the input, either VBUSI or VBUSO.

### 13.3 ON resistance test circuit and graphs



### Bidirectional high-side power switch for charger and USB-OTG applications



### Bidirectional high-side power switch for charger and USB-OTG applications



## **14** Dynamic characteristics

### Table 10. Dynamic characteristics

At recommended operating conditions; voltages are referenced to GND (ground = 0 V); for test circuit see Figure 20.

| Symbol          | Parameter   | Conditions                                                    | Ta  | <sub>mb</sub> = 25 | °C  | T <sub>amb</sub> = -40 °C | Unit |  |
|-----------------|-------------|---------------------------------------------------------------|-----|--------------------|-----|---------------------------|------|--|
|                 |             |                                                               | Min | Тур                | Мах | Min                       | Мах  |  |
| t <sub>en</sub> | enable time | EN to VBUSO; see Figure 19         and Figure 21 to Figure 24 |     |                    |     |                           |      |  |

#### Table 10. Dynamic characteristics...continued

At recommended operating conditions; voltages are referenced to GND (ground = 0 V); for test circuit see Figure 20.

| Symbol           | Parameter                   | Conditions                                                                    | T,  | T <sub>amb</sub> = 25 °C |     | T <sub>amb</sub> = -40 °C | C to +85 °C | Unit |
|------------------|-----------------------------|-------------------------------------------------------------------------------|-----|--------------------------|-----|---------------------------|-------------|------|
|                  |                             |                                                                               | Min | Тур                      | Max | Min                       | Max         |      |
|                  |                             | V <sub>I(VBUSI)</sub> = 4.0 V                                                 | -   | 500                      | -   | 210                       | -           | μs   |
|                  |                             | V <sub>I(VBUSI)</sub> = 5.5 V                                                 | -   | 500                      | -   | 200                       | -           | μs   |
|                  |                             | EN to VBUSI; see Figure 19         and Figure 21         to Figure 24         |     |                          |     |                           |             |      |
|                  |                             | V <sub>I(VBUSO)</sub> = 4.0 V                                                 | -   | 500                      | -   | 310                       | -           | μs   |
|                  |                             | V <sub>I(VBUSO)</sub> = 5.5 V                                                 | -   | 500                      | -   | 290                       | -           | μs   |
| t <sub>dis</sub> | disable time                | EN to VBUSO; see Figure 19and Figure 25 to Figure 28                          |     |                          |     |                           |             |      |
|                  |                             | V <sub>I(VBUSI)</sub> = 4.0 V                                                 | -   | 1.6                      | -   | -                         | -           | ms   |
|                  |                             | V <sub>I(VBUSI)</sub> = 5.5 V                                                 | -   | 1.6                      | -   | -                         | -           | ms   |
|                  |                             | EN to VBUSI; see <u>Figure 19</u><br>and <u>Figure 25</u> to <u>Figure 28</u> |     |                          |     |                           |             |      |
|                  |                             | V <sub>I(VBUSO)</sub> = 4.0 V                                                 | -   | 1.6                      | -   | -                         | -           | ms   |
|                  |                             | V <sub>I(VBUSO)</sub> = 5.5 V                                                 | -   | 1.6                      | -   | -                         | -           | ms   |
| t <sub>on</sub>  | turn-on time                | EN to VBUSO; see Figure 19                                                    |     |                          |     |                           |             |      |
|                  |                             | V <sub>I(VBUSI)</sub> = 4.0 V                                                 | -   | 1500                     | -   | 880                       | -           | μs   |
|                  |                             | V <sub>I(VBUSI)</sub> = 5.5 V                                                 | -   | 1600                     | -   | 920                       | -           | μs   |
|                  |                             | EN to VBUSI; see Figure 19                                                    |     |                          |     |                           |             |      |
|                  |                             | V <sub>I(VBUSO)</sub> = 4.0 V                                                 | -   | 1500                     | -   | 820                       | -           | μs   |
|                  |                             | V <sub>I(VBUSO)</sub> = 5.5 V                                                 | -   | 1700                     | -   | 880                       | -           | μs   |
| t <sub>off</sub> | turn-off time               | EN to VBUSO; see Figure 19                                                    |     |                          |     |                           |             |      |
|                  |                             | V <sub>I(VBUSI)</sub> = 4.0 V                                                 | -   | 34.6                     | -   | -                         | -           | ms   |
|                  |                             | V <sub>I(VBUSI)</sub> = 5.5 V                                                 | -   | 34.6                     | -   | -                         | -           | ms   |
|                  |                             | EN to VBUSI; see Figure 19                                                    |     |                          |     |                           |             |      |
|                  |                             | $V_{I(VBUSO)} = 4.0 V$                                                        | -   | 34.6                     | -   | -                         | -           | ms   |
|                  |                             | $V_{I(VBUSO)}$ = 5.5 V                                                        | -   | 34.6                     | -   | -                         | -           | ms   |
| t <sub>TLH</sub> | TLH LOW to                  | VBUSO; see Figure 19                                                          |     |                          |     |                           |             |      |
|                  | HIGH output transition time | $V_{I(VBUSI)} = 4.0 V$                                                        | -   | 1000                     | -   | 670                       | -           | μs   |
|                  |                             | $V_{I(VBUSI)} = 5.5 V$                                                        | -   | 1100                     | -   | 720                       | -           | μs   |
|                  |                             | VBUSI; see <u>Figure 19</u>                                                   |     |                          |     |                           |             |      |
|                  |                             | $V_{I(VBUSO)} = 4.0 V$                                                        | -   | 1000                     | -   | 510                       | -           | μs   |
|                  |                             | V <sub>I(VBUSO)</sub> = 5.5 V                                                 | -   | 1200                     | -   | 590                       | -           | μs   |
| t <sub>THL</sub> | HIGH to                     | VBUSO; see Figure 19                                                          |     |                          |     |                           |             |      |
|                  | LOW output transition time  | V <sub>I(VBUSI)</sub> = 4.0 V                                                 | -   | 33.0                     | -   | -                         | -           | ms   |
|                  |                             | V <sub>I(VBUSI)</sub> = 5.5 V                                                 | -   | 33.0                     | -   | -                         | -           | ms   |

#### Table 10. Dynamic characteristics...continued

At recommended operating conditions; voltages are referenced to GND (ground = 0 V); for test circuit see Figure 20.

| Symbol | Parameter | Conditions                    |  | T <sub>amb</sub> = 25 °C |      | T <sub>amb</sub> = -40 °C to +85 °C |     | Unit |    |
|--------|-----------|-------------------------------|--|--------------------------|------|-------------------------------------|-----|------|----|
|        |           |                               |  | Min                      | Тур  | Мах                                 | Min | Мах  |    |
|        |           | VBUSI; see Figure 19          |  |                          |      |                                     |     |      |    |
|        |           | V <sub>I(VBUSO)</sub> = 4.0 V |  | -                        | 33.0 | -                                   | -   | -    | ms |
|        |           | V <sub>I(VBUSO)</sub> = 5.5 V |  | -                        | 33.0 | -                                   | -   | -    | ms |

### 14.1 Waveforms and test circuit



### Figure 19. Switching times

#### Table 11. Measurement points

| Supply voltage | EN Input               | Output                |                       |
|----------------|------------------------|-----------------------|-----------------------|
| VBUSx          | V <sub>M</sub>         | V <sub>X</sub>        | V <sub>Y</sub>        |
| 4.0 V to 5.5 V | $0.5 \times V_{I(EN)}$ | 0.1 × V <sub>OH</sub> | 0.9 × V <sub>OH</sub> |



### Bidirectional high-side power switch for charger and USB-OTG applications







### Bidirectional high-side power switch for charger and USB-OTG applications



NX5P3001

© 2023 NXP B.V. All rights reserved.

### Bidirectional high-side power switch for charger and USB-OTG applications



Bidirectional high-side power switch for charger and USB-OTG applications

### 15 Package outline



Figure 29. Package outline WLCSP12 package

### **16** Abbreviations

| Table 13. Abbrev | viations                                          |
|------------------|---------------------------------------------------|
| Acronym          | Description                                       |
| CDM              | Charged Device Model                              |
| DUT              | Device Under Test                                 |
| ESD              | ElectroStatic Discharge                           |
| НВМ              | Human Body Model                                  |
| MOSFET           | Metal-Oxide Semiconductor Field Effect Transistor |
| OTP              | OverTemperature Protection                        |
| USB-OTG          | Universal Serial Bus On-The-Go                    |
| UVLO             | UnderVoltage LockOut                              |
| OVLO             | OverVoltage LockOut                               |

## 17 Revision history

| Table 14. Revision | n history     |                         |                    |              |
|--------------------|---------------|-------------------------|--------------------|--------------|
| Document ID        | Release date  | Data sheet status       | Change notice      | Supersedes   |
| NX5P3001 v.2       | 20230517      | Product data sheet      | -                  | NX5P3001 v.1 |
| Modifications:     | Updated packa | age outline max/nom/mir | dimensions for 'b' |              |
| NX5P3001 v.1       | 20130911      | Product data sheet      | -                  | -            |

#### Legal information 18

### 18.1 Data sheet status

| Document status <sup>[1][2]</sup> | Product status <sup>[3]</sup> | Definition                                                                            |
|-----------------------------------|-------------------------------|---------------------------------------------------------------------------------------|
| Objective [short] data sheet      | Development                   | This document contains data from the objective specification for product development. |
| Preliminary [short] data sheet    | Qualification                 | This document contains data from the preliminary specification.                       |
| Product [short] data sheet        | Production                    | This document contains the product specification.                                     |

Please consult the most recently issued document before initiating or completing a design. [1]

The term 'short data sheet' is explained in section "Definitions". [2]

The product status of device(s) described in this document may have changed since this document was published and may differ in case of multiple devices. The latest product status information is available on the Internet at URL <a href="http://www.nxp.com">http://www.nxp.com</a>. [3]

### **18.2 Definitions**

Draft - A draft status on a document indicates that the content is still under internal review and subject to formal approval, which may result in modifications or additions. NXP Semiconductors does not give any representations or warranties as to the accuracy or completeness of information included in a draft version of a document and shall have no liability for the consequences of use of such information.

Short data sheet — A short data sheet is an extract from a full data sheet with the same product type number(s) and title. A short data sheet is intended for quick reference only and should not be relied upon to contain detailed and full information. For detailed and full information see the relevant full data sheet, which is available on request via the local NXP Semiconductors sales office. In case of any inconsistency or conflict with the short data sheet, the full data sheet shall prevail.

Product specification - The information and data provided in a Product data sheet shall define the specification of the product as agreed between NXP Semiconductors and its customer, unless NXP Semiconductors and customer have explicitly agreed otherwise in writing. In no event however, shall an agreement be valid in which the NXP Semiconductors product is deemed to offer functions and qualities beyond those described in the Product data sheet.

### 18.3 Disclaimers

Limited warranty and liability — Information in this document is believed to be accurate and reliable. However, NXP Semiconductors does not give any representations or warranties, expressed or implied, as to the accuracy or completeness of such information and shall have no liability for the consequences of use of such information. NXP Semiconductors takes no responsibility for the content in this document if provided by an information source outside of NXP Semiconductors

In no event shall NXP Semiconductors be liable for any indirect, incidental, punitive, special or consequential damages (including - without limitation lost profits, lost savings, business interruption, costs related to the removal or replacement of any products or rework charges) whether or not such damages are based on tort (including negligence), warranty, breach of contract or any other legal theory.

Notwithstanding any damages that customer might incur for any reason whatsoever, NXP Semiconductors' aggregate and cumulative liability towards customer for the products described herein shall be limited in accordance with the Terms and conditions of commercial sale of NXP Semiconductors

**Right to make changes** — NXP Semiconductors reserves the right to make changes to information published in this document, including without limitation specifications and product descriptions, at any time and without notice. This document supersedes and replaces all information supplied prior to the publication hereof.

Suitability for use - NXP Semiconductors products are not designed, authorized or warranted to be suitable for use in life support, life-critical or safety-critical systems or equipment, nor in applications where failure or malfunction of an NXP Semiconductors product can reasonably be expected to result in personal injury, death or severe property or environmental damage. NXP Semiconductors and its suppliers accept no liability for inclusion and/or use of NXP Semiconductors products in such equipment or applications and therefore such inclusion and/or use is at the customer's own risk

Applications — Applications that are described herein for any of these products are for illustrative purposes only. NXP Semiconductors makes no representation or warranty that such applications will be suitable for the specified use without further testing or modification.

Customers are responsible for the design and operation of their applications and products using NXP Semiconductors products, and NXP Semiconductors accepts no liability for any assistance with applications or customer product design. It is customer's sole responsibility to determine whether the NXP Semiconductors product is suitable and fit for the customer's applications and products planned, as well as for the planned application and use of customer's third party customer(s). Customers should provide appropriate design and operating safeguards to minimize the risks associated with their applications and products.

NXP Semiconductors does not accept any liability related to any default, damage, costs or problem which is based on any weakness or default in the customer's applications or products, or the application or use by customer's third party customer(s). Customer is responsible for doing all necessary testing for the customer's applications and products using NXP Semiconductors products in order to avoid a default of the applications and the products or of the application or use by customer's third party customer(s). NXP does not accept any liability in this respect.

Limiting values — Stress above one or more limiting values (as defined in the Absolute Maximum Ratings System of IEC 60134) will cause permanent damage to the device. Limiting values are stress ratings only and (proper) operation of the device at these or any other conditions above those given in the Recommended operating conditions section (if present) or the Characteristics sections of this document is not warranted. Constant or repeated exposure to limiting values will permanently and irreversibly affect the quality and reliability of the device.

Terms and conditions of commercial sale - NXP Semiconductors products are sold subject to the general terms and conditions of commercial sale, as published at http://www.nxp.com/profile/terms, unless otherwise agreed in a valid written individual agreement. In case an individual agreement is concluded only the terms and conditions of the respective agreement shall apply. NXP Semiconductors hereby expressly objects to applying the customer's general terms and conditions with regard to the purchase of NXP Semiconductors products by customer.

No offer to sell or license - Nothing in this document may be interpreted or construed as an offer to sell products that is open for acceptance or the grant, conveyance or implication of any license under any copyrights, patents or other industrial or intellectual property rights.

Product data sheet

#### Bidirectional high-side power switch for charger and USB-OTG applications

**Quick reference data** — The Quick reference data is an extract of the product data given in the Limiting values and Characteristics sections of this document, and as such is not complete, exhaustive or legally binding.

**Export control** — This document as well as the item(s) described herein may be subject to export control regulations. Export might require a prior authorization from competent authorities.

Suitability for use in non-automotive qualified products — Unless this data sheet expressly states that this specific NXP Semiconductors product is automotive qualified, the product is not suitable for automotive use. It is neither qualified nor tested in accordance with automotive testing or application requirements. NXP Semiconductors accepts no liability for inclusion and/or use of non-automotive qualified products in automotive equipment or applications.

In the event that customer uses the product for design-in and use in automotive applications to automotive specifications and standards, customer (a) shall use the product without NXP Semiconductors' warranty of the product for such automotive applications, use and specifications, and (b) whenever customer uses the product for automotive applications beyond NXP Semiconductors' specifications such use shall be solely at customer's own risk, and (c) customer fully indemnifies NXP Semiconductors for any liability, damages or failed product claims resulting from customer design and use of the product for automotive applications beyond NXP Semiconductors' standard warranty and NXP Semiconductors' product specifications.

**Translations** — A non-English (translated) version of a document, including the legal information in that document, is for reference only. The English version shall prevail in case of any discrepancy between the translated and English versions.

Security — Customer understands that all NXP products may be subject to unidentified vulnerabilities or may support established security standards or specifications with known limitations. Customer is responsible for the design and operation of its applications and products throughout their lifecycles to reduce the effect of these vulnerabilities on customer's applications and products. Customer's responsibility also extends to other open and/or proprietary technologies supported by NXP products for use in customer's applications. NXP accepts no liability for any vulnerability. Customer should regularly check security updates from NXP and follow up appropriately. Customer shall select products with security features that best meet rules, regulations, and standards of the intended application and make the ultimate design decisions regarding its products and is solely responsible for compliance with all legal, regulatory, and security related requirements concerning its products, regardless of any information or support that may be provided by NXP.

NXP has a Product Security Incident Response Team (PSIRT) (reachable at <u>PSIRT@nxp.com</u>) that manages the investigation, reporting, and solution release to security vulnerabilities of NXP products.

 $\ensuremath{\text{NXP B.V.}}$  -  $\ensuremath{\text{NXP B.V.}}$  is not an operating company and it does not distribute or sell products.

### 18.4 Trademarks

Notice: All referenced brands, product names, service names, and trademarks are the property of their respective owners. **NXP** — wordmark and logo are trademarks of NXP B.V.

### Bidirectional high-side power switch for charger and USB-OTG applications

### **Tables**

| 2 |
|---|
| 2 |
| 3 |
| 4 |
| 5 |
| 5 |
| 6 |
|   |

## **Figures**

| Fig. 1.  | Logic symbol                               | 2    |
|----------|--------------------------------------------|------|
| Fig. 2.  | Logic diagram (simplified schematic)       | 2    |
| Fig. 3.  | Pin configuration WLCSP12 package          | 3    |
| Fig. 4.  | Ball mapping for WLCSP12                   | 3    |
| Fig. 5.  | NX5P3001 application diagram               | 5    |
| Fig. 6.  | Ground current versus temperature          | 7    |
| Fig. 7.  | Ground current versus temperature          | 8    |
| Fig. 8.  | Ground current versus input voltage on pin |      |
|          | VBUSI or VBUSO                             | 8    |
| Fig. 9.  | Ground current versus input voltage on pin |      |
|          | VBUSI or VBUSO                             | 9    |
| Fig. 10. | Ground current versus input voltage on pin |      |
|          | EN                                         | 9    |
| Fig. 11. | Ground current versus input voltage on pin |      |
|          | EN                                         | . 10 |
| Fig. 12. | OFF-state leakage current versus input     |      |
|          | voltage on pin VBUSO                       | 10   |
| Fig. 13. | OFF-state leakage current versus input     |      |
|          | voltage on pin VBUSI                       | 11   |
|          |                                            |      |

| Tab. 8.  | Static characteristics  | 6  |
|----------|-------------------------|----|
| Tab. 9.  | ON resistance           | 11 |
| Tab. 10. | Dynamic characteristics | 13 |
| Tab. 11. | Measurement points      | 15 |
| Tab. 12. | Test data               | 16 |
| Tab. 13. | Abbreviations           | 21 |
| Tab. 14. | Revision history        | 21 |

| Fig. 14. | Test circuit for measuring ON resistance   | 11 |
|----------|--------------------------------------------|----|
| Fig. 15. | ON resistance versus temperature           | 12 |
| Fig. 16. | ON resistance versus temperature           | 12 |
| Fig. 17. | ON resistance versus input voltage on pin  |    |
| -        | VBUSI                                      | 13 |
| Fig. 18. | ON resistance versus input voltage on pin  |    |
|          | VBUSO                                      | 13 |
| Fig. 19. | Switching times                            | 15 |
| Fig. 20. | Test circuit for measuring switching times | 15 |
| Fig. 21. | Enable time and in-rush current            | 16 |
| Fig. 22. | Enable time and in-rush current            | 16 |
| Fig. 23. | Enable time and in-rush current            | 17 |
| Fig. 24. | Enable time and in-rush current            | 17 |
| Fig. 25. | Disable time                               | 18 |
| Fig. 26. | Disable time                               | 18 |
| Fig. 27. | Disable time                               | 19 |
| Fig. 28. | Disable time                               | 19 |
| Fig. 29. | Package outline WLCSP12 package            | 20 |

### Bidirectional high-side power switch for charger and USB-OTG applications

### Contents

| 2       Features and benefits         3       Applications         4       Ordering information         5       Marking         6       Functional diagram         7       Pinning information         7.1       Pinning         7.2       Pin description         8       Functional description         8.1       EN-input         8.2       Undervoltage lockout         8.3       Overtvoltage lockout         8.4       Overtemperature protection         8.5       ACK output         9       Application diagram         10       Limiting values         11       Recommended operating conditions         12       Thermal characteristics | <b>1</b> 2 2 3 3 3 4 4 4 4 4 4 4 4 4 4 4 4 4 4 4                               |
|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------|
| 4       Ordering information         5       Marking         6       Functional diagram         7       Pinning information         7.1       Pinning         7.2       Pin description         8       Functional description         8.1       EN-input         8.2       Undervoltage lockout         8.3       Overtemperature protection         8.4       Overtemperature protection         8.5       ACK output         9       Application diagram         10       Limiting values         11       Recommended operating conditions                                                                                                       | <b>2 2 3</b> 3 3 <b>4</b> 4 4 4 4 4 4 4 4 4 4 4 4 4 4 4 4 4 4                  |
| 5       Marking                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | <b>2 3</b> 3 <b>4</b> 4 4 4 4 4 4 4 4 4 4 4 4 4 4 4 4 4 4                      |
| 6       Functional diagram         7       Pinning information         7.1       Pinning         7.2       Pin description         8       Functional description         8.1       EN-input         8.2       Undervoltage lockout         8.3       Overvoltage lockout         8.4       Overtemperature protection         8.5       ACK output         9       Application diagram         10       Limiting values         11       Recommended operating conditions                                                                                                                                                                           | <b>2</b><br>3<br>3<br>4<br>4<br>4<br>4<br>4<br>4<br>4<br>4<br>4<br>4<br>4<br>4 |
| <ul> <li>7 Pinning information</li></ul>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | 3<br>3<br>4<br>4<br>4<br>4<br>4<br>4<br>4<br>4<br>4<br>4<br>4<br>4             |
| 7.1       Pinning         7.2       Pin description         8       Functional description         8.1       EN-input         8.2       Undervoltage lockout         8.3       Overvoltage lockout         8.4       Overtemperature protection         8.5       ACK output         9       Application diagram         10       Limiting values         11       Recommended operating conditions                                                                                                                                                                                                                                                  | 3<br>4<br>4<br>4<br>4<br>4<br>4<br>4<br>4<br>4<br>4<br>4                       |
| <ul> <li>7.2 Pin description</li></ul>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | 3<br>4<br>4<br>4<br>4<br>4<br>4<br>4<br>4                                      |
| <ul> <li>8 Functional description</li></ul>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | <b>4</b><br>4<br>4<br>4<br>4<br>4<br>4<br><b>4</b>                             |
| <ul> <li>8.1 EN-input</li> <li>8.2 Undervoltage lockout</li> <li>8.3 Overvoltage lockout</li> <li>8.4 Overtemperature protection</li> <li>9 Application diagram</li> <li>10 Limiting values</li> <li>11 Recommended operating conditions</li> </ul>                                                                                                                                                                                                                                                                                                                                                                                                  | 4<br>4<br>4<br>4<br>4                                                          |
| <ul> <li>8.2 Undervoltage lockout</li></ul>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | 4<br>4<br>4<br>4                                                               |
| <ul> <li>8.3 Overvoltage lockout</li></ul>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | 4<br>4<br>4<br>.4                                                              |
| <ul> <li>8.4 Overtemperature protection</li></ul>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | 4<br>4<br>. <b>4</b>                                                           |
| <ul> <li>8.5 ACK output</li> <li>9 Application diagram</li> <li>10 Limiting values</li> <li>11 Recommended operating conditions</li> </ul>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | 4<br>. <b>4</b>                                                                |
| <ul> <li>9 Application diagram</li> <li>10 Limiting values</li> <li>11 Recommended operating conditions</li> </ul>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   | .4                                                                             |
| <ol> <li>Limiting values</li> <li>Recommended operating conditions</li> </ol>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |                                                                                |
| 11 Recommended operating conditions                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | 6                                                                              |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | J                                                                              |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | 5                                                                              |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |                                                                                |
| 13 Static characteristics                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | 6                                                                              |
| 13.1 Graphs                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | 7                                                                              |
| 13.2 ON resistance                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   | 1                                                                              |
| 13.3 ON resistance test circuit and graphs                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | 1                                                                              |
| 14 Dynamic characteristics                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |                                                                                |
| 14.1 Waveforms and test circuit                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | 5                                                                              |
| 15 Package outline                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   | 20                                                                             |
| 16 Abbreviations                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     | 21                                                                             |
| 17 Revision history                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | 21                                                                             |
| 18 Legal information                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | 2                                                                              |

Please be aware that important notices concerning this document and the product(s) described herein, have been included in section 'Legal information'.

#### © 2023 NXP B.V.

All rights reserved.

For more information, please visit: http://www.nxp.com

Date of release: 17 May 2023 Document identifier: NX5P3001