Dual supply translating transceiver; open-drain; auto direction sensing

Rev. 2.3 — 6 October 2022

Product data sheet

## **1** General description

The NTSX2102 is a 2-bit, dual supply translating transceiver with auto direction sensing, that enables bidirectional voltage level translation. It features two 2-bit input-output ports (An and Bn), one output enable input (OE) and two supply pins (V<sub>CC(A)</sub> and V<sub>CC(B)</sub>). Both supplies can be supplied at any voltage between 1.65 V and 5.5 V. This flexibility makes the device suitable for translating between any of the voltage nodes (1.8 V, 2.5 V, 3.3 V, and 5.0 V). Pins An and OE are referenced to V<sub>CC(A)</sub> and pins Bn are referenced to V<sub>CC(B)</sub>. A LOW level at pin OE causes the outputs to assume a high-impedance OFF-state. This device is fully specified for partial power-down applications using I<sub>OFF</sub>. The I<sub>OFF</sub> circuitry disables the output, preventing the damaging backflow current through the device when it is powered down.

# 2 Features and benefits

- Wide supply voltage range:
  - $V_{CC(A)}$ : 1.65 V to 5.5 V and  $V_{CC(B)}$ : 1.65 V to 5.5 V
- Maximum data rates:
  - 50 Mbit/s
- I<sub>OFF</sub> circuitry provides partial power-down mode operation
- Inputs accept voltages up to 5.5 V
- ESD protection:
  - HBM JS-001 Class 2 exceeds 2000 V
  - CDM JESD22-C101E exceeds 2000 V
- Latch-up performance exceeds 100 mA per JESD 78B Class II
- Multiple package options
- Specified from –40 °C to +85 °C

## 3 Applications

- I<sup>2</sup>C/SMBus
- UART
- GPIO



## 4 Ordering information

#### Table 1. Ordering information

| Type number | Topside | Package |                                                                                             |           |
|-------------|---------|---------|---------------------------------------------------------------------------------------------|-----------|
|             | marking | Name    | Description                                                                                 | Version   |
| NTSX2102GU8 | sX      | XQFN8   | plastic, extremely thin quad flat package; no leads; 8 terminals; body 1.4 × 1.2 × 0.5 mm   | SOT1309-1 |
| NTSX2102GD  | sX2     | XSON8   | plastic extremely thin small outline package; no<br>leads; 8 terminals; body 3 × 2 × 0.5 mm | SOT996-2  |
| NTSX2102TL  | tX2     | XSON8   | plastic extremely thin small outline package; no<br>leads; 8 terminals; body 3 × 2 × 0.5 mm | SOT1052-2 |

#### 4.1 Ordering options

#### Table 2. Ordering options

| Type number               | Orderable part<br>number | Package | Packing<br>method <sup>[1]</sup> | Minimum order<br>quantity | Temperature      |
|---------------------------|--------------------------|---------|----------------------------------|---------------------------|------------------|
| NTSX2102GU8               | NTSX2102GU8H             | XQFN8   | Reel 7" Q3 NDP                   | 4000                      | –40 °C to +85 °C |
| NTSX2102GD <sup>[2]</sup> | NTSX2102GDH              | XSON8   | Reel 7" Q3 NDP                   | 3000                      | –40 °C to +85 °C |
| NTSX2102TL                | NTSX2102TLH              | XSON8   | Reel 7" Q3 NDP                   | 4000                      | –40 °C to +85 °C |

[1] Standard packing quantities and other packaging data are available at www.nxp.com/packages/.

[2] Discontinuation Notice 202111012DN - drop in replacement is NTSX0102TLH.

The TL package has a center pad vs no center pad for the GD package. The TL package pad is not electrically connected to the silicon and is not required to connect to the PCB so it can drop onto the GD package PCB layout. If the existing GD package has a trace underneath the risk is low since the TL package center pad is not connected to the silicon. If there are multiple traces there could be EMI and cross talk. In both cases the customer needs to evaluate risk.

Note: The length and width are reversed between the "GD" and "TL" package drawings but the shorter edge contains the pins and is 2.0 mm in both cases.

## 5 Functional diagram



# 6 Pinning information

## 6.1 Pinning





# 6.2 Pin description

#### Table 3. Pin description

| Symbol             | Pin  | Description                                                   |
|--------------------|------|---------------------------------------------------------------|
| B2, B1             | 6, 7 | data input or output (referenced to $V_{CC(B)}$ )             |
| GND                | 4    | ground (0 V)                                                  |
| V <sub>CC(A)</sub> | 1    | supply voltage A                                              |
| A2, A1             | 3, 2 | data input or output (referenced to $V_{CC(A)}$ )             |
| OE                 | 5    | output enable input (active HIGH; referenced to $V_{CC(A)}$ ) |
| V <sub>CC(B)</sub> | 8    | supply voltage B                                              |

NTSX2102 Product data sheet

# 7 Functional description

#### Table 4. Function table<sup>[1]</sup>

| Supply voltage     |                    | Input | Input/output    |                 |
|--------------------|--------------------|-------|-----------------|-----------------|
| V <sub>CC(A)</sub> | V <sub>CC(B)</sub> | OE    | An              | Bn              |
| 1.65 V to 5.5 V    | 1.65 V to 5.5 V    | L     | Z               | Z               |
| 1.65 V to 5.5 V    | 1.65 V to 5.5 V    | Н     | input or output | output or input |
| GND <sup>[2]</sup> | GND <sup>[2]</sup> | Х     | Z               | Z               |

[1] H = HIGH voltage level; L = LOW voltage level; X = don't care; Z = high-impedance OFF-state.

[2] When either  $V_{CC(A)}$  or  $V_{CC(B)}$  is at GND level, the device goes into power-down mode.

# 8 Limiting values

#### Table 5. Limiting values

In accordance with the Absolute Maximum Rating System (IEC 60134). Voltages are referenced to GND (ground = 0 V).

| Symbol             | Parameter               | Conditions                               |         | Min  | Max                    | Unit |
|--------------------|-------------------------|------------------------------------------|---------|------|------------------------|------|
| V <sub>CC(A)</sub> | supply voltage A        |                                          |         | -0.5 | +6.5                   | V    |
| V <sub>CC(B)</sub> | supply voltage B        |                                          |         | -0.5 | +6.5                   | V    |
| VI                 | input voltage           | A port and OE input                      | [1] [2] | -0.5 | +6.5                   | V    |
|                    |                         | B port                                   | [1] [2] | -0.5 | +6.5                   | V    |
| Vo                 | output voltage          | Active mode                              | [1] [2] |      |                        |      |
|                    |                         | A or B port                              |         | -0.5 | V <sub>CCO</sub> + 0.5 | V    |
|                    |                         | Power-down or 3-state mode               | [1]     |      |                        |      |
|                    |                         | A or B port                              |         | -0.5 | +6.5                   | V    |
| I <sub>IK</sub>    | input clamping current  | V <sub>1</sub> < 0 V                     |         | -50  | _                      | mA   |
| I <sub>OK</sub>    | output clamping current | V <sub>0</sub> < 0 V                     |         | -50  | _                      | mA   |
| lo                 | output current          | $V_{O} = 0 V$ to $V_{CCO}$               | [2]     | —    | ±50                    | mA   |
| I <sub>CC</sub>    | supply current          | I <sub>CC(A)</sub> or I <sub>CC(B)</sub> |         | —    | 100                    | mA   |
| I <sub>GND</sub>   | ground current          |                                          |         | -100 | —                      | mA   |
| T <sub>stg</sub>   | storage temperature     |                                          |         | -65  | +150                   | °C   |
| P <sub>tot</sub>   | total power dissipation | T <sub>amb</sub> = -40 °C to +85 °C      |         | —    | 250                    | mW   |

If the input and output current ratings are observed, the minimum input and minimum output voltage ratings may be exceeded.
 V<sub>CCO</sub> is the supply voltage associated with the output.

# 9 Recommended operating conditions

## Table 6. Recommended operating conditions<sup>[1]</sup>

| Symbol             | Parameter        | Conditions | Min  | Мах | Unit |
|--------------------|------------------|------------|------|-----|------|
| V <sub>CC(A)</sub> | supply voltage A |            | 1.65 | 5.5 | V    |
| V <sub>CC(B)</sub> | supply voltage B |            | 1.65 | 5.5 | V    |

Product data sheet

| Symbol           | Parameter                           | Conditions                                                                        | Min | Мах | Unit |
|------------------|-------------------------------------|-----------------------------------------------------------------------------------|-----|-----|------|
| T <sub>amb</sub> | ambient temperature                 |                                                                                   | -40 | +85 | °C   |
| Δt/ΔV            | input transition rise and fall rate | A, B or OE port                                                                   |     |     |      |
|                  |                                     | $V_{CC(A)} = 1.65 V \text{ to } 5.5 V;$<br>$V_{CC(B)} = 1.65 V \text{ to } 5.5 V$ | -   | 10  | ns/V |

 Table 6. Recommended operating conditions<sup>[1]</sup>...continued

[1] Hold the A and B sides of an unused I/O pair in the same state, both at  $V_{CCI}$  or both at GND.

# **10 Static characteristics**

#### Table 7. Typical static characteristics

At recommended operating conditions; voltages are referenced to GND (ground = 0 V); T<sub>amb</sub> = 25 °C.

| Symbol           | Parameter                   | Conditions                                                             | Min | Тур | Мах | Unit |
|------------------|-----------------------------|------------------------------------------------------------------------|-----|-----|-----|------|
| CI               | input<br>capacitance        | OE input; $V_{CC(A)} = V_{CC(B)} = 0 V$                                |     | 2.2 | _   | pF   |
| C <sub>I/O</sub> | input/output<br>capacitance | A or B port; $V_{CC(A)} = 5.0 \text{ V}$ ; $V_{CC(B)} = 5.0 \text{ V}$ |     | 10  |     | pF   |

#### Table 8. Static characteristics

At recommended operating conditions; voltages are referenced to GND (ground = 0 V).

| Symbol                          | Parameter                 | Conditions                                                                                                                             |     | -40 °C to       | o +85 °C               | Unit |
|---------------------------------|---------------------------|----------------------------------------------------------------------------------------------------------------------------------------|-----|-----------------|------------------------|------|
|                                 |                           |                                                                                                                                        | -   | Min             | Max                    | 1    |
| V <sub>IH</sub>                 | HIGH-level input          | A or B port                                                                                                                            |     |                 |                        |      |
|                                 | voltage                   | $V_{CC(A)}$ = 1.65 V to 5.5 V; $V_{CC(B)}$ = 1.65 V to 5.5 V                                                                           | [1] | $V_{CCI} - 0.4$ | _                      | V    |
|                                 |                           | OE input                                                                                                                               |     |                 |                        |      |
|                                 |                           | $V_{CC(A)}$ = 1.65 V to 5.5 V; $V_{CC(B)}$ = 1.65 V to 5.5 V                                                                           |     |                 | V                      |      |
| V <sub>IL</sub> LOW-level input |                           | A or B port                                                                                                                            |     |                 |                        |      |
|                                 | voltage                   | $V_{CC(A)}$ = 1.65 V to 5.5 V; $V_{CC(B)}$ = 1.65 V to 5.5 V                                                                           |     | _               | 0.4                    | V    |
|                                 |                           | OE input                                                                                                                               |     |                 |                        |      |
|                                 |                           | $V_{CC(A)}$ = 1.65 V to 5.5 V; $V_{CC(B)}$ = 1.65 V to 5.5 V                                                                           |     | _               | 0.35V <sub>CC(A)</sub> | V    |
| V <sub>OL</sub>                 | LOW-level output          | A or B port; I <sub>O</sub> = 6 mA                                                                                                     | [2] |                 |                        |      |
|                                 | voltage                   | $V_{I} \le 0.15 \text{ V}; V_{CC(A)} = 1.65 \text{ V} \text{ to } 5.5 \text{ V}; V_{CC(B)} = 1.65 \text{ V} \text{ to } 5.5 \text{ V}$ |     | _               | 0.4                    | V    |
| I <sub>I</sub>                  | input leakage<br>current  | OE input; V <sub>I</sub> = 0 V to V <sub>CC(A)</sub> ; V <sub>CC(A)</sub> = 1.65 V to 5.5 V;<br>V <sub>CC(B)</sub> = 1.65 V to 5.5 V   |     | _               | ±1                     | μA   |
| I <sub>OZ</sub>                 | OFF-state output current  | A or B port; $V_0 = 0 V$ or $V_{CC0}$ ; $V_{CC(A)} = 0 V$ to 5.5 V;<br>$V_{CC(B)} = 0 V$ to 5.5 V                                      | [2] | —               | ±2                     | μA   |
| I <sub>OFF</sub>                | power-off leakage current | A port; V <sub>1</sub> or V <sub>0</sub> = 0 V to 5.5 V; V <sub>CC(A)</sub> = 0 V; V <sub>CC(B)</sub> = 0 V to 5.5 V                   |     | _               | ±2                     | μA   |
|                                 |                           | B port; V <sub>1</sub> or V <sub>0</sub> = 0 V to 5.5 V; V <sub>CC(B)</sub> = 0 V; V <sub>CC(A)</sub> = 0 V to 5.5 V                   |     | —               | ±2                     | μA   |

### Table 8. Static characteristics...continued

At recommended operating conditions; voltages are referenced to GND (ground = 0 V).

| Symbol          | Parameter         | Conditions                                                                        | -40 °C to | o +85 °C | Unit |
|-----------------|-------------------|-----------------------------------------------------------------------------------|-----------|----------|------|
|                 |                   | -                                                                                 | Min       | Мах      |      |
| I <sub>CC</sub> | CC supply current | $V_{I} = 0 V \text{ or } V_{CCI}; I_{O} = 0 A$ <sup>[1]</sup>                     |           |          |      |
|                 |                   | I <sub>CC(A)</sub>                                                                |           |          |      |
|                 |                   | $V_{CC(A)}$ = 1.65 V to 5.5 V; $V_{CC(B)}$ = 1.65 V to 5.5 V;<br>OE = LOW or HIGH | _         | 5        | μA   |
|                 |                   | $V_{CC(A)}$ = 1.65 V to 5.5 V; $V_{CC(B)}$ = 0 V                                  | _         | 2        | μA   |
|                 |                   | $V_{CC(A)} = 0 \text{ V}; V_{CC(B)} = 1.65 \text{ V} \text{ to } 5.5 \text{ V}$   | _         | -2       | μA   |
|                 |                   | I <sub>CC(B)</sub>                                                                |           |          |      |
|                 |                   | $V_{CC(A)}$ = 1.65 V to 5.5 V; $V_{CC(B)}$ = 1.65 V to 5.5 V;<br>OE = LOW         | —         | 5        | μA   |
|                 |                   | $V_{CC(A)}$ = 1.65 V to 5.5 V; $V_{CC(B)}$ = 0 V                                  | _         | -2       | μA   |
|                 |                   | $V_{CC(A)} = 0 \text{ V}; V_{CC(B)} = 1.65 \text{ V} \text{ to } 5.5 \text{ V}$   | _         | 2        | μA   |

 $V_{\text{CCI}}$  is the supply voltage associated with the input. [1]

[2] V<sub>CCO</sub> is the supply voltage associated with the output.

#### **Dynamic characteristics** 11

#### Table 9. Typical dynamic characteristics for temperature 25 °C

Voltages are referenced to GND (ground = 0 V); for test circuit see Figure 7; for waveforms see Figure 5 and Figure 6.

| Symbol           | Parameter                                | Conditions                                                                                                             | V <sub>cco</sub> <sup>[1]</sup> |       |       |       |    |
|------------------|------------------------------------------|------------------------------------------------------------------------------------------------------------------------|---------------------------------|-------|-------|-------|----|
|                  |                                          |                                                                                                                        | 1.8 V                           | 2.5 V | 3.3 V | 5.0 V |    |
| t <sub>TLH</sub> | LOW to HIGH<br>output transition<br>time | A or B port                                                                                                            | 7                               | 5     | 4     | 3     | ns |
| t <sub>THL</sub> | HIGH to LOW<br>output transition<br>time | A or B port                                                                                                            | 4                               | 6     | 8     | 11    | ns |
| C <sub>PD</sub>  | power dissipation capacitance            | $ \begin{array}{l} OE = V_{CC(A)};  V_{CC(A)} = V_{CC(B)}; \\ f_{I} = 400 \; kHz;  V_{I} = V_{CCI}^{[2]} \end{array} $ | _                               | _     | _     | 13.5  | pF |

V<sub>CCO</sub> is the supply voltage associated with the output. [1]

 $V_{CCI}$  is the supply voltage associated with the input. [2] [3]

 $C_{PD}$  is used to determine the dynamic power dissipation (P<sub>D</sub> in  $\mu$ W).

 $P_D = C_{PD} \times V_{CC}^2 \times f_i \times N + \Sigma (C_L \times V_{CC}^2 \times f_o)$  where:

 $f_i$  = input frequency in MHz;

 $f_o$  = output frequency in MHz;  $C_L$  = load capacitance in pF;

 $V_{CC}$  = supply voltage in V; N = number of inputs switching;

 $\Sigma(C_L \times V_{CC}^2 \times f_o)$  = sum of the outputs.

| Symbol               | Parameter                     | Conditions           | V <sub>CC(B)</sub> |        |         |         |         |         |         |         | Unit       |
|----------------------|-------------------------------|----------------------|--------------------|--------|---------|---------|---------|---------|---------|---------|------------|
|                      |                               |                      | 1.8 V ±            | 0.15 V | 2.5 V ± | ± 0.2 V | 3.3 V ± | ± 0.3 V | 5.0 V ± | : 0.5 V |            |
|                      |                               |                      | Тур                | Max    | Тур     | Max     | Тур     | Max     | Тур     | Мах     | 1          |
| V <sub>CC(A)</sub> = | 1.8 V ± 0.15 V                | 1                    |                    |        |         |         |         |         |         |         |            |
| t <sub>PHL</sub>     | HIGH to LOW propagation delay | A to B               | 3                  | 7      | 3       | 6       | 3       | 5       | 5       | 7       | ns         |
| t <sub>PLH</sub>     | LOW to HIGH propagation delay | A to B               | 5                  | 12     | 5       | 8       | 4       | 8       | 4       | 7       | ns         |
| t <sub>PHL</sub>     | HIGH to LOW propagation delay | B to A               | 3                  | 7      | 3       | 6       | 3       | 5       | 5       | 7       | ns         |
| t <sub>PLH</sub>     | LOW to HIGH propagation delay | B to A               | 5                  | 12     | 1       | 3       | 1       | 2       | 1       | 2       | ns         |
| t <sub>PZL</sub>     | OFF-state to LOW              | OE to A              | 9                  | 16     | 9       | 18      | 10      | 14      | 10      | 15      | ns         |
|                      | propagation delay             | OE to B              | 9                  | 16     | 6       | 12      | 6       | 12      | 6       | 14      | ns         |
| t <sub>PLZ</sub>     | LOW to OFF-state              | OE to A              | 100                | 120    | 100     | 120     | 100     | 120     | 100     | 120     | ns         |
|                      | propagation delay             | OE to B              | 100                | 120    | 100     | 120     | 100     | 120     | 100     | 120     | ns         |
| t <sub>sk(o)</sub>   | output skew time              | between channels [2] | _                  | 1      | —       | 1       | _       | 1       | —       | 1       | ns         |
| f <sub>data</sub>    | data rate                     |                      | _                  | 18     | -       | 18      | _       | 18      | _       | 18      | Mbit/<br>s |
| V <sub>CC(A)</sub> = | 2.5 V ± 0.2 V                 |                      |                    |        |         |         |         |         |         |         |            |
| t <sub>PHL</sub>     | HIGH to LOW propagation delay | A to B               | 3                  | 6      | 2       | 5       | 2       | 5       | 2       | 5       | ns         |
| t <sub>PLH</sub>     | LOW to HIGH propagation delay | A to B               | 1                  | 3      | 2       | 4       | 2.5     | 7       | 2.5     | 5       | ns         |
| t <sub>PHL</sub>     | HIGH to LOW propagation delay | B to A               | 3                  | 6      | 2       | 5       | 2       | 5       | 2       | 5       | ns         |
| t <sub>PLH</sub>     | LOW to HIGH propagation delay | B to A               | 5                  | 8      | 2       | 4       | 1.5     | 3       | 1       | 3       | ns         |
| t <sub>PZL</sub>     | OFF-state to LOW              | OE to A              | 6                  | 12     | 5       | 10      | 8       | 10      | 5       | 8       | ns         |
|                      | propagation delay             | OE to B              | 9                  | 18     | 5       | 10      | 4.5     | 9       | 4       | 8       | ns         |
| t <sub>PLZ</sub>     | LOW to OFF-state              | OE to A              | 100                | 120    | 100     | 120     | 100     | 120     | 100     | 120     | ns         |
|                      | propagation delay             | OE to B              | 100                | 120    | 100     | 120     | 100     | 120     | 100     | 120     | ns         |
| t <sub>sk(o)</sub>   | output skew time              | between channels [2] | -                  | 1      | -       | 1       | —       | 1       | —       | 1       | ns         |
| f <sub>data</sub>    | data rate                     |                      | -                  | 18     | -       | 32      | _       | 32      | -       | 32      | Mbit/<br>s |
| V <sub>CC(A)</sub> = | 3.3 V ± 0.3 V                 |                      |                    |        |         |         |         |         |         |         |            |
| t <sub>PHL</sub>     | HIGH to LOW propagation delay | A to B               | 3                  | 5      | 2       | 5       | 2       | 4       | 2       | 4       | ns         |
| t <sub>PLH</sub>     | LOW to HIGH propagation delay | A to B               | 1                  | 2      | 1.5     | 3       | 1.5     | 3       | 2       | 4       | ns         |

Table 10. Dynamic characteristics for temperature range -40 °C to +85 °C<sup>[1]</sup> Voltages are referenced to GND (ground = 0 V); for test circuit see <u>Figure 7</u>; for wave forms see <u>Figure 5</u> and <u>Figure 6</u>.

#### Dual supply translating transceiver; open-drain; auto direction sensing

| Symbol               | Parameter                     | Conditions                      | V <sub>CC(B)</sub> |        |         |         | 1       |         |         |         | Unit       |
|----------------------|-------------------------------|---------------------------------|--------------------|--------|---------|---------|---------|---------|---------|---------|------------|
|                      |                               |                                 |                    | 0.15 V | 2.5 V ± | ± 0.2 V | 3.3 V ± | : 0.3 V | 5.0 V ± | ± 0.5 V |            |
|                      |                               |                                 | Тур                | Мах    | Тур     | Мах     | Тур     | Max     | Тур     | Мах     |            |
| t <sub>PHL</sub>     | HIGH to LOW propagation delay | B to A                          | 3                  | 5      | 2       | 5       | 2       | 4       | 2       | 4       | ns         |
| t <sub>PLH</sub>     | LOW to HIGH propagation delay | B to A                          | 4                  | 8      | 2.5     | 7       | 1.5     | 3       | 1       | 3       | ns         |
| t <sub>PZL</sub>     | OFF-state to LOW              | OE to A                         | 6                  | 12     | 4.5     | 9       | 6       | 9       | 4       | 7       | ns         |
|                      | propagation delay             | OE to B                         | 10                 | 14     | 5       | 10      | 6       | 9       | 4       | 8       | ns         |
| t <sub>PLZ</sub>     | LOW to OFF-state              | OE to A                         | 100                | 120    | 100     | 120     | 100     | 120     | 100     | 120     | ns         |
|                      | propagation delay             | OE to B                         | 100                | 120    | 100     | 120     | 100     | 120     | 100     | 120     | ns         |
| t <sub>sk(o)</sub>   | output skew time              | between channels <sup>[2]</sup> | _                  | 1      | _       | 1       | _       | 1       | _       | 1       | ns         |
| f <sub>data</sub>    | data rate                     |                                 | -                  | 18     | _       | 32      | -       | 40      | -       | 40      | Mbit/<br>s |
| V <sub>CC(A)</sub> = | 5.0 V ± 0.5 V                 | I                               |                    | 1      | 1       | 1       | 1       | 1       | 1       | 1       | 1          |
| t <sub>PHL</sub>     | HIGH to LOW propagation delay | A to B                          | 5                  | 7      | 2       | 5       | 2       | 4       | 2       | 4       | ns         |
| t <sub>PLH</sub>     | LOW to HIGH propagation delay | A to B                          | 1                  | 2      | 1       | 3       | 1       | 3       | 1       | 3       | ns         |
| t <sub>PHL</sub>     | HIGH to LOW propagation delay | B to A                          | 5                  | 7      | 2       | 5       | 2       | 4       | 2       | 4       | ns         |
| t <sub>PLH</sub>     | LOW to HIGH propagation delay | B to A                          | 4                  | 7      | 2.5     | 5       | 2       | 4       | 1       | 3       | ns         |
| t <sub>PZL</sub>     | OFF-state to LOW              | OE to A                         | 6                  | 14     | 4       | 8       | 4       | 8       | 3       | 5       | ns         |
|                      | propagation delay             | OE to B                         | 10                 | 15     | 5       | 8       | 4       | 7       | 4       | 5       | ns         |
| t <sub>PLZ</sub>     | LOW to OFF-state              | OE to A                         | 100                | 120    | 100     | 120     | 100     | 120     | 100     | 120     | ns         |
|                      | propagation delay             | OE to B                         | 100                | 120    | 100     | 120     | 100     | 120     | 100     | 120     | ns         |
| t <sub>sk(o)</sub>   | output skew time              | between channels <sup>[2]</sup> | _                  | 1      | _       | 1       | _       | 1       | _       | 1       | ns         |
| f <sub>data</sub>    | data rate                     |                                 | -                  | 18     | _       | 32      | -       | 40      | -       | 52      | Mbit/<br>s |

Table 10. Dynamic characteristics for temperature range -40 °C to +85 °C<sup>[1]</sup>...continued Voltages are referenced to GND (ground = 0 V); for test circuit see Figure 7; for wave forms see Figure 5 and Figure 6.

[1] [2]

All typical values are measured at nominal V<sub>CC</sub> and T<sub>amb</sub> = 25 °C. Skew between any two outputs of the same package switching in the same direction.

## 12 Waveforms





#### Table 11. Measurement points<sup>[1][2]</sup>

| Supply voltage   | Input               | Output              |                     |                     |  |
|------------------|---------------------|---------------------|---------------------|---------------------|--|
| V <sub>cco</sub> | V <sub>M</sub>      | V <sub>M</sub>      | V <sub>X</sub>      | V <sub>Y</sub>      |  |
| 1.65 V to 5.5 V  | 0.5V <sub>CCI</sub> | 0.5V <sub>CCO</sub> | 0.5V <sub>CCO</sub> | 0.1V <sub>CCO</sub> |  |

[1] V<sub>CCI</sub> is the supply voltage associated with the input.

 $\label{eq:V_CCO} \ensuremath{\left[2\right]} \quad V_{CCO} \ensuremath{\text{ is the supply voltage associated with the output.}}$ 





V<sub>CC0</sub> = Supply voltage associated with the output.

Figure 7. Test circuit for measuring switching times

| Supply voltage     |                    | Input                         |                                | Load  |        |
|--------------------|--------------------|-------------------------------|--------------------------------|-------|--------|
| V <sub>CC(A)</sub> | V <sub>CC(B)</sub> | V <sub>I</sub> <sup>[1]</sup> | t <sub>r</sub> /t <sub>f</sub> | CL    | RL     |
| 1.65 V to 1.95 V   | 1.65 V to 1.95 V   | V <sub>CCI</sub>              | ≤ 2.0 ns                       | 50 pF | 2.2 kΩ |
| 2.3 V to 2.7 V     | 2.3 V to 2.7 V     | V <sub>CCI</sub>              | ≤ 2.0 ns                       | 50 pF | 2.2 kΩ |
| 3.0 V to 3.6 V     | 3.0 V to 3.6 V     | V <sub>CCI</sub>              | ≤ 2.5 ns                       | 50 pF | 2.2 kΩ |
| 4.5 V to 5.5 V     | 4.5 V to 5.5 V     | V <sub>CCI</sub>              | ≤ 2.5 ns                       | 50 pF | 2.2 kΩ |

[1] V<sub>CCI</sub> is the supply voltage associated with the input.

# **13** Application information

## **13.1 Applications**

The NTSX2102 can be used in point-to-point applications to interface between devices or systems operating at different supply voltages. The device is targeted at  $I^2C$  or 1-wire buses which use open-drain drivers.



#### 13.2 Architecture

The architecture of the NTSX2102 is shown in <u>Figure 9</u>. The device does not require an extra input signal to control the direction of data flow from A to B or B to A. The NTSX2102 is a "switch" type voltage translator, it employs two key circuits to enable voltage translation:

- 1. Two pass-gate transistors (N-channel) that tie the ports together.
- 2. An output edge-rate accelerator that detects and accelerates rising and falling edges on the I/O pins (see Figure 10).



#### Figure 9. Architecture of NTSX2102 I/O cell (one channel)

During an input transition, a one-shot accelerates the output transition by switching on the PMOS transistors (T1, T3) for a LOW-to-HIGH transition. Alternatively, it switches on the NMOS transistors (T2, T4) for a HIGH-to-LOW transition. Once activated, the one-shot is de-activated after approximately 25 ns (see Figure 11). During the acceleration time, the driver output resistance is between approximately 10  $\Omega$  and 35  $\Omega$ . To avoid signal contention, the application must not exceed the maximum data rate or wait for the one-shot circuit to turn-off, before applying a signal in the opposite direction.

NTSX2102

Dual supply translating transceiver; open-drain; auto direction sensing





## 13.3 Input driver requirements

As the NTSX2102 is a switch type translator, properties of the input driver directly affect the output signal. The external open-drain driver applied to an I/O, determines the static current sinking capability of the system. The maximum data rate, output transition times ( $t_{THL}$ ,  $t_{TLH}$ ) and propagation delays ( $t_{PHL}$ ,  $t_{PLH}$ ) are dependent upon the output impedance and edge-rate of the external driver.

#### 13.4 Output load considerations

The maximum lumped capacitive load that can be driven is dependent upon the one-shot pulse duration and has been tuned to 600 pF. In cases with higher capacitive loading, there is a risk that the output does not reach the positive rail within the one-shot pulse

duration. To avoid excessive capacitive loading and to ensure correct triggering of the one-shot, use short trace lengths and low capacitance connectors on NTSX2102 PCB layouts. The length of the PCB trace should be such that the round-trip delay of any reflection is within the one-shot pulse duration. Such a length ensures low impedance termination and avoids output signal oscillations and one-shot retriggering.

#### 13.5 Output enable (OE)

An output enable input (OE) is used to disable the device. Setting OE = LOW causes all I/Os to assume the high-impedance OFF-state.

#### 13.6 Power-up

When either of the supplies  $V_{CC(n)}$  is at 0 V, outputs are in the high-impedance OFFstate. One of the advantages of NTSX translators is that either  $V_{CC(A)}$  or  $V_{CC(B)}$  may be powered up first. To reduce dissipation during power-up, ensure that output enable (OE) is defined. Connect it via a pulldown resistor to GND or, if the application allows, hardwired to  $V_{CC(A)}$ . If the OE pin is hardwired to  $V_{CC(A)}$ , either supply can be powered up or down first. If a pulldown is used, the following sequences are recommended.

For power-up:

- 1. Apply power to either supply pin
- 2. Apply power to other supply pin
- 3. Enable the device by driving OE HIGH

For power down:

- 1. Disable the device by driving OE LOW
- 2. Remove power from either supply pin
- 3. Remove power from other supply pin

#### 13.7 Pull-up resistors on I/O lines

Each A port I/O requires a pull-up resistor to  $V_{CC(A)}$ , and each B port I/O requires a pull-up resistor to  $V_{CC(B)}$ . Choose the magnitude of the pull-up resistors to ensure that the output voltage levels meet the application requirement.

#### 13.8 GD package vs TL package

Due to differences in package construction the TL package has a center pad vs no center pad for the GD package. The following section provides guidance in replacement vs new applications.

#### No trace under GD package

 Replacement of GD package: The pad is not electrically connected to the silicon (no wire bond and epoxy is not conductive) and can be left floating. It is not required to be connected to the PCB. Simply place the TL package on the same PCB traces as the existing GD package.

NTSX2102

- 2. New use of the TL package: Place PCB trace for soldering of the center pad based on PCB layout recommendations for better mechanical connection and thermal conductivity. The PCB center pad can be connect to GND or left floating.
- Trace under the GD package
  - 1. Replacement of GD package: It is not best practice to have center pad over the trace but since the TL package center pad is not connected to the silicon the risk is low. If there are multiple traces there could be EMI and cross talk. In both cases the customer needs to evaluate risk.
  - 2. New use of the TL package: Do not route traces under the package

## 14 Package outline



NTSX2102

Dual supply translating transceiver; open-drain; auto direction sensing







NTSX2102 Product data sheet

Dual supply translating transceiver; open-drain; auto direction sensing



NTSX2102 Product data sheet

## 15 Soldering of SMD packages

This text provides a very brief insight into a complex technology. A more in-depth account of soldering ICs can be found in Application Note *AN10365 "Surface mount reflow soldering description"*.

#### **15.1 Introduction to soldering**

Soldering is one of the most common methods through which packages are attached to Printed Circuit Boards (PCBs), to form electrical circuits. The soldered joint provides both the mechanical and the electrical connection. There is no single soldering method that is ideal for all IC packages. Wave soldering is often preferred when through-hole and Surface Mount Devices (SMDs) are mixed on one printed wiring board; however, it is not suitable for fine pitch SMDs. Reflow soldering is ideal for the small pitches and high densities that come with increased miniaturization.

#### 15.2 Wave and reflow soldering

Wave soldering is a joining technology in which the joints are made by solder coming from a standing wave of liquid solder. The wave soldering process is suitable for the following:

- Through-hole components
- Leaded or leadless SMDs, which are glued to the surface of the printed circuit board

Not all SMDs can be wave soldered. Packages with solder balls, and some leadless packages which have solder lands underneath the body, cannot be wave soldered. Also, leaded SMDs with leads having a pitch smaller than ~0.6 mm cannot be wave soldered, due to an increased probability of bridging.

The reflow soldering process involves applying solder paste to a board, followed by component placement and exposure to a temperature profile. Leaded packages, packages with solder balls, and leadless packages are all reflow solderable.

Key characteristics in both wave and reflow soldering are:

- · Board specifications, including the board finish, solder masks and vias
- Package footprints, including solder thieves and orientation
- The moisture sensitivity level of the packages
- Package placement
- · Inspection and repair
- Lead-free soldering versus SnPb soldering

#### 15.3 Wave soldering

Key characteristics in wave soldering are:

- Process issues, such as application of adhesive and flux, clinching of leads, board transport, the solder wave parameters, and the time during which components are exposed to the wave
- · Solder bath specifications, including temperature and impurities

#### 15.4 Reflow soldering

Key characteristics in reflow soldering are:

NTSX2102

- Lead-free versus SnPb soldering; note that a lead-free reflow process usually leads to higher minimum peak temperatures (see <u>Figure 16</u>) than a SnPb process, thus reducing the process window
- Solder paste printing issues including smearing, release, and adjusting the process window for a mix of large and small components on one board
- Reflow temperature profile; this profile includes preheat, reflow (in which the board is heated to the peak temperature) and cooling down. It is imperative that the peak temperature is high enough for the solder to make reliable solder joints (a solder paste characteristic). In addition, the peak temperature must be low enough that the packages and/or boards are not damaged. The peak temperature of the package depends on package thickness and volume and is classified in accordance with Table 13 and Table 14

| Table 13. | SnPb eutectic | process (from | J-STD-020D) |
|-----------|---------------|---------------|-------------|
|-----------|---------------|---------------|-------------|

| Package thickness (mm) | Package reflow temperature (°C) |       |  |  |
|------------------------|---------------------------------|-------|--|--|
|                        | Volume (mm <sup>3</sup> )       |       |  |  |
|                        | < 350                           | ≥ 350 |  |  |
| < 2.5                  | 235                             | 220   |  |  |
| ≥ 2.5                  | 220                             | 220   |  |  |

#### Table 14. Lead-free process (from J-STD-020D)

| Package thickness (mm) | Package reflow temperature (°C) |             |        |  |  |
|------------------------|---------------------------------|-------------|--------|--|--|
|                        | Volume (mm <sup>3</sup> )       |             |        |  |  |
|                        | < 350                           | 350 to 2000 | > 2000 |  |  |
| < 1.6                  | 260                             | 260         | 260    |  |  |
| 1.6 to 2.5             | 260                             | 250         | 245    |  |  |
| > 2.5                  | 250                             | 245         | 245    |  |  |

Moisture sensitivity precautions, as indicated on the packing, must be respected at all times.

Studies have shown that small packages reach higher temperatures during reflow soldering, see <u>Figure 16</u>.

Dual supply translating transceiver; open-drain; auto direction sensing



For further information on temperature profiles, refer to Application Note *AN10365 "Surface mount reflow soldering description"*.

# 16 Soldering: PCB footprints





#### Dual supply translating transceiver; open-drain; auto direction sensing

#### Dual supply translating transceiver; open-drain; auto direction sensing



Product data sheet

NTSX2102

Dual supply translating transceiver; open-drain; auto direction sensing



NTSX2102 Product data sheet

Dual supply translating transceiver; open-drain; auto direction sensing



NTSX2102 Product data sheet

## **NXP Semiconductors**

# NTSX2102

Dual supply translating transceiver; open-drain; auto direction sensing

| H-PDFN-8 I/O<br>3 X 2 X 0.5 PKG, 0.5 PITCH       |                           |                                | SOT1052-2         |
|--------------------------------------------------|---------------------------|--------------------------------|-------------------|
|                                                  |                           |                                |                   |
| NOTES:                                           |                           |                                |                   |
| 1. ALL DIMENSIONS ARE IN MILL                    | IMETERS.                  |                                |                   |
| 2. DIMENSIONING AND TOLERAN                      | CING PER ASME Y14.5M-1994 |                                |                   |
| 3. PIN 1 FEATURE SHAPE, SIZE                     | AND LOCATION MAY VARY.    |                                |                   |
| 4. COPLANARITY APPLIES TO LE                     | ADS, DIE ATTACH FLAG.     |                                |                   |
| 5. MIN. METAL GAP FOR LEAD                       | TO EXPOSED PAD SHALL BE   | D.2 MM.                        |                   |
|                                                  |                           |                                |                   |
|                                                  |                           |                                |                   |
|                                                  |                           |                                |                   |
|                                                  |                           |                                |                   |
|                                                  |                           |                                |                   |
|                                                  |                           |                                |                   |
|                                                  |                           |                                |                   |
|                                                  |                           |                                |                   |
|                                                  |                           |                                |                   |
|                                                  |                           |                                |                   |
|                                                  |                           |                                |                   |
|                                                  |                           |                                |                   |
|                                                  |                           |                                |                   |
|                                                  |                           |                                |                   |
|                                                  |                           |                                |                   |
|                                                  |                           |                                |                   |
|                                                  |                           |                                |                   |
|                                                  |                           |                                |                   |
|                                                  |                           |                                |                   |
|                                                  |                           |                                |                   |
|                                                  |                           |                                |                   |
|                                                  |                           |                                |                   |
|                                                  |                           |                                |                   |
|                                                  |                           |                                |                   |
|                                                  | ALL RIGHTS RESERVED       |                                | DATE: 06 JAN 2022 |
| MECHANICAL OUTLINE<br>PRINT VERSION NOT TO SCALE | standard:<br>NON—JEDEC    | drawing number:<br>98ASA01831D | REVISION:         |
| gure 22. PCB footprint for SOT1052-2             | 2 (XSON8): notes          | 1                              |                   |

NTSX2102 Product data sheet

# 17 Abbreviations

| Table 15. Abbreviations |                                             |  |  |  |  |
|-------------------------|---------------------------------------------|--|--|--|--|
| Acronym                 | Description                                 |  |  |  |  |
| CDM                     | Charged Device Model                        |  |  |  |  |
| CMOS                    | Complementary Metal Oxide Semiconductor     |  |  |  |  |
| DUT                     | Device Under Test                           |  |  |  |  |
| ESD                     | ElectroStatic Discharge                     |  |  |  |  |
| GPIO                    | General Purpose Input Output                |  |  |  |  |
| НВМ                     | Human Body Model                            |  |  |  |  |
| l <sup>2</sup> C        | Inter-Integrated Circuit                    |  |  |  |  |
| РСВ                     | Printed-circuit board                       |  |  |  |  |
| PMOS                    | Positive Metal Oxide Semiconductor          |  |  |  |  |
| SMBus                   | System Management Bus                       |  |  |  |  |
| UART                    | Universal Asynchronous Receiver Transmitter |  |  |  |  |
| UTLP                    | Ultra Thin Leadless Package                 |  |  |  |  |

# 18 Revision history

#### Table 16. Revision history

| Document ID    | Release date           | Data sheet status       | Change notice            | Supersedes     |
|----------------|------------------------|-------------------------|--------------------------|----------------|
| NTSX2102 v.2.3 | 20221006               | Product data sheet      | 2022100081               | NTSX2102 v.2.2 |
| Modifications: | • <u>Table 2</u> : NTS | X2102TL Minimum Order Q | uantity corrected to 4Ku | per reel       |
| NTSX2102 v.2.2 | 20220321               | Product data sheet      | —                        | NTSX2102 v.2.1 |
| NTSX2102 v.2.1 | 20211112               | Product data sheet      | —                        | NTSX2102 v.2   |
| NTSX2102 v.2   | 20130211               | Product data sheet      | —                        | NTSX2102 v.1.1 |
| NTSX2102 v.1.1 | 20121121               | Product data sheet      | —                        | NTSX2102 v.1   |
| NTSX2102 v.1   | 20121119               | Product data sheet      | —                        | —              |

# **19 Legal information**

#### 19.1 Data sheet status

| Document status <sup>[1][2]</sup> | Product status <sup>[3]</sup> | Definition                                                                            |
|-----------------------------------|-------------------------------|---------------------------------------------------------------------------------------|
| Objective [short] data sheet      | Development                   | This document contains data from the objective specification for product development. |
| Preliminary [short] data sheet    | Qualification                 | This document contains data from the preliminary specification.                       |
| Product [short] data sheet        | Production                    | This document contains the product specification.                                     |

[1] Please consult the most recently issued document before initiating or completing a design.

[2] The term 'short data sheet' is explained in section "Definitions".

[3] The product status of device(s) described in this document may have changed since this document was published and may differ in case of multiple devices. The latest product status information is available on the Internet at URL <u>http://www.nxp.com</u>.

#### **19.2 Definitions**

**Draft** — A draft status on a document indicates that the content is still under internal review and subject to formal approval, which may result in modifications or additions. NXP Semiconductors does not give any representations or warranties as to the accuracy or completeness of information included in a draft version of a document and shall have no liability for the consequences of use of such information.

Short data sheet — A short data sheet is an extract from a full data sheet with the same product type number(s) and title. A short data sheet is intended for quick reference only and should not be relied upon to contain detailed and full information. For detailed and full information see the relevant full data sheet, which is available on request via the local NXP Semiconductors sales office. In case of any inconsistency or conflict with the short data sheet, the full data sheet shall prevail.

**Product specification** — The information and data provided in a Product data sheet shall define the specification of the product as agreed between NXP Semiconductors and its customer, unless NXP Semiconductors and customer have explicitly agreed otherwise in writing. In no event however, shall an agreement be valid in which the NXP Semiconductors product is deemed to offer functions and qualities beyond those described in the Product data sheet.

## 19.3 Disclaimers

Limited warranty and liability — Information in this document is believed to be accurate and reliable. However, NXP Semiconductors does not give any representations or warranties, expressed or implied, as to the accuracy or completeness of such information and shall have no liability for the consequences of use of such information. NXP Semiconductors takes no responsibility for the content in this document if provided by an information source outside of NXP Semiconductors.

In no event shall NXP Semiconductors be liable for any indirect, incidental, punitive, special or consequential damages (including - without limitation - lost profits, lost savings, business interruption, costs related to the removal or replacement of any products or rework charges) whether or not such damages are based on tort (including negligence), warranty, breach of contract or any other legal theory.

Notwithstanding any damages that customer might incur for any reason whatsoever, NXP Semiconductors' aggregate and cumulative liability towards customer for the products described herein shall be limited in accordance with the Terms and conditions of commercial sale of NXP Semiconductors.

**Right to make changes** — NXP Semiconductors reserves the right to make changes to information published in this document, including without limitation specifications and product descriptions, at any time and without notice. This document supersedes and replaces all information supplied prior to the publication hereof.

Suitability for use — NXP Semiconductors products are not designed, authorized or warranted to be suitable for use in life support, life-critical or safety-critical systems or equipment, nor in applications where failure or malfunction of an NXP Semiconductors product can reasonably be expected to result in personal injury, death or severe property or environmental damage. NXP Semiconductors and its suppliers accept no liability for inclusion and/or use of NXP Semiconductors products in such equipment or applications and therefore such inclusion and/or use is at the customer's own risk.

**Applications** — Applications that are described herein for any of these products are for illustrative purposes only. NXP Semiconductors makes no representation or warranty that such applications will be suitable for the specified use without further testing or modification.

Customers are responsible for the design and operation of their applications and products using NXP Semiconductors products, and NXP Semiconductors accepts no liability for any assistance with applications or customer product design. It is customer's sole responsibility to determine whether the NXP Semiconductors product is suitable and fit for the customer's applications and products planned, as well as for the planned application and use of customer's third party customer(s). Customers should provide appropriate design and operating safeguards to minimize the risks associated with their applications and products.

NXP Semiconductors does not accept any liability related to any default, damage, costs or problem which is based on any weakness or default in the customer's applications or products, or the application or use by customer's third party customer(s). Customer is responsible for doing all necessary testing for the customer's applications and products using NXP Semiconductors products in order to avoid a default of the applications and the products or of the application or use by customer's third party customer(s). NXP does not accept any liability in this respect.

Limiting values — Stress above one or more limiting values (as defined in the Absolute Maximum Ratings System of IEC 60134) will cause permanent damage to the device. Limiting values are stress ratings only and (proper) operation of the device at these or any other conditions above those given in the Recommended operating conditions section (if present) or the Characteristics sections of this document is not warranted. Constant or repeated exposure to limiting values will permanently and irreversibly affect the quality and reliability of the device.

Terms and conditions of commercial sale — NXP Semiconductors products are sold subject to the general terms and conditions of commercial sale, as published at http://www.nxp.com/profile/terms, unless otherwise agreed in a valid written individual agreement. In case an individual agreement is concluded only the terms and conditions of the respective agreement shall apply. NXP Semiconductors hereby expressly objects to applying the customer's general terms and conditions with regard to the purchase of NXP Semiconductors products by customer.

**No offer to sell or license** — Nothing in this document may be interpreted or construed as an offer to sell products that is open for acceptance or the grant, conveyance or implication of any license under any copyrights, patents or other industrial or intellectual property rights.

All information provided in this document is subject to legal disclaimers.

NTSX2102

© 2022 NXP B.V. All rights reserved.

#### Dual supply translating transceiver; open-drain; auto direction sensing

**Export control** — This document as well as the item(s) described herein may be subject to export control regulations. Export might require a prior authorization from competent authorities.

Suitability for use in non-automotive qualified products — Unless this data sheet expressly states that this specific NXP Semiconductors product is automotive qualified, the product is not suitable for automotive use. It is neither qualified nor tested in accordance with automotive testing or application requirements. NXP Semiconductors accepts no liability for inclusion and/or use of non-automotive qualified products in automotive equipment or applications.

In the event that customer uses the product for design-in and use in automotive applications to automotive specifications and standards, customer (a) shall use the product without NXP Semiconductors' warranty of the product for such automotive applications, use and specifications, and (b) whenever customer uses the product for automotive applications beyond NXP Semiconductors' specifications such use shall be solely at customer's own risk, and (c) customer fully indemnifies NXP Semiconductors for any liability, damages or failed product claims resulting from customer design and use of the product for automotive applications beyond NXP Semiconductors' standard warranty and NXP Semiconductors' product specifications.

**Translations** — A non-English (translated) version of a document, including the legal information in that document, is for reference only. The English version shall prevail in case of any discrepancy between the translated and English versions.

Security — Customer understands that all NXP products may be subject to unidentified vulnerabilities or may support established security standards or specifications with known limitations. Customer is responsible for the design and operation of its applications and products throughout their lifecycles to reduce the effect of these vulnerabilities on customer's applications and products. Customer's responsibility also extends to other open and/or proprietary technologies supported by NXP products for use in customer's applications. NXP accepts no liability for any vulnerability. Customer should regularly check security updates from NXP and follow up appropriately. Customer shall select products with security features that best meet rules, regulations, and standards of the intended application and make the ultimate design decisions regarding its products and is solely responsible for compliance with all legal, regulatory, and security related requirements concerning its products, regardless of any information or support that may be

provided by NXP. NXP has a Product Security Incident Response Team (PSIRT) (reachable at <u>PSIRT@nxp.com</u>) that manages the investigation, reporting, and solution release to security vulnerabilities of NXP products.

#### 19.4 Trademarks

Notice: All referenced brands, product names, service names, and trademarks are the property of their respective owners. **NXP** — wordmark and logo are trademarks of NXP B.V.

Product data sheet

NTSX2102

Dual supply translating transceiver; open-drain; auto direction sensing

## Tables

| Tab. 1. | Ordering information                | 2 |
|---------|-------------------------------------|---|
| Tab. 2. | Ordering options                    | 2 |
| Tab. 3. | Pin description                     | 3 |
| Tab. 4. | Function table                      | 4 |
| Tab. 5. | Limiting values                     | 4 |
| Tab. 6. | Recommended operating conditions    | 4 |
| Tab. 7. | Typical static characteristics      | 5 |
| Tab. 8. | Static characteristics              | 5 |
| Tab. 9. | Typical dynamic characteristics for |   |
|         | temperature 25 °C                   | 6 |

# Tab. 10.Dynamic characteristics for temperature<br/>range -40 °C to +85 °C7Tab. 11.Measurement points9Tab. 12.Test data10Tab. 13.SnPb eutectic process (from J-STD-020D)20Tab. 14.Lead-free process (from J-STD-020D)20Tab. 15.Abbreviations28Tab. 16.Revision history28

# **Figures**

| Fig. 1.  | Logic symbol2                                 |
|----------|-----------------------------------------------|
| Fig. 2.  | Pin configuration SOT1309-1 (XQFN8)3          |
| Fig. 3.  | Pin configuration SOT996-2 (XSON8)3           |
| Fig. 4.  | Pin configuration SOT1052-2 (XSON8)3          |
| Fig. 5.  | The data input (An, Bn) to data output (Bn,   |
|          | An) propagation delay times9                  |
| Fig. 6.  | Enable and disable times9                     |
| Fig. 7.  | Test circuit for measuring switching times 10 |
| Fig. 8.  | Typical voltage level-translation circuit     |
| Fig. 9.  | Architecture of NTSX2102 I/O cell (one        |
|          | channel)11                                    |
| Fig. 10. | Input and output waveforms showing edge-      |
|          | rate acceleration12                           |
| Fig. 11. | One-shot pulse time versus VCCO               |
| Fig. 12. | Package outline SOT1309-1 (XQFN8)15           |
| Fig. 13. | Package outline SOT996-2 (XSON8)16            |
| Fig. 14. | Package outline SOT1052-2 (XSON8)17           |

| Fig. 15.<br>Fig. 16. | Package outline SOT1052-2 (XSON8)18<br>Temperature profiles for large and small |
|----------------------|---------------------------------------------------------------------------------|
|                      | components                                                                      |
| Fig. 17.             | PCB footprint for SOT1309-1 (XQFN8);                                            |
|                      | reflow soldering22                                                              |
| Fig. 18.             | PCB footprint for SOT996-2 (XSON8U);                                            |
|                      | reflow soldering23                                                              |
| Fig. 19.             | PCB footprint for SOT1052-2 (XSON8);                                            |
|                      | recommended solder mask opening pattern 24                                      |
| Fig. 20.             | PCB footprint for SOT1052-2 (XSON8);                                            |
| U                    | recommended I/O pads and solderable                                             |
|                      | area                                                                            |
| Fig. 21.             | PCB footprint for SOT1052-2 (XSON8);                                            |
|                      | recommended solder paste stencil                                                |
| Fig. 22.             | PCB footprint for SOT1052-2 (XSON8);                                            |
|                      | notes                                                                           |
|                      |                                                                                 |

#### Dual supply translating transceiver; open-drain; auto direction sensing

## Contents

| 1    | General description              | 1  |
|------|----------------------------------|----|
| 2    | Features and benefits            | 1  |
| 3    | Applications                     | 1  |
| 4    | Ordering information             | 2  |
| 4.1  | Ordering options                 |    |
| 5    | Functional diagram               |    |
| 6    | Pinning information              | 3  |
| 6.1  | Pinning                          |    |
| 6.2  | Pin description                  |    |
| 7    | Functional description           |    |
| 8    | Limiting values                  |    |
| 9    | Recommended operating conditions |    |
| 10   | Static characteristics           |    |
| 11   | Dynamic characteristics          |    |
| 12   | Waveforms                        |    |
| 13   | Application information          |    |
| 13.1 | Applications                     | 10 |
| 13.2 | Architecture                     |    |
| 13.3 | Input driver requirements        |    |
| 13.4 | Output load considerations       |    |
| 13.5 | Output enable (OE)               |    |
| 13.6 | Power-up                         |    |
| 13.7 | Pull-up resistors on I/O lines   |    |
| 13.8 | GD package vs TL package         | 13 |
| 14   | Package outline                  |    |
| 15   | Soldering of SMD packages        |    |
| 15.1 | Introduction to soldering        |    |
| 15.2 | Wave and reflow soldering        |    |
| 15.3 | Wave soldering                   |    |
| 15.4 | Reflow soldering                 |    |
| 16   | Soldering: PCB footprints        |    |
| 17   | Abbreviations                    |    |
| 18   | Revision history                 |    |
| 19   | Legal information                |    |

Please be aware that important notices concerning this document and the product(s) described herein, have been included in section 'Legal information'.

© 2022 NXP B.V.

All rights reserved.

For more information, please visit: http://www.nxp.com

Date of release: 6 October 2022 Document identifier: NTSX2102