# **Power MOSFET** # 9 A, 20 V, Logic Level, N-Channel Micro8<sup>™</sup> Leadless This advanced Power MOSFET contains monolithic back-to-back Zener diodes. These Zener diodes provide protection against ESD and unexpected transients. These miniature surface mount MOSFETs feature ultra low $R_{DS(on)}$ and true logic level performance. This device is designed for use in low voltage, high speed switching applications where power efficiency is important. Typical applications are DC-DC converters, and power management in portable and battery powered products such as computers, printers, cellular and cordless phones. #### Features • Pb-Free Package is Available #### **Applications** - Zener Protected Gates Provide Electrostatic Discharge Protection - Designed to Withstand 4000 V Human Body Model - Ultra Low R<sub>DS(on)</sub> Provides Higher Efficiency and Extends Battery Life - Logic Level Gate Drive Can be Driven by Logic ICs - Micro8 Leadless Surface Mount Package Saves Board Space - I<sub>DSS</sub> Specified at Elevated Temperature #### MAXIMUM RATINGS (T<sub>J</sub> = 25°C unless otherwise noted) | Rating | Symbol | 10 Sec | Steady<br>State | Unit | |--------------------------------------------------------------------------------|-----------------------------------|------------|-----------------|------| | Drain-to-Source Voltage | V <sub>DSS</sub> | 20 | | V | | Gate-to-Source Voltage | $V_{GS}$ | ±12 | | V | | Continuous Drain Current (Note 1) $T_A = 25^{\circ}C$ $T_A = 85^{\circ}C$ | I <sub>D</sub> | 9.0<br>6.4 | 6.0<br>4.3 | А | | Pulsed Drain Current<br>(tp ≤ 10 μs) | I <sub>DM</sub> | 30 | | Α | | Continuous Source-Diode<br>Conduction (Note 1) | l <sub>s</sub> | 2.9 | 1.4 | Α | | Total Power Dissipation (Note 1) T <sub>A</sub> = 25°C T <sub>A</sub> = 85°C | P <sub>D</sub> | 3.2<br>1.7 | 1.5<br>0.79 | W | | Operating Junction and Storage<br>Temperature Range | T <sub>J</sub> , T <sub>stg</sub> | -55 to 150 | | °C | | Thermal Resistance (Note 1) Junction-to-Ambient | $R_{\theta JA}$ | 38 | 82 | °C/W | Stresses exceeding Maximum Ratings may damage the device. Maximum Ratings are stress ratings only. Functional operation above the Recommended Operating Conditions is not implied. Extended exposure to stresses above the Recommended Operating Conditions may affect device reliability. 1. When surface mounted to 1" x 1" FR-4 board. #### ON Semiconductor® http://onsemi.com # 9 AMPERES 20 VOLTS $$\begin{aligned} &R_{DS(on)} = 26 \ m\Omega \\ &(\text{V}_{GS} = 4.5 \ \text{V}, \ \text{I}_{D} = 6.5 \ \text{A}) \end{aligned}$$ $$R_{DS(on)}$$ = 31 m $\Omega$ (V<sub>GS</sub> = 2.5 V, I<sub>D</sub> = 5.8 A) #### **MARKING DIAGRAM** #### Micro8 LEADLESS CASE 846C A = Assembly Location Y = Year WW = Work Week Pb-Free Package #### ORDERING INFORMATION See detailed ordering and shipping information in the package dimensions section on page 6 of this data sheet. ### **ELECTRICAL CHARACTERISTICS** (T<sub>J</sub> = 25°C unless otherwise noted) | Characteristic | | Symbol | Min | Тур | Max | Unit | |-------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------|----------------------|-----|--------------|------------|--------------| | OFF CHARACTERISTICS | | • | | • | • | | | Drain-to-Source Breakdown Volta ( $V_{GS} = 0$ Vdc, $I_D = 250 \mu Adc$ ) | ge (Note 2) | V <sub>(BR)DSS</sub> | 20 | 24 | - | Vdc | | Zero Gate Voltage Drain Current $(V_{DS} = 16 \text{ Vdc}, V_{GS} = 0 \text{ Vdc})$ $(V_{DS} = 16 \text{ Vdc}, V_{GS} = 0 \text{ Vdc}, T$ | <sub>J</sub> = 85°C) | I <sub>DSS</sub> | | -<br>- | 1.0<br>20 | μAdc | | Gate-Body Leakage Current $(V_{GS} = \pm 4.5 \text{ Vdc}, V_{DS} = 0 \text{ Vdc})$ $(V_{GS} = \pm 12 \text{ Vdc}, V_{DS} = 0 \text{ Vdc})$ | | I <sub>GSS</sub> | - | - | 1.0<br>500 | μAdc<br>μAdc | | ON CHARACTERISTICS (Note 2) | | | | | | | | Gate Threshold Voltage (Note 2) $(V_{DS} = V_{GS}, I_D = 250 \mu Adc)$ | | V <sub>GS(th)</sub> | 0.4 | 0.67 | 1.0 | Vdc | | Static Drain-to-Source On-Resistance (Note 2) $(V_{GS} = 4.5 \text{ Vdc}, I_D = 6.5 \text{ Adc})$ $(V_{GS} = 2.5 \text{ Vdc}, I_D = 5.8 \text{ Adc})$ | | R <sub>DS(on)</sub> | | 21<br>27 | 26<br>31 | mΩ | | DYNAMIC CHARACTERISTICS | | | | | | | | Input Capacitance | | C <sub>iss</sub> | - | 7.4 | 15 | pF | | Output Capacitance | (V <sub>DS</sub> = 16 Vdc, V <sub>GS</sub> = 0 V,<br>f = 1.0 MHz) | C <sub>oss</sub> | - | 237 | 400 | | | Transfer Capacitance | | C <sub>rss</sub> | - | 4.1 | 10 | pF | | SWITCHING CHARACTERISTICS | 6 (Note 3) | | | | • | | | Turn-On Delay Time | | t <sub>d(on)</sub> | - | 0.55 | 1.0 | μs | | Rise Time | (V <sub>GS</sub> = 4.5 Vdc, V <sub>DD</sub> = 10 Vdc, | t <sub>r</sub> | + | 1.17 | 2.0 | | | Turn-Off Delay Time | $I_D$ = 1.0 Adc, $R_G$ = 9.1 Ω) (Note 2) | t <sub>d(off)</sub> | - | 1.87 | 3.0 | | | Fall Time | | t <sub>f</sub> | - | 4.8 | 7.0 | μs | | Gate Charge | (V <sub>GS</sub> = 4.5 Vdc, I <sub>D</sub> = 6.5 Adc, | Q <sub>T</sub> | - | 12 | 18 | nC | | $V_{DS} = 10 \text{ Vdc}$ | $V_{DS} = 10 \text{ Vdc}$ | Q <sub>1</sub> | + | 0.7 | - | 7 | | Gate Charge | (Note 2) | Q <sub>2</sub> | 1 | 3.7 | - | nC | | SOURCE-DRAIN DIODE CHARA | CTERISTICS | | | | | | | Forward On-Voltage | $(I_S = 1.0 \text{ Adc}, V_{GS} = 0 \text{ Vdc})$<br>$I_S = 1.0 \text{ Adc}, V_{GS} = 0 \text{ Vdc}, T_J = 85^{\circ}\text{C})$<br>(Note 2) | V <sub>SD</sub> | - | 0.69<br>0.62 | 0.8 | Vdc | Pulse Test: Pulse Width ≤ 300 μs, Duty Cycle ≤ 2%. Switching characteristics are independent of operating junction temperatures. #### TYPICAL ELECTRICAL CHARACTERISTICS Figure 1. Gate-Current versus Gate-Source Voltage Figure 2. Gate-Current versus Gate-Source Voltage Figure 3. On-Region Characteristics Figure 4. Transfer Characteristics Figure 5. On-Resistance versus Drain Current #### POWER MOSFET SWITCHING Switching behavior is most easily modeled and predicted by recognizing that the power MOSFET is charge controlled. The lengths of various switching intervals ( $\Delta t$ ) are determined by how fast the FET input capacitance can be charged by current from the generator. The published capacitance data is difficult to use for calculating rise and fall because drain-gate capacitance varies greatly with applied voltage. Accordingly, gate charge data is used. In most cases, a satisfactory estimate of average input current ( $I_{G(AV)}$ ) can be made from a rudimentary analysis of the drive circuit so that $$t = Q/I_{G(AV)}$$ During the rise and fall time interval when switching a resistive load, $V_{GS}$ remains virtually constant at a level known as the plateau voltage, $V_{SGP}$ . Therefore, rise and fall times may be approximated by the following: $$t_r = Q_2 x R_G/(V_{GG} - V_{GSP})$$ $$t_f = Q_2 x R_G/V_{GSP}$$ where $V_{GG}$ = the gate drive voltage, which varies from zero to $V_{GG}$ $R_G$ = the gate drive resistance and Q<sub>2</sub> and V<sub>GSP</sub> are read from the gate charge curve. During the turn-on and turn-off delay times, gate current is not constant. The simplest calculation uses appropriate values from the capacitance curves in a standard equation for voltage change in an RC network. The equations are: $$t_{d(on)} = R_G C_{iss} In [V_{GG}/(V_{GG} - V_{GSP})]$$ $$t_{d(off)} = R_G C_{iss} In (V_{GG}/V_{GSP})$$ The capacitance ( $C_{iss}$ ) is read from the capacitance curve at a voltage corresponding to the off-state condition when calculating $t_{d(on)}$ and is read at a voltage corresponding to the on-state when calculating $t_{d(off)}$ . At high switching speeds, parasitic circuit elements complicate the analysis. The inductance of the MOSFET source lead, inside the package and in the circuit wiring which is common to both the drain and gate current paths, produces a voltage at the source which reduces the gate drive current. The voltage is determined by Ldi/dt, but since di/dt is a function of drain current, the mathematical solution is complex. The MOSFET output capacitance also complicates the mathematics. And finally, MOSFETs have finite internal gate resistance which effectively adds to the resistance of the driving source, but the internal resistance is difficult to measure and, consequently, is not specified. The resistive switching time variation versus gate resistance (Figure 8) shows how typical switching performance is affected by the parasitic circuit elements. If the parasitics were not present, the slope of the curves would maintain a value of unity regardless of the switching speed. The circuit used to obtain the data is constructed to minimize common inductance in the drain and gate circuit loops and is believed readily achievable with board mounted components. Most power electronic loads are inductive; the data in the figure is taken with a resistive load, which approximates an optimally snubbed inductive load. Power MOSFETs may be safely operated into an inductive load; however, snubbing reduces switching losses. Figure 6. Capacitance Variation Figure 7. Gate-to-Source Figure 8. Resistive Switching Time Variation versus Gate Resistance Figure 9. Diode Forward Voltage versus Current Figure 10. On-Resistance Variation with Temperature Figure 11. Threshold Voltage Figure 12. On-Resistance versus Drain Current and Temperature Figure 13. Thermal Response ### **ORDERING INFORMATION** | Device | Package | Shipping <sup>†</sup> | | | |---------------|------------------------|-----------------------|--|--| | NTLTD7900ZR2 | Micro8 LL | 3000 / Tape & Reel | | | | NTLTD7900ZR2G | Micro8 LL<br>(Pb-Free) | 3000 / Tape & Reel | | | <sup>†</sup>For information on tape and reel specifications, including part orientation and tape sizes, please refer to our Tape and Reel Packaging Specifications Brochure, BRD8011/D. #### PACKAGE DIMENSIONS #### **Micro8 LEADLESS** CASE 846C-01 **ISSUE C** **DETAIL Z** U 4x → **VIEW AA-AA** #### NOTES: - OTES. 1. DIMENSIONS AND TOLERANCING PER ASME Y14.5M, 1994. 2. CONTROLLING DIMENSION: MILLIMETER. 3. THE TERMINAL #1 IDENTIFIER AND TERMINAL - NUMBERING CONVENTION SHALL CONFORM TO JESD 95-1 SPP-012. DETAILS OF TERMINAL #1 IDENTIFIER ARE OPTIONAL, BUT MUST BE LOCATED WITHIN THE ZONE INDICATED. THE - TERMINAL #1 IDENTIFIER MAY BE EITHER A MOLD OR MARKED FEATURE. DIMENSION D APPLIES TO METALLIZED TERMINAL AND IS MEASURED BETWEEN 0.25 MM AND 0.30 MM FROM TERMINAL TIP. DIMENSION L1 IS THE TERMINAL PULL BACK FROM PACKAGE EDGE, UP TO 0.1 MM IS - ACCEPTABLE. L1 IS OPTIONAL. 5. DEPOPULATION IS POSSIBLE IN A - SYMMETRICAL FASHION. OPTIONAL SIDE VIEW CAN SHOW LEADS 5 AND 8 REMOVED. | | MILLIMETERS | | | | |-----|-------------|------|--|--| | DIM | MIN | MAX | | | | Α | 3.30 BSC | | | | | В | 3.30 BSC | | | | | С | 0.85 | 0.95 | | | | D | 0.25 | 0.35 | | | | Е | 1.30 | 1.50 | | | | F | 2.55 | 2.75 | | | | G | 0.65 BSC | | | | | Н | 0.95 | 1.15 | | | | J | 0.25 BSC | | | | | K | 0.00 | 0.05 | | | | L | 0.35 | 0.45 | | | | L1 | 0.00 | 0.10 | | | | Р | 1.28 | 1.38 | | | | U | 0.17 TYP | | | | **DETAIL Z** DIMENSIONS: MILLIMETERS <sup>\*</sup>For additional information on our Pb-Free strategy and soldering details, please download the ON Semiconductor Soldering and Mounting Techniques Reference Manual, SOLDERRM/D. Micro8 is a trademark of International Rectifier Corporation. ON Semiconductor and was a registered trademarks of Semiconductor Components Industries, LLC (SCILLC). SCILLC reserves the right to make changes without further notice to any products herein. SCILLC makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does SCILLC assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. "Typical" parameters which may be provided in SCILLC data sheets and/or specifications can and do vary in different applications and actual performance may vary over time. All operating parameters, including "Typicals" must be validated for each customer application by customer's technical experts. SCILLC does not convey any license under its patent rights nor the rights of others. SCILLC products are not designed, intended, or authorized for use as components in systems intended for surgical implant into the body, or other applications intended to support or sustain life, or for any other application in which the failure of the SCILLC product could create a situation where personal injury or death may occur. Should Buyer purchase or use SCILLC products for any such unintended or unauthorized application, Buyer shall indemnify and hold SCILLC and its officers, employees, subsidiaries, affiliates, and distributors harmless against all claims, costs, damages, and expenses, and reasonable attorney fees arising out of, directly or indirectly, any claim of personal injury or death associated with such unintended or unauthorized use, even if such claim alleges that SCILLC was negligent regarding the design or manufacture of the part. SCILLC is an Equal Opportunity/Affirmative Action Employer. This literature is subject to all applicable copyright laws and is not for resale in any manner. #### **PUBLICATION ORDERING INFORMATION** #### LITERATURE FULFILLMENT: Literature Distribution Center for ON Semiconductor P.O. Box 5163, Denver, Colorado 80217 USA Phone: 303-675-2175 or 800-344-3860 Toll Free USA/Canada Fax: 303-675-2176 or 800-344-3867 Toll Free USA/Canada Email: orderlit@onsemi.com N. American Technical Support: 800-282-9855 Toll Free USA/Canada Europe, Middle East and Africa Technical Support: Phone: 421 33 790 2910 Japan Customer Focus Center Phone: 81-3-5773-3850 ON Semiconductor Website: www.onsemi.com Order Literature: http://www.onsemi.com/orderlit For additional information, please contact your local Sales Representative