# Power MOSFET -60 Volt, -18.5 Amp # P-Channel, D<sup>2</sup>PAK #### **Features** - Designed for Low R<sub>DS(on)</sub> - Withstands High Energy in Avalanche and Commutation Modes - Pb-Free Packages are Available #### **Applications** - Power Supplies - PWM Motor Control - Converters - Power Management #### **MAXIMUM RATINGS** (T<sub>J</sub> = 25°C unless otherwise noted) | <u> </u> | | | | | | |---------------------------------------------------------------------------------------------------------------------------------------|------------------------------------|-----------------------|--------------------------------------|---------------|------| | Parameter | | | Symbol | Value | Unit | | Drain-to-Source Voltage | | | $V_{DSS}$ | -60 | V | | Gate-to-Source Voltage | | | $V_{GS}$ | ±20 | V | | Continuous Drain<br>Current (Note 1) | Steady<br>State | T <sub>A</sub> = 25°C | Ι <sub>D</sub> | -18.5 | Α | | Power Dissipation (Note 1) | Steady State T <sub>A</sub> = 25°C | | P <sub>D</sub> | 88 | W | | Pulsed Drain Current | t <sub>p</sub> = 10 μs | | I <sub>DM</sub> | -55 | Α | | Operating Junction and Storage Temperature | | | T <sub>J</sub> ,<br>T <sub>STG</sub> | –55 to<br>175 | °C | | Single Pulse Drain–to–Source Avalanche Energy ( $V_{DD}$ = 25 V, $V_{GS}$ = 5.0 V, $I_{PK}$ = 15 A, L = 3.0 mH, $R_G$ = 25 $\Omega$ ) | | E <sub>AS</sub> | 338 | mJ | | | Lead Temperature for Soldering Purposes (1/8 in from case for 10 s) | | TL | 260 | °C | | #### THERMAL RESISTANCE RATINGS | Parameter | Symbol | Max | Unit | |-----------------------------------------|-----------------|-----|------| | Junction-to-Case (Drain) - Steady State | $R_{\theta JC}$ | 1.7 | °C/W | Maximum ratings are those values beyond which device damage can occur. Maximum ratings applied to the device are individual stress limit values (not normal operating conditions) and are not valid simultaneously. If these limits are exceeded, device functional operation is not implied, damage may occur and reliability may be affected. - 1. When surface mounted to an FR4 board using 1" pad size (Cu Area 1.127 in<sup>2</sup>). - When surface mounted to an FR4 board using the minimum recommended pad size (Cu Area 0.41 in<sup>2</sup>). ### ON Semiconductor® #### http://onsemi.com | V <sub>(BR)DSS</sub> | R <sub>DS(on)</sub> TYP | I <sub>D</sub> MAX | | | |----------------------|-------------------------|--------------------|--|--| | -60 V | 120 mΩ @ -5.0 V | –18.5 A | | | #### P-Channel # MARKING DIAGRAM & PIN ASSIGNMENT D<sup>2</sup>PAK CASE 418B STYLE 2 NTB5605P = Device Code A = Assembly Location Y = Year WW = Work Week G = Pb-Free Package #### **ORDERING INFORMATION** | Device | Package | Shipping <sup>†</sup> | |-------------|---------------------------------|-----------------------| | NTB5605P | D <sup>2</sup> PAK | 50 Units/Rail | | NTB5605PG | D <sup>2</sup> PAK<br>(Pb-Free) | 50 Units/Rail | | NTB5605PT4 | D <sup>2</sup> PAK | 800 Tape & Reel | | NTB5605PT4G | D <sup>2</sup> PAK<br>(Pb-Free) | 800 Tape & Reel | †For information on tape and reel specifications, including part orientation and tape sizes, please refer to our Tape and Reel Packaging Specification Brochure, BRD8011/D. ## **ELECTRICAL CHARACTERISTICS** ( $T_J = 25^{\circ}C$ unless otherwise noted) | Characteristic | Symbol | Test Condition | | Min | Тур | Max | Unit | |--------------------------------------------------------------|--------------------------------------|------------------------------------------------------------------------------------------------|-------------------------|------|------------|------|-------| | OFF CHARACTERISTICS | • | • | | | • | • | • | | Drain-to-Source Breakdown Voltage | V <sub>(Br)DSS</sub> | $V_{GS} = 0 \text{ V}, I_{D}$ | <sub>0</sub> = -250 μA | -60 | | | V | | Drain-to-Source Breakdown Voltage<br>Temperature Coefficient | V <sub>(Br)DSS</sub> /T <sub>J</sub> | | | | -64 | | mV/°C | | Zero Gate Voltage Drain Current | I <sub>DSS</sub> | V <sub>GS</sub> = 0 V | T <sub>J</sub> = 25°C | | | -1.0 | μΑ | | | | $V_{DS} = -60 \text{ V}$ | T <sub>J</sub> = 125°C | | | -10 | | | Gate-to-Source Leakage Current | I <sub>GSS</sub> | $V_{DS} = 0 \text{ V}, V_{GS} = \pm 20 \text{ V}$ | | | | ±100 | nA | | ON CHARACTERISTICS (Note 3) | | | | | | - | | | Gate Threshold Voltage | V <sub>GS(th)</sub> | $V_{GS} = V_{DS}, I_{DS}$ | <sub>O</sub> = -250 μA | -1.0 | -1.5 | -2.0 | V | | Drain-to-Source On Resistance | R <sub>DS(on)</sub> | $V_{GS} = -5.0 \text{ V},$<br>$V_{GS} = -5.0 \text{ V},$ | | | 120<br>140 | 140 | mΩ | | Forward Transconductance | 9FS | $V_{DS} = -10 \text{ V},$ | I <sub>D</sub> = -8.5 A | | 12 | | S | | Drain-to-Source On Voltage | V <sub>DS(on)</sub> | $V_{GS} = -5.0 \text{ V},$ | $I_D = -8.5 \text{ A}$ | | | -1.3 | V | | CHARGES, CAPACITANCES AND GATE | RESISTANCE | - | | | | | | | Input Capacitance | C <sub>iss</sub> | | | | 730 | 1190 | | | Output Capacitance | C <sub>oss</sub> | $V_{GS} = 0 \text{ V, f} = 1.0 \text{ MHz,}$<br>$V_{DS} = -25 \text{ V}$ | | | 211 | 300 | pF | | Reverse Transfer Capacitance | C <sub>rss</sub> | | | | 67 | 120 | | | Total Gate Charge | Q <sub>G(TOT)</sub> | $V_{GS} = -5.0 \text{ V}, V_{DS} = -48 \text{ V},$ $I_{D} = -17 \text{ A}$ | | | 13 | 22 | | | Gate-to-Source Charge | Q <sub>GS</sub> | | | | 4.0 | | nC | | Gate-to-Drain Charge | $Q_{GD}$ | | | | 7.0 | | | | SWITCHING CHARACTERISTICS (Note 4 | ) | - | | | | | | | Turn-On Delay Time | t <sub>d(on)</sub> | $V_{GS} = -5.0 \text{ V}, V_{DD} = -30 \text{ V},$ $I_{D} = -17 \text{ A}, R_{G} = 9.1 \Omega$ | | | 12.5 | 25 | | | Rise Time | t <sub>r</sub> | | | | 122 | 183 | ns | | Turn-Off Delay Time | t <sub>d(off)</sub> | | | | 29 | 58 | | | Fall Time | t <sub>f</sub> | | | | 75 | 150 | | | DRAIN-SOURCE DIODE CHARACTERIS | TICS | | | | | | | | Forward Diode Voltage | V <sub>SD</sub> | V <sub>GS</sub> = 0 V | T <sub>J</sub> = 25°C | | -1.55 | -2.5 | V | | | | I <sub>S</sub> = -17 A | T <sub>J</sub> = 125°C | | -1.4 | | 1 | | Reverse Recovery Time | t <sub>rr</sub> | $V_{GS} = 0 \text{ V, } dI_S/dt = 100 \text{ A/}\mu\text{s,}$ $I_S = -17 \text{ A}$ | | | 60 | | | | Charge Time | t <sub>a</sub> | | | | 39 | | ns | | Discharge Time | t <sub>b</sub> | | | | 21 | | 1 | | Reverse Recovery Charge | Q <sub>RR</sub> | | | | 0.14 | | nC | Pulse Test: Pulse Width ≤ 300 μs, Duty Cycle ≤ 2%. Switching characteristics are independent of operating junction temperatures. 40 $V_{DS} = -10 \text{ V}$ $T_J = -55^{\circ}C$ ID, DRAIN CURRENT (AMPS) $T_J = 25^{\circ}C$ 30 = 125°C 20 10 0 2 3 4 5 6 8 9 -V<sub>GS</sub>, GATE-TO-SOURCE VOLTAGE (VOLTS) Figure 1. On-Region Characteristics Figure 2. Transfer Characteristics Figure 3. On–Resistance vs. Drain Current and Temperature Figure 4. On–Resistance vs. Drain Current and Gate Voltage Figure 5. On–Resistance Variation with Temperature Figure 6. Drain-to-Source Leakage Current vs. Voltage Figure 7. Capacitance Variation Figure 8. Gate-to-Source and Drain-to-Source Voltage vs. Total Charge Figure 9. Resistive Switching Time Variation vs. Gate Resistance Figure 10. Diode Forward Voltage vs. Current Figure 11. Maximum Rated Forward Biased Safe Operating Area Figure 12. Maximum Avalanche Energy vs. Starting Junction Temperature Figure 13. Thermal Response Figure 14. Diode Reverse Recovery Waveform #### **PACKAGE DIMENSIONS** #### D<sup>2</sup>PAK CASE 418B-04 ISSUE J - NOTES: 1. DIMENSIONING AND TOLERANCING PER ANSI Y14.5M, 1982. 2. CONTROLLING DIMENSION: INCH. 3. 418B-01 THRU 418B-03 OBSOLETE, NEW STANDARD 418B-04. | | INCHES | | MILLIMETERS | | | |-----|-----------|----------------|-------------|-------|--| | DIM | MIN | MIN MAX | | MAX | | | Α | 0.340 | 0.380 | 8.64 | 9.65 | | | В | 0.380 | 0.405 | 9.65 | 10.29 | | | C | 0.160 | 0.190 | 4.06 | 4.83 | | | D | 0.020 | 0.035 | 0.51 | 0.89 | | | E | 0.045 | 0.055 | 1.14 | 1.40 | | | F | 0.310 | 0.350 | 7.87 | 8.89 | | | G | 0.100 BSC | | 2.54 BSC | | | | Н | 0.080 | 0.110 | 2.03 | 2.79 | | | J | 0.018 | 0.025 | 0.46 | 0.64 | | | K | 0.090 | 0.110 | 2.29 | 2.79 | | | L | 0.052 | 0.072 | 1.32 | 1.83 | | | M | 0.280 | 0.320 | 7.11 | 8.13 | | | N | 0.197 | 7 REF 5.00 REF | | REF | | | Р | 0.079 | REF | 2.00 REF | | | | R | 0.039 | REF | 0.99 REF | | | | S | 0.575 | 0.625 | 14.60 | 15.88 | | | V | 0.045 | 0.055 | 1.14 | 1.40 | | - STYLE 2: PIN 1. GATE 2. DRAIN 3. SOURCE 4. DRAIN #### **SOLDERING FOOTPRINT\*** \*For additional information on our Pb-Free strategy and soldering details, please download the ON Semiconductor Soldering and Mounting Techniques Reference Manual, SOLDERRM/D. ON Semiconductor and was registered trademarks of Semiconductor Components Industries, LLC (SCILLC). SCILLC reserves the right to make changes without further notice to any products herein. SCILLC makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does SCILLC assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. "Typical" parameters which may be provided in SCILLC data sheets and/or specifications can and do vary in different applications and actual performance may vary over time. All operating parameters, including "Typicals" must be validated for each customer application by customer's technical experts. SCILLC does not convey any license under its patent rights or the rights of others. SCILLC products are not designed, intended, or authorized for use as components in systems intended for surgical implant into the body, or other applications intended to support or sustain life, or for any other application in which the failure of the SCILLC product could create a situation where personal injury or death may occur. Should Buyer purchase or use SCILLC products for any such unintended or unauthorized application, Buyer shall indemnify and hold SCILLC and its officers, employees, subsidiaries, and distributors harmless against all claims, costs, damages, and expenses, and reasonable attorney fees arising out of, directly or indirectly, any claim of personal injury or death associated with such unintended or unauthorized use, even if such claim alleges that SCILLC was negligent regarding the design or manufacture of the part. SCILLC is an Equal Opportunity/Affirmative Action Employer. This literature is subject to all applicable copyright laws and is not for resale in any manner. #### **PUBLICATION ORDERING INFORMATION** #### LITERATURE FULFILLMENT: Literature Distribution Center for ON Semiconductor P.O. Box 61312, Phoenix, Arizona 85082–1312 USA Phone: 480–829–7710 or 800–344–3860 Toll Free USA/Canada Fax: 480–829–7709 or 800–344–3867 Toll Free USA/Canada Email: orderlit@onsemi.com N. American Technical Support: 800–282–9855 Toll Free USA/Canada Japan: ON Semiconductor, Japan Customer Focus Center 2–9–1 Kamimeguro, Meguro–ku, Tokyo, Japan 153–0051 Phone: 81–3–5773–3850 ON Semiconductor Website: http://onsemi.com Order Literature: http://www.onsemi.com/litorder For additional information, please contact your local Sales Representative.