# Complementary Silicon Plastic Power Transistors

# D<sup>2</sup>PAK for Surface Mount

#### **Features**

- Lead Formed for Surface Mount Applications in Plastic Sleeves (No Suffix)
- Electrically the Same as TIP41 and T1P42 Series
- NJV Prefix for Automotive and Other Applications Requiring Unique Site and Control Change Requirements; AEC-Q101 Qualified and PPAP Capable
- Pb-Free Packages are Available

#### **MAXIMUM RATINGS**

| Rating                                                            | Symbol                            | Value        | Unit      |
|-------------------------------------------------------------------|-----------------------------------|--------------|-----------|
| Collector-Emitter Voltage                                         | V <sub>CEO</sub>                  | 100          | Vdc       |
| Collector-Base Voltage                                            | V <sub>CB</sub>                   | 100          | Vdc       |
| Emitter-Base Voltage                                              | V <sub>EB</sub>                   | 5.0          | Vdc       |
| Collector Current – Continuous – Peak                             | Ic                                | 6.0<br>10    | Adc       |
| Base Current                                                      | Ι <sub>Β</sub>                    | 2.0          | Adc       |
| Total Power Dissipation @ T <sub>C</sub> = 25°C Derate above 25°C | P <sub>D</sub>                    | 65<br>0.52   | W<br>W/°C |
| Total Power Dissipation @ T <sub>A</sub> = 25°C Derate above 25°C | P <sub>D</sub>                    | 2.0<br>0.016 | W<br>W/°C |
| Unclamped Inductive Load Energy (Note 1)                          | E                                 | 62.5         | mJ        |
| Operating and Storage Junction<br>Temperature Range               | T <sub>J</sub> , T <sub>stg</sub> | -65 to +150  | °C        |

# THERMAL CHARACTERISTICS

| Characteristic                                                                 | Symbol          | Max  | Unit |
|--------------------------------------------------------------------------------|-----------------|------|------|
| Thermal Resistance, Junction-to-Case                                           | $R_{\theta JC}$ | 1.92 | °C/W |
| Thermal Resistance, Junction-to-Ambient                                        | $R_{\theta JA}$ | 62.5 | °C/W |
| Thermal Resistance,<br>Junction-to-Ambient (Note 2)                            | $R_{\theta JA}$ | 50   | °C/W |
| Maximum Lead Temperature for Soldering Purposes, 1/8" from Case for 10 Seconds | $T_L$           | 260  | °C   |

Stresses exceeding Maximum Ratings may damage the device. Maximum Ratings are stress ratings only. Functional operation above the Recommended Operating Conditions is not implied. Extended exposure to stresses above the Recommended Operating Conditions may affect device reliability.

- 1.  $I_C$  = 2.5 A, L = 20 mH, P.R.F. = 10 Hz,  $V_{CC}$  = 10 V,  $R_{BE}$  = 100  $\Omega$
- When surface mounted to an FR-4 board using the minimum recommended pad size.



# ON Semiconductor®

http://onsemi.com

# COMPLEMENTARY SILICON POWER TRANSISTORS 6 AMPERES, 100 VOLTS, 65 WATTS

# MARKING DIAGRAM



D<sup>2</sup>PAK CASE 418B STYLE 1



J4xC = Specific Device Code

x = 1 or 2

= Assembly Location

= Year

WW = Work Week G = Pb-Free Package

# **ORDERING INFORMATION**

| Device       | Package                         | Shipping <sup>†</sup> |
|--------------|---------------------------------|-----------------------|
| MJB41CG      | D <sup>2</sup> PAK<br>(Pb-Free) | 50 Units / Rail       |
| MJB41CT4G    | D <sup>2</sup> PAK<br>(Pb-Free) | 800 / Tape &<br>Reel  |
| NJVMJB41CT4G | D <sup>2</sup> PAK<br>(Pb-Free) | 800 / Tape &<br>Reel  |
| MJB42CG      | D <sup>2</sup> PAK<br>(Pb-Free) | 50 Units / Rail       |
| MJB42CT4G    | D <sup>2</sup> PAK<br>(Pb-Free) | 800 / Tape &<br>Reel  |
| NJVMJB42CT4G | D <sup>2</sup> PAK<br>(Pb-Free) | 800 / Tape &<br>Reel  |

†For information on tape and reel specifications, including part orientation and tape sizes, please refer to our Tape and Reel Packaging Specifications Brochure, BRD8011/D.

#### **ELECTRICAL CHARACTERISTICS** (T<sub>C</sub> = 25°C unless otherwise noted)

|                                                                         | Characteristic                                                                             | Symbol                | Min      | Max     | Unit |
|-------------------------------------------------------------------------|--------------------------------------------------------------------------------------------|-----------------------|----------|---------|------|
| ARACTERISTICS                                                           |                                                                                            | •                     | •        |         |      |
| r-Emitter Sustainir                                                     | g Voltage (Note 3) (I <sub>C</sub> = 30 mAdc, I <sub>B</sub> = 0)                          | V <sub>CEO(sus)</sub> | 100      | -       | Vdc  |
| Collector Cutoff Current (V <sub>CE</sub> = 60 Vdc, I <sub>B</sub> = 0) |                                                                                            | I <sub>CEO</sub>      | -        | 0.7     | mAdc |
| or Cutoff Current (V                                                    | <sub>DE</sub> = 100 Vdc, V <sub>EB</sub> = 0)                                              | I <sub>CES</sub>      | -        | 100     | μAdc |
| Emitter Cutoff Current (V <sub>BE</sub> = 5.0 Vdc, I <sub>C</sub> = 0)  |                                                                                            | I <sub>EBO</sub>      | -        | 50      | μAdc |
| RACTERISTICS (1                                                         | lote 3)                                                                                    | •                     |          |         | •    |
| , 0                                                                     | 0.3 Adc, V <sub>CE</sub> = 4.0 Vdc)<br>3.0 Adc, V <sub>CE</sub> = 4.0 Vdc)                 | h <sub>FE</sub>       | 30<br>15 | -<br>75 | -    |
| r-Emitter Saturatio                                                     | n Voltage (I <sub>C</sub> = 6.0 Adc, I <sub>B</sub> = 600 mAdc)                            | V <sub>CE(sat)</sub>  | -        | 1.5     | Vdc  |
| mitter On Voltage (                                                     | C = 6.0 Adc, V <sub>CE</sub> = 4.0 Vdc)                                                    | V <sub>BE(on)</sub>   | -        | 2.0     | Vdc  |
| C CHARACTERIS                                                           | rics                                                                                       | •                     |          |         | •    |
| -Gain - Bandwidth                                                       | Product (I <sub>C</sub> = 500 mAdc, V <sub>CE</sub> = 10 Vdc, f <sub>test</sub> = 1.0 MHz) | f <sub>T</sub>        | 3.0      | -       | MHz  |
| Signal Current Gain                                                     | (I <sub>C</sub> = 0.5 Adc, V <sub>CE</sub> = 10 Vdc, f = 1.0 kHz)                          | h <sub>fe</sub>       | 20       | _       | -    |
|                                                                         | (0 ) 02 ) 1001 /                                                                           | <u> </u>              | 1        |         | -    |

<sup>3.</sup> Pulse Test: Pulse Width  $\leq$  300  $\mu$ s, Duty Cycle  $\leq$  2.0%.



Figure 1. Power Derating



 $\ensuremath{\mathsf{R}}_B$  and  $\ensuremath{\mathsf{R}}_C$  varied to obtain desired current levels

D $_1$  MUST BE FAST RECOVERY TYPE, e.g.: 1N5825 USED ABOVE IB  $\approx 100~\text{mA}$  MSD6100 USED BELOW IB  $\approx 100~\text{mA}$ 

Figure 2. Switching Time Test Circuit



Figure 3. Turn-On Time



Figure 4. Thermal Response



Figure 5. Active-Region Safe Operating Area

There are two limitations on the power handling ability of a transistor: average junction temperature and second breakdown. Safe operating area curves indicate  $I_C - V_{CE}$  limits of the transistor that must be observed for reliable operation; i.e., the transistor must not be subjected to greater dissipation than the curves indicate.

The data of Figure 5 is based on  $T_{J(pk)} = 150^{\circ} C$ ;  $T_{C}$  is variable depending on conditions. Second breakdown pulse limits are valid for duty cycles to 10% provided  $T_{J(pk)} \le 150^{\circ} C$ .  $T_{J(pk)}$  may be calculated from the data in Figure 4. At high case temperatures, thermal limitations will reduce the power that can be handled to values less than the limitations imposed by second breakdown.



Figure 6. Turn-Off Time



Figure 7. Capacitance



Figure 8. DC Current Gain



Figure 9. Collector Saturation Region



Figure 10. "On" Voltages



Figure 11. Temperature Coefficients



Figure 12. Collector Cut-Off Region



Figure 13. Effects of Base-Emitter Resistance

# **PACKAGE DIMENSIONS**

# D<sup>2</sup>PAK 3 CASE 418B-04 ISSUE K С -B--T-Κ SEATING PLANE > G < D 3 PL ⊕ 0.13 (0.005) M T B M

#### NOTES:

- NOTES:
  1. DIMENSIONING AND TOLERANCING PER ANSI Y14.5M, 1982.
  2. CONTROLLING DIMENSION: INCH. 3. 418B-01 THRU 418B-03 OBSOLETE, NEW STANDARD 418B-04.

|     | INCHES    |       | MILLIMETERS |       |  |
|-----|-----------|-------|-------------|-------|--|
| DIM | MIN       | MAX   | MIN         | MAX   |  |
| Α   | 0.340     | 0.380 | 8.64        | 9.65  |  |
| В   | 0.380     | 0.405 | 9.65        | 10.29 |  |
| С   | 0.160     | 0.190 | 4.06        | 4.83  |  |
| D   | 0.020     | 0.035 | 0.51        | 0.89  |  |
| E   | 0.045     | 0.055 | 1.14        | 1.40  |  |
| F   | 0.310     | 0.350 | 7.87        | 8.89  |  |
| G   | 0.100 BSC |       | 2.54 BSC    |       |  |
| Н   | 0.080     | 0.110 | 2.03        | 2.79  |  |
| J   | 0.018     | 0.025 | 0.46        | 0.64  |  |
| K   | 0.090     | 0.110 | 2.29        | 2.79  |  |
| L   | 0.052     | 0.072 | 1.32        | 1.83  |  |
| М   | 0.280     | 0.320 | 7.11        | 8.13  |  |
| N   | 0.197     | REF   | 5.00 REF    |       |  |
| P   | 0.079 REF |       | 2.00 REF    |       |  |
| R   | 0.039     | REF   | 0.99 REF    |       |  |
| S   | 0.575     | 0.625 | 14.60       | 15.88 |  |
| ٧   | 0.045     | 0.055 | 1.14        | 1.40  |  |



### **SOLDERING FOOTPRINT\***



\*For additional information on our Pb-Free strategy and soldering details, please download the ON Semiconductor Soldering and Mounting Techniques Reference Manual, SOLDERRM/D.

ON Semiconductor and un are registered trademarks of Semiconductor Components Industries, LLC (SCILLC). SCILLC owns the rights to a number of patents, trademarks, on semiconductor and war registered trademarks of Semiconductor Components industries, LLC (SCILLC). SCILLC who stree rights to a number of patents, trademarks, copyrights, trade secrets, and other intellectual property. A listing of SCILLC's product/patent coverage may be accessed at www.onsemi.com/site/pdf/Patent-Marking.pdf. SCILLC reserves the right to make changes without further notice to any products herein. SCILLC makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does SCILLC assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. "Typical" parameters which may be provided in SCILLC data sheets and/or specifications can and do vary in different applications. and actual performance may vary over time. All operating parameters, including "Typicals" must be validated for each customer application by customer's technical experies. SCILLC does not convey any license under its patent rights nor the rights of others. SCILLC products are not designed, intended, or authorized for use as components in systems intended for surgical implant into the body, or other applications intended to support or sustain life, or for any other application in which the failure of the SCILLC product could create a situation where personal injury or death may occur. Should Buyer purchase or use SCILLC products for any such unintended or unauthorized application, Buyer shall indemnify and hold SCILLC and its officers, employees, subsidiaries, affiliates, and distributors harmless against all claims, costs, damages, and expenses, and reasonable attorney fees arising out of, directly or indirectly, any claim of personal injury or death associated with such unintended or unauthorized use, even if such claim alleges that SCILLC was negligent regarding the design or manufacture of the part. SCILLC is an Equal Opportunity/Affirmative Action Employer. This literature is subject to all applicable copyright laws and is not for resale in any manner.

# **PUBLICATION ORDERING INFORMATION**

#### LITERATURE FULFILLMENT:

Literature Distribution Center for ON Semiconductor P.O. Box 5163, Denver, Colorado 80217 USA Phone: 303-675-2175 or 800-344-3860 Toll Free USA/Canada Fax: 303-675-2176 or 800-344-3867 Toll Free USA/Canada

Email: orderlit@onsemi.com

N. American Technical Support: 800-282-9855 Toll Free USA/Canada

Europe, Middle East and Africa Technical Support: Phone: 421 33 790 2910 Japan Customer Focus Center Phone: 81-3-5817-1050

ON Semiconductor Website: www.onsemi.com

Order Literature: http://www.onsemi.com/orderlit

For additional information, please contact your local Sales Representative