# USB Positive Overvoltage Protection Controller with Internal PMOS FET and Status FLAG

NCP360 is able to disconnect the systems from its output pin in case wrong VBUS operating conditions is detected. The system is positive over-voltage protected up to +20 V.

Thanks to this device using internal PMOS FET, no external device is necessary, reducing the system cost and the PCB area of the application board.

NCP360 is able to instantaneously disconnect the output from the input if the input voltage exceeds the overvoltage threshold (OVLO).

NCP360 provides a negative going flag ( $\overline{FLAG}$ ) output, which alerts the system that a fault has occurred.

In addition, the device has ESD-protected input (15 kV Air) when by passed with a 1  $\mu$ F or larger capacitor.

#### Features

- Very Fast Protection, Up to 20 V, with 25 µA Current Consumption
- On-chip PMOS Transistor
- Overvoltage Lockout (OVLO)
- Undervoltage Lockout (UVLO)
- Alert FLAG Output
- EN Enable Pin
- Thermal Shutdown
- Compliance to IEC61000-4-2 (Level 4) 8 kV (Contact) 15 kV (Air)
- ESD Ratings: Machine Model = B Human Body Model = 3
- 6 Lead UDFN 2x2 mm Package
- 5 Lead TSOP 3x3 mm Package
- These are Pb-Free Devices

#### Applications

- USB Devices
- Mobile Phones
- Peripheral
- Personal Digital Applications
- MP3 Players



# **ON Semiconductor®**

http://onsemi.com



W = Work Week

= Pb-Free Package

(Note: Microdot may be in either location)

#### **ORDERING INFORMATION**

| Device      | Package             | Shipping <sup>†</sup> |
|-------------|---------------------|-----------------------|
| NCP360MUTBG | UDFN6<br>(Pb-Free)  | 3000/Tape & Reel      |
| NCP360MUTXG | UDFN6<br>(Pb-Free)  | 10000/Tape & Reel     |
| NCP360SNT1G | TSOP-5<br>(Pb-Free) | 3000/Tape & Reel      |
| NCP360SNT3G | TSOP-5<br>(Pb-Free) | 10000/Tape & Reel     |

†For information on tape and reel specifications, including part orientation and tape sizes, please refer to our Tape and Reel Packaging Specification Brochure, BRD8011/D.

## **PIN CONNECTIONS**



(Top Views)

## PIN FUNCTION DESCRIPTION (UDFN6 Package)

| Pin No. | Name | Туре   | Description                                                                                                                                                                                                                                                                                                |  |
|---------|------|--------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| 1       | ĒN   | INPUT  | Enable Pin. The device enters in shutdown mode when this pin is tied to a high level. In this case the output is disconnected from the input. To allow normal functionality, the EN pin shall be connected to GND to a pull down or to a I/O pin. This pin does not have an impact on the fault detection. |  |
| 2       | GND  | POWER  | Ground                                                                                                                                                                                                                                                                                                     |  |
| 3       | IN   | POWER  | Input Voltage Pin. This pin is connected to the VBUS. A 1 $\mu\text{F}$ low ESR ceramic capacitor, or larger, must be connected between this pin and GND.                                                                                                                                                  |  |
| 4, 5    | OUT  | OUTPUT | Output Voltage Pin. The output is disconnected from the VBUS power supply when the input voltage is above OVLO threshold or below UVLO threshold. A 1 $\mu$ F capacitor must be connected to these pins. The two OUT pins must be hardwired to common supply.                                              |  |
| 6       | FLAG | OUTPUT | Fault Indication Pin. This pin allows an external system to detect a fault on VBUS pin. The FLAG pir goes low when input voltage exceeds OVLO threshold. Since the FLAG pin is open drain functional an external pull up resistor to V <sub>CC</sub> must be added.                                        |  |
| -       | PAD1 | POWER  | Exposed Pad. Can be connected to GND or isolated plane. Must be used to thermal dissipation.                                                                                                                                                                                                               |  |

## **PIN FUNCTION DESCRIPTION (TSOP-5 Package)**

| Pin No. | Name | Туре   | Description                                                                                                                                                                                                                                                                                                |
|---------|------|--------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 1       | IN   | POWER  | Input Voltage Pin. This pin is connected to the VBUS. A 1 $\mu F$ low ESR ceramic capacitor, or larger, must be connected between this pin and GND.                                                                                                                                                        |
| 2       | GND  | POWER  | Ground                                                                                                                                                                                                                                                                                                     |
| 3       | ĒN   | INPUT  | Enable Pin. The device enters in shutdown mode when this pin is tied to a high level. In this case the output is disconnected from the input. To allow normal functionality, the EN pin shall be connected to GND to a pull down or to a I/O pin. This pin does not have an impact on the fault detection. |
| 4       | FLAG | OUTPUT | Fault Indication Pin. This pin allows an external system to detect a fault on VBUS pin. The $\overline{FLAG}$ pin goes low when input voltage exceeds OVLO threshold. Since the $\overline{FLAG}$ pin is open drain functionality, an external pull up resistor to V <sub>CC</sub> must be added.          |
| 5       | OUT  | OUTPUT | Output Voltage Pin. The output is disconnected from the VBUS power supply when the input voltage is above OVLO threshold or below UVLO threshold. A 1 $\mu$ F capacitor must be connected to this pin.                                                                                                     |



Figure 1. Typical Application Circuit (UDFN Pinout)





#### MAXIMUM RATINGS

| Rating                                                                                                                       | Symbol             | Value                              | Unit         |
|------------------------------------------------------------------------------------------------------------------------------|--------------------|------------------------------------|--------------|
| Minimum Voltage (IN to GND)                                                                                                  | Vmin <sub>in</sub> | -0.3                               | V            |
| Minimum Voltage (All others to GND)                                                                                          | Vmin               | -0.3                               | V            |
| Maximum Voltage (IN to GND)                                                                                                  | Vmax <sub>in</sub> | 21                                 | V            |
| Maximum Voltage (All others to GND)                                                                                          | Vmax               | 7.0                                | V            |
| Maximum Current from Vin to Vout (PMOS)                                                                                      | Imax               | 600                                | mA           |
| Thermal Resistance, Junction-to-Air (Note 1) TSOP-5<br>UDFN                                                                  | R <sub>θJA</sub>   | 305<br>260                         | °C/W         |
| Operating Ambient Temperature Range                                                                                          | T <sub>A</sub>     | -40 to +85                         | °C           |
| Storage Temperature Range                                                                                                    | T <sub>stg</sub>   | -65 to +150                        | °C           |
| Junction Operating Temperature                                                                                               | TJ                 | 150                                | °C           |
| ESD Withstand Voltage (IEC 61000-4-2)<br>Human Body Model (HBM), Model = 2 (Note 2)<br>Machine Model (MM) Model = B (Note 3) | Vesd               | 15 Air, 8.0 Contact<br>2000<br>200 | kV<br>V<br>V |
| Moisture Sensitivity                                                                                                         | MSL                | Level 1                            | -            |

Stresses exceeding Maximum Ratings may damage the device. Maximum Ratings are stress ratings only. Functional operation above the Recommended Operating Conditions is not implied. Extended exposure to stresses above the Recommended Operating Conditions may affect device reliability.

1. R<sub>0JA</sub> is highly dependent on the PCB heat sink area (connected to PAD1, UDFN). See PCB Recommendations.

Human Body Model, 100 pF discharged through at 15 kΩ resistor following specification JESD22/A114.
Machine Model, 200 pF discharged through all pins following specification JESD22/A115.
Compliant with JEDEC Latch-up Test, up to maximum voltage range.

#### **ELECTRICAL CHARACTERISTICS**

(Min/Max limits values (-40°C <  $T_A$  < +85°C) and  $V_{in}$  = +5.0 V. Typical values are  $T_A$  = +25°C, unless otherwise noted.)

| Characteristic                                 | Symbol               | Conditions                                    | Min  | Тур   | Max  | Unit |
|------------------------------------------------|----------------------|-----------------------------------------------|------|-------|------|------|
| Input Voltage Range                            | V <sub>in</sub>      |                                               | 1.2  |       | 20   | V    |
| Undervoltage Lockout Threshold                 | UVLO                 | Vin falls down UVLO threshold                 | 2.85 | 3.0   | 3.15 | V    |
| Uvervoltage Lockout Hysteresis                 | UVLO <sub>hyst</sub> |                                               | 50   | 70    | 90   | mV   |
| Overvoltage Lockout Threshold                  | OVLO                 | Vin rises up OVLO threshold                   | 5.43 | 5.675 | 5.9  | V    |
| Overvoltage Lockout Hysteresis                 | OVLO <sub>hyst</sub> |                                               | 50   | 100   | 125  | mV   |
| V <sub>in</sub> versus V <sub>out</sub> Dopout | V <sub>drop</sub>    | V <sub>in</sub> = 5 V, I charge = 500 mA      |      | 105   | 200  | mV   |
| Supply Quiescent Current                       | Idd                  | No Load, V <sub>in</sub> = 5.25 V             |      | 24    | 35   | μΑ   |
| OVLO Supply Current                            | Idd <sub>uvlo</sub>  | V <sub>in</sub> = 7 V                         |      | 50    | 85   | μA   |
| Output Off State Current                       | I <sub>std</sub>     | V <sub>in</sub> = 5.25 V, EN = 1.2 V          |      | 26    | 37   | μA   |
| FLAG Output Low Voltage                        | Vol <sub>flag</sub>  | V <sub>in</sub> > OVLO, Sink 1 mA on FLAG pin |      |       | 400  | mV   |
| FLAG Leakage Current                           | FLAG <sub>leak</sub> | FLAG level = 5 V                              |      | 5.0   |      | nA   |
| EN Voltage High                                | V <sub>ih</sub>      | V <sub>in</sub> from 3.3 V to 5.25 V          | 1.2  |       |      | V    |
| EN Voltage Low                                 | V <sub>ol</sub>      | V <sub>in</sub> from 3.3 V to 5.25 V          |      |       | 0.4  | V    |
| EN Leakage Current                             | ENleak               | EN = 5.5 V or GND                             |      | 170   |      | nA   |

#### TIMINGS

| Start Up Delay               | t <sub>on</sub>     | From $V_{in}$ > UVLO to $V_{out}$ = 0.8x $V_{in}$ , See Fig 3                                                                                                                                              | 4.0 | 15  | ms |
|------------------------------|---------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----|-----|----|
| FLAG going up Delay          | t <sub>start</sub>  | From V <sub>in</sub> > UVLO to FLAG = 1.2 V, See Fig 3                                                                                                                                                     | 3.0 |     | μs |
| Output Turn Off Time         | t <sub>off</sub>    | $\begin{array}{l} \mbox{From $V_{in}$} > \mbox{OVLO to $V_{out}$} \leq 0.3 $V$, See Fig 4$ \\ \mbox{$V_{in}$ increasing from 5 $V$ to 8 $V$ at 1 $V$/$$$$ $V$. \\ \mbox{No output capacitor.} \end{array}$ | 0.8 | 1.5 | μs |
| Alert Delay                  | t <sub>stop</sub>   | From V <sub>in</sub> > OVLO to $\overline{FLAG} \le 0.4$ V, See Fig 4 V <sub>in</sub> increasing from 5 V to 8 V at 3 V/µs                                                                                 | 1.0 | 2.0 | μs |
| Disable Time                 | t <sub>dis</sub>    | From $\overline{\text{EN}}$ 0.4 to 1.2V to V <sub>out</sub> $\leq$ 0.3 V, See Fig 5 V <sub>in</sub> = 4.75 V. No output capacitor.                                                                         | 2.0 |     | μS |
| Thermal Shutdown Temperature | T <sub>sd</sub>     |                                                                                                                                                                                                            | 150 |     | °C |
| Thermal Shutdown Hysteresis  | T <sub>sdhyst</sub> |                                                                                                                                                                                                            | 30  |     | °C |

NOTE: Thermal Shutdown parameter has been fully characterized and guaranteed by design.





Figure 3. Start Up Sequence



FLAG

## Figure 5. Disable on $\overline{EN} = 1$





Figure 6.  $\overline{FLAG}$  Response with  $\overline{EN} = 1$ 









## **TYPICAL OPERATING CHARACTERISTICS**



 $EN = Ch1, V_{out} = Ch2, FLAG = Ch3$ 

Figure 14. Thermal Shutdown  $V_{in}$  = Ch1,  $V_{out}$  = Ch2, FLAG = Ch3

## TYPICAL OPERATING CHARACTERISTICS



Figure 15. Direct Output Short Circuit



Figure 17. Supply Quiescent Current vs. V<sub>in</sub>



Figure 16.  $R_{DS(on)}$  vs. Temperature (Load = 500 mA)

#### In Operation

NCP360 provides overvoltage protection for positive voltage, up to 20 V. A PMOS FET protects the systems (i.e.: VBUS) connected on the V<sub>out</sub> pin, against positive over-voltage. The Output follows the VBUS level until OVLO threshold is overtaken.

#### Undervoltage Lockout (UVLO)

To ensure proper operation under any conditions, the device has a built-in undervoltage lock out (UVLO) circuit. During  $V_{in}$  positive going slope, the output remains disconnected from input until  $V_{in}$  voltage is above 3.2 V nominal. The FLAGV output is pulled to low as long as  $V_{in}$  does not reach UVLO threshold. This circuit has a 50 mV hysteresis to provide noise immunity to transient condition.



Figure 18. Output Characteristic vs. Vin

#### **Overvoltage Lockout (OVLO)**

To protect connected systems on  $V_{out}$  pin from overvoltage, the device has a built-in overvoltage lock out (OVLO) circuit. During overvoltage condition, the output remains disabled until the input voltage exceeds OVLO - Hysteresis.

 $\overline{FLAG}$  output is tied to low until V<sub>in</sub> is higher than OVLO. This circuit has a 100 mV hysteresis to provide noise immunity to transient conditions.

#### **FLAG** Output

NCP360 provides a FLAG output, which alerts external systems that a fault has occurred.

This pin is tied to low as soon the OVLO threshold is exceeded When  $V_{in}$  level recovers normal condition,  $\overline{FLAG}$  is held high. The pin is an open drain output, thus a pull up resistor (typically 1 M $\Omega$ - Minimum 10 k $\Omega$ ) must be provided to  $V_{battery}$ . FLAG pin is an open drain output.

#### **EN** Input

To enable normal operation, the  $\overline{\text{EN}}$  pin shall be forced to low or connected to ground. A high level on the pin disconnects OUT pin from IN pin.  $\overline{\text{EN}}$  does not overdrive an OVLO or UVLO fault.

#### Internal PMOS FET

NCP360 includes an internal PMOS FET to protect the systems, connected on OUT pin, from positive overvoltage. Regarding electrical characteristics, the  $R_{DSon}$ , during normal operation, will create low losses on  $V_{out}$  pin, characterized by  $V_{in}$  versus  $V_{out}$  dropout. (See Figure 16).

#### ESD Tests

NCP360 fully support the IEC61000-4-2, level 4 (Input pin, 1  $\mu$ F mounted on board).

That means, in Air condition,  $V_{in}$  has a ±15 kV ESD protected input. In Contact condition,  $V_{in}$  has ±8 kV ESD protected input.

Please refer to Fig 19 to see the IEC 61000-4-2 electrostatic discharge waveform.



Figure 19.

#### PCB Recommendations

The NCP360 integrates a 500 mA rated PMOS FET, and the PCB rules must be respected to properly evacuate the heat out of the silicon. The UDFN PAD1 must be connected to ground plane to increase the heat transfer if necessary from an application standpoint. Of course, in any case, this pad shall be not connected to any other potential.

## PACKAGE DIMENSIONS

UDFN6 2x2, 0.65P CASE 517AB-01 ISSUE B









#### **SOLDERING FOOTPRINT\***



\*For additional information on our Pb-Free strategy and soldering details, please download the ON Semiconductor Soldering and Mounting Techniques Reference Manual, SOLDERRM/D.

#### PACKAGE DIMENSIONS

TSOP-5 CASE 483-02 ISSUE G



Т





NOTES:

- 1. DIMENSIONING AND TOLERANCING PER
- DIMENSIONING AND TOLEHANCING PER ASME Y14.5M, 1994. CONTROLLING DIMENSION: MILLIMETERS. MAXIMUM LEAD THICKNESS INCLUDES LEAD FINISH THICKNESS. MINIMUM LEAD THICKNESS IS THE MINIMUM THICKNESS OF DACE MATERIA. 2 3
- OF BASE MATERIAL. DIMENSIONS A AND B DO NOT INCLUDE MOLD FLASH, PROTRUSIONS, OR GATE 4
- BURRS. OPTIONAL CONSTRUCTION: AN ADDITIONAL TRIMMED LEAD IS ALLOWED 5 IN THIS LOCATION. TRIMMED LEAD NOT TO EXTEND MORE THAN 0.2 FROM BODY.

|     | MILLIMETERS |      |  |
|-----|-------------|------|--|
| DIM | MIN         | MAX  |  |
| Α   | 3.00        | BSC  |  |
| В   | 1.50        | BSC  |  |
| С   | 0.90        | 1.10 |  |
| D   | 0.25        | 0.50 |  |
| G   | 0.95 BSC    |      |  |
| н   | 0.01        | 0.10 |  |
| J   | 0.10        | 0.26 |  |
| К   | 0.20        | 0.60 |  |
| L   | 1.25        | 1.55 |  |
| м   | 0 °         | 10 ° |  |
| S   | 2.50        | 3.00 |  |

#### **SOLDERING FOOTPRINT\***



\*For additional information on our Pb-Free strategy and soldering details, please download the ON Semiconductor Soldering and Mounting Techniques Reference Manual, SOLDERRM/D.

ON Semiconductor and 💷 are registered trademarks of Semiconductor Components Industries, LLC (SCILLC). SCILLC reserves the right to make changes without further notice to any products herein. SCILLC makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does SCILLC assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. "Typical" parameters which may be provided in SCILLC data sheets and/or specifications can and do vary in different applications and actual performance may vary over time. All operating parameters, including "Typicals" must be validated for each customer application by customer's technical experts. SCILLC does not convey any license under its patent rights nor the rights of others. SCILLC products are not designed, intended, or authorized for use as components in systems intended for surgical implant into the body, The partial rights for the rights of others. SCILCC products are not designed, minimized or use as components in systems intended to surgical implaint into the body, or other applications intended to support or sustain life, or for any other application in which the failure of the SCILLC product could create a situation where personal injury or death may occur. Should Buyer purchase or use SCILLC products for any such unintended or unauthorized application, Buyer shall indemnify and hold SCILLC and its officers, employees, subsidiaries, affiliates, and distributors harmless against all claims, costs, damages, and expenses, and reasonable attorney fees arising out of, directly or indirectly, any claim of personal injury or death associated with such unintended or unauthorized use, even if such claim alleges that SCILLC was negligent regarding the design or manufacture of the part. SCILLC is an Equal Opportunity/Affirmative Action Employer. This literature is subject to all applicable copyright laws and is not for resale in any manner.

#### PUBLICATION ORDERING INFORMATION

#### LITERATURE FULFILLMENT

Literature Distribution Center for ON Semiconductor P.O. Box 5163, Denver, Colorado 80217 USA Phone: 303-675-2175 or 800-344-3860 Toll Free USA/Canada Fax: 303-675-2176 or 800-344-3867 Toll Free USA/Canada Email: orderlit@onsemi.com

N. American Technical Support: 800-282-9855 Toll Free USA/Canada Europe, Middle East and Africa Technical Support: Phone: 421 33 790 2910

Japan Customer Focus Center Phone: 81-3-5773-3850

ON Semiconductor Website: www.onsemi.com

Order Literature: http://www.onsemi.com/orderlit

For additional information, please contact your loca Sales Representative