# Ultra High Accuracy, Low Iq, 500 mA with Power Good Low Dropout Regulator The NCP3337 is a high performance, low dropout regulator. With accuracy of $\pm 0.9\%$ over line and load and ultra–low quiescent current and noise it encompasses all of the necessary features required by today's consumer electronics. This unique device is guaranteed to be stable without a minimum load current requirement and stable with any type of capacitor as small as 1.0 $\mu F$ . The NCP3337 also comes equipped with sense and noise reduction pins to increase the overall utility of the device. The NCP3337 offers reverse bias protection. ### **Features** - High Accuracy Over Line and Load (±0.9% at 25°C) - Ultra-Low Dropout Voltage at Full Load (260 mV typ) - No Minimum Output Current Required for Stability - $\bullet~$ Low Noise (33 $\mu Vrms~w/10~nF~C_{nr}$ and 52 $\mu Vrms~w/out~C_{nr})$ - Low Shutdown Current (< 1 mA) - Reverse Bias Protected - 2.9 V to 12 V Supply Range - Thermal Shutdown Protection - Current Limitation - Requires Only 1.0 µF Output Capacitance for Stability - Stable with Any Type of Capacitor (including MLCC) - Available in 1.8 V, 2.5 V, 3.3 V, 5.0 V and Adjustable Output Voltages - Power Good Output - These are Pb-Free Devices ### **Applications** - PCMCIA Card - Cellular Phones - Camcorders and Cameras - Networking Systems, DSL/Cable Modems - Cable Set-Top Box - MP3/CD Players - DSP Supply - Displays and Monitors # ON Semiconductor® http://onsemi.com DFN10 MN SUFFIX CASE 485C ### **MARKING DIAGRAM** Pin 1, 2. V<sub>out</sub> 3. Sense / ADJ 4. GND 5. PWRG 6. NC 7. NR 8. SD 9, 10. V<sub>in</sub> xxx = Specific Device Marking EP, GND A = Assembly Location L = Wafer Lot Y = Year W = Work Week = Pb-Free Package (Note: Microdot may be in either location) ### **ORDERING INFORMATION** See detailed ordering, marking and shipping information in the package dimensions section on page 15 of this data sheet. Figure 1. Typical Fixed Version Application Schematic Figure 2. Typical Adjustable Version Application Schematic Figure 3. Block Diagram, Adjustable Output Version Figure 4. Block Diagram, Fixed Output Version ### PIN FUNCTION DESCRIPTION | Pin No. | Pin Name | Description | |---------|------------------|---------------------------------------------------------------------------------------------------------------------------------| | 1, 2 | V <sub>out</sub> | Regulated output voltage. Bypass to ground with $C_{out} \geq 1.0~\mu\text{F}$ | | 3 | SENSE/ADJ | For output voltage sensing, connect to Pins 1 and 2.at Fixed output Voltage version Adjustable pin at Adjustable output version | | 4 | GND | Power Supply Ground | | 5 | PWRG | Power Good | | 6 | NC | Not Connected | | 7 | NR | Noise Reduction Pin. This is an optional pin used to further reduce noise. | | 8 | SD | Shutdown pin. When not in use, this pin should be connected to the input pin. | | 9, 10 | V <sub>in</sub> | Power Supply Input Voltage | | EPAD | EPAD | Exposed thermal pad should be connected to ground. | ### **MAXIMUM RATINGS** | Rating | Symbol | Value | Unit | |----------------------------|------------------|---------------------------------------|------| | Input Voltage | V <sub>in</sub> | -0.3 to +16 | V | | Output Voltage | V <sub>out</sub> | –0.3 to V <sub>in</sub> +0.3 or 10 V* | V | | PWRG Pin Voltage | $V_{PWRG}$ | -0.3 to +16 | V | | Shutdown Pin Voltage | $V_{\sf sh}$ | -0.3 to +16 | V | | Junction Temperature Range | $T_J$ | -40 to +150 | °C | | Storage Temperature Range | T <sub>stg</sub> | -50 to +150 | °C | Stresses exceeding Maximum Ratings may damage the device. Maximum Ratings are stress ratings only. Functional operation above the Recommended Operating Conditions is not implied. Extended exposure to stresses above the Recommended Operating Conditions may affect device reliability. NOTE: This device series contains ESD protection and exceeds the following tests: Human Body Model (HBM) JESD 22-A114-B Machine Model (MM) JESD 22-A115-A ## THERMAL CHARACTERISTICS | | Test Conditions (Typical Value) | | | | | |-----------------------|---------------------------------|-----------------------|------|--|--| | Characteristic | Min Pad Board (Note 1) | 1" Pad Board (Note 1) | Unit | | | | Junction-to-Air, θJA | 215 | 66 | °C/W | | | | Junction-to-Pin, J-L4 | 58 | 18 | °C/W | | | <sup>1.</sup> As mounted on a 35 x 35 x 1.5 mm FR4 Substrate, with a single layer of a specified copper area of 2 oz (0.07 mm thick) copper traces and heat spreading area. JEDEC 51 specifications for a low and high conductivity test board recommend a 2 oz copper thickness. Test conditions are under natural convection or zero air flow. <sup>\*</sup>Which ever is less. Reverse bias protection feature valid only if $(V_{out} - V_{in}) \le 7 \text{ V}$ . $\textbf{ELECTRICAL CHARACTERISTICS - 1.8 V} \ (V_{out} = 1.8 \ V \ typical, \ V_{in} = 2.9 \ V, \ T_{A} = -40 ^{\circ}\text{C} \ to \ +85 ^{\circ}\text{C}, \ unless \ otherwise \ noted, \ Note \ 2)$ | Characteristic | Symbol | Min | Тур | Max | Unit | |-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------|----------------|------------------------|-------------------------|--------------------------| | Output Voltage (Accuracy) $V_{in}$ = 2.9 V to 5.8 V, $I_{load}$ = 0.1 mA to 500 mA, $T_A$ = 25°C | V <sub>out</sub> | -0.9%<br>1.783 | 1.8 | +0.9%<br>1.817 | V | | Output Voltage (Accuracy) $V_{in}$ = 2.9 V to 5.8 V, $I_{load}$ = 0.1 mA to 500 mA, $T_A$ = 0°C to +85°C | V <sub>out</sub> | -1.4%<br>1.774 | 1.8 | +1.4%<br>1.826 | ٧ | | Output Voltage (Accuracy) $V_{in}$ = 2.9 V to 5.8 V, $I_{load}$ = 0.1 mA to 500 mA, $T_A$ = -40°C to +125°C | V <sub>out</sub> | -1.5%<br>1.773 | 1.8 | +1.5%<br>1.827 | ٧ | | Minimum Input Voltage | V <sub>inmin</sub> | | 2.9 | | V | | Line Regulation $V_{in} = 2.9 \text{ V to } 12 \text{ V}, I_{load} = 0.1 \text{ mA}$ | Line <sub>Reg</sub> | | 0.04 | | mV/V | | Load Regulation<br>V <sub>in</sub> = 2.9 V, I <sub>load</sub> = 0.1 mA to 500 mA | Load <sub>Reg</sub> | | 0.04 | | mV/mA | | Dropout Voltage (See Figure 9) $I_{load} = 500 \text{ mA (Notes 3, 4)}$ $I_{load} = 300 \text{ mA (Notes 3, 4)}$ $I_{load} = 50 \text{ mA (Notes 3, 4)}$ | V <sub>DO</sub> | | 620<br>230<br>95 | | mV | | Peak Output Current (See Figures 14 and 17) | I <sub>pk</sub> | 500 | 700 | 830 | mA | | Short Output Current (See Figure 14) $V_{in}$ < 7 V, $T_A$ = 25°C | I <sub>sc</sub> | | | 900 | mA | | Thermal Shutdown / Hysteresis | TJ | | 160/10 | | °C | | Ground Current In Regulation I <sub>load</sub> = 500 mA (Note 3) I <sub>load</sub> = 300 mA (Note 3) I <sub>load</sub> = 50 mA I <sub>load</sub> = 0.1 mA | IGND | | 9.0<br>4.6<br>0.8<br>– | 14<br>7.5<br>2.5<br>220 | mA<br>μA | | In Dropout $V_{in} = 2.2 \text{ V}$ , $I_{load} = 0.1 \text{ mA}$ | | | | 500 | μΑ | | In Shutdown<br>V <sub>SD</sub> = 0 V | $I_{GNDsh}$ | | | 1.0 | μΑ | | Output Noise $C_{nr}$ = 0 nF, $I_{load}$ = 500 mA, f = 10 Hz to 100 kHz, $C_{out}$ = 10 $\mu$ F $C_{nr}$ = 10 nF, $I_{load}$ = 500 mA, f = 10 Hz to 100 kHz, $C_{out}$ = 10 $\mu$ F | V <sub>noise</sub> | | 52<br>33 | | μVrms<br>μVrms | | Power Good Voltage<br>Low Threshold<br>Hysteresis<br>High Threshold | V <sub>elft</sub> | 93 | 95<br>2<br>97 | 99 | % of<br>V <sub>out</sub> | | Power Good Pin Voltage Saturation (I <sub>ef</sub> – 1.0 mA) | V <sub>efdo</sub> | | 200 | | mV | | Power Good Pin Leakage | l <sub>efleak</sub> | | 1.0 | | μΑ | | Power Good Blanking Time (Note 7) | t <sub>ef</sub> | | 50 | | μs | | Shutdown Threshold Voltage ON Threshold Voltage OFF | V <sub>SD</sub> | 2.0 | | 0.4 | V | | SD Input Current, $V_{SD} = 0 \text{ V to } 0.4 \text{ V or } V_{SD} = 2.0 \text{ V to } V_{in}$ | I <sub>SD</sub> | | 0.07 | 1.0 | μΑ | | Output Current In Shutdown Mode, V <sub>out</sub> = 0 V | I <sub>OSD</sub> | | 0.07 | 1.0 | μΑ | | Reverse Bias Protection, Current Flowing from the Output Pin to GND (V <sub>in</sub> = 0 V, V <sub>out_forced</sub> = 1.8 V) | I <sub>OUTR</sub> | | 10 | | μΑ | Performance guaranteed over the operating temperature range by design and/or characterization, production tested at T<sub>J</sub> = T<sub>A</sub> = 25°C. Low duty cycle pulse techniques are used during testing to maintain the junction temperature as close to ambient as possible. T<sub>A</sub> must be greater than 0°C. Maximum dropout voltage is limited by minimum input voltage V<sub>in</sub> = 2.9 V recommended for guaranteed operation. **ELECTRICAL CHARACTERISTICS – 2.5 V** ( $V_{out}$ = 2.5 V typical, $V_{in}$ = 2.9 V, $T_A$ = -40°C to +85°C, unless otherwise noted, Note 5) | Characteristic | Symbol | Min | Тур | Max | Unit | |-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------|----------------|-------------------------|-------------------------|--------------------------| | Output Voltage (Accuracy) $V_{in}$ = 2.9 V to 6.5 V, $I_{load}$ = 0.1 mA to 500 mA, $T_A$ = 25°C | V <sub>out</sub> | -0.9%<br>2.477 | 2.5 | +0.9%<br>2.523 | V | | Output Voltage (Accuracy) $V_{in}$ = 2.9 V to 6.5 V, $I_{load}$ = 0.1 mA to 500 mA, $T_A$ = 0°C to +85°C | V <sub>out</sub> | -1.4%<br>2.465 | 2.5 | +1.4%<br>2.535 | V | | Output Voltage (Accuracy) $V_{in}$ = 2.9 V to 6.5 V, $I_{load}$ = 0.1 mA to 500 mA, $T_A$ = -40°C to +125°C | V <sub>out</sub> | -1.5%<br>2.462 | 2.5 | +1.5%<br>2.538 | V | | Minimum Input Voltage | V <sub>inmin</sub> | | 2.9 | | V | | Line Regulation $V_{in} = 2.9 \text{ V to } 12 \text{ V}, I_{load} = 0.1 \text{ mA}$ | Line <sub>Reg</sub> | | 0.04 | | mV/V | | Load Regulation $V_{in} = 2.9 \text{ V}, I_{load} = 0.1 \text{ mA to } 500 \text{ mA}$ | Load <sub>Reg</sub> | | 0.04 | | mV/mA | | Dropout Voltage (See Figure 10) $I_{load} = 500 \text{ mA (Note 6)}$ $I_{load} = 300 \text{ mA (Note 6)}$ $I_{load} = 50 \text{ mA}$ $I_{load} = 0.1 \text{mA}$ | V <sub>DO</sub> | | 340<br>230<br>110<br>10 | | mV | | Peak Output Current (See Figures 14 and 18) | I <sub>pk</sub> | 500 | 700 | 800 | mA | | Short Output Current (See Figure 14) $V_{in}$ < 7 V, $T_A$ = 25°C | I <sub>sc</sub> | | | 900 | mA | | Thermal Shutdown / Hysteresis | $T_J$ | | 160/10 | | °C | | Ground Current In Regulation I <sub>load</sub> = 500 mA (Note 6) I <sub>load</sub> = 300 mA (Note 6) I <sub>load</sub> = 50 mA I <sub>load</sub> = 50 mA | I <sub>GND</sub> | | 9.0<br>4.6<br>0.8 | 14<br>7.5<br>2.5<br>220 | mA<br>μA | | In Dropout<br>V <sub>in</sub> = 2.4 V, I <sub>load</sub> = 0.1 mA | | | | 500 | μΑ | | In Shutdown<br>V <sub>SD</sub> = 0 V | $I_{GNDsh}$ | | | 1.0 | μΑ | | Output Noise $C_{nr}$ = 0 nF, $I_{load}$ = 500 mA, f = 10 Hz to 100 kHz, $C_{out}$ = 10 $\mu F$ $C_{nr}$ = 10 nF, $I_{load}$ = 500 mA, f = 10 Hz to 100 kHz, $C_{out}$ = 10 $\mu F$ | V <sub>noise</sub> | | 56<br>35 | | μVrms<br>μVrms | | Power Good Voltage<br>Low Threshold<br>Hysteresis<br>High Threshold | V <sub>elft</sub> | 93 | 95<br>2<br>97 | 99 | % of<br>V <sub>out</sub> | | Power Good Pin Voltage Saturation (I <sub>ef</sub> – 1.0 mA) | V <sub>efdo</sub> | | 200 | | mV | | Power Good Pin Leakage | l <sub>efleak</sub> | | 1.0 | | μΑ | | Power Good Blanking Time (Note 7) | t <sub>ef</sub> | | 50 | | μs | | Shutdown Threshold Voltage ON Threshold Voltage OFF | V <sub>SD</sub> | 2.0 | | 0.4 | V | | $S_D$ Input Current, $V_{SD}$ = 0 V to 0.4 V or $V_{SD}$ = 2.0 V to $V_{in}$ | I <sub>SD</sub> | | 0.07 | 1.0 | μΑ | | Output Current In Shutdown Mode, V <sub>out</sub> = 0 V | I <sub>OSD</sub> | | 0.07 | 1.0 | μΑ | | Reverse Bias Protection, Current Flowing from the Output Pin to GND (V <sub>in</sub> = 0 V, V <sub>out_forced</sub> = 2.5 V) | I <sub>OUTR</sub> | | 10 | | μΑ | <sup>5.</sup> Performance guaranteed over the operating temperature range by design and/or characterization, production tested at $T_J = T_A = 25^{\circ}C$ . Low duty cycle pulse techniques are used during testing to maintain the junction temperature as close to ambient as possible. <sup>6.</sup> T<sub>A</sub> must be greater than 0°C. 7. Can be disabled per customer request. $\textbf{ELECTRICAL CHARACTERISTICS - 3.3 V} \ (V_{out} = 3.3 \ V \ typical, \ V_{in} = 3.7 \ V, \ T_{A} = -40 ^{\circ}\text{C to } +85 ^{\circ}\text{C}, \ unless \ otherwise \ noted,}$ Note 8) | Characteristic | Symbol | Min | Тур | Max | Unit | |-------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------|-----------------|-------------------------|--------------------------------|--------------------------| | Output Voltage (Accuracy) $V_{in}$ $V_{in} = 3.7$ V to 7.3 V, $I_{load} = 0.1$ mA to 500 mA, $T_A = 25^{\circ}$ C | V <sub>out</sub> | -0.90%<br>3.27 | 3.3 | 0.90%<br>3.33 | V | | Output Voltage (Accuracy) $V_{in} = 3.7 \text{ V to } 7.3 \text{ V, } I_{load} = 0.1 \text{ mA to } 500 \text{ mA, } T_A = 0^{\circ}\text{C to } +85^{\circ}\text{C}$ | V <sub>out</sub> | -1.40%<br>3.254 | 3.3 | 1.40%<br>3.346 | V | | Output Voltage (Accuracy) $V_{in}=3.7~V~to~7.3~V,~I_{load}=0.1~mA~to~500~mA,~T_{A}=-40^{\circ}C~to~+125^{\circ}C$ | V <sub>out</sub> | -1.50%<br>3.325 | 3.3 | 1.50%<br>3.35 | ٧ | | Line Regulation $V_{in} = 3.7 \text{ V to } 12 \text{ V}, I_{load} = 0.1 \text{ mA}$ | Line <sub>Reg</sub> | | 0.04 | | mV/V | | Load Regulation $V_{in} = 3.7 \text{ V}, I_{load} = 0.1 \text{ mA to } 500 \text{ mA}$ | Load <sub>Reg</sub> | | 0.04 | | mV/mA | | Dropout Voltage I <sub>load</sub> = 500 mA I <sub>load</sub> = 300 mA I <sub>load</sub> = 50 mA I <sub>load</sub> = 50 mA I <sub>load</sub> = 0.1 mA | V <sub>DO</sub> | | 340<br>230<br>110<br>10 | | mV | | Peak Output Current (See Figure 14) | I <sub>pk</sub> | 500 | 700 | 800 | mA | | Short Output Current (See Figure 14) $V_{in}$ < 7 V, $T_A$ = 25°C | I <sub>sc</sub> | | | 900 | mA | | Thermal Shutdown / Hysteresis | TJ | | 160/10 | | °C | | Ground Current In Regulation Iload = 500 mA (Note 8) Iload = 300 mA Iload = 50 mA Iload = 0.1 mA In Dropout Vin = 3.7 V, Iload = 0.1 mA In Shutdown | I <sub>GND</sub> | | 9<br>4.6<br>0.8<br>- | 14<br>7.5<br>2.5<br>220<br>500 | mA<br>μA<br>μA | | V <sub>SD</sub> = 0 V | I <sub>GNDsh</sub> | | | 1 | μΑ | | Output Noise $C_{nr}=0$ nF, $I_{load}=500$ mA, f = 10 Hz to 100 kHz, $C_{out}=10$ $\mu$ F $C_{nr}=10$ nF, $I_{load}=500$ mA, f = 10 Hz to 100 kHz, $C_{out}=10$ $\mu$ F | V <sub>noise</sub> | | 69<br>46 | | μVrms | | Power Good Voltage Low Threshold Hysteresis High Threshold | V <sub>elft</sub> | 93 | 95<br>2<br>97 | 99 | % of<br>V <sub>out</sub> | | Power Good Pin Voltage Saturation (I <sub>ef</sub> = 1.0 mA) | $V_{\rm efdo}$ | | 200 | | mV | | Power Good Pin Leakage | I <sub>efleak</sub> | | 1 | | μΑ | | Power Good Blanking Time (Note 9) | t <sub>ef</sub> | | 50 | | μs | | Shutdown Threshold Voltage ON Threshold Voltage OFF | V <sub>SD</sub> | 2 | | 0.4 | V | | SD Input Current, $V_{SD}$ = 0 V to 0.4 V or $V_{SD}$ = 2.0 V to $V_{in}$ | I <sub>SD</sub> | | 0.07 | 1 | μΑ | | Output Current In Shutdown Mode, V <sub>out</sub> = 0 V | I <sub>OSD</sub> | | 0.07 | 1 | μΑ | | Reverse Bias Protection, Current Flowing from the Output Pin to GND $(V_{in} = 0 \text{ V}, V_{out\_forced} = 3.3 \text{ V})$ | I <sub>OUTR</sub> | | 10 | | μΑ | Performance guaranteed over the operating temperature range by design and/or characterization, production tested at T<sub>J</sub> = T<sub>A</sub> = 25°C. Low duty cycle pulse techniques are used during testing to maintain the junction temperature as close to ambient as possible. Can be disabled per customer request. **ELECTRICAL CHARACTERISTICS – 5 V** ( $V_{out}$ = 5.0 V typical, $V_{in}$ = 5.4 V, $T_A$ = -40°C to +85°C, unless otherwise noted, Note 10) | Symbol | Min | Тур | Max | Unit | |---------------------|-------------------------------------------------------------------------------------------------------------------|----------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | V <sub>out</sub> | -0.90%<br>4.955 | 5 | 0.90%<br>5.045 | V | | V <sub>out</sub> | -1.40%<br>4.93 | 5 | 1.40%<br>5.07 | V | | V <sub>out</sub> | -1.50%<br>4.925 | 5 | 1.50%<br>5.075 | V | | Line <sub>Reg</sub> | | 0.04 | | mV/V | | Load <sub>Reg</sub> | | 0.04 | | mV/mA | | V <sub>DO</sub> | | | 340<br>230<br>110<br>10 | mV | | I <sub>pk</sub> | 500 | 700 | 830 | mA | | I <sub>sc</sub> | | | 930 | mA | | TJ | | 160/10 | | °C | | I <sub>GND</sub> | | 9<br>4.6<br>0.8<br>– | 14<br>7.5<br>2.5<br>220 | mA<br>μA<br>μA | | I <sub>GNDsh</sub> | | | 1 | μΑ | | V <sub>noise</sub> | | 93<br>58 | | μVrms | | V <sub>elft</sub> | 93 | 95<br>2<br>97 | 99 | % of<br>V <sub>out</sub> | | $V_{\text{efdo}}$ | | 200 | | mV | | l <sub>efleak</sub> | | 1 | | μΑ | | t <sub>ef</sub> | | 50 | | μs | | V <sub>SD</sub> | 2 | | 0.4 | V | | I <sub>SD</sub> | | 0.07 | 1 | μΑ | | I <sub>OSD</sub> | | 0.07 | 1 | μΑ | | loutr | | 10 | | μΑ | | | Vout Vout Vout Vout Vout LineReg LoadReg VDO Ipk Isc TJ IGND IGNDSh Vnoise Velft Vefdo Iefleak tef VSD ISD IOSD | Vout | Vout -0.90%<br>4.955 5 Vout -1.40%<br>4.93 5 Vout -1.50%<br>4.925 5 LineReg 0.04 LoadReg 0.04 VDO 1 Ipk 500 700 Isc 160/10 IGND 9 4.6 0.8 - - IGNDsh 93 Velft 93 93 58 Velft 93 Vefdo 200 Iefleak 1 tef 50 VSD 2 Isp 0.07 Iosp 0.07 | Vout -0.90% 4.955 5 0.90% 5.045 Vout -1.40% 4.93 5 1.40% 5.07 Vout -1.50% 4.925 5 1.50% 5.075 LineReg 0.04 0.04 LoadReg 0.04 0.04 VDO 340 230 110 100 100 Ipk 500 700 830 Isc 930 160/10 0.08 2.5 2.5 220 200 IgND 9 4.6 7.5 0.8 2.5 220 200 500 1 Volid 93 93 58 0.00 10 10 10 10 10 10 10 10 10 10 10 10 1 | <sup>10.</sup> Performance guaranteed over the operating temperature range by design and/or characterization, production tested at $T_J = T_A = 25^{\circ}C$ . Low duty cycle pulse techniques are used during testing to maintain the junction temperature as close to ambient as possible. 11. Can be disabled per customer request. **ELECTRICAL CHARACTERISTICS – ADJUSTABLE** ( $V_{out}$ = 1.25 V typical, $V_{in}$ = 2.9 V, $T_{A}$ = -40°C to +85°C, unless otherwise noted, Note 12) | Characteristic | Symbol | Min | Тур | Max | Unit | |------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------|-----------------|-------------------------|--------------------------------|--------------------------| | Reference Voltage (Accuracy)<br>V <sub>in</sub> = 2.9 V to V <sub>out</sub> +4.0 V, I <sub>load</sub> = 0.1 mA to 500 mA, T <sub>A</sub> = 25°C | V <sub>ref</sub> | -0.90%<br>1.239 | 1.25 | 0.90%<br>1.261 | V | | Reference Voltage (Accuracy) $V_{in}$ = 2.9 V to $V_{out}$ + 4.0 V, $I_{load}$ = 0.1 mA to 500 mA, $T_A$ = 0°C to +85°C | V <sub>ref</sub> | -1.40%<br>1.233 | 1.25 | 1.40%<br>1.268 | V | | Reference Voltage (Accuracy) $V_{in} = 2.9 \text{ V to V}_{out} + 4.0 \text{ V}, \text{ I}_{load} = 0.1 \text{ mA to } 500 \text{ mA}, \text{ T}_A = -40^{\circ}\text{C to} \\ +125^{\circ}\text{C}$ | V <sub>ref</sub> | -1.50%<br>1.231 | 1.25 | 1.50%<br>1.269 | V | | Line Regulation $V_{in} = 2.9 \text{ V to } 12 \text{ V}, I_{load} = 0.1 \text{ mA}$ | Line <sub>Reg</sub> | | 0.04 | | mV/V | | Load Regulation $V_{in}$ = 2.9 V to 12 V, $I_{load}$ = 0.1 mA to 500 mA | Load <sub>Reg</sub> | | 0.04 | | mV/mA | | Dropout Voltage ( $V_{out}$ = 2.5 V - 10 V)<br>$I_{load}$ = 500 mA<br>$I_{load}$ = 300 mA<br>$I_{load}$ = 50 mA<br>$I_{load}$ = 0.1 mA | V <sub>DO</sub> | | 340<br>230<br>110<br>10 | | mV | | Peak Output Current (See Figure 14) | I <sub>pk</sub> | 500 | 700 | 830 | mA | | Short Output Current (See Figure 14) $V_{in}$ < 7 V, $T_A$ = 25°C $V_{out} \le 3.3$ V $V_{out} > 3.3$ V | I <sub>sc</sub> | | | 900<br>930 | mA | | Thermal Shutdown / Hysteresis | TJ | | 160/<br>10 | | °C | | Ground Current In Regulation $I_{load} = 500 \text{ mA (Note 12)}$ $I_{load} = 300 \text{ mA}$ $I_{load} = 50 \text{ mA}$ $I_{load} = 50 \text{ mA}$ $I_{load} = 0.1 \text{ mA}$ In Dropout $Vin = V_{out} + 0.1 \text{ V or } 2.9 \text{ V (whichever is higher), } I_{load} = 0.1 \text{ mA}$ In Shutdown $V_{SD} = 0 \text{ V}$ | I <sub>GND</sub> | | 9<br>4.6<br>0.8 | 14<br>7.5<br>2.5<br>220<br>500 | mA<br>μA<br>μA<br>μA | | Output Noise $C_{nr}=0 \text{ nF, } I_{load}=500 \text{ mA, } f=10 \text{ Hz to } 100 \text{ kHz, } Cout=10 \mu\text{F} \\ C_{nr}=10 \text{ nF, } I_{load}=500 \text{ mA, } f=10 \text{ Hz to } 100 \text{ kHz, } Cout=10 \mu\text{F}$ | V <sub>noise</sub> | | 69<br>46 | | μV <sub>rms</sub> | | Power Good Voltage<br>Low Threshold<br>Hysteresis<br>High Threshold | V <sub>elft</sub> | 93 | 95<br>2<br>97 | 99 | % of<br>V <sub>out</sub> | | Power Good Pin Voltage Saturation (I <sub>ef</sub> = 1.0 mA) | $V_{\rm efdo}$ | | 200 | | mV | | Power Good Pin Leakage | I <sub>efleak</sub> | | 1 | | μΑ | | Power Good Pin Blanking Time (Note 13) | t <sub>ef</sub> | | 50 | | μs | | Shutdown Threshold Voltage ON Threshold Voltage OFF | V <sub>SD</sub> | 2 | | 0.4 | V | | SD Input Current, $V_{SD}$ = 0 V to 0.4 V or $V_{SD}$ = 2.0 V to $V_{in}$ $V_{in} \leq 5.4$ V $V_{in} > 5.4$ V | I <sub>SD</sub> | | 0.07 | 1<br>5 | μА | | Output Current In Shutdown Mode, V <sub>out</sub> = 0 V | I <sub>OSD</sub> | | 0.07 | 1 | μΑ | | Reverse Bias Protection, Current Flowing from the Output Pin to GND $(V_{in} = 0 \text{ V}, V_{out\_forced} = V_{out\_(nom)} \le 7 \text{ V})$ | loutr | | 1 | | μΑ | <sup>12.</sup> Performance guaranteed over the operating temperature range by design and/or characterization, production tested at T<sub>J</sub> = T<sub>A</sub> = 25°C. Low duty cycle pulse techniques are used during testing to maintain the junction temperature as close to ambient as possible. 13. Can be disabled per customer request. Figure 5. Output Voltage vs. Temperature 1.8 V Version Figure 6. Output Voltage vs. Temperature 2.5 V Version Figure 7. Output Voltage vs. Temperature 3.3 V Version Figure 8. Output Voltage vs. Temperature 5.0 V Version Figure 9. Dropout Voltage vs. Temperature 1.8 V Version Figure 10. Dropout Voltage vs. Temperature 2.5 V Version Figure 11. Dropout Voltage vs. Temperature 3.3 V Version Figure 12. Dropout Voltage vs. Temperature 5.0 V Version Figure 13. Peak and Short Current vs. Temperature Figure 14. Output Voltage vs. Output Current Figure 15. Ground Current vs. Temperature Figure 16. Ground Current vs. Output Current Figure 17. Output Current Capability for the 1.8 V Version Figure 18. Output Current Capability for the 2.5 V Version Figure 20. PSRR vs. Frequency Adjustable Version Figure 21. PSRR vs. Frequency 2.5 V Version Figure 22. Output Noise Density Adjustable Version Figure 23. Output Noise Density 2.5 V Version Vin = 2.9 V Vout = step from 1.71 V to 1.8 V Ta = 25 °C PWRG Vout C1 500 mV/div C2 1.0 V/div 50 µs 50 us/div Figure 24. Power Good Activation Current Figure 25. Power Good Inactivation Characterstics as a Function of Copper Area on the PCB NOTE: Typical characteristics were measured with the same conditions as electrical characteristics. ### **APPLICATIONS INFORMATION** ### **Reverse Bias Protection** Reverse bias is a condition caused when the input voltage goes to zero, but the output voltage is kept high either by a large output capacitor or another source in the application which feeds the output pin. Normally in a bipolar LDO all the current will flow from the output pin to input pin through the PN junction with limited current capability and with the potential to destroy the IC. Due to an improved architecture, the NCP3337 can withstand up to 7.0 V on the output pin with virtually no current flowing from output pin to input pin, and only negligible amount of current (tens of $\mu A$ ) flowing from the output pin to ground for infinite duration. ### **Input Capacitor** An input capacitor of at least 1.0 $\mu$ F, any type, is recommended to improve the transient response of the regulator and/or if the regulator is located more than a few inches from the power source. It will also reduce the circuit's sensitivity to the input line impedance at high frequencies. The capacitor should be mounted with the shortest possible track length directly across the regular's input terminals. ### **Output Capacitor** The NCP3337 remains stable with any type of capacitor as long as it fulfills its 1.0 $\mu$ F requirement. There are no constraints on the minimum ESR and it will remain stable up to an ESR of 5.0 $\Omega$ . Larger capacitor values will improve the noise rejection and load transient response. ### **Noise Reduction Pin** Output noise can be greatly reduced by connecting a 10 nF capacitor ( $C_{nr}$ ) between the noise reduction pin and ground (see Figure 1). In applications where very low noise is not required, the noise reduction pin can be left unconnected. ### **Dropout Voltage** The voltage dropout is measured at 97% of the nominal output voltage. ### **Thermal Considerations** Internal thermal limiting circuitry is provided to protect the integrated circuit in the event that the maximum junction temperature is exceeded. This feature provides protection from a catastrophic device failure due to accidental overheating. This protection feature is not intended to be used as a substitute to heat sinking. The maximum power that can be dissipated, can be calculated with the equation below: $$P_D = \frac{T_J(max) - T_A}{R_{\theta JA}}$$ (eq. 1) For improved thermal performance, contact the factory for the DFN package option. The DFN package includes an exposed metal pad that is specifically designed to reduce the junction to air thermal resistance, $R_{\theta IA}$ . ## **Adjustable Operation** The output voltage can be set by using a resistor divider as shown in Figure 2 with a range of 1.25 to 10 V. The appropriate resistor divider can be found by solving the equation below. The recommended current through the resistor divider is from 10 $\mu A$ to 100 $\mu A$ . This can be accomplished by selecting resistors in the $k\Omega$ range. As result, the $I_{adj}$ \* R2 becomes negligible in the equation and can be ignored. $$V_{out} = 1.25 * (1 + R3/R2) + I_{adi} * R2$$ (eq. 2) # **Power Good Operation** The Power Good pin on the NCP3337 will produce a logic Low when it drops below the nominal output voltage. Refer to the electrical characteristics for the threshold values at which point the Power Good goes Low. When the NCP3337 is above the nominal output voltage, the Power Good will remain at logic High. The external pullup resistor needs to be connected between $V_{in}$ and the Power Good pin. A resistor of approximately $100~k\Omega$ is recommended to minimize the current consumption. No pullup resistor is required if the Power Good output is not being used. The Power Good does not function during thermal shutdown and when the part is disabled. # **ORDERING INFORMATION** | Device | Nominal Output Voltage | Marking | Package | Shipping <sup>†</sup> | |-----------------|------------------------|-----------|--------------------|-----------------------| | NCP3337MN180R2G | 1.8 V | P3337 180 | DFN10<br>(Pb-Free) | 3000 / Tape & Reel | | NCP3337MN250R2G | 2.5 V | P3337 250 | DFN10<br>(Pb-Free) | 3000 / Tape & Reel | | NCP3337MN330R2G | 3.3 V | P3337 330 | DFN10<br>(Pb-Free) | 3000 / Tape & Reel | | NCP3337MN500R2G | 5.0 V | P3337 500 | DFN10<br>(Pb-Free) | 3000 / Tape & Reel | | NCP3337MNADJR2G | Adj | P3337 ADJ | DFN10<br>(Pb-Free) | 3000 / Tape & Reel | <sup>†</sup>For information on tape and reel specifications, including part orientation and tape sizes, please refer to our Tape and Reel Packaging Specifications Brochure, BRD8011/D. \*Please contact factory for other voltage options. ### PACKAGE DIMENSIONS \*For additional information on our Pb-Free strategy and soldering details, please download the ON Semiconductor Soldering and Mounting Techniques Reference Manual, SOLDERRM/D. The products described herein NCP3337, may be covered by one or more of the following U.S. patents; 5,920,184, 5,966,004, and 5,834,926. There may be other patents pending. Micro8 is a trademark of International Rectifier. ON Semiconductor and are registered trademarks of Semiconductor Components Industries, LLC (SCILLC). SCILLC reserves the right to make changes without further notice to any products herein. SCILLC makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does SCILLC assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. "Typical" parameters which may be provided in SCILLC data sheets and/or specifications can and do vary in different applications and actual performance may vary over time. All operating parameters, including "Typicals" must be validated for each customer application by customer's technical experts. SCILLC does not convey any license under its patent rights nor the rights of others. SCILLC products are not designed, intended, or authorized for use as components in systems intended for surgical implant into the body, or other applications intended to support or sustain life, or for any other application in which the failure of the SCILLC product could create a situation where personal injury or death may occur. Should Buyer purchase or use SCILLC products for any such unintended or unauthorized application, Buyer shall indemnify and hold SCILLC and its officers, employees, subsidiaries, affiliates, and distributors harmless against all claims, costs, damages, and expenses, and reasonable attorney fees arising out of, directly or indirectly, any claim of personal injury or death associated with such unintended or unauthorized use, even if such claim alleges that SCILLC was negligent regarding the design or manufacture of the part. SCILLC is an Equal Opportunity/Affirmative Action Employer. This literature is subject to all applicable copyright laws and is not for resale in any manner. ### **PUBLICATION ORDERING INFORMATION** ### LITERATURE FULFILLMENT: Literature Distribution Center for ON Semiconductor P.O. Box 5163, Denver, Colorado 80217 USA Phone: 303-675-2175 or 800-344-3860 Toll Free USA/Canada Fax: 303-675-2176 or 800-344-3867 Toll Free USA/Canada Email: orderlit@onsemi.com N. American Technical Support: 800-282-9855 Toll Free USA/Canada Europe, Middle East and Africa Technical Support: Phone: 421 33 790 2910 Japan Customer Focus Center Phone: 81-3-5773-3850 # ON Semiconductor Website: www.onsemi.com Order Literature: http://www.onsemi.com/orderlit For additional information, please contact your local Sales Representative