# Low Power Offline Constant Current & Constant Voltage Primary Side PWM Current-Mode Controller with/without High Voltage Startup Current Source # NCP1360, NCP1365 The NCP1360/65 offers a new solution targeting output power levels from a few watts up to 20 W in a universal-mains flyback application. Thanks to a novel method this new controller saves the secondary feedback circuitry (opto-coupler and TL431 reference) while achieving excellent line and load regulation. The NCP1360/65 operates in valley-lockout quasi-resonant peak current mode control mode at nominal load to provide high efficiency. When the secondary-side power starts diminishing, the switching frequency naturally increases until a voltage-controlled oscillator (VCO) takes the lead, synchronizing the MOSFET turn-on in a drain-source voltage valley. The frequency is thus reduced by stepping into successive valleys until the number 4 is reached. Beyond this point, the frequency is linearly decreased in valley-switching mode until a minimum is hit. This technique keeps the output in regulation with the tiniest dummy load. Valley lockout during the first four drain-source valleys prevents erratic discrete jumps and provides good efficiency in lighter load situations. #### **Features** - Primary–Side Feedback Eliminates Opto–coupler and TL431 Reference - ±5% Voltage Regulation - ±10% Current Regulation - 560 V Startup Current Source - No Frequency Clamp, 80 or 110 kHz Maximum Switching Frequency Options - Quasi-Resonant Operation with Valley Switching Operation - Fixed Peak Current & Deep Frequency Foldback @ Light Load Operation - External Constant Voltage Feedback Adjustment - Cycle by Cycle Peak Current Limit - Build-In Soft-Start - Over & Under Output Voltage Protection - Cable Drop Compensation (None, 150 mV, 300 mV or 450 mV Option) - Wide Operation V<sub>CC</sub> Range (up to 28 V) #### **MARKING DIAGRAMS** A = Assembly Location L = Wafer Lot Y = Year W = Work Week ■ Pb-Free Package (Note: Microdot may be in either location) #### **ORDERING INFORMATION** See detailed ordering and shipping information on page 27 of this data sheet. - Low Start-up Current (2.5 μA typ.) with NCP1360 - Clamped Gate-drive Output for MOSFET - CS & Vs/ZCD pin Short and Open Protection - Internal Temperature Shutdown - Less than 10 mW No-Load Performance at High Line with NCP1365 Version - Less than 30 mW No-Load Performance at High Line with NCP1360 Version - These are Pb–Free Devices #### **Typical Applications** - Low Power ac-dc Adapters for Chargers. - Ac-dc USB chargers for Cell Phones, Tablets and Cameras Figure 1. Pin Connections Figure 2. NCP1365 Typical Application Circuit Figure 3. NCP1360 Typical Application Circuit Figure 4. Functional Block Diagram: A Version #### **PIN FUNCTION DESCRIPTION** | Pin out<br>NCP1365 | Pin out<br>NCP1360 | Name | Function | | |--------------------|--------------------|---------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--| | 1 | 6 | V <sub>s</sub> /ZCD | Connected to the auxiliary winding; this pin senses the voltage output for the primary regulation and detects the core reset event for the Quasi-Resonant mode of operation. | | | 2 | 5 | Comp | This is the error amplifier output. The network connected between this pin and the ground adjusts the regulation loop bandwidth. | | | 3 | 4 | CS | This pin monitors the primary peak current. | | | 4 | 3 | DRV | Controller switch driver. | | | 5 | 2 | GND | Ground reference. | | | 6 | 1 | V <sub>CC</sub> | This pin is connected to an external auxiliary voltage and supplies the controller. | | | 7 | - | NC | Not Connected for creepage distance between high and low Voltage pins | | | 8 | - | HV | Connected the high–voltage rail, this pin injects a constant current into the $V_{CC}$ capacitor for starting–up the power supply. | | #### **MAXIMUM RATINGS** | Symbol | Rating | Value | Unit | |------------------------------------------------|------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------|---------| | V <sub>CC(MAX)</sub> | Maximum Power Supply voltage, VCC pin, continuous voltage | -0.3 to 28 | V | | ΔV <sub>CC</sub> /Δt | Maximum slew rate on V <sub>CC</sub> pin during startup phase | +0.4 | V/μs | | V <sub>DRV(MAX)</sub><br>I <sub>DRV(MAX)</sub> | Maximum driver pin voltage, DRV pin, continuous voltage<br>Maximum current for DRV pin | -0.3, V <sub>DRV</sub> (Note 1)<br>-300, +500 | V<br>mA | | V <sub>MAX</sub><br>I <sub>MAX</sub> | Maximum voltage on low power pins (except pins DRV and VCC) Current range for low power pins (except pins DRV and VCC) | -0.3, 5.5<br>-2, +5 | V<br>mA | | V <sub>HV</sub> | High Voltage pin voltage | -0.3 to 560 | V | | $R_{\theta J-A}$ | Thermal Resistance Junction-to-Air | 200 | °C/W | | T <sub>J(MAX)</sub> | Maximum Junction Temperature | 150 | °C | | | Operating Temperature Range | -40 to +125 | °C | | | Storage Temperature Range | -60 to +150 | °C | | | Human Body Model ESD Capability per JEDEC JESD22-A114F | 2 | kV | | | Machine Model ESD Capability (All pins except DRV) per JEDEC JESD22-A115C | 200 | V | | | Charged-Device Model ESD Capability per JEDEC JESD22-C101E | 500 | V | Stresses exceeding those listed in the Maximum Ratings table may damage the device. If any of these limits are exceeded, device functionality should not be assumed, damage may occur and reliability may be affected. 1. V<sub>DRV</sub> is the DRV clamp voltage V<sub>DRV(high)</sub> when V<sub>CC</sub> is higher than V<sub>DRV(high)</sub>. V<sub>DRV</sub> is V<sub>CC</sub> otherwise 2. This device contains latch–up protection and exceeds 100 mA per JEDEC Standard JESD78. **ELECTRICAL CHARACTERISTICS:** ( $V_{CC}$ = 12 V, $C_{DRV}$ = 1 nF, For typical values $T_J$ = 25°C, for min/max values $T_J$ = -40°C to +125°C, Max T<sub>J</sub> = 150°C, unless otherwise noted) | Characteristics | Conditions | Symbol | Min | Тур | Max | Unit | |---------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------|-------------|-------------------|-------------------|------| | HIGH VOLTAGE STARTUP SEC | TION (NCP1365 only) | | | | | | | Startup current sourced by V <sub>CC</sub> pin | V <sub>HV</sub> = 100 V | I <sub>HV</sub> | 70 | 100 | 150 | μΑ | | Leakage current at HV | V <sub>HV</sub> = 400 V, options NCP1365AABCY<br>and NCP1365BABCY<br>All other NCP1365 options | I <sub>HV_LKG</sub> | - | 0.1<br>0.1 | 1.0 | μΑ | | Minimum Start-up HV voltage | I <sub>HV</sub> = 95% of I <sub>HV</sub> @V <sub>HV</sub> = 100 V, V <sub>CC</sub> = V <sub>CC(on)</sub> - 0.2 V | V <sub>HV(min)</sub> | _ | 22 | 25 | V | | SUPPLY SECTION AND V <sub>CC</sub> MA | NAGEMENT | | | I | l. | | | V <sub>CC</sub> level at which driving pulses are authorized | V <sub>CC</sub> increasing | V <sub>CC(on)</sub> | 16 | 18 | 20 | V | | V <sub>CC</sub> level at which driving pulses are stopped | V <sub>CC</sub> decreasing | V <sub>CC(off)</sub> | 6.0 | 6.5 | 7.0 | V | | Internal Latch / Logic Reset<br>Level<br>V <sub>CC</sub> clamp level | | V <sub>CC(reset)</sub> | - | 5.6 | - | V | | V <sub>CC</sub> clamp level (A & C version) | Activated after Latch protection @ I <sub>CC</sub> = 100 μA | V <sub>CC(Clamp)</sub> | - | 4.2 | - | V | | Minimal current into $V_{CC}$ pin that keeps the controller Latched (NCP1365, A & C fault mode version) | | I <sub>CC(Clamp)</sub> | - | - | 20 | μΑ | | Minimal current into $V_{CC}$ pin that keeps the controller Latched (NCP1360, A & C fault mode version) | | I <sub>CC(Clamp)</sub> | - | - | 6 | μΑ | | Current–limit resistor in series with the latch SCR | | R <sub>lim</sub> | - | 7 | - | kΩ | | Over Voltage Protection | Over Voltage threshold | V <sub>CC(OVP)</sub> | 24 | 26 | 28 | V | | Start-up supply current,<br>controller disabled or latched<br>(Only valid with NCP1360) | V <sub>CC</sub> < V <sub>CC(on)</sub> & V <sub>CC</sub> increasing from 0 V | I <sub>CC1</sub> | - | 2.5 | 5.0 | μΑ | | Internal IC consumption, steady state | F <sub>sw</sub> = 65 kHz, C <sub>DRV</sub> = 1 nF | I <sub>CC2</sub> | - | 1.7 | 2.5 | mA | | Internal IC consumption, frequency foldback mode | VCO mode, Fsw = 1 kHz, C <sub>DRV</sub> = 1 nF | I <sub>CC3</sub> | _ | 0.8 | 1.2 | mA | | Internal IC consumption when STBY mode is activated | $\begin{array}{c} \text{VCO mode, Fsw} = f_{\text{VCO(min)}}, \\ \text{V}_{\text{Comp}} = \text{GND, C}_{\text{DRV}} = 1 \text{ nF} \\ f_{\text{VCO(min)}} = 200 \text{ Hz} \\ f_{\text{VCO(min)}} = 600 \text{ Hz} \\ f_{\text{VCO(min)}} = 1.2 \text{ kHz} \end{array}$ | I <sub>CC4</sub> | -<br>-<br>- | 200<br>220<br>270 | 250<br>280<br>330 | μΑ | | CURRENT COMPARATOR | | | | | | | | Current Sense Voltage<br>Threshold | $V_{Comp} = V_{Comp(max)}, V_{CS}$ increasing | $V_{ILIM}$ | 0.76 | 0.80 | 0.84 | V | | Cycle by Cycle Leading Edge<br>Blanking Duration | Options NCP1365AABCY,<br>NCP1365BABCY, NCP1360AABCY,<br>NCP1360BABCY only<br>all other options | t <sub>LEB1</sub> | 250<br>240 | 300<br>300 | 360<br>360 | ns | | Cycle by Cycle Current Sense<br>Propagation Delay | V <sub>CS</sub> > (V <sub>ILIM</sub> + 100 mV) to DRV turn-off | t <sub>ILIM</sub> | _ | 50 | 100 | ns | Product parametric performance is indicated in the Electrical Characteristics for the listed test conditions, unless otherwise noted. Product performance may not be indicated by the Electrical Characteristics if operated under different conditions. 3. The timer can be reset if there are 4 DRV cycles without overload or short circuit conditions. - 4. Guaranteed by Design. **ELECTRICAL CHARACTERISTICS:** ( $V_{CC}$ = 12 V, $C_{DRV}$ = 1 nF, For typical values $T_J$ = 25°C, for min/max values $T_J$ = -40°C to +125°C, Max T<sub>J</sub> = 150°C, unless otherwise noted) | Characteristics | Conditions | Symbol | Min | Тур | Max | Unit | |---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------|-----------------------|--------------------------------------------------------------|----------------------------|------| | CURRENT COMPARATOR | | | | | | | | Timer Delay Before Latching in<br>Overload Condition | When CS pin ≥ V <sub>ILIM</sub><br>(Note 3) | T <sub>OCP</sub> | 50 | 70 | 90 | ms | | Threshold for Immediate Fault Protection Activation | | V <sub>CS(stop)</sub> | 1.08 | 1.2 | 1.32 | V | | Leading Edge Blanking<br>Duration for V <sub>CS(stop)</sub> | | t <sub>LEB2</sub> | - | 120 | - | ns | | Maximum peak current level at which VCO takes over or frozen peak current | V <sub>Comp</sub> < 1.9 V, V <sub>CS</sub> increasing<br>option X (~15%V <sub>ILIM</sub> )<br>option Y (~20%V <sub>ILIM</sub> )<br>option Z (~25%V <sub>ILIM</sub> ) | V <sub>CS(VCO)</sub> | -<br>-<br>- | 120<br>160<br>200 | -<br>-<br>- | mV | | REGULATION BLOCK | | | | | | | | Internal Voltage reference for<br>Constant Current regulation | T <sub>J</sub> = 25°C<br>-40°C < T <sub>J</sub> < 125°C | V <sub>ref_CC</sub> | 0.98<br>0.97 | 1.00<br>1.00 | 1.02<br>1.03 | V | | Internal Voltage reference for<br>Constant Voltage regulation | T <sub>J</sub> = 25°C<br>-40°C < T <sub>J</sub> < 125°C | V <sub>ref_CV1</sub> | 2.450<br>2.425 | 2.500<br>2.500 | 2.550<br>2.575 | V | | Internal Voltage reference for<br>Constant Voltage regulation<br>when cable compensation is<br>enabled | | V <sub>ref_CV2</sub> | - | V <sub>ref_CV1</sub> +<br>(CBC/2) | - | V | | Error Amplifier Current<br>Capability | | I <sub>EA</sub> | _ | ±40 | _ | μΑ | | Error Amplifier Gain | | G <sub>EA</sub> | 150 | 200 | 250 | μS | | Error Amplifier Output Voltage | Internal offset on Comp pin | VComp(max)<br>VComp(min)<br>Vcomp(offset) | -<br>-<br>- | 4.9<br>0<br>1.1 | -<br>-<br>- | V | | Internal Current Setpoint<br>Division Ratio | | K <sub>Comp</sub> | - | 4.0 | - | - | | Valley Thresholds Transition from 1 <sup>st</sup> to 2 <sup>nd</sup> valley Transition from 2 <sup>nd</sup> to 3 <sup>rd</sup> valley Transition from 3 <sup>rd</sup> to 4 <sup>th</sup> valley Transition from 4 <sup>th</sup> valley to VCO Transition from VCO to 4 <sup>th</sup> valley Transition from 4 <sup>th</sup> to 3 <sup>rd</sup> valley Transition from 3 <sup>rd</sup> to 2 <sup>nd</sup> valley Transition from 2 <sup>nd</sup> to 1 <sup>st</sup> valley | V <sub>Comp</sub> decreasing V <sub>Comp</sub> decreasing V <sub>Comp</sub> decreasing V <sub>Comp</sub> decreasing V <sub>Comp</sub> increasing V <sub>Comp</sub> increasing V <sub>Comp</sub> increasing V <sub>Comp</sub> increasing V <sub>Comp</sub> increasing | VH2D VH3D VH4D VHVCOD VHVCOI VH4I VH3I VH2I | -<br>-<br>-<br>-<br>- | 2.50<br>2.30<br>2.10<br>1.90<br>2.50<br>2.70<br>2.90<br>3.10 | -<br>-<br>-<br>-<br>-<br>- | V | | Minimal difference between any two valleys | V <sub>Comp</sub> increasing or V <sub>Comp</sub> decreasing | $\Delta V_{H}$ | 176 | - | - | mV | | Internal Dead Time generation for VCO mode | Entering in VCO when V <sub>comp</sub> is decreasing and crosses V <sub>HVCOD</sub> | T <sub>DT(start)</sub> | _ | 2 | _ | μs | | Internal Dead Time generation for VCO mode | Leaving VCO mode when V <sub>comp</sub> is increasing and crosses V <sub>HVCOI</sub> | T <sub>DT(ends)</sub> | _ | 1 | _ | μs | | Internal Dead Time generation for VCO mode | $\begin{array}{c} \text{When in VCO mode} \\ V_{Comp} = V_{HVCOD} - 100 \text{ mV} \\ V_{Comp} = 1.3 \text{ V} \\ V_{Comp} = 0.8 \text{ V} \\ V_{Comp} < 0.4 \text{ V} - 200 \text{ Hz option (Note 4)} \\ V_{Comp} < 0.4 \text{ V} - 600 \text{ Hz option (Note 4)} \\ V_{Comp} < 0.4 \text{ V} - 1.2 \text{ kHz option (Note 4)} \\ \end{array}$ | Т <sub>БТ</sub> | -<br>-<br>-<br>-<br>- | 6<br>25<br>220<br>5000<br>1667<br>833 | -<br>-<br>-<br>-<br>- | μs | Product parametric performance is indicated in the Electrical Characteristics for the listed test conditions, unless otherwise noted. Product performance may not be indicated by the Electrical Characteristics if operated under different conditions. The timer can be reset if there are 4 DRV cycles without overload or short circuit conditions. Guaranteed by Design. **ELECTRICAL CHARACTERISTICS:** ( $V_{CC}$ = 12 V, $C_{DRV}$ = 1 nF, For typical values $T_J$ = 25°C, for min/max values $T_J$ = -40°C to +125°C, Max $T_J$ = 150°C, unless otherwise noted) | Characteristics | Conditions | Symbol | Min | Тур | Max | Unit | |----------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------|-----------------------------------------|-------------------|-------------------|-------------------|-----------------| | REGULATION BLOCK | | | | | | | | Minimum Operating Frequency in VCO Mode | V <sub>Comp</sub> = GND | f <sub>VCO(MIN)</sub> | 150<br>450<br>0.9 | 200<br>600<br>1.2 | 250<br>750<br>1.5 | Hz<br>Hz<br>kHz | | Maximum Operating Frequency | | f <sub>MAX</sub> | - | No<br>Clamp | _ | N/A | | | Option<br>Option | | 75<br>103 | 80<br>110 | 85<br>117 | kHz<br>kHz | | DEMAGNETIZATION INPUT - Z | ERO VOLTAGE DETECTION CIRCUIT and | VOLTAGE SEN | ISE | | | | | V <sub>ZCD</sub> threshold voltage | V <sub>ZCD</sub> decreasing | V <sub>ZCD(TH)</sub> | 25 | 45 | 65 | mV | | V <sub>ZCD</sub> Hysteresis | V <sub>ZCD</sub> increasing | V <sub>ZCD(HYS)</sub> | 15 | 30 | 45 | mV | | Threshold voltage for output short circuit or aux. winding short circuit detection | After t <sub>BLANK_ZCD</sub> if V <sub>ZCD</sub> < V <sub>ZCD(short)</sub> → Latched | V <sub>ZCD(short)</sub> | 30 | 50 | 70 | mV | | Propagation Delay from valley detection to DRV high | V <sub>ZCD</sub> decreasing from 4 V to 0 V | t <sub>DEM</sub> | - | - | 170 | ns | | Delay after on-time that the V <sub>s</sub> /ZCD is still pulled to ground | (Note 4) | t <sub>short_</sub> ZCD | - | 0.7 | - | μs | | Blanking delay after on-time (V <sub>s</sub> /ZCD pin is disconnected from the internal circuitry) | | <sup>t</sup> blank_ZCD | 1.2 | 1.5 | 1.8 | μs | | Timeout after last demagnetization transition | Timeout while in Soft-start<br>Timeout after soft-start complete | t <sub>out</sub> ss<br>t <sub>out</sub> | 36<br>4.5 | 44<br>5.5 | 52<br>6.5 | μs | | Input leakage current | $V_{CC} > V_{CC(on)} V_{ZCD} = 4 V$ , DRV is low | I <sub>ZCD</sub> | - | - | 0.1 | μΑ | | DRIVE OUTPUT - GATE DRIVE | | | | | | | | Drive resistance<br>DRV Sink<br>DRV Source | | R <sub>SNK</sub><br>R <sub>SRC</sub> | -<br>- | 7<br>12 | _<br>_ | Ω | | Rise time | C <sub>DRV</sub> = 1 nF, from 10% to 90% | t <sub>r</sub> | - | 45 | 80 | ns | | Fall time | C <sub>DRV</sub> = 1 nF, from 90% to 10% | t <sub>f</sub> | _ | 30 | 60 | ns | | DRV Low voltage | $V_{CC} = V_{CC(off)} + 0.2 \text{ V},$ $C_{DRV} = 220 \text{ pF, R}_{DRV} = 33 \text{ k}\Omega$ | $V_{DRV(low)}$ | 6.0 | - | - | V | | DRV High voltage | $V_{CC} = V_{CC(OVP)}$ -0.2 V, $C_{DRV}$ = 220 pF, $R_{DRV}$ = 33 k $\Omega$ | V <sub>DRV(high)</sub> | - | - | 13.0 | V | | SOFT START | | | | | | | | Internal Fixed Soft Start<br>Duration | Current Sense peak current rising from 0.2 V to 0.8 V | t <sub>SS</sub> | 3 | 4 | 5 | ms | | FAULT PROTECTION | | | | | | | | Thermal Shutdown | Device switching (F <sub>sw</sub> ~ 65 kHz) (Note 4) | T <sub>SHTDN</sub> | - | 150 | - | °C | | Thermal Shutdown Hysteresis | Device switching (F <sub>sw</sub> ~ 65 kHz) (Note 4) | T <sub>SHTDN(HYS)</sub> | - | 40 | - | °C | | Number of Drive cycle before latch confirmation | $V_{Comp} = V_{Comp(max)},$ $V_{CS} > V_{CS(stop)}$ Or Internal sampled $V_{out} > V_{OVP}$ | T <sub>latch_count</sub> | - | 4 | _ | _ | Product parametric performance is indicated in the Electrical Characteristics for the listed test conditions, unless otherwise noted. Product performance may not be indicated by the Electrical Characteristics if operated under different conditions. The timer can be reset if there are 4 DRV cycles without overload or short circuit conditions. Guaranteed by Design. **ELECTRICAL CHARACTERISTICS:** ( $V_{CC}$ = 12 V, $C_{DRV}$ = 1 nF, For typical values $T_J$ = 25°C, for min/max values $T_J$ = -40°C to +125°C, Max $T_J$ = 150°C, unless otherwise noted) | Characteristics | Conditions | Symbol | Min | Тур | Max | Unit | |--------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------|-----------------------|----------------------|---------------------------|----------------------|------| | FAULT PROTECTION | | | | | | | | Fault level detection for OVP → Latched (V <sub>CC</sub> = V <sub>CC(clamp)</sub> with low consumption mode) | Internal sampled $V_{out}$ increasing $V_{OVP} = V_{ref\_CV2} + 26\%$ | V <sub>OVP</sub> | 2.95 | 3.15 | 3.35 | V | | Fault level detection for UVP → Double Hiccup autorecovery (UVP detection is disabled during T <sub>EN_UVP</sub> ) | Internal sampled V <sub>out</sub> decreasing<br>Fault Mode Option A & B<br>Fault Mode Option C with 300 mV CBC<br>Fault Mode Option Version E | V <sub>UVP</sub> | 1.4<br>1.516<br>0.70 | 1.5<br>1.625<br>0.75 | 1.6<br>1.733<br>0.80 | V | | Blanking time for UVP detection | Starting at the beginning of the Soft start | T <sub>EN_UVP</sub> | - | 37 | - | ms | | Pull-up Current Source on CS<br>pin for Open or Short circuit<br>detection | When V <sub>CS</sub> > V <sub>CS_min</sub> | I <sub>CS</sub> | - | 55 | - | μΑ | | CS pin Open detection | CS pin open | V <sub>CS(open)</sub> | 0.8 | - | - | V | | CS pin Short detection | | V <sub>CS_min</sub> | - | 50 | 70 | mV | | CS pin Short detection timer | (Note 4) | T <sub>CS_short</sub> | - | 3 | - | μs | | CABLE DROP COMPENSATION | | | | | | | | Offset applied on V <sub>ref CV1</sub> at the maximum constant current | Option A<br>Option B<br>Option C<br>Option D | CBC | -<br>-<br>-<br>- | None<br>150<br>300<br>450 | -<br>-<br>- | mV | Product parametric performance is indicated in the Electrical Characteristics for the listed test conditions, unless otherwise noted. Product performance may not be indicated by the Electrical Characteristics if operated under different conditions. <sup>3.</sup> The timer can be reset if there are 4 DRV cycles without overload or short circuit conditions <sup>4.</sup> Guaranteed by Design. ## FAULT MODE STATES TABLE WHATEVER THE VERSION | Event | Timer<br>Protection | Next Device Status | Release to Normal Operation Mode | |------------------------------------------------------------------|---------------------|-----------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------| | Overcurrent<br>V <sub>CS</sub> > V <sub>ILIM</sub> | OCP timer | Double Hiccup | Resume to normal operation: if 4 pulses from FB Reset & then Reset timer Resume operation after Double Hiccup | | Winding short<br>V <sub>CS</sub> > V <sub>CS(stop)</sub> | Immediate | 4 consecutive pulses with<br>V <sub>CS</sub> > V <sub>CS(stop)</sub> before<br>Latching | $V_{CC}$ is decreasing to $V_{CC(clamp)}$ and waiting for unplug from line $V_{CC}$ < $V_{CC(reset)}$ | | CS pin Fault:<br>Short & Open | Immediate | Double Hiccup | Resume operation after Double Hiccup | | Low supply V <sub>CC</sub> < V <sub>CC(off)</sub> | 10 μs timer | Double Hiccup | Resume operation after Double Hiccup | | Internal TSD | 10 μs timer | Double Hiccup | Resume operation after Double Hiccup & T < (T <sub>SHTDN</sub> – T <sub>SHTDN</sub> (Hyst)) | | ZCD short $V_{ZCD} < V_{ZCD(short)}$ after $t_{BLANK\_ZCD}$ time | Immediate | Double Hiccup | Resume operation after Double Hiccup ( $V_{CC(on)} < V_{CC} < V_{CC(reset)}$ ) | #### FAULT MODE STATES TABLE ACCORDING THE CONTROLLER VERSIONS | Event | A Version | B Version | C Version | |-----------------------------------------------------------------------------------------------------------------------|---------------|--------------|---------------| | High supply $V_{CC} > V_{CC(ovp)}$ | Latched_Timer | Autorecovery | Latched_Timer | | Internal V <sub>out</sub><br>OVP: V <sub>out</sub> > 126% V <sub>ref_CV2</sub> | Latched_4clk | Autorecovery | Latched_4clk | | Internal V <sub>out</sub> UVP: V <sub>out</sub> < 60% V <sub>ref_CV2</sub> , when V <sub>out</sub> is decreasing only | Autorecovery | Autorecovery | Latched_Timer | #### **FAULT TYPE MODE DEFINITION** | Fault Mode | Timer Protection | Next Device Status | Release to Normal Operation Mode | |---------------|------------------|----------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------| | Latched_Timer | 10 μs timer | Latched | $V_{CC}$ is decreasing to $V_{CC(clamp)}$ and waiting for unplug from line $V_{CC}$ < $V_{CC(reset)}$ | | Latched_4clk | Immediate | 4 consecutive pulses with V <sub>OUT</sub> > 126% V <sub>ref_CV2</sub> before Latching | $V_{CC}$ is decreasing to $V_{CC(clamp)}$ and waiting for unplug from line $V_{CC} < V_{CC(reset)}$ | | Autorecovery | Immediate | Resume operation after<br>Double Hiccup | Resume operation after Double Hiccup ( $V_{CC(on)} < V_{CC} < V_{CC(reset)}$ ) | #### **CHARACTERIZATION CURVES** Figure 5. V<sub>CC</sub> Startup Threshold versus Temperature Figure 6. V<sub>CC</sub> Minimum Operating versus Temperature 125 150 Figure 7. V<sub>CC(reset)</sub> versus Temperature Figure 8. V<sub>CC(OVP)</sub> versus Temperature Figure 9. Startup Current Source versus Temperature Figure 10. HV Pin Leakage versus Temperature #### **CHARACTERIZATION CURVES** Figure 11. Minimum Voltage for HV Startup **Current Source versus Temperature** Figure 12. I<sub>CC2</sub> versus Temperature Figure 13. I<sub>CC3</sub> versus Temperature 0.84 0.83 0.82 0.81 0.80 0.79 0.78 0.77 -50 -25 VILIM (V) 1.32 1.30 1.28 1.26 1.24 VcS(stop) (V) 1.22 1.20 1.18 1.16 1.14 1.10 1.08 150 -50 -25 100 150 50 75 125 T<sub>J</sub>, TEMPERATURE (°C) (200 Hz option) versus Temperature T<sub>J</sub>, TEMPERATURE (°C) Figure 15. Max Peak Current Limit versus **Temperature** 50 75 100 125 Figure 16. Second Peak Current Limit for Fault **Protection versus Temperature** #### **CHARACTERIZATION CURVES** Figure 21. Cycle-by-Cycle Leading Edge Blanking Duration versus Temperature T<sub>J</sub>, TEMPERATURE (°C) -50 -25 Figure 22. Leading Edge Blanking Duration for $V_{\text{CS(stop)}}$ Level versus Temperature T<sub>J</sub>, TEMPERATURE (°C) -50 -25 #### **CHARACTERIZATION CURVES** Figure 23. Cycle-by-Cycle Current Sense Propagation Delay versus Temperature Figure 24. Timeout After Last Demagnetization Transition in Soft-Start versus Temperature Figure 25. Timeout After Last Demagnetization Transition versus Temperature Figure 26. Timer Delay Before Latching in Overload Condition versus Temperature Figure 27. Zero Voltage Detection Threshold Voltage versus Temperature Figure 28. Zero Voltage Detection Hysteresis versus Temperature #### **CHARACTERIZATION CURVES** 8.0 7.8 7.6 7.4 7.2 7.0 6.8 6.6 6.4 6.2 6.0 -50 -25 50 75 100 125 150 T<sub>J</sub>, TEMPERATURE (°C) Figure 29. Blanking Delay for ZCD Detection versus Temperature Figure 30. V<sub>DRV(low)</sub> versus Temperature Figure 31. V<sub>DRV(high)</sub> versus Temperature Figure 32. Gate Drive Rise Time versus Temperature Figure 33. Gate Drive Fall Time versus Temperature Figure 34. Error Amplifier Gain versus Temperature #### **CHARACTERIZATION CURVES** Figure 35. Error Amplifier Max. Source Capability versus Temperature Figure 36. Error Amplifier Max. Sink Capability versus Temperature Figure 37. Minimum or Frozen Peak Current on CS Pin versus Temperature (Frozen Peak Current optionY) Temperature 75 70 65 60 55 45 40 35 30 25 -50 -25 0 25 50 75 33 32 31 30 **└** -50 -25 Figure 39. Startup Blanking Time for UVP Detection versus Temperature 50 T<sub>J</sub>, TEMPERATURE (°C) 75 100 125 Figure 40. Pull-up Current Source for Detecting Open or Short on CS Pin versus Temperature T<sub>J</sub>, TEMPERATURE (°C) 100 150 125 150 ## **CHARACTERIZATION CURVES** Figure 41. CS Pin Short Detection Threshold versus Temperature Figure 42. CS Pin Open Detection Threshold versus Temperature #### APPLICATION INFORMATION The NCP1365/60 is a flyback power supply controller providing a means to implement primary constant-voltage and constant-current regulation. This technique does not need a secondary side feedback circuitry, associated bias current and an opto-coupler. NCP1365/60 implements a current-mode architecture operating in quasi-resonant mode. The controller prevents valley-jumping instability and steadily locks out in a selected valley as the power demand goes down. As long as the controller is able to detect a valley, the new cycle or the following drive remains in a valley. Due to a dedicated valley detection circuitry operating at any line and load conditions, the power supply efficiency will always be optimized. In order to prevent any high switching frequency two frequency clamp options are available. - Quasi-Resonance Current-mode operation: implementing quasi-resonance operation in peak current-mode control optimizes the efficiency by switching in the valley of the MOSFET drain-source voltage. Thanks to a proprietary circuitry, the controller locks-out in a selected valley and remains locked until the input voltage significantly changes. Only the four first valleys could be locked out. When the load current diminishes, valley switching mode of operation is kept but without valley lock-out. Valley-switching operation across the entire input/output conditions brings efficiency improvement and lets the designer build higher-density converters. - Frequency Clamp: As the frequency is not fixed and dependent on the line, load and transformer specifications, it is important to prevent switching frequency runaway for applications requiring maximum switching frequencies up to 90 kHz or 130 kHz. Two frequency clamp options at 80 kHz or 110 kHz are available for this purpose. In case frequency clamp is not needed, a specific version of the 1365/60 exists in which the clamp is deactivated. - Primary Side Constant Current Regulation: Battery charging applications request constant current regulation. NCP1360/65 controls and regulates the output current at a constant level regardless of the input and output voltage conditions. This function offers tight over power protection by estimating and limiting the maximum output current from the primary side, without any particular sensor. - Primary Side Constant Voltage Regulation: By monitoring the auxiliary winding voltage on the primary side, it is possible to determine the end of the transformer demagnetization in order to indirectly measure the output voltage. The end of the auxiliary winding demagnetization corresponds to that of the secondary winding affected by the transformer turns ratio. This auxiliary voltage value captured at this moment will be used to build the primary-side peak current setpoint in order to control the output voltage. Figure 43. Constant-Voltage & Constant-Current Mode - **Soft–Start**: 4 ms internal fixed soft start guarantees a peak current starting from zero to its nominal value with smooth transition in order to prevent any overstress on the power components at each startup. - Cycle-by-Cycle peak current limit: If the max peak current reaches the V<sub>ILIM</sub> level, the over current protection timer is enabled and starts counting. If the overload lasts T<sub>OCP</sub> delay, then the fault is latched and the controller stops immediately driving the power MOSFET. The controller enters in a double hiccup mode before autorecovering with a new startup cycle. - **V**<sub>CC</sub> **Over Voltage Protection**: If the *V*<sub>CC</sub> voltage reaches the *V*<sub>CC(OVP)</sub> threshold the controller enters in latch mode. Thus it stops driving pulse on *DRV* pin: - A & C version (Latched $V_{CC(OVP)}$ ): $V_{CC}$ capacitor is internally discharged to the $V_{CC(Clamp)}$ level with a very low power consumption: the controller is completely disabled. Resuming operation is possible by unplugging the line in order to releasing the internal $V_{CC}$ thyristor with a $V_{CC}$ current lower than the $I_{CC(Clamp)}$ . - **B version (Autorecovery)**: it enters in double hiccup mode before resuming operation. - Winding Short-Circuit Protection: An additional comparator senses the CS signal and stops the controller if $V_{CS}$ reaches $V_{ILIM}+50\%$ (after a reduced LEB: $t_{LEB2}$ ). Short circuit protection is enabled only if 4 consecutive pulses reach SCP level. This small counter prevents any false triggering of short circuit protection during surge test for instance. This fault is latched and operations will be resumed like in a case of $V_{CC}$ Over Voltage Protection. - $V_{out}$ Over Voltage Protection: if the internally-built output voltage becomes higher than $V_{OVP}$ level ( $V_{ref\ CVI} + 26\%$ ) a fault is detected. - A & C version: This fault is latched and operations are resumed like in the V<sub>CC</sub> Over Voltage Protection case. - **B version**: the part enters in double hiccup mode before resuming operations. - Vout Under Voltage Protection: After each circuit power on sequence, Vout UVP detection is enabled only after the startup timer TEN\_UVP. This timer ensures that the power supply is able to fuel the output capacitor before checking the output voltage in on target. After this startup blanking time, UVP detection is enabled and monitors the Output voltage level. When the power supply is running in constant-current mode and when the output voltage falls below VUVP level, the controller stops sending drive pulses and enters a double hiccup mode before resuming operations (A & B version), or latches off (C version). - V<sub>s</sub>/ZCD Pin Short Protection: at the beginning of each off-time period, the V<sub>s</sub>/ZCD pin is tested to check whether it is shorted or left open. In case a fault is detected, the controller enters in a double hiccup mode before resuming operations. - **Temperature Shutdown**: if the junction temperature reaches the *T<sub>SHTDN</sub>* level, the controller stop driving the power mosfet until the junction temperature decreases by $T_{SHTDN(HYS)}$ , then the operation is resumed after a double hiccup mode. #### **Startup Operation** The high-voltage startup current source is connected to the bulk capacitor via the HV pin, it charges the $V_{CC}$ capacitor. During startup phase, it delivers $100 \,\mu\text{A}$ to fuel the $V_{CC}$ capacitor. When $V_{CC}$ pin reaches $V_{CC(on)}$ level, the NCP1360/65 is enabled. Before sending the first drive pulse to the power MOSFET, the CS pin has been tested for an open or shorted situation. If CS pin is properly wired, then the controller sends the first drive pulse to the power MOSFET. After sending these first pulses, the controller checks the correct $V_S/ZCD$ pin wiring. Considering the $V_S/ZCD$ pin properly wired, the controller engages a softstart sequence. The softstart sequence controls the max peak current from the minimal frozen primary peak current $(V_{CS/(VCO)} = 120 \,\text{mV}: 15\% \,\text{of} \,V_{ILIM})$ to the nominal pulse width by smoothly increasing the level. Figure 44 illustrates a standard connection of the HV pin to the bulk capacitor. If the controller is in a latched fault mode (ex $V_{CC\_OVP}$ has been detected), the power supply will resume the operation after unplugging the converter from the ac line outlet. Due the extremely low controller consumption in latched mode, the release of the latch could be very long. The unplug duration for releasing the latch will be dependent on the bulk capacitor size. Figure 44. HV Startup Connection to the Bulk Capacitor The following calculation illustrates the time needed for releasing the latch state: $$t_{unplug} > \frac{C_{bulk}V_{in\_ac}\sqrt{2}}{I_{HV}} \tag{eq. 1} \label{eq:tunplug}$$ For the following typical application with a $10~\mu F$ bulk capacitor and a wide mains input range, in the worst case the power supply needs to be unplug at least for 38 seconds @ 265~V ac and 12 seconds @ 85~Vac. It is important to note that the previous recommendation is no longer valid with the B version, as all the faults are set to autorecovery mode only. #### **Protecting the Controller Against Negative Spikes** As with any controller built upon a CMOS technology, it is the designer's duty to avoid the presence of negative spikes on sensitive pins. Negative injection has the bad habit to forward-bias the controller substrate and can induce erratic behaviors. Sometimes, the injection can be so strong that internal parasitic SCRs are triggered and latch the controller. The HV pin can be the problem in certain circumstances. During the turn-off sequence, e.g. when the user unplugs the power supply, the controller is still fed by its $V_{CC}$ capacitor and keeps activating the MOSFET ON and OFF with a peak current limited by $R_{sense}$ . Unfortunately, if the quality factor Q of the resonating network formed by $L_p$ and $C_{bulk}$ is high (e.g. the MOSFET $R_{DS(on)} + R_{sense}$ are small), conditions are met to make the circuit resonate and a negative ringing can potentially appear at the HV pin. Simple and inexpensive cures exist to prevent the internal parasitic SCR activation. One of them consist of inserting a resistor in series with the *HV* pin to keep the negative current at the lowest when the bulk swings negative (Figure 44). Another option (Figure 45) consists of connecting the HV pin directly to the line or neutral input via a high-voltage diode. This configuration offers the benefits to release a latch state immediately after unplugging the power supply from the mains outlet. There is no delay for resetting the controller as there no capacitor keeps the HV bias. $R_{HV}$ resistor value must be sized as follow in order to guarantee a correct behavior of the HV startup in the worst case conditions: $$R_{HV} < \frac{V_{in,ac\_min}\sqrt{2} - V_{HV(min)\_max}}{I_{HV\_max}} \qquad \text{(eq. 2)}$$ Where: - V<sub>in,ac\_min</sub> is minimal input voltage, for example 85 V ac for universal input mains. - V<sub>HV(min)\_max</sub> is the worst case of the minimal input voltage needed for the HV startup current source (25 V-max). - I<sub>HV\_max</sub> is the maximum current delivered by the HV startup current source (150 μA-max) With this typical example $$R_{HV} < \frac{85\sqrt{2} - 25}{150\,\mu} = \, 633 \; k\Omega, \label{eq:RHV}$$ then any value below this one will be ok. Figure 45. Recommended HV Startup Connection for Fast Release after a Latched Fault #### **Primary Side Regulation: Constant Current Operation** Figure 46 portrays idealized primary and secondary transformer currents of a flyback converter operating in Discontinuous Conduction Mode (DCM). Figure 46. Primary and Secondary Transformer Current Waveforms When the primary power MOSFET is turned on, the primary current is illustrated by the green curve of Figure 46. When the power MOSFET is turned off the primary side current drops to zero and the current into the secondary winding immediately rises to its peak value equal to the primary peak current divided by the primary to secondary turns ratio. This is an ideal situation in which the leakage inductance action is neglected. The output current delivered to the load is equal to the average value of the secondary winding current, thus we can write: $$I_{out} = \langle i_{sec}(t) \rangle = \frac{I_{p,pk}}{2N_{ps}} \frac{t_{demag}}{t_{sw}}$$ (eq. 3) Where: - $t_{SW}$ is the switching period - $t_{demag}$ is the demagnetizing time of the transformer - N<sub>ps</sub> is the secondary to primary turns ratio, where N<sub>p</sub> and N<sub>s</sub> are respectively the transformer primary and secondary turns: $$N_{ps} = \frac{N_s}{N_p}$$ (eq. 4) I<sub>p,pk</sub> is the magnetizing peak current sensed across the sense resistor on CS pin: $$I_{p,pk} = \frac{V_{CS}}{R_{sense}}$$ (eq. 5) Internal constant current regulation block is building the constant current feedback information as follow: $$V_{FB\_CC} = V_{ref\_CC} \frac{t_{sw}}{t_{demag}}$$ (eq. 6) As the controller monitors the primary peak current via the sense resistor and due to the internal current setpoint divider $(K_{comp})$ between the CS pin and the internal feedback information, the output current could be written as follow: $$I_{out} = \frac{V_{ref\_CC}}{8N_{ps}R_{sense}}$$ (eq. 7) The output current value is set by choosing the sense resistor value: $$R_{sense} = \frac{V_{ref\_CC}}{8N_{ps}I_{out}}$$ (eq. 8) ## Primary Side Regulation: Constant Voltage Operation In primary side constant voltage regulation, the output voltage is sensed via the auxiliary winding. During the on–time period, the energy is stored in the transformer gap. During the off–time this energy stored in the transformer is delivered to the secondary and auxiliary windings. As illustrated by Figure 47, when the transformer energy is delivered to the secondary, the auxiliary voltage sums the output voltage scaled by the auxiliary and secondary turns ratios and the secondary forward diode voltage. This secondary forward diode voltage could be split in two elements: the first part is the forward voltage of the diode $(V_f)$ , and the second is related to the dynamic resistance of the diode multiplied by secondary current $(R_d \cdot I_S(t))$ . Where this second term will be dependant of the load and line conditions. Figure 47. Typical Idealized Waveforms of a Flyback Transformer in DCM To reach an accurate primary-side constant-voltage regulation, the controller detects the end of the demagnetization time and precisely samples output voltage level seen on the auxiliary winding. As this moment coincides with the secondary-side current equal to zero, the diode forward voltage drop becomes independent from the loading conditions. Thus when the secondary current $I_s(t)$ reaches zero ampere, the auxiliary is sensed: $$V_{aux} = V_{out} \frac{N_{pa}}{N_{ps}}$$ (eq. 9) Where: $N_{pa}$ is the auxiliary to primary turns ratio, where $N_p$ & $N_a$ are respectively the primary and auxiliary turns: $$N_{pa} = \frac{N_a}{N_p}$$ (eq. 10) Figure 48 illustrates how the constant voltage feedback has been built. The auxiliary winding voltage must be scaled down via the resistor divider to $V_{ref\_CVI}$ level before building the constant voltage feedback error. $$V_{ref\_CV1} = \frac{R_{s2}}{R_{s1} + R_{s2}} V_{aux}$$ (eq. 11) By inserting Equation 9 into Equation 11 we obtain the following equation: $$V_{\text{ref\_CV1}} = \frac{R_{s2}}{R_{s1} + R_{s2}} \frac{N_{pa}}{N_{ps}} V_{\text{out}}$$ (eq. 12) Once the sampled $V_{out}$ is applied to the negative input terminal of the operational transconductance amplifier (OTA) and compared to the internal voltage reference an adequate voltage feedback is built. The OTA output being pinned out, it is possible to compensate the converter and adjust step load response to what the project requires. Figure 48. Constant Voltage Feedback Arrangement When the power MOSFET is released at the end of the on time, because of the transformer leakage inductance and the drain lumped capacitance some voltage ringing appears on the drain node. These voltage ringings are also visible on the auxiliary winding and could cheat the controller detection circuits. To avoid false detection operations, two protecting circuits have been implemented on the $V_s/ZCD$ pin (see Figure 49): - 1. An internal switch grounds the $V_s/ZCD$ pin during $t_{on}+t_{short\_ZCD}$ in order to protect the pin from negative voltage. - 2. In order to prevent any misdetection from the zero crossing block an internal switch disconnects $V_s/ZCD$ pin until $t_{blank\_ZCD}$ time (1.5 $\mu$ s typ.) ends Figure 49. V<sub>s</sub>/ZCD Pin Waveforms # Constant-Current and Constant-Voltage Overall Regulation: As already presented in the two previous paragraphs, the controller integrates two different feedback loops: the first one deals with the constant-current regulation scheme while the second one builds the constant-voltage regulation. One of the two feedback paths sets the primary peak current into the transformer. During startup phase, however, the peak current is controlled by the soft-start. #### **Zero Current Detection** The NCP1365 integrates a quasi-resonant (QR) flyback controller. The power switch turn-off of a QR converter is determined by the peak current whose value depends on the feedback loop. The switch restart event is determined by the transformer demagnetization end. The demagnetization end is detected by monitoring the transformer auxiliary winding voltage. Turning on the power switch once the transformer is demagnetized (or reset) reduces turn—on switching losses. Once the transformer is demagnetized, the drain voltage starts ringing at a frequency determined by the transformer magnetizing inductance and the drain lumped capacitance, eventually settling at the input voltage value. A QR controller takes advantage of the drain voltage ringing and turns on the power switch at the drain voltage minimum or "valley" to reduce turn—on switching losses and electromagnetic interference (EMI). As sketched by Figure 50, a valley is detected once the ZCD pin voltage falls below the QR flyback demagnetization threshold, $V_{ZCD(TH)}$ , typically 45 mV. The controller will switch once the valley is detected or increment the valley counter depending on FB voltage. Figure 50. Valley Lockout Detection Circuitry internal Schematic #### **Timeout** The ZCD block actually detects falling edges of the auxiliary winding voltage applied to the ZCD pin. At start-up or during other transient phases, the ZCD comparator may be unable to detect such an event. Also, in the case of extremely damped oscillations, the system may not succeed in detecting all the valleys required by valley lockout operation (VLO, see next section). In this condition, the NCP1365 ensures continued operation by incorporating a maximum timeout period that resets itself when a demagnetization phase is properly detected. In case the ringing signal is too weak or heavily damped, the timeout signal supersedes the ZCD signal for the valley counter. Figure 50 shows the timeout period generator circuit schematic. The timeout duration, $t_{out}$ , is set to 5.5 $\mu$ s (typ.). During startup, the output voltage is still low, leading to long demagnetization phase, difficult to detect since the auxiliary winding voltage is small as well. In this condition, the $t_{out}$ timeout is generally shorter than the inductor demagnetization period and if used to restart a switching cycle, it can cause continuous current mode (CCM) operation for a few cycles until the voltage on the ZCD pin is high enough for proper valleys detection. A longer timeout period, $t_{outSS}$ , (typically 44 $\mu$ s) is therefore set during soft–start to prevent CCM operation. In VLO operation, the timeout occurrences are counted instead of valleys when the drain-source voltage oscillations are too damped to be detected. For instance, assume the circuit must turn on at the third valley and the *ZCD* ringing only enables the detection of: • Valleys #1 to #2: the circuit generates a *DRV* pulse *t<sub>out</sub>* (steady–state timeout delay) after valley #2 detection. • Valley #1: the timeout delay must run twice so that the circuit generates a *DRV* pulse 10 μs (2\*t<sub>out</sub> typ.) after valley #1 detection. #### Valley LockOut (VLO) and Frequency Foldback (FF) The operating frequency of a traditional Quasi–Resonant (QR) flyback controller is inversely proportional to the system load. In other words, a load reduction increases the operating frequency. A maximum frequency clamp can be useful to limit the operating frequency range. However, when associated with a valley–switching circuit, instabilities can arise because of the discrete frequency jumps. The controller tends to hesitate between two valleys and audible noise can be generated To avoid this issue, the NCP1360/65 incorporates a proprietary valley lockout circuitry which prevents so-called valley jumping. Once a valley is selected, the controller stays locked in this valley until the input level or output power changes significantly. This technique extends QR operation over a wider output power range while maintaining good efficiency and naturally limiting the maximum operating frequency. The operating valley (from 1<sup>st</sup> to 4<sup>th</sup> valley) is determined by the internal feedback level (*FB* node on Figure 4). As *FB* voltage level decreases or increases, the valley comparators toggle one after another to select the proper valley. The decimal counter increases each time a valley is detected. The activation of an "n" valley comparator blanks the "n–1" or "n+1" valley comparator output depending if $V_{FB}$ decreases or increases, respectively. Figure 51 shows a typical frequency characteristic obtained at low line in a 10 W charger. Figure 51. Typical Switching Frequency versus Output Power Relationship in a 10 W Adapter When an "n" valley is asserted by the valley selection circuitry, the controller locks in this valley until the FB voltage decreases to the lower threshold ("n+1" valley activates) or increases to the "n valley threshold" + 600 mV ("n-1" valley activates). The regulation loop adjusts the peak current to deliver the necessary output power at the valley operating point. Each valley selection comparator features a 600 mV hysteresis that helps stabilize operation despite the FB voltage swing produced by the regulation loop. | Table 1. VALLEY FB THRESHOLD ON CONSTANT VOLTAGE | · REGUL/ | ATION | |--------------------------------------------------|----------|-------| |--------------------------------------------------|----------|-------| | FB Falling | | FB Ris | sing | |-------------------------------------------|-------|-------------------------------------------|-------| | 1 <sup>st</sup> to 2 <sup>nd</sup> valley | 2.5 V | FF mode to 4 <sup>th</sup> | 2.5 V | | 2 <sup>nd</sup> to 3 <sup>rd</sup> valley | 2.3 V | 4 <sup>th</sup> to 3 <sup>rd</sup> valley | 2.7 V | | 3 <sup>rd</sup> to 4 <sup>th</sup> valley | 2.1 V | 3 <sup>rd</sup> to 2 <sup>nd</sup> valley | 2.9 V | | 4 <sup>th</sup> to FF mode | 1.9 V | 2 <sup>nd</sup> to 1 <sup>st</sup> valley | 3.1 V | #### Frequency Foldback (FF) As the output current decreases (FB voltage decreases), the valleys are incremented from 1 to 4. In case the fourth valley is reached, the FB voltage further decreases below 1.9 V and the controller enters the frequency foldback mode (FF). The current setpoint being internally forced to remain above 0.12 V (setpoint corresponding to $V_{Comp} = 1.9$ V), the controller regulates the power delivery by modulating the switching frequency. When an output current increase causes FB to exceed the 2.5 V FF upper threshold (600–mV hysteresis), the circuit recovers VLO operation. In frequency foldback mode, the system reduces the switching frequency by adding some dead-time after the 4<sup>th</sup> valley is detected. However, in order to keep the high efficiency benefit inherent to the QR operation, the controller turns on again with the next valley after the dead time has ended. As a result, the controller will still run in valley switching mode even when the FF is enabled. This dead–time increases when the FB voltage decays. There is no discontinuity when the system transitions from VLO to FF and the frequency smoothly reduces as FB goes below 1.9 V. The dead–time is selected to generate a 2 $\mu$ s dead–time when $V_{Comp}$ is decreasing and crossing $V_{HVCOD}$ (1.9 V typ.). At this moment, it can linearly go down to the minimal frequency limit ( $f_{VCO(min)}$ = 200, 600 or 1200 Hz version are available). The generated dead–time is 1 $\mu$ s when $V_{Comp}$ is increasing and crossing $V_{HVCOI}$ (2.5 V typ.). Figure 52. Valley Lockout Threshold #### **Current Setpoint** As explained in this operating description, the current setpoint is affected by several functions. Figure 53 summarizes these interactions. As shown by this figure, the current setpoint is the output of the control law divided by $K_{comp}$ (4 typ.). This current setpoint is clamped by the soft–start slope as long as the peak current requested by the FB\_CV or FB\_CC level are higher. The softstart clamp is starting from the frozen peak current ( $V_{CS(VCO)} = 120 \text{ mV}$ typ.) to $V_{ILIM}$ (0.8 V typ.) within 4 ms ( $t_{SS}$ ). However, this internal FB value is also limited by the following functions: - A minimum setpoint is forced that equals V<sub>CS(VCO)</sub> (0.12 V, typ.) - ◆ In addition, a second OCP comparator ensures that in any case the current setpoint is limited to V<sub>ILIM</sub>. This ensures the MOSFET current setpoint remains limited to $V_{ILIM}$ in a fault condition. Figure 53. Current Setpoint # A 2nd Over-Current Comparator for Abnormal Overcurrent Fault Detection A severe fault like a winding short-circuit can cause the switch current to increase very rapidly during the on-time. The current sense signal significantly exceeds $V_{ILIM}$ . But, because the current sense signal is blanked by the LEB circuit during the switch turn on, the power switch current can abnormally increase, possibly causing system damages. The NCP1360/65 protects against this dangerous mode by adding an additional comparator for abnormal overcurrent fault detection or short-circuit condition. The current sense signal is blanked with a shorter LEB duration, $t_{LEB2}$ , typically 120 ns, before applying it to the short-circuit comparator. The voltage threshold of this extra comparator, $V_{CS(stop)}$ , is typically 1.2 V, set 50% higher than $V_{ILIM}$ . This is to avoid interference with normal operation. Four consecutive abnormal overcurrent faults cause the controller to enter in auto-recovery mode. The count to 4 provides noise immunity during surge testing. The counter is reset each time a DRV pulse occurs without activating the fault overcurrent comparator or after double hiccup sequence or if the power supply is unplugged with a new startup sequence after the initial power on reset. #### **Standby Power Optimization** Assuming the no-load standby power is a critical parameter, the NCP1360/65 is optimized to reach an ultra low standby power. When the controller enters standby mode, a part of the internal circuitry has been disabled in order to minimize its supply current. When the STBY mode is enabled, the consumption is only 200 $\mu$ A ( $I_{CC4}$ ) with the 200 Hz minimal frequency option. #### **Cable Drop Compensation** NCP1360/65 integrates an internal cable drop compensation. This circuitry compensates the drop due to the cable connected between the PCB output of the charger and the final equipment. As the drop is linearly varying with the output current level, this level can be compensated by accounting for the load output current. Figure 54 illustrates the practical implementation of the cable compensation with the NCP1360/65 controller. Figure 54. Cable Compensation Implementation The end of output cable voltage level could be written as follows: $$V_{out\_cable\_end}(t) = V_{out\_connector}(t) - R_{cable}I_{out}(t)$$ (eq. 13) $$V_{out cable end}(t) = V_{out} + V_{CBC}(t)$$ (eq. 14) $V_{out}$ corresponds to the nominal output level at no-load. It is independent of the output current level. Then the cable compensation level could be determined as follow: $$V_{CBC}(t) = CBC \frac{I_{out}(t)}{I_{out\_nom}}$$ (eq. 15) #### Where: - ◆ CBC corresponds to the cable compensation option selected (No comp, 150, 300 or 450 mV) - I<sub>out</sub>(t) corresponds to the output current currently sunk by the load estimated on by the controller on the primary side. - I<sub>out\_nom</sub> the nominal output current level of the power supply. #### **Fault mode and Protection** CS pin: at each startup, a 55 μA (I<sub>CS</sub>) current source pulls up the CS pin to disable the controller if the pin is left open or grounded. Then the controller enters in a double hiccup mode. Vs/ZCD pin: after sending the first drive pulse the controller checks the correct wiring of Vs/ZCD pin: after the ZCD blanking time, if there is an open or short conditions, the controller enters in double hiccup mode. **Thermal Shutdown**: An internal thermal shutdown circuit monitors the junction temperature of the IC. The controller is disabled if the junction temperature exceeds the thermal shutdown threshold ( $T_{SHDN}$ ), typically 150°C. A continuous $V_{CC}$ hiccup is initiated after a thermal shutdown fault is detected. The controller restarts at the next $V_{CC(on)}$ once the IC temperature drops below $T_{SHDN}$ reduced by the thermal shutdown hysteresis ( $T_{SHDN(HYS)}$ ), typically 40°C. The thermal shutdown is also cleared if $V_{CC}$ drops below $V_{CC(reset)}$ . A new power up sequences commences at the next $V_{CC(on)}$ once all the faults are removed. #### **Driver** The NCP1365 maximum supply voltage, $V_{CC(max)}$ , is 28 V. Typical high-voltage MOSFETs have a maximum gate voltage rating of 20 V. The DRV pin incorporates an active voltage clamp which limits the gate voltage on the external mosfet. The DRV voltage clamp, $V_{DRV(high)}$ is set to 13 V maximum. #### **TABLE OF AVAILABLE OPTIONS** | Function | Options | |------------------------------------------------|--------------------------------------------------------------------| | Fault Mode | $V_{CC\_OVP}$ Latched / Full Autorecovery / $V_{out\_UVP}$ latched | | Cable drop Compensation | No/150/300/450 mV | | Minimum operating frequency in VCO | 200 Hz / 600 Hz / 1.2 kHz / 23 kHz | | Frequency Clamp or Maximum operating frequency | No Clamp / 80 kHz / 110 kHz | #### **ORDERING TABLE OPTION** | | H<br>Sta<br>u | art- | | Fault Mode | | Mir | n Opera | ting Fs | w (STB) | n | ı | Frequen<br>Clamp | | C | able Co | mpensa | tion | | n Peak C | | |-----------------|---------------|------|--------------------|----------------------|---|-------|---------|---------|---------|-----------|----|------------------|--------|----|---------|--------|-------|-------|----------|-------| | | 5 | 0 | Α | В | С | Α | В | С | D | Е | Α | В | С | Α | В | С | D | Х | Υ | Z | | OPN #<br>NCP136 | Yes | No | Vcc_OVP<br>Latched | Full<br>Autorecovery | | 200Hz | 600Hz | 1.2kHz | 23kHz | No<br>min | No | 80kHz | 110kHz | No | 150mV | 300mV | 450mV | 120mV | 160mV | 200mV | | NCP1365AABCY | Х | | Х | | | Х | | | | | | Х | | | | Х | | | Х | | | NCP1365BABCY | Х | | | Х | | Х | | | | | | Х | | | | Х | | | Х | | | NCP1365CABCY | Х | | | | Х | Х | | | | | | Х | | | | Х | | | Х | | | NCP1365BAAAY | Х | | | Х | | Х | | | | | Х | | | Х | | | | | Х | | | NCP1365ACBAX | Х | | Х | | | | | Х | | | | Х | | Х | | | | Х | | | | NCP1360AABCY | | Х | Х | | | Х | | | | | | Х | | | | Х | | | Х | | | NCP1360BABCY | | Х | | Х | | Х | | | | | | Х | | | | Х | | | Х | | | NCP1360CABCY | | Х | | | Х | Х | | | | | | Х | | | | Х | | | Х | | | NCP1360BBCCY | | Х | | Х | | | Х | | | | | | Х | | | Х | | | Х | | | NCP1360BCCCY | | Х | | Х | | | | Х | | | | | Х | | | Х | | | Х | | | NCP1360BACCY | | Х | | Х | | Х | | | | | | | Х | | | Х | | | Х | | ## **ORDERING INFORMATION** | Device | Marking | Package | Shipping <sup>†</sup> | |-------------------|---------|---------------------|-----------------------| | NCP1365AABCYDR2G | 1365A1 | | | | NCP1365ACBAXDR2G | 1365A3 | SOIC-7 | 0500 / Tana % Davi | | NCP1365BABCYDR2G | 1365B1 | (Pb-Free) | 2500 / Tape & Reel | | NCP1365BAAAYDR2G | 1365B2 | | | | NCP1360AABCYSNT1G | ADA | | | | NCP1360BABCYSNT1G | ADC | | | | NCP1360BBCCYSNT1G | AA2 | TSOP-6<br>(Pb-Free) | 3000 / Tape & Reel | | NCP1360BCCCYSNT1G | AA3 | <u> </u> | | | NCP1360BACCYSNT1G | AA4 | | | <sup>†</sup>For information on tape and reel specifications, including part orientation and tape sizes, please refer to our Tape and Reel Packaging Specifications Brochure, BRD8011/D. #### TSOP-6 CASE 318G-02 **ISSUE V** 12 C SEATING PLANE **DATE 12 JUN 2012** STYLE 6: PIN 1. COLLECTOR 2. COLLECTOR 3. BASE 4. EMITTER 5. COLLECTOR 6. COLLECTOR STYLE 12: #### NOTES: - 1. DIMENSIONING AND TOLERANCING PER ASME Y14.5M, 1994. 2. CONTROLLING DIMENSION: MILLIMETERS. 3. MAXIMUM LEAD THICKNESS INCLUDES LEAD FINISH. MINIMUM - MAXIMUM LEAD THICKNESS INCLUDES LEAD FINISH. MINIMUM LEAD THICKNESS IS THE MINIMUM THICKNESS OF BASE MATERIAL. DIMENSIONS D AND E1 DO NOT INCLUDE MOLD FLASH, PROTRUSIONS, OR GATE BURRS. MOLD FLASH, PROTRUSIONS, OR GATE BURRS SHALL NOT EXCEED 0.15 PER SIDE. DIMENSIONS D - AND E1 ARE DETERMINED AT DATUM H. PIN ONE INDICATOR MUST BE LOCATED IN THE INDICATED ZONE. | | MILLIMETERS | | | | | |-----|-------------|----------|------|--|--| | DIM | MIN | NOM | MAX | | | | Α | 0.90 | 1.00 | 1.10 | | | | A1 | 0.01 | 0.06 | 0.10 | | | | b | 0.25 | 0.38 | 0.50 | | | | С | 0.10 | 0.18 | 0.26 | | | | D | 2.90 | 3.00 | 3.10 | | | | E | 2.50 | 2.75 | 3.00 | | | | E1 | 1.30 | 1.50 | 1.70 | | | | е | 0.85 | 0.95 | 1.05 | | | | L | 0.20 | 0.40 | 0.60 | | | | L2 | | 0.25 BSC | | | | | N.A | 00 | | 4.00 | | | DETAIL Z **DETAIL Z** Н | A1 | <u> </u> | <b>₹</b> | |--------------|------------------|----------| | STYLE 1: | STYLE 2: | STYLE 3: | | PIN 1. DRAIN | PIN 1. EMITTER 2 | PIN 1. E | | 2. DRAIN | 2. BASE 1 | 2. N | | 3. GATE | 3. COLLECTOR 1 | 3. R | | 4. SOURCE | 4. EMITTER 1 | 4. V | | 5. DRAIN | 5. BASE 2 | 5. V | | 6. DRAIN | 6. COLLECTOR 2 | 6. V | | 3. GATE 4. SOURCE 5. DRAIN 6. DRAIN | 3. COLLECTOR 1<br>4. EMITTER 1<br>5. BASE 2<br>6. COLLECTOR 2 | |-------------------------------------|---------------------------------------------------------------| | STYLE 7: | STYLE 8: | | PIN 1. COLLECTOR | PIN 1. Vbus | | 2. COLLECTOR | 2. D(in) | 3. BASE 4. N/C STYLE 13: PIN 1. GATE 1 6. EMITTER 2. SOURCE 2 3. GATE 2 4. DRAIN 2 5. SOURCE 1 DRAIN 1 2. DRAIN 4. DRAIN STYL PIN | | HIGH VOLTAGE | |-----|--------------| | E · | 15:<br>ANODE | | | SOURCE | | 3. | GATE | | 4. | DRAIN | | .E 15: | STYLE 16: | |---------------------------|-----------------------------| | <ol> <li>ANODE</li> </ol> | PIN 1. ANODE/CATHODE | | 2. SOURCE | 2. BASE | | 3. GATE | <ol><li>EMITTER</li></ol> | | 4. DRAIN | <ol><li>COLLECTOR</li></ol> | | 5. N/C | 5. ANODE | | <ol><li>CATHODE</li></ol> | 6. CATHODE | | | | GATE | STYLE 4:<br>PIN 1. N/C<br>2. V in | | |-----------------------------------|----| | <ol><li>NOT U</li></ol> | | | 4. GROUI | | | <ol><li>ENABL</li></ol> | E. | | 6. LOAD | | | | | 2. GND 5. VBUS 6. D(IN)+ 3. D(OUT)-4. D(IN)- STYLE 10 3. COLLECTOR 1 4. EMITTER 1 BASE 1 STYLE 11: PIN 1. D(OUT)+ STYLE 5: PIN 1. EMITTER 2 2. BASE 2 6. COLLECTOR 2 PIN 1. SOURCE 1 2. DRAIN 2 3 ANODE/CATHODE CATHODE ## COLLECTOR ### RECOMMENDED **SOLDERING FOOTPRINT\*** **DIMENSIONS: MILLIMETERS** #### **GENERIC** MARKING DIAGRAM\* XXX = Specific Device Code = Pb-Free Package = Date Code XXX = Specific Device Code Α =Assembly Location Υ = Year W = Work Week = Pb-Free Package \*This information is generic. Please refer to device data sheet for actual part marking. Pb-Free indicator, "G" or microdot " ", may or may not be present. M | DOCUMENT NUMBER: | 98ASB14888C | Electronic versions are uncontrolled except when accessed directly from Printed versions are uncontrolled except when stamped "CONTROLLED" | | |------------------|-------------|--------------------------------------------------------------------------------------------------------------------------------------------|-------------| | DESCRIPTION: | TSOP-6 | | PAGE 1 OF 1 | ON Semiconductor and un are trademarks of Semiconductor Components Industries, LLC dba ON Semiconductor or its subsidiaries in the United States and/or other countries. ON Semiconductor reserves the right to make changes without further notice to any products herein. ON Semiconductor makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does ON Semiconductor assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. ON Semiconductor does not convey any license under its patent rights nor the rights of others <sup>\*</sup>For additional information on our Pb-Free strategy and soldering details, please download the ON Semiconductor Soldering and Mounting Techniques Reference Manual, SOLDERRM/D. SOIC-7 CASE 751U-01 ISSUE E **DATE 20 OCT 2009** - DIMENSIONING AND TOLERANCING PER ANSI Y14.5M, 1982. CONTROLLING DIMENSION: MILLIMETER. - DIMENSION A AND B ARE DATUMS AND T IS A DATUM SURFACE. - DIMENSION A AND B DO NOT INCLUDE MOLD PROTRUSION. MAXIMUM MOLD PROTRUSION 0.15 (0.006) PER SIDE. | | MILLIN | IETERS | INCHES | | | |-----|--------|--------|--------|-------|--| | DIM | MIN | MAX | MIN | MAX | | | Α | 4.80 | 5.00 | 0.189 | 0.197 | | | В | 3.80 | 4.00 | 0.150 | 0.157 | | | С | 1.35 | 1.75 | 0.053 | 0.069 | | | D | 0.33 | 0.51 | 0.013 | 0.020 | | | G | 1.27 | BSC | 0.05 | 0 BSC | | | Н | 0.10 | 0.25 | 0.004 | 0.010 | | | ſ | 0.19 | 0.25 | 0.007 | 0.010 | | | K | 0.40 | 1.27 | 0.016 | 0.050 | | | М | 0 ° | 8 ° | 0 ° | 8 ° | | | N | 0.25 | 0.50 | 0.010 | 0.020 | | | ٥ | E 00 | 6.00 | 0 220 | 0.044 | | #### **GENERIC MARKING DIAGRAM** XXX = Specific Device Code = Assembly Location = Wafer Lot = Year W = Work Week = Pb-Free Package \*This information is generic. Please refer to device data sheet for actual part marking. Pb-Free indicator, "G" or microdot " ■", may or may not be present. # -B-S | 🕁 | 0.25 (0.010) (M) | B (M) #### **SOLDERING FOOTPRINT\*** \*For additional information on our Pb-Free strategy and soldering details, please download the ON Semiconductor Soldering and Mounting Techniques Reference Manual, SOLDERRM/D. #### **STYLES ON PAGE 2** | DOCUMENT NUMBER: | 98AON12199D | Electronic versions are uncontrolled except when accessed directly from<br>Printed versions are uncontrolled except when stamped "CONTROLLED ( | | |------------------|-------------|------------------------------------------------------------------------------------------------------------------------------------------------|-------------| | DESCRIPTION: | 7-LEAD SOIC | | PAGE 1 OF 2 | ON Semiconductor and (III) are trademarks of Semiconductor Components Industries, LLC dba ON Semiconductor or its subsidiaries in the United States and/or other countries. ON Semiconductor reserves the right to make changes without further notice to any products herein. ON Semiconductor makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does ON Semiconductor assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. ON Semiconductor does not convey any license under its patent rights nor the rights of others. #### SOIC-7 CASE 751U-01 ISSUE E **DATE 20 OCT 2009** | STYLE 1: PIN 1. EMITTER 2. COLLECTOR 3. COLLECTOR 4. EMITTER 5. EMITTER 6. 7. NOT USED 8. EMITTER | STYLE 2: PIN 1. COLLECTOR, DIE, #1 2. COLLECTOR, #1 3. COLLECTOR, #2 4. COLLECTOR, #2 5. BASE, #2 6. EMITTER, #2 7. NOT USED 8. EMITTER, #1 | STYLE 3: PIN 1. DRAIN, DIE #1 2. DRAIN, #1 3. DRAIN, #2 4. DRAIN, #2 5. GATE, #2 6. SOURCE, #2 7. NOT USED 8. SOURCE, #1 | |---------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------| | <ol><li>NOT USED</li></ol> | PIN 1. DRAIN 2. DRAIN 3. DRAIN 4. DRAIN 5. 6. | STYLE 6: PIN 1. SOURCE 2. DRAIN 3. DRAIN 4. SOURCE 5. SOURCE 6. 7. NOT USED 8. SOURCE | | STYLE 7: PIN 1. INPUT 2. EXTERNAL BYPASS 3. THIRD STAGE SOURCE | STYLE 8: PIN 1. COLLECTOR (DIE 1) 2. BASE (DIE 1) 3. BASE (DIE 2) | STYLE 9: PIN 1. EMITTER (COMMON) 2. COLLECTOR (DIE 1) 3. COLLECTOR (DIE 2) | | 4. GROUND 5. DRAIN 6. GATE 3 7. NOT USED 8. FIRST STAGE Vd | 2. BASE (DIE 1) 3. BASE (DIE 2) 4. COLLECTOR (DIE 2) 5. COLLECTOR (DIE 2) 6. EMITTER (DIE 2) 7. NOT USED 8. COLLECTOR (DIE 1) | 4. EMITTER (COMMON) 5. EMITTER (COMMON) 6. BASE (DIE 2) 7. NOT USED 8. EMITTER (COMMON) | | DOCUMENT NUMBER: | 98AON12199D | Electronic versions are uncontrolled except when accessed directly from the Document Repository.<br>Printed versions are uncontrolled except when stamped "CONTROLLED COPY" in red. | | |------------------|-------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------| | DESCRIPTION: | 7-LEAD SOIC | | PAGE 2 OF 2 | ON Semiconductor and IN are trademarks of Semiconductor Components Industries, LLC dba ON Semiconductor or its subsidiaries in the United States and/or other countries. ON Semiconductor reserves the right to make changes without further notice to any products herein. ON Semiconductor makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does ON Semiconductor assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. ON Semiconductor does not convey any license under its patent rights nor the rights of others. onsemi, ONSEMi., and other names, marks, and brands are registered and/or common law trademarks of Semiconductor Components Industries, LLC dba "onsemi" or its affiliates and/or subsidiaries in the United States and/or other countries. onsemi owns the rights to a number of patents, trademarks, copyrights, trade secrets, and other intellectual property. A listing of onsemi's product/patent coverage may be accessed at <a href="www.onsemi.com/site/pdf/Patent-Marking.pdf">www.onsemi.com/site/pdf/Patent-Marking.pdf</a>. Onsemi reserves the right to make changes at any time to any products or information herein, without notice. The information herein is provided "as-is" and onsemi makes no warranty, representation or guarantee regarding the accuracy of the information, product features, availability, functionality, or suitability of its products for any particular purpose, nor does onsemi assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. Buyer is responsible for its products and applications using onsemi products, including compliance with all laws, regulations and safety requirements or standards, regardless of any support or applications provided by onsemi. "Typical" parameters which may be provided in onsemi data sheets and/or specifications can and do vary in different applications and actual performance may vary over time. All operating parameters, including "Typicals" must be validated for each customer application by customer's technical experts. onsemi does not convey any license under any of its intellectual property rights nor the rights of others. onsemi products are not designed, intended, or authorized for use as a critical component in life support systems or any EDA class 3 medical devices or medical devices with a same or similar classification in a foreign jurisdiction or any devices intended for implantation in the human body. Should Buyer p #### **PUBLICATION ORDERING INFORMATION** LITERATURE FULFILLMENT: Email Requests to: orderlit@onsemi.com onsemi Website: www.onsemi.com TECHNICAL SUPPORT North American Technical Support: Voice Mail: 1 800-282-9855 Toll Free USA/Canada Phone: 011 421 33 790 2910 Europe, Middle East and Africa Technical Support: Phone: 00421 33 790 2910 For additional information, please contact your local Sales Representative