# PCIe Clock Generator, Automotive Grade, Dual Output, 3.3 V

# **NBA3N5573**

# Description

The NBA3N5573 is an automotive grade precision, low phase noise clock generator that supports PCI Express and Ethernet requirements. The device accepts a 25 MHz fundamental mode parallel resonant crystal and generates a differential HCSL output at 25 MHz, 100 MHz, 125 MHz or 200 MHz clock frequencies. Outputs can interface with LVDS with proper termination (See Figure 4).

This device is housed in 3 mm x 3 mm, 0.5P QFN16 package with wettable flanks to accommodate visual inspection.

## **Features**

- Uses 25 MHz Fundamental Mode Parallel Resonant Crystal
- AEC-Q100 Qualified and PPAP Capable
- No External Loop Filter Required
- HCSL Differential Output or LVDS with Proper Termination
- Four Selectable Multipliers of the Input Frequency
- Output Enable with Tri-State Outputs
- PCIe Gen1, Gen2, Gen3, Gen4, QPI, UPI Jitter Compliant
- Phase Noise: @ 100 MHz

Offset Noise Power 100 Hz -113 dBc 1 kHz -127 dBc 10 kHz -135 dBc 100 kHz -138 dBc 1 MHz -139 dBc 10 MHz -160 dBc

• Typical Period Jitter RMS of 1.5 ps

20 MHz -162 dBc

- Operating Supply Voltage Range 3.3 V ±10%
- Operating Temperature Range -40°C to +105°C
- These Devices are Pb-Free, Halogen Free/BFR Free and are RoHS Compliant



# ON Semiconductor®

www.onsemi.com



QFNW16

**MN SUFFIX** 

CASE 484AN

# MARKING DIAGRAM

NBA3N 5573 ALYW•

A = Assembly Location

L = Wafer Lot
Y = Year
W = Work Week
■ Pb-Free Package

(Note: Microdot may be in either location)

## **ORDERING INFORMATION**

See detailed ordering and shipping information in the package dimensions section on page 6 of this data sheet.

## **Applications**

- Automotive
- Networking
- Industrial Equipment
- PCIe Clock Generation Gen 1, Gen 2, Gen 3 and Gen 4
- Gigabit Ethernet
- FB DIMM

## **End Products**

- Infotainment and In-Cabin Electronics
- Autonomous Vehicles
- Switch and Router
- Set Top Box
- Servers, Desktop Computers
- Automated Test Equipment



Figure 1. NBA3N5573 Simplified Logic Diagram



Figure 2. Pin Configuration (Top View)

# **Table 1. PIN DESCRIPTION**

| Pin             | Symbol           | I/O                    | Description                                                                                                                                                                                                                                                                          |  |  |  |
|-----------------|------------------|------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|
| 1               | S0               | Input                  | LVTTL/LVCMOS frequency select input 0. Internal pullup resistor to $V_{DD}$ . See output select Table 2 for details.                                                                                                                                                                 |  |  |  |
| 2               | S1               | Input                  | LVTTL/LVCMOS frequency select input 1. Internal pullup resistor to V <sub>DD</sub> . See output select Table 2 for details.                                                                                                                                                          |  |  |  |
| 11, 15          | $V_{DD}$         | Power Supply           | Positive supply voltage pins are connected to +3.3 V supply voltage.                                                                                                                                                                                                                 |  |  |  |
| 3               | X1/CLK           | Input                  | Crystal or Clock input. Connect to 25 MHz crystal source or single-ended clock.                                                                                                                                                                                                      |  |  |  |
| 4               | X2               | Input                  | Crystal input. Connect to a 25 MHz crystal or leave unconnected for clock input.                                                                                                                                                                                                     |  |  |  |
| 5               | OE               | Input                  | When floating, the internal pull-up resistor to $V_{DD}$ will make OE logic High enabling the Output. When connected to GND, logic Low, the outputs are disabled and will go to high-Z.                                                                                              |  |  |  |
| 6, 7,<br>14, 16 | GND              | Power Supply           | Ground 0 V. These pins provide GND return path for the devices.                                                                                                                                                                                                                      |  |  |  |
| 8               | I <sub>REF</sub> | Output                 | Output current reference pin. Precision resistor (typ. 475 $\Omega$ ) is connected to set the output current.                                                                                                                                                                        |  |  |  |
| 10              | CLK1             | HCSL or<br>LVDS Output | Noninverted clock output. (For LVDS levels see Figure 4)                                                                                                                                                                                                                             |  |  |  |
| 9               | CLK1             | HCSL or<br>LVDS Output | Inverted clock output. (For LVDS levels see Figure 4)                                                                                                                                                                                                                                |  |  |  |
| 13              | CLK0             | HCSL or<br>LVDS Output | Noninverted clock output. (For LVDS levels see Figure 4)                                                                                                                                                                                                                             |  |  |  |
| 12              | CLK0             | HCSL or<br>LVDS Output | Inverted clock output. (For LVDS levels see Figure 4)                                                                                                                                                                                                                                |  |  |  |
| -               | EP               | -                      | The Exposed Pad (EP) on the QFN-16 package bottom is thermally connected to the die for improved heat transfer out of the package. The Exposed pad must be attached to a heat-sinking conduit. The pad is electrically connected to the die, and must be connected to the device GND |  |  |  |

# Table 2. OUTPUT FREQUENCY SELECT TABLE WITH 25 MHz CRYSTAL

| S1* | S0* | S0* CLK Multiplier |     |
|-----|-----|--------------------|-----|
| L   | L   | 1x                 | 25  |
| L   | Н   | 4x                 | 100 |
| Н   | L   | 5x                 | 125 |
| Н   | Н   | 8x                 | 200 |

<sup>\*</sup>Pins S1 and S0 default high when left open.

# **Recommended Crystal Parameters**

| Crystal                      | Fundamental AT-Cut |
|------------------------------|--------------------|
| Frequency                    | 25 MHz             |
| Load Capacitance             | 16-20 pF           |
| Shunt Capacitance, C0        | 7 pF Max           |
| Equivalent Series Resistance | 50 Ω Max           |
| Initial Accuracy at 25 °C    | ±20 ppm            |
| Temperature Stability        | ±30 ppm            |
| Aging                        | ±20 ppm            |
| Drive Level                  | 100 μW Max         |

**Table 3. ATTRIBUTES** 

| Characte                                               | Value                |  |  |  |
|--------------------------------------------------------|----------------------|--|--|--|
| ESD Protection                                         | > 2 kV               |  |  |  |
| RPU - OE, S0 and S1 Pull-up Re                         | 100 kΩ               |  |  |  |
| Moisture Sensitivity, Indefinite Tim                   | Level 1              |  |  |  |
| Flammability Rating                                    | UL 94 V-0 @ 0.125 in |  |  |  |
| Transistor Count                                       | 7623                 |  |  |  |
| Meets or exceeds JEDEC Spec EIA/JESD78 IC Latchup Test |                      |  |  |  |

<sup>1.</sup> For additional information, see Application Note AND8003/D.

Table 4. MAXIMUM RATINGS (Note 2)

| Symbol              | Parameter                                | Condition 1        | Condition 2              | Rating                           | Unit         |
|---------------------|------------------------------------------|--------------------|--------------------------|----------------------------------|--------------|
| V <sub>DD</sub>     | Positive Power Supply                    | GND = 0 V          |                          | 4.6                              | V            |
| VI                  | Input Voltage (V <sub>IN</sub> )         | GND = 0 V          | $GND \le V_I \le V_{DD}$ | -0.5 V to V <sub>DD</sub> +0.5 V | V            |
| T <sub>A</sub>      | Operating Temperature Range              |                    |                          | -40 to +105                      | °C           |
| T <sub>stg</sub>    | Storage Temperature Range                |                    |                          | -65 to +150                      | °C           |
| T <sub>J(max)</sub> | Maximum Junction Temperature             |                    |                          | +125                             | °C           |
| θJA                 | Thermal Resistance (Junction-to-Ambient) | 0 lfpm<br>500 lfpm | QFN-16<br>QFN-16         | 42<br>35                         | °C/W<br>°C/W |
| $\theta_{\sf JC}$   | Thermal Resistance (Junction-to-Case)    | (Note 3)           | QFN-16                   | 4                                | °C/W         |
| T <sub>sol</sub>    | Wave Solder                              |                    |                          | 265                              | °C           |

Stresses exceeding those listed in the Maximum Ratings table may damage the device. If any of these limits are exceeded, device functionality should not be assumed, damage may occur and reliability may be affected.

Table 5. DC CHARACTERISTICS ( $V_{DD}$  = 3.3 V ±10%, GND = 0 V,  $T_A$  = -40°C to +105°C, Note 4)

| Symbol             | Characteristic                                            | Min       | Тур | Max                   | Unit |
|--------------------|-----------------------------------------------------------|-----------|-----|-----------------------|------|
| VDD                | Power Supply Voltage                                      | 2.97      | 3.3 | 3.63                  | V    |
| I <sub>DD</sub>    | Power Supply Current                                      |           | 120 | 135                   | mA   |
| I <sub>DDOE</sub>  | Power Supply Current when OE is Set Low                   |           |     | 65                    | mA   |
| $V_{IH}$           | Input HIGH Voltage (X/CLK, S0, S1, and OE)                | 2000      |     | V <sub>DD</sub> + 300 | mV   |
| $V_{IL}$           | Input LOW Voltage (X/CLK, S0, S1, and OE)                 | GND - 300 |     | 800                   | mV   |
| V <sub>OH</sub>    | Output HIGH Voltage for HCSL Output (See Figure 5)        | 660       | 700 | 850                   | mV   |
| $V_{OL}$           | Output LOW Voltage for HCSL Output (See Figure 5)         | -150      | 0   | 150                   | mV   |
| V <sub>cross</sub> | Crossing Voltage Magnitude (Absolute) for HCSL Output     | 250       |     | 550                   | mV   |
| $\Delta V_{cross}$ | Change in Magnitude of V <sub>cross</sub> for HCSL Output |           |     | 150                   | mV   |

NOTE: Device will meet the specifications after thermal equilibrium has been established when mounted in a test socket or printed circuit board with maintained transverse airflow greater than 500 lfpm.

<sup>2.</sup> Maximum ratings applied to the device are individual stress limit values (not normal operating conditions) and not valid simultaneously. If stress limits are exceeded device functional operation is not implied, damage may occur and reliability may be affected.

<sup>3.</sup> JEDEC standard multilayer board – 2S2P (2 signal, 2 power).

<sup>4.</sup> Measurement taken with outputs terminated with  $R_S$  = 33.2  $\Omega$ ,  $R_L$  = 49.9  $\Omega$ , with test load capacitance of 2 pF and current biasing resistor set at 475  $\Omega$ . See Figure 3.

Table 6. AC CHARACTERISTICS ( $V_{DD}$  = 3.3 V  $\pm 10\%$ , GND = 0 V,  $T_A$  =  $-40^{\circ}C$  to  $+105^{\circ}C$ ; Note 5)

| Symbol                | Characteristic                                                          | Min | Тур       | Max | Unit   |
|-----------------------|-------------------------------------------------------------------------|-----|-----------|-----|--------|
| f <sub>CLKIN</sub>    | Clock/Crystal Input Frequency                                           |     | 25        |     | MHz    |
| f <sub>CLKOUT</sub>   | Output Clock Frequency                                                  | 25  |           | 200 | MHz    |
| $\theta_{NOISE}$      | Phase–Noise Performance f <sub>CLKx</sub> = 200 MHz/100 MHz             |     |           |     | dBc/Hz |
|                       | @ 100 Hz offset from carrier                                            |     | -106/-113 |     |        |
|                       | @ 1 kHz offset from carrier                                             |     | -121/-127 |     |        |
|                       | @ 10 kHz offset from carrier                                            |     | -129/-135 |     |        |
|                       | @ 100 kHz offset from carrier                                           |     | -131/-138 |     |        |
|                       | @ 1 MHz offset from carrier                                             |     | -133/-139 |     |        |
|                       | @ 10 MHz offset from carrier                                            |     | -157/-160 |     |        |
|                       | @ 20 MHz offset from carrier                                            |     | -159/-162 |     |        |
| t <sub>JITTER</sub>   | Period Jitter Peak-to-Peak (Note 6) f <sub>CLKx</sub> = 200 MHz         |     | 10        | 20  | ps     |
|                       | Period Jitter RMS (Note 6) f <sub>CLKx</sub> = 200 MHz                  |     | 1.5       | 3   |        |
|                       | Cycle-Cycle RMS Jitter (Note 7) f <sub>CLKx</sub> = 200 MHz             |     | 2         | 5   |        |
|                       | Cycle-to-Cycle Peak to Peak Jitter (Note 7) f <sub>CLKx</sub> = 200 MHz |     | 20        | 35  | ps     |
| $t_{JIT(\Phi)}$       | Additive Phase RMS Jitter, Integration Range 12 kHz to 20 MHz           |     | 0.4       |     | ps     |
| OE                    | Output Enable/Disable Time                                              |     | 10        |     | μs     |
| tDUTY_CYCLE           | Output Clock Duty Cycle (Measured at cross point)                       | 45  | 50        | 55  | %      |
| t <sub>R</sub>        | Output Risetime (Measured from 175 mV to 525 mV, Figure 5)              | 175 | 340       | 700 | ps     |
| t <sub>F</sub>        | Output Falltime (Measured from 525 mV to 175 mV, Figure 5)              | 175 | 340       | 700 | ps     |
| $\Delta t_{R}$        | Output Risetime Variation (Single-Ended)                                |     |           | 125 | ps     |
| $\Delta t_{F}$        | Output Falltime Variation (Single-Ended)                                |     |           | 125 | ps     |
| Stabilization<br>Time | Stabilization Time From Powerup V <sub>DD</sub> = 3.3 V                 |     | 3.0       |     | ms     |
| t <sub>SKEW</sub>     | Within Device Output to Output Skew                                     |     |           | 40  | ps     |

NOTE: Device will meet the specifications after thermal equilibrium has been established when mounted in a test socket or printed circuit board with maintained transverse airflow greater than 500 lfpm.

<sup>5.</sup> Measurement taken from differential output on single-ended channel terminated with  $R_S = 33.2 \Omega$ ,  $R_L = 49.9 \Omega$ , with test load capacitance of 2 pF and current biasing resistor set at 475 Ω. See Figure 3.
6. Sampled with 10000 cycles.
7. Sampled with 1000 cycles.

Table 7. ELECTRICAL CHARACTERISTICS - PHASE JITTER PARAMETERS

| Symbol                   | Parameter        | Conditions (Notes 8 and 9)                                                    | Min | Тур  | Max  | Industry<br>Limit | Unit        |
|--------------------------|------------------|-------------------------------------------------------------------------------|-----|------|------|-------------------|-------------|
| t <sub>jphPCleG1</sub>   |                  | PCIe Gen 1 (Notes 10 and 11)                                                  |     | 10   | 16   | 86                | ps (p-p)    |
|                          |                  | PCIe Gen 2 Lo Band<br>10 kHz < f < 1.5 MHz (Note 10)                          |     | 0.2  | 0.25 | 3                 | ps<br>(rms) |
| t <sub>jphPCleG2</sub>   |                  | PCIe Gen 2 High Band<br>1.5 MHz < f < Nyquist (50 MHz)<br>(Note 10)           |     | 0.9  | 1.2  | 3.1               | ps<br>(rms) |
| t <sub>jphPCleG3</sub>   |                  | PCIe Gen 3<br>(PLL BW of 2–4 MHz, CDR = 10 MHz)<br>(Note 10)                  |     | 0.2  | 0.3  | 1                 | ps<br>(rms) |
| t <sub>jphPCleG4</sub>   | RMS Phase Jitter | PCIe Gen 4<br>(PLL BW of 2–4 MHz, CDR = 10 MHz)<br>(Note 10)                  |     | 0.21 | 0.3  | 0.5               | ps<br>(rms) |
| t <sub>jphUPI</sub>      |                  | UPI<br>(9.6 Gb/s, 10.4 Gb/s or 11.2 Gb/s, 100 MHz, 12 UI)                     |     | 0.62 | 0.8  | 1.0               | ps<br>(rms) |
|                          |                  | QPI & SMI<br>(100.00 MHz or 133.33 MHz,<br>4.8 Gb/s, 6.4 Gb/s 12UI) (Note 12) |     | 0.1  | 0.3  | 0.5               | ps<br>(rms) |
| t <sub>jphQPI_</sub> SMI |                  | QPI & SMI<br>(100.00 MHz, 8.0 Gb/s, 12UI) (Note 12)                           |     | 0.1  | 0.15 | 0.3               | ps<br>(rms) |
|                          |                  | QPI & SMI<br>(100.00 MHz, 9.6 Gb/s, 12UI) (Note 12)                           |     | 0.07 | 0.1  | 0.2               | ps<br>(rms) |

Product parametric performance is indicated in the Electrical Characteristics for the listed test conditions, unless otherwise noted. Product performance may not be indicated by the Electrical Characteristics if operated under different conditions.

- 8. Applies to all outputs.
- 9. Guaranteed by design and characterization, not tested in production
- 10. See http://www.pcisig.com for complete specs
- 11. Sample size of at least 100K cycles. This figures extrapolates to 108 ps pk-pk @ 1M cycles for a BER of 1-12.
- 12. Calculated from Intel-supplied Clock Jitter Tool v 1.6.3.

# **HCSL INTERFACE**



# LVDS COMPATIBLE INTERFACE



Figure 4. Typical Termination for LVDS Device Load



Figure 5. HCSL Output Parameter Characteristics

# **ORDERING INFORMATION**

| Device         | Package             | Shipping <sup>†</sup> |
|----------------|---------------------|-----------------------|
| NBA3N5573MNTXG | QFN-16<br>(Pb-Free) | 3000 / Tape & Reel    |

<sup>†</sup>For information on tape and reel specifications, including part orientation and tape sizes, please refer to our Tape and Reel Packaging Specifications Brochure, BRD8011/D.

### PACKAGE DIMENSIONS

#### QFNW16 3x3, 0.5P

CASE 484AN **ISSUE O** 

#### NUTES

Α

В

- DIMENSIONING AND TOLERANCING PER ASME Y14.5M, 1994.
- CONTROLLING DIMENSION: MILLIMETERS

L3

- DIMENSION 6 APPLIES TO PLATED TERMINAL AND IS MEASURED BETWEEN 0.15 AND 0.30 MM FROM THE
- COPLANARITY APPLIES TO THE EXPOSED PAD AS WELL AS THE TERMINALS.



TOP VIEW

PIN DNE LOCATION





DETAIL A



**MILLIMETERS** 



BOTTOM VIEW



RECOMMENDED MOUNTING FOOTPRINT

ON Semiconductor and III) are trademarks of Semiconductor Components Industries, LLC dba ON Semiconductor or its subsidiaries in the United States and/or other countries. ON Semiconductor owns the rights to a number of patents, trademarks, copyrights, trade secrets, and other intellectual property. A listing of ON Semiconductor's product/patent coverage may be accessed at <a href="https://www.onsemi.com/site/pdf/Patent-Marking.pdf">www.onsemi.com/site/pdf/Patent-Marking.pdf</a>. ON Semiconductor reserves the right to make changes without further notice to any products herein. ON Semiconductor makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does ON Semiconductor assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages.

Buyer is responsible for its products and applications using ON Semiconductor products, including compliance with all laws, regulations and safety requirements or standards, regardless of any support or applications information provided by ON Semiconductor. "Typical" parameters which may be provided in ON Semiconductor data sheets and/or specifications can and do vary in different applications and actual performance may vary over time. All operating parameters, including "Typicals" must be validated for each customer application by customer's technical experts. ON Semiconductor does not convey any license under its patent rights nor the rights of others. ON Semiconductor products are not designed, intended, or authorized for use as a critical component in life support systems or any FDA Class 3 medical devices or medical devices with a same or similar classification in a foreign jurisdiction or any devices intended for implantation in the human body. Should Buyer purchase or use ON Semiconductor products for any such unintended or unauthorized application, Buyer shall indemnify and hold ON Semiconductor and its officers, employees, subsidiaries, affiliates, and distributors harmless against all claims, costs, damages, and expenses, and reasonable attorney fees arising out of, directly or indirectly, any claim of personal injury or death associated with such unintended or unauthorized use, even if such claim alleges that ON Semiconductor was negligent regarding the design or manufacture of the part. ON Semiconductor is an Equal Opportunity/Affirmative Action Employer. This literature is subject to all applicable copyright laws and is not for resale in any manner.

## **PUBLICATION ORDERING INFORMATION**

#### LITERATURE FULFILLMENT

Literature Distribution Center for ON Semiconductor 19521 E. 32nd Pkwy, Aurora, Colorado 80011 USA Phone: 303-675-2175 or 800-344-3860 Toll Free USA/Canada Fax: 303-675-2176 or 800-344-3867 Toll Free USA/Canada Email: orderlit@onsemi.com

N. American Technical Support: 800-282-9855 Toll Free USA/Canada

Phone: 421 33 790 2910

Europe, Middle East and Africa Technical Support:

ON Semiconductor Website: www.onsemi.com

Order Literature: http://www.onsemi.com/orderlit

For additional information, please contact your local Sales Representative