# 3.3 V, Crystal to 25 MHz, 100 MHz, 125 MHz and 200 MHz Dual HCSL/LVDS Clock Generator

The NB3N51032 is a precision, low phase noise clock generator that supports PCI Express and Ethernet requirements. The device accepts a 25 MHz fundamental mode parallel resonant crystal and generates a differential HCSL output at 25 MHz, 100 MHz, 125 MHz or 200 MHz clock frequencies. Outputs can interface with LVDS with proper termination (See Figure 10). The NB3N51032 provides selectable spread options of -0.5% and -0.75% for applications demanding low Electromagnetic Interference (EMI) as well as optimum performance with no spread option.

#### Features

- Uses 25 MHz Fundamental Mode Parallel Resonant Crystal
- External Loop Filter is Not Required
- HCSL Differential Output or LVDS with Proper Termination
- Four Selectable Multipliers of the Input Frequency
- Output Enable with Tri-State Outputs
- PCIe Gen 1, Gen 2, Gen 3, Gen 4 Compliant
- Spread of -0.5%, -0.75% and No Spread
- Phase Noise: @ 100 MHz

### Offset Noise Power 100 Hz -88 dBc/Hz 1 kHz -118 dBc/Hz 10 kHz -131 dBc/Hz 100 kHz -132 dBc/Hz 1 MHz -144 dBc/Hz 10 MHz -155 dBc/Hz

- Typical Period Jitter RMS of 1.5 ps
- Operating Supply Voltage Range  $3.3 \text{ V} \pm 5\%$
- Industrial Temperature Range –40°C to +85°C
- Functionally Compatible with IDT557–03, IDT5V41065, IDT5V41235 with enhanced performance
- These are Pb–Free Devices



# **ON Semiconductor®**

#### www.onsemi.com



#### ORDERING INFORMATION

See detailed ordering and shipping information on page 11 of this data sheet.

#### Applications

- Networking
- Consumer
- Computing and Peripherals
- Industrial Equipment
- PCIe Clock Generation Gen 1, Gen 2, Gen 3 and Gen 4
- Gigabit Ethernet
- FB DIMM

#### **End Products**

- Switch and Router
- Set Top Box, LCD TV
- Servers, Desktop Computers
- Automated Test Equipment





Figure 2. Pin Configuration (Top View)

#### Table 1. PIN DESCRIPTION

| Pin | Symbol | I/O                    | Description                                                                                                           |  |
|-----|--------|------------------------|-----------------------------------------------------------------------------------------------------------------------|--|
| 1   | S0     | Input                  | LVTTL/LVCMOS frequency select input 0. Internal pullup resistor to VDDXD. See output select table 2 for details.      |  |
| 2   | S1     | Input                  | LVTTL/LVCMOS frequency select input 1. Internal pullup resistor to VDDXD. See output<br>select Table 2 for details.   |  |
| 3   | SS0    | Input                  | LVTTL/LVCMOS Spread select input 0. Internal pullup resistor to VDDXD. See Spread se-<br>lection Table 3 for details. |  |
| 4   | X1/CLK | Input                  | Crystal or Clock input. Connect to 25 MHz crystal source or single-ended clock.                                       |  |
| 5   | X2     | Input                  | Crystal input. Connect to a 25 MHz crystal or leave unconnected for clock input.                                      |  |
| 6   | OE     | Input                  | Output enable tri-states output when connected to GND. Internal pullup resistor to VDDXD.                             |  |
| 7   | GNDXD  | Power Supply           | Ground 0 V. This pin provides GND return path for the device.                                                         |  |
| 8   | SS1    | Input                  | LVTTL/LVCMOS Spread select input 1. Internal pullup resistor to VDDXD. See Spread lection Table 3 for details.        |  |
| 9   | IREF   | Output                 | Output current reference pin. Precision resistor (typ. 475 $\Omega$ ) is connected to set the output current.         |  |
| 10  | CLK1   | HCSL or<br>LVDS Output | Inverted clock output. (For LVDS levels see Figure 10)                                                                |  |
| 11  | CLK1   | HCSL or<br>LVDS Output | Noninverted clock output. (For LVDS levels see Figure 10)                                                             |  |
| 12  | VDDODA | Power Supply           | Positive supply voltage pin connected to +3.3 V supply voltage.                                                       |  |
| 13  | GNDODA | Power Supply           | Ground 0 V. These pins provide GND return path for the devices.                                                       |  |
| 14  | CLKO   | HCSL or<br>LVDS Output | Inverted clock output. (For LVDS levels see Figure 10)                                                                |  |
| 15  | CLK0   | HCSL or<br>LVDS Output | Noninverted clock output. (For LVDS levels see Figure 10)                                                             |  |
| 16  | VDDXD  | Power Supply           | Positive supply voltage pin connected to +3.3 V supply voltage.                                                       |  |

# Table 2. OUTPUT FREQUENCY SELECT TABLE WITH 25MHz CRYSTAL

| S1* | S0* | CLK Multiplier | f <sub>CLKout</sub> (MHz) |
|-----|-----|----------------|---------------------------|
| L   | L   | 1x             | 25                        |
| L   | Н   | 4x             | 100                       |
| Н   | L   | 5x             | 125                       |
| Н   | Н   | 8x             | 200                       |

\*Pins S1 and S0 default high when left open.

#### Table 3. SPREAD SELECTION TABLE

#### **Recommended Crystal Parameters**

| Crystal                      | Fundamental AT-Cut |
|------------------------------|--------------------|
| Frequency                    | 25 MHz             |
| Load Capacitance             | 16–20 pF           |
| Shunt Capacitance, C0        | 7 pF Max           |
| Equivalent Series Resistance | $50 \Omega$ Max    |
| Initial Accuracy at 25 °C    | ±20 ppm            |
| Temperature Stability        | ±30 ppm            |
| Aging                        | ±20 ppm            |
|                              |                    |

| SS1* | SS0* | Spread%   | Spread Type |
|------|------|-----------|-------------|
| 0    | 0    | No Spread | N/A         |
| 0    | 1    | -0.5      | Down        |
| 1    | 0    | -0.75     | Down        |
| 1    | 1    | No Spread | N/A         |

\*Pins S1 and S0 default high when left open.

#### Table 4. ATTRIBUTES

| Charac                              | Value                           |  |
|-------------------------------------|---------------------------------|--|
| ESD Protection                      | ESD Protection Human Body Model |  |
| Pull-up Resistor (Pins OE, S0, S    | 50 kΩ                           |  |
| Moisture Sensitivity, Indefinite Ti | Level 1                         |  |
| Flammability Rating                 | UL 94 V-0 @ 0.125 in            |  |
| Transistor Count                    | 132000                          |  |
| Meets or exceeds JEDEC Spec         |                                 |  |

1. For additional information, see Application Note AND8003/D.

#### Table 5. MAXIMUM RATINGS (Note 2)

| Symbol           | Parameter                                                          | Rating                           | Unit         |
|------------------|--------------------------------------------------------------------|----------------------------------|--------------|
| V <sub>DD</sub>  | Positive Power Supply with respect to GND (VDDXD and VDDOD         | A) 4.6                           | V            |
| VI               | Input Voltage with respect to GND (VIN)                            | –0.5 V to V <sub>DD</sub> +0.5 V | V            |
| T <sub>A</sub>   | Operating Temperature Range                                        | -40 to +85                       | °C           |
| T <sub>stg</sub> | Storage Temperature Range                                          | -65 to +150                      | °C           |
| $\theta_{JA}$    | Thermal Resistance (Junction-to-Ambient) (Note 3) 0 lfp<br>500 lfp |                                  | °C/W<br>°C/W |
| $\theta_{JC}$    | Thermal Resistance (Junction-to-Case)                              | 50                               | °C/W         |
| T <sub>sol</sub> | Wave Solder                                                        | 265                              | °C           |

Stresses exceeding those listed in the Maximum Ratings table may damage the device. If any of these limits are exceeded, device functionality should not be assumed, damage may occur and reliability may be affected.

Maximum ratings applied to the device are individual stress limit values (not normal operating conditions) and not valid simultaneously. If stress limits are exceeded device functional operation is not implied, damage may occur and reliability may be affected.

3. JEDEC standard multilayer board - 2S2P (2 signal, 2 power).

#### Symbol Characteristic Min Тур Max Unit Power Supply Voltage (VDDXD and VDDODA) Vod 3.135 3.3 3.465 V GND Power Supply Ground (GNDXD and GNDODA) 0 v Power Supply Current, 200 MHz Output, -0.75% spread 100 mΑ IDD Power Supply Current when OE is Set Low 55 mΑ IDDOE VIH Input HIGH Voltage (X1/CLK, S0, S1, SS0, SS1 and OE) 2000 mV $V_{DD} + 300$ Input LOW Voltage (X1/CLK, S0, S1, SS0, SS1 and OE) GND - 300 VIL 800 mV Output HIGH Voltage for HCSL Output (Note 5) 660 850 VOH mV Output LOW Voltage for HCSL Output (Note 5) -150 0 mV Vol Crossing Voltage Magnitude (Absolute) for HCSL Output (Notes 6 and 7) 250 550 mV Vcross Change in Magnitude of V<sub>cross</sub> for HCSL Output (Notes 6 and 8) $\Delta V_{cross}$ 150 mV

Table 6. DC CHARACTERISTICS (V<sub>DD</sub> = 3.3 V  $\pm$ 5%, GND = 0 V, T<sub>A</sub> = -40°C to +85°C, Note 4)

NOTE: Device will meet the specifications after thermal equilibrium has been established when mounted in a test socket or printed circuit board with maintained transverse airflow greater than 500 lfpm.

4. VDDXD and VDDODA power pins must be shorted to power supply voltage V<sub>DD</sub> and GNDXD and GNDODA ground pins must be shorted to power supply ground GND. Measurement taken with outputs terminated with R<sub>S</sub> = 33.2 Ω, R<sub>L</sub> = 49.9 Ω, with test load capacitance of 2 pF and current biasing resistor set at 475 Ω. See Figure 9. Guaranteed by characterization.

5. Measurement taken from single-ended waveform.

6. Measured at crossing point where the instantaneous voltage value of the rising edge of CLKx+ equals the falling edge of CLKx-.

7. Refers to the total variation from the lowest crossing point to the highest, regardless of which edge is crossing. Refers to all crossing points for this measurement.

8. Defined as the total variation of all crossing voltage of rising CLKx+ and falling CLKx-. This is maximum allowed variance in the V<sub>CROSS</sub> for any particular system.

| Symbol                | Characteristic                                                                                                                                                                                                                                                                                                                                       | Min | Тур                                         | Max                    | Unit   |
|-----------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----|---------------------------------------------|------------------------|--------|
| f <sub>CLKIN</sub>    | Clock/Crystal Input Frequency                                                                                                                                                                                                                                                                                                                        |     | 25                                          |                        | MHz    |
| f <sub>CLKOUT</sub>   | Output Clock Frequency                                                                                                                                                                                                                                                                                                                               | 25  |                                             | 200                    | MHz    |
| $\Phi_{NOISE}$        | Phase–Noise Performance<br>(@ 100 Hz offset from carrier<br>(@ 1 kHz offset from carrier<br>(@ 10 kHz offset from carrier<br>(@ 10 kHz offset from carrier<br>(@ 100 kHz offset from carrier<br>(@ 1 MHz offset from carrier<br>(@ 10 MHz offset from carrier                                                                                        |     | -88<br>-118<br>-131<br>-132<br>-144<br>-155 |                        | dBc/Hz |
| <b>UITTER</b>         | $ \begin{array}{ll} \mbox{Period Jitter Peak-to-Peak (Note 10)} & f_{CLKOUT} = 200 \mbox{ Mhz} \\ \mbox{Period Jitter RMS (Note 10)} & f_{CLKOUT} = 200 \mbox{ MHz} \\ \mbox{Cycle-Cycle RMS Jitter (Note 11)} & f_{CLKOUT} = 200 \mbox{ MHz} \\ \mbox{Cycle-to-Cycle Peak to Peak Jitter (Note 11)} & f_{CLKOUT} = 200 \mbox{ MHz} \\ \end{array} $ |     | 10<br>1.5<br>2.0<br>20                      | 20<br>3.0<br>5.0<br>35 | ps     |
| $t_{JIT(\Phi)}$       | Phase RMS Jitter, Integration Range 12 kHz to 20 MHz                                                                                                                                                                                                                                                                                                 |     | 0.5                                         |                        | ps     |
| f <sub>MOD</sub>      | Spread Spectrum Modulation Frequency                                                                                                                                                                                                                                                                                                                 | 30  | 31.5                                        | 33                     | kHz    |
| SSC <sub>RED</sub>    | Spectral Reduction, $f_{CLKOUT}$ of 100 MHz with –0.5% spread, $3^{rd}$ Harmonic (Note 12)                                                                                                                                                                                                                                                           |     | -10                                         |                        | dB     |
| t <sub>SKEW</sub>     | Within Device Output to Output Skew                                                                                                                                                                                                                                                                                                                  |     |                                             | 40                     | ps     |
| Eppm                  | Frequency Synthesis Error, All Outputs                                                                                                                                                                                                                                                                                                               |     | 0                                           |                        | ppm    |
| t <sub>SPREAD</sub>   | Spread Spectruction Transition Time<br>(Stablization Time After Spread Spectrum Changes)                                                                                                                                                                                                                                                             | 7   |                                             | 30                     | ms     |
| t <sub>OE</sub>       | Output Enable/Disable Time (Note 13)                                                                                                                                                                                                                                                                                                                 |     |                                             | 10                     | μs     |
| tDUTY_CYCLE           | Output Clock Duty Cycle (Measured at cross point)                                                                                                                                                                                                                                                                                                    | 45  | 50                                          | 55                     | %      |
| t <sub>R</sub>        | Output Risetime (Measured from 175 mV to 525 mV, Figure 11)                                                                                                                                                                                                                                                                                          |     |                                             | 700                    | ps     |
| t <sub>F</sub>        | Output Falltime (Measured from 525 mV to 175 mV, Figure 11)                                                                                                                                                                                                                                                                                          |     |                                             | 700                    | ps     |
| $\Delta t_R$          | Output Risetime Variation (Single-Ended)                                                                                                                                                                                                                                                                                                             |     |                                             | 125                    | ps     |
| $\Delta t_{\sf F}$    | Output Falltime Variation (Single-Ended)                                                                                                                                                                                                                                                                                                             |     |                                             | 125                    | ps     |
| Stabilization<br>Time | Stabilization Time From Powerup $V_{DD}$ = 3.3 V                                                                                                                                                                                                                                                                                                     |     | 3.0                                         |                        | ms     |

| <b>Table 7. AC CHARACTERISTICS</b> | (V <sub>DD</sub> = 3.3 V ±5% | , GND = 0 V, T <sub>A</sub> = - | -40°C to +85°C; Note 9) |
|------------------------------------|------------------------------|---------------------------------|-------------------------|
|------------------------------------|------------------------------|---------------------------------|-------------------------|

NOTE: Device will meet the specifications after thermal equilibrium has been established when mounted in a test socket or printed circuit board with maintained transverse airflow greater than 500 lfpm.

9. VDDXD and VDDODA power pins must be shorted to power supply voltage V<sub>DD</sub> and GNDXD and GNDODA ground pins must be shorted to power supply ground GND. Measurement taken from differential output on single–ended channel terminated with  $R_S = 33.2 \Omega$ ,  $R_L = 49.9 \Omega$ , with test load capacitance of 2 pF and current biasing resistor set at 475  $\Omega$ . See Figure 9. Guaranteed by characterization.

10. Sampled with 10000 cycles.

11. Sampled with 1000 cycles.

12. Spread spectrum clocking enabled.

13. Output pins are tri-stated when OE is asserted LOW. Output pins are driven differentially when OE is HIGH.

#### Table 8. AC ELECTRICAL CHARACTERISTICS - PCI EXPRESS JITTER SPECIFICATIONS,

 $V_{DD}$  = 3.3 V  $\pm$  5%,  $T_A$  =  $-40^\circ C$  to  $85^\circ C$ 

| Symbol                         | Parameter                                | Test Conditions                                                                             |                 | Min | Тур  | Max  | PCle<br>Industry<br>Spec | Unit |
|--------------------------------|------------------------------------------|---------------------------------------------------------------------------------------------|-----------------|-----|------|------|--------------------------|------|
| tj (PCIe Gen 1)                | Phase Jitter                             | f = 100 MHz, 25 MHz Crystal                                                                 | SSOFF           |     | 10   | 20   | 86                       | pS   |
|                                | Peak-to-Peak<br>(Notes 15<br>and 18)     | Input Evaluation Band:<br>0 Hz – Nyquist (clock<br>frequency/2)                             | SSON<br>(-0.5%) |     | 19   | 28   |                          |      |
| tREFCLK_HF_RMS<br>(PCle Gen 2) | Phase Jitter<br>RMS (Notes 16            | f = 100 MHz, 25 MHz Crystal<br>Input High Band:<br>1.5 MHz – Nyquist (clock<br>frequency/2) | SSOFF           |     | 1.0  | 1.8  | 3.1                      | pS   |
| (Pole dell 2)                  | and 18)                                  |                                                                                             | SSON<br>(-0.5%) |     | 1.1  | 1.9  |                          |      |
| tREFCLK_LF_RMS                 | Phase Jitter                             | f = 100 MHz, 25 MHz Crystal<br>Input Low Band:<br>10 kHz - 1.5 MHz                          | SSOFF           |     | 0.1  | 0.15 | 3                        | pS   |
| (PCIe Gen 2)                   | RMS (Notes 16<br>and 18)                 |                                                                                             | SSON<br>(-0.5%) |     | 0.8  | 1.1  |                          |      |
| tREFCLK_RMS                    | Phase Jitter                             | f = 100 MHz, 25 MHz Crystal                                                                 | SSOFF           |     | 0.35 | 0.7  | 1                        | pS   |
| (PCIe Gen 3)                   | RMS (Notes 17<br>and 18)                 | Input Evaluation Band: 0 Hz –<br>Nyquist (clock frequency/2)                                | SSON<br>(-0.5%) |     | 0.55 | 0.8  |                          |      |
| tREFCLK_RMS<br>(PCIe Gen 4)    | Phase Jitter<br>RMS (Notes 17<br>and 18) | f = 100 MHz, 25 MHz Crystal<br>Input Evaluation Band: 0 Hz<br>– Nyquist (clock frequency/2) | SSOFF           |     | 0.35 | 0.5  | 0.5                      | ps   |

14. Electrical parameters are guaranteed over the specified ambient operating temperature range, which is established when the device is mounted in a test socket with maintained transverse airflow greater than 500 lfpm. The device will meet specifications after thermal equilibrium has been reached under these conditions.

15. Peak-to-Peak jitter after applying system transfer function for the Common Clock Architecture. Maximum limit for PCI Express Gen 1 is 86 ps peak-to-peak for a sample size of 106 clock periods.

16. RMS jitter after applying the two evaluation bands to the two transfer functions defined in the Common Clock Architecture and reporting the worst case results for each evaluation band. Maximum limit for PCI Express Generation 2 is 3.1 ps RMS for t<sub>REFCLK HF RMS</sub> (High Band) and 3.0 ps RMS for  $t_{REFCLK LF RMS}$  (Low Band). 17 RMS jitter after applying system transfer function for the common clock architecture.

18. VDDXD and VDDODA power pins must be shorted to power supply voltage V<sub>DD</sub> and GNDXD and GNDODA ground pins must be shorted to power supply ground GND. Measurement taken from differential output on single-ended channel terminated with  $R_S = 33.2 \Omega$ ,  $R_1 = 50 \Omega$ , with test load capacitance of 2 pF and current biasing resistor set at 475 Ω. See Figure 11. This parameter is guaranteed by characterization. Not tested in production.





Figure 3. Typical Phase Noise Plot at 25 MHz; (f<sub>CLKIN</sub> = 25 MHz Crystal , f<sub>CLKOUT</sub> = 25 MHz SS OFF, RMS Phase Jitter for Integration Range 12 kHz to 20 MHz = 554 fs, Output Termination = HCSL type)



Figure 4. Typical Phase Noise Plot at 100 MHz; ( $f_{CLKIN} = 25 \text{ MHz Crystal}$ ,  $f_{CLKOUT} = 100 \text{ MHz SS OFF}$ , RMS Phase Jitter for Integration Range 12 kHz to 20 MHz = 456 fs, Output Termination = HCSL type)





Figure 5. Typical Phase Noise Plot at 125 MHz; (f<sub>CLKIN</sub> = 25 MHz Crystal , f<sub>CLKOUT</sub> = 125 MHz SS OFF, RMS Phase Jitter for Integration Range 12 kHz to 20 MHz = 480 fs, Output Termination = HCSL type)



Figure 6. Typical Phase Noise Plot at 200 MHz; (f<sub>CLKIN</sub> = 25 MHz Crystal , f<sub>CLKOUT</sub> = 200 MHz SS OFF, RMS Phase Jitter for Integration Range 12 kHz to 20 MHz = 497 fs, Output Termination = HCSL type)

#### **APPLICATION INFORMATION**

#### **Crystal Input Interface**

Figure 7 shows the NB3N51032 device crystal oscillator interface using a typical parallel resonant crystal. The device crystal connections should include pads for small capacitors from X1 to ground and from X2 to ground. These capacitors,  $C_1$  and  $C_2$ , need to consider the stray capacitances of the board and are used to match the nominally required crystal load capacitance  $C_L$ . A parallel crystal with loading capacitance  $C_L = 18$  pF would use  $C_1 = 26$  pF and  $C_2 = 26$  pF as nominal values, assuming approximately 2 pF of stray capacitance per trace and approximately 8 pF of internal capacitance.

 $C_L = (C_1 + C_{stray} + C_{in}) / 2; C_1 = C_2$ 

The frequency accuracy and duty cycle skew can be fine-tuned by adjusting the  $C_1$  and  $C_2$  values. For example, increasing the  $C_1$  and  $C_2$  values will reduce the operational frequency.



Figure 7. Crystal Interface Loading

#### **Power Supply Filter**

In order to isolate the NB3N51032 from system power supply, noise decoupling is required. The 10  $\mu$ F and a 0.1  $\mu$ F cap from supply pins to GND decoupling capacitor has to be connected between V<sub>DD</sub> (pins 12 and 16) and GND (pins 7 and 13). It is recommended to place decoupling capacitors

as close as possible to the device to minimize lead inductance.

#### Termination

The output buffer structure is shown in the Figure 8.



Figure 8. Simplified Output Structure

The outputs can be terminated to drive HCSL receiver (see Figure 9) or LVDS receiver (see Figure 10). HCSL output interface requires 49.9  $\Omega$  termination resistors to GND for generating the output levels. LVDS output

interface may not require the 100  $\Omega$  near the LVDS receiver if the receiver has internal 100  $\Omega$  termination. An optional series resistor R<sub>L</sub> may be connected to reduce the overshoots in case of impedance mismatch.

#### HCSL INTERFACE



Figure 9. Typical Termination for Output Driver and Device Evaluation



#### LVDS COMPATIBLE INTERFACE





#### **ORDERING INFORMATION**

| Device         | Package               | Shipping <sup>†</sup> |
|----------------|-----------------------|-----------------------|
| NB3N51032DTG   | TSSOP-16<br>(Pb-Free) | 96 Units / Rail       |
| NB3N51032DTR2G | TSSOP-16<br>(Pb-Free) | 2500 / Tape & Reel    |

+For information on tape and reel specifications, including part orientation and tape sizes, please refer to our Tape and Reel Packaging Specifications Brochure, BRD8011/D.

#### PACKAGE DIMENSIONS

INCHES

MIN MAX

0.020 0.030

0.026 BSC

0.007 0.011

0.252 BSC

0.200

0.177

0.047

0.008

0.006

0.193

0.169

0.15 0.002 0.006

0.004

5.10

4.50

1.20

8



\*For additional information on our Pb-Free strategy and soldering details, please download the ON Semiconductor Soldering and Mounting Techniques Reference Manual, SOLDERRM/D.

ON Semiconductor and are trademarks of Semiconductor Components Industries, LLC dba ON Semiconductor or its subsidiaries in the United States and/or other countries. ON Semiconductor owns the rights to a number of patents, trademarks, copyrights, trade secrets, and other intellectual property. A listing of ON Semiconductor's product/patent coverage may be accessed at <u>www.onsemi.com/site/pdf/Patent-Marking.pdf</u>. ON Semiconductor reserves the right to make changes without further notice to any products herein. ON Semiconductor makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does ON Semiconductor assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. Buyer is responsible for its products and applications using ON Semiconductor products, including compliance with all laws, regulations and safety requirements or standards, regardless of any support or applications information provided by ON Semiconductor. "Typical" parameters which may be provided in ON Semiconductor data sheets and/or specifications can and do vary in different applications and actual performance may vary over time. All operating parameters, including "Typicals" must be validated for each customer application by customer's technical experts. ON Semiconductor does not convey any license under its patent rights of others. ON Semiconductor products are not designed, intended, or authorized for use as a critical component in life support systems or any FDA Class 3 medical devices or medical devices with a same or similar classification in a foreign jurisdiction or any devices intended for implantation in the human body. Should Buyer purchase or use ON Semiconductor for ys uch unithended or unauthorized application, Buyer shall indemnify and hold ON Semiconductor and its officers, employees, subsidiaries, affiliates, and distri

#### PUBLICATION ORDERING INFORMATION

#### LITERATURE FULFILLMENT:

Literature Distribution Center for ON Semiconductor 19521 E. 32nd Pkwy, Aurora, Colorado 80011 USA Phone: 303-675-2175 or 800-344-3860 Toll Free USA/Canada Fax: 303-675-2176 or 800-344-3867 Toll Free USA/Canada Email: orderlit@onsemi.com N. American Technical Support: 800–282–9855 Toll Free USA/Canada Europe, Middle East and Africa Technical Support: Phone: 421 33 790 2910

Japan Customer Focus Center Phone: 81–3–5817–1050 ON Semiconductor Website: www.onsemi.com

Order Literature: http://www.onsemi.com/orderlit

For additional information, please contact your local Sales Representative