#### MSP430FE427, MSP430FE425, MSP430FE423 SLAS396D - JULY 2003 - REVISED NOVEMBER 2016 # MSP430FE42x Mixed-Signal Microcontrollers ### **Device Overview** #### 1.1 **Features** Low Supply Voltage Range: 2.7 V to 3.6 V **Ultra-Low Power Consumption:** Active Mode: 400 µA at 1 MHz, 3 V Standby Mode: 1.6 μA Off Mode (RAM Retention): 0.1 µA Five Power-Saving Modes Wake up From Standby Mode in Less Than 6 µs Frequency-Locked Loop, FLL+ 16-Bit RISC Architecture, 125-ns Instruction Cycle **Embedded Signal Processing for Single-Phase** Energy Metering With Integrated Analog Front End and Temperature Sensor (ESP430CE1) 16-Bit Timer\_A With Three Capture/Compare Registers Integrated LCD Driver for 128 Segments Serial Communication Interface (USART), Asynchronous UART or Synchronous SPI Selectable by Software · Brownout Detector Supply Voltage Supervisor and Monitor With Programmable Level Detection Serial Onboard Programming, No External Programming Voltage Needed, Programmable Code Protection by Security Fuse Bootloader (BSL) Family Members Include: MSP430FE423 8KB + 256 B of Flash Memory, 256 B of RAM MSP430FE425 16KB + 256 B of Flash Memory, 512 B of RAM MSP430FE427 32KB + 256 B of Flash Memory, 1KB of RAM Available in 64-Pin Quad Flat Pack (LQFP) For Complete Module Descriptions, See the MSP430x4xx Family User's Guide #### 1.2 **Applications** 2-Wire and 3-Wire Single-Phase Meters **Tamper-Resistant Meters** #### 1.3 **Description** The TI MSP430™ family of ultra-low-power microcontrollers consists of several devices featuring different sets of peripherals targeted for various applications. The architecture, combined with five low-power modes, is optimized to achieve extended battery life in portable measurement applications. The device features a powerful 16-bit RISC CPU, 16-bit registers, and constant generators that contribute to maximum code efficiency. The digitally controlled oscillator (DCO) allows the device to wake up from lowpower modes to active mode in less than 6 µs. The MSP430FE42x series are microcontroller configurations with three independent 16-bit sigma-delta ADCs and an embedded signal processor core used to measure and calculate single-phase energy in both 2-wire and 3-wire configurations. Also included are a built-in 16-bit timer, 128-segment LCD drive capability, and 14 I/O pins. Typical applications include 2-wire and 3-wire single-phase metering including tamper-resistant meter implementations. ## Device Information<sup>(1)</sup> | PART NUMBER | PACKAGE | BODY SIZE (2) | |----------------|-----------|---------------| | MSP430FE427IPM | LQFP (64) | 10 mm × 10 mm | | MSP430FE425IPM | LQFP (64) | 10 mm × 10 mm | | MSP430FE423IPM | LQFP (64) | 10 mm × 10 mm | - (1) For the most current part, package, and ordering information for all available devices, see the Package Option Addendum in Section 8, or see the TI website at www.ti.com. - (2) The sizes shown here are approximations. For the package dimensions with tolerances, see the *Mechanical Data* in Section 8. ## 1.4 Functional Block Diagram Figure 1-1 shows the functional block diagram. Figure 1-1. MSP430FE42x Block Diagram ## **Table of Contents** | 1 | Devi | ce Overview | . <u>1</u> | | 5.25 | ESP430CE1, SD16 Reference Output Buffer | 24 | |---|------|---------------------------------------------------------------------|------------|---|-------------|------------------------------------------------------|-----------| | | 1.1 | Features | . <u>1</u> | | 5.26 | ESP430CE1, SD16 External Reference Input | 24 | | | 1.2 | Applications | . <u>1</u> | | 5.27 | ESP430CE1, Active Energy Measurement Test | | | | 1.3 | Description | . 1 | | | Conditions and Accuracy | 25 | | | 1.4 | Functional Block Diagram | . 2 | | 5.28 | ESP430CE1, Active Energy Measurement Test | | | 2 | Revi | sion History | 4 | | <b>5</b> 00 | Conditions and Accuracy | | | 3 | | ce Comparison | _ | | 5.29 | ESP430CE1 Typical Characteristics (I1 SD16GAIN) = 1) | | | | 3.1 | Related Products | _ | | 5.30 | , | _ | | 4 | Term | ninal Configuration and Functions | _ | | 0.00 | = 4) | | | | 4.1 | Pin Diagram | _ | | 5.31 | ESP430CE1 Typical Characteristics (I1 SD16GAIN) | x | | | 4.2 | Signal Descriptions | _ | | | = 8) | _ | | 5 | _ | cifications | | | 5.32 | ESP430CE1 Typical Characteristics (I1 SD16GAIN) | | | • | 5.1 | Absolute Maximum Ratings | | | | = 32) | | | | 5.2 | ESD Ratings | | | 5.33 | , | | | | 5.3 | Recommended Operating Conditions | | | 5.34 | JTAG Interface | | | | 5.4 | Supply Current Into AV <sub>CC</sub> and DV <sub>CC</sub> Excluding | 10 | | 5.35 | JTAG Fuse | _ | | | 0.4 | External Current | 11 | 6 | Deta | iled Description | | | | 5.5 | Thermal Resistance Characteristics, PM Package | _ | | 6.1 | CPU | | | | | (LQFP64) | <u>12</u> | | 6.2 | Instruction Set | <u>33</u> | | | 5.6 | Schmitt-Trigger Inputs - Ports (P1 and P2), | | | 6.3 | Operating Modes | 34 | | | | RST/NMI, JTAG (TCK, TMS, TDI/TCLK,TDO/TDI). | | | 6.4 | Interrupt Vector Addresses | 35 | | | 5.7 | Inputs P1.x, P2.x, TAx | _ | | 6.5 | Special Function Registers | 36 | | | 5.8 | Leakage Current - Ports (P1 and P2) | <u>12</u> | | 6.6 | Memory Organization | 38 | | | 5.9 | Outputs - Ports (P1 and P2) | <u>13</u> | | 6.7 | Bootloader (BSL) | <u>38</u> | | | 5.10 | Output Frequency | <u>13</u> | | 6.8 | Flash Memory | 38 | | | 5.11 | Typical Characteristics – Ports P1 and P2 | <u>14</u> | | 6.9 | Peripherals | 39 | | | 5.12 | Wake-up Time From LPM3 | <u>15</u> | | 6.10 | Input/Output Diagrams | 45 | | | 5.13 | RAM | <u>15</u> | 7 | Devi | ce and Documentation Support | 52 | | | 5.14 | LCD | <u>15</u> | | 7.1 | Getting Started and Next Steps | 52 | | | 5.15 | USART0 | <u>15</u> | | 7.2 | Device Nomenclature | 52 | | | 5.16 | POR, BOR | <u>16</u> | | 7.3 | Tools and Software | 54 | | | 5.17 | SVS (Supply Voltage Supervisor and Monitor) | | | 7.4 | Documentation Support | 55 | | | 5.18 | DCO | <u>19</u> | | 7.5 | Related Links | | | | 5.19 | Crystal Oscillator, LFXT1 Oscillator | <u>21</u> | | 7.6 | Community Resources | 57 | | | 5.20 | ESP430CE1, SD16 and ESP430 Power Supply and | | | 7.7 | Trademarks | 57 | | | | Operating Conditions | | | 7.8 | Electrostatic Discharge Caution | | | | 5.21 | ESP430CE1, SD16 Input Range | <u>22</u> | | 7.9 | Export Control Notice | | | | 5.22 | ESP430CE1, SD16 Performance | <u>23</u> | | 7.10 | Glossary | | | | 5.23 | ESP430CE1, SD16 Temperature Sensor | <u>23</u> | 8 | | hanical, Packaging, and Orderable | <u></u> | | | 5.24 | ESP430CE1, SD16 Built-in Voltage Reference | <u>24</u> | • | | mation | 58 | ## 2 Revision History NOTE: Page numbers for previous revisions may differ from page numbers in the current version. | anges from October 16, 2008 to November 14, 2016 Page | |------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | <ul> <li>Format and organization changes throughout document, including addition of section numbering</li></ul> | | Added Section 5 and moved all electrical and timing specifications to it | | Added Section 5.2, ESD Ratings 10 | | <ul> <li>Changed the MAX value of the I<sub>(LPM3)</sub> parameter at 85°C from 2.6 to 3.5 μA in Section 5.4, Supply Current Into AV<sub>CC</sub> and DV<sub>CC</sub> Excluding External Current</li></ul> | | Added Section 5.5, Thermal Resistance Characteristics, PM Package (LQFP-64) | | Changed all cases of "bootstrap loader" to "bootloader" | | • Changed the value of the Port/LCD column in Table 6-14, Port P1 (P1.2 to P1.7) Pin Functions | | <ul> <li>Changed the value of the Port/LCD column in Table 6-15, Port P2 (P2.0 and P2.1) Pin Functions</li></ul> | | Added Section 7, Device and Documentation Support | | Added Section 8, Mechanical, Packaging, and Orderable Information | ## 3 Device Comparison Table 3-1 summarizes the available family members. Table 3-1. Device Comparison<sup>(1)(2)</sup> | DEVICE | FLASH<br>(KB) | RAM<br>(B) | FREQUENCY<br>(MHz) | BSL | ESP430 | I/O | PACKAGE | |------------|---------------|------------|--------------------|------|--------|-----|---------| | MSP430F427 | 32 | 1K | 8 | UART | 1 | 14 | PM 64 | | MSP430F425 | 16 | 512 | 8 | UART | 1 | 14 | PM 64 | | MSP430F423 | 8 | 256 | 8 | UART | 1 | 14 | PM 64 | <sup>(1)</sup> For the most current package and ordering information, see the Package Option Addendum in Section 8, or see the TI website at www.ti.com. #### 3.1 Related Products For information about other devices in this family of products or related products, see the following links. - TI Microcontrollers Product Selection TI's low-power and-high performance MCUs, with wired and wireless connectivity options, are optimized for a broad range of applications. - Products for MSP430 Ultra-Low-Power Microcontrollers One platform. One ecosystem. Endless possibilities. Enabling the connected world with innovations in ultra-low-power microcontrollers with advanced peripherals for precise sensing and measurement. - Products for MSP430F2x/4x Ultra-Low-Power Microcontrollers (MCUs) from the MSP ultra-low-power MCU series are general-purpose 16-bit microcontrollers used for a wide range of applications including consumer electronics, data logging applications, portable medical instruments, and low-power metering. MSP430F4x MCUs feature an integrated LCD controller, while select MSP430F2x devices feature extended temperature ranges. - Companion Products for MSP430FE427 Review products that are frequently purchased or used with this product. - Reference Designs The TI Designs Reference Design Library is a robust reference design library that spans analog, embedded processor, and connectivity. Created by TI experts to help you jump start your system design, all TI Designs include schematic or block diagrams, BOMs, and design files to speed your time to market. <sup>(2)</sup> Package drawings, thermal data, and symbolization are available at www.ti.com/packaging. ## 4 Terminal Configuration and Functions ## 4.1 Pin Diagram Figure 4-1 shows the pinout for the 64-pin PM package. NOTE: TI recommends leaving all unused analog inputs open. Figure 4-1. 64-Pin PM Package (Top View) ## 4.2 Signal Descriptions Table 4-1 describes the signals for all device variants **Table 4-1. Terminal Functions** | A0+ <sup>(1)</sup> | | |-------------------------------------------------------|--| | ) A0- <sup>(1)</sup> | | | A0+ <sup>(1)</sup> | | | I A0- <sup>(1)</sup> | | | A0+ <sup>(1)</sup> | | | 2 A0- <sup>(1)</sup> | | | connected. | | | | | | ut (can be used as | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | LCD segment output 6 LCD segment output 7 | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | Common output, COM0-COM3 are used for LCD backplanes. | | | | | | | | | | | | | | | | | | | | <sup>(1)</sup> TI recommends open connection for all unused analog inputs. ## **Table 4-1. Terminal Functions (continued)** | SIGNAL NAME PIN NO. I/O DESCRIPTION | | | | | |-------------------------------------|-----------------------------|------|---------------------------------------------------------------------------------------------|--| | R33 | 43 | 0 | Output port of most positive analog LCD level (V1) | | | | | | General-purpose digital I/O | | | P2.1/UCLK0/S24 | 44 | I/O | External clock input for USART0 in UART or SPI mode, or clock output for USART0 in SPI mode | | | | | | LCD segment output 24 <sup>(2)</sup> | | | | | | General-purpose digital I/O | | | P2.0/TA2/S25 | 45 | I/O | Timer_A Capture: CCI2A input, Compare: Out2 output | | | | | | LCD segment output 25 <sup>(2)</sup> | | | | General-purpose digital I/O | | General-purpose digital I/O | | | P1.7/SOMI0/S26 | 46 | I/O | Slave out/master in for USART0 in SPI mode | | | | | | LCD segment output 26 <sup>(2)</sup> | | | | | | General-purpose digital I/O | | | P1.6/SIMO0/S27 | 47 | I/O | Slave in/master out for USART0 in SPI mode | | | | | | LCD segment output 27 <sup>(2)</sup> | | | | | | General-purpose digital I/O | | | | | | Timer_A and SD16 clock signal TACLK input | | | P1.5/TACLK/ACLK/S28 | 48 | I/O | ACLK output (divided by 1, 2, 4, or 8) | | | | | | LCD segment output 28 <sup>(2)</sup> | | | | | | General-purpose digital I/O | | | P1.4/S29 | 49 | I/O | LCD segment output 29 <sup>(2)</sup> | | | | | | General-purpose digital I/O | | | P1.3/SVSOUT/S30 | 50 | I/O | SVS: output of SVS comparator | | | , | | ., 0 | LCD segment output 30 <sup>(2)</sup> | | | | | | General-purpose digital I/O | | | P1.2/TA1/S31 | 51 | I/O | Timer_A, Capture: CCI1A, CCI1B input, Compare: Out1 output | | | | | ., 0 | LCD segment output 31 <sup>(2)</sup> | | | | | | General-purpose digital I/O | | | | | | Timer_A, Capture: CCI0B input. Note: TA0 is only an input on this pin. | | | P1.1/TA0/MCLK | 52 | I/O | MCLK output | | | | | | BSL receive | | | | | | General-purpose digital I/O | | | P1.0/TA0 | 53 | I/O | Timer_A, Capture: CCI0A input, Compare: Out0 output | | | 11.0/1740 | 33 | 1/0 | BSL transmit | | | TDO/TDI | 54 | I/O | Test data output port, TDO/TDI data output or programming data input terminal | | | TDI/TCLK | 55 | I | Test data output or test clock input. The device protection fuse is connected to TDI. | | | TMS | 56 | l I | Test mode select. TMS is used as an input port for device programming and test. | | | тск | 57 | I | Test clock. TCK is the clock input port for device programming and test. | | | RST/NMI | 58 | Ι | Reset input or nonmaskable interrupt input port | | | D2 5/UDYD0 | 50 | I/O | General-purpose digital I/O | | | P2.5/URXD0 | 59 | 1/0 | Receive data in for USART0 in UART mode | | | P2 4/LITYD0 | 60 | I/O | General-purpose digital I/O | | | P2.4/UTXD0 | 60 | 1/0 | Transmit data out for USART0 in UART mode | | (2) LCD function selected automatically when applicable LCD module control bits are set, not with PxSEL bits. ## **Table 4-1. Terminal Functions (continued)** | SIGNAL NAME | PIN NO. | I/O | DESCRIPTION | |------------------|---------|-----|-------------------------------------------------------------------------------------------------------------------------------------------------------| | D0 0/0\/CIN | 04 | 1/0 | General-purpose digital I/O | | P2.3/SVSIN | 61 | I/O | Analog input to brownout, supply voltage supervisor | | AV <sub>SS</sub> | 62 | | Analog supply voltage, negative terminal. Supplies SD16, SVS, brownout, oscillator, and LCD resistive divider circuitry. | | DV <sub>SS</sub> | 63 | | Digital supply voltage, negative terminal | | AV <sub>CC</sub> | 64 | | Analog supply voltage, positive terminal. Supplies SD16, SVS, brownout, oscillator, and LCD resistive divider circuitry. Do not power up before DVCC. | ## 5 Specifications ## 5.1 Absolute Maximum Ratings<sup>(1)</sup> over operating free-air temperature range (unless otherwise noted) | | | MIN | MAX | UNIT | |--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------|------|-----------------------|------| | Voltage applied at V <sub>CC</sub> to V <sub>SS</sub> | -0.3 | 4.1 | V | | | Voltage applied to any pin <sup>(2)</sup> | | -0.3 | V <sub>CC</sub> + 0.3 | V | | Diode current at any device terminal | | ±2 | mA | | | Character to the second second of the | Unprogrammed device | -55 | 150 | 00 | | Storage temperature range, T <sub>stg</sub> | Programmed device | -40 | 85 | °C | <sup>(1)</sup> Stresses beyond those listed under Absolute Maximum Ratings may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under Recommended Operating Conditions is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability. ## 5.2 ESD Ratings | | | | VALUE | UNIT | |--------------------|-------------------------|---------------------------------------------------------------------|-------|------| | \/ | Floatroototic discharge | Human-body model (HBM), per ANSI/ESDA/JEDEC JS-001 <sup>(1)</sup> | ±1000 | \/ | | V <sub>(ESD)</sub> | Electrostatic discharge | Charged-device model (CDM), per JEDEC specification JESD22-C101 (2) | ±250 | V | <sup>(1)</sup> JEDEC document JEP155 states that 500-V HBM allows safe manufacturing with a standard ESD control process. Pins listed as ±1000 V may actually have higher performance. ## 5.3 Recommended Operating Conditions Typical values are specified at V<sub>CC</sub> = 3.3 V and T<sub>A</sub> = 25°C (unless otherwise noted) | | | | | MIN | NOM | MAX | UNIT | |-----------------------|------------------------------------------------------------------------------------------------------|------------------------------------------------------------------|--------------------------|------|--------|----------|---------| | | | ESP430 and SD16 disabled | ESP430 and SD16 disabled | | | 3.6 | | | V <sub>CC</sub> | Supply voltage during program execution (1) (AV <sub>CC</sub> = DV <sub>CC</sub> = V <sub>CC</sub> ) | SVS enabled, PORON = 1 <sup>(2)</sup> , ESP430 and SD16 disabled | | | | 3.6 | V | | | 0x00dilon (xxcc = 2xcc = xcc) | ESP430 or SD16 enabled or duflash memory | 2.7 | | 3.6 | | | | $V_{SS}$ | Supply voltage (AV <sub>SS</sub> = DV <sub>SS</sub> = $V_{SS}$ | s) | 0 | | 0 | <b>V</b> | | | T <sub>A</sub> | Operating free-air temperature rang | е | | | | 85 | ٥° | | | | LF selected, XTS_FLL = 0 | Watch crystal | | 32.768 | | | | f <sub>(LFXT1)</sub> | LFXT1 crystal frequency (3) | XT1 selected, XTS_FLL = 1 | Ceramic resonator | 450 | | 8000 | kHz | | | | XT1 selected, XTS_FLL = 1 | Crystal | 1000 | | 8000 | | | | Processor frequency (signal | V <sub>CC</sub> = 2.7 V | | DC | | 8.4 | N 41 1- | | f <sub>(System)</sub> | Processor frequency (signal MCLK) (4) (also see Figure 5-1) | V <sub>CC</sub> = 3.6 V | DC | | 8.4 | MHz | | <sup>(1)</sup> TI recommends powering AV<sub>CC</sub> and DV<sub>CC</sub> from the same source. A maximum difference of 0.3 V between AV<sub>CC</sub> and DV<sub>CC</sub> can be tolerated during power up and operation. <sup>(2)</sup> All voltages referenced to V<sub>SS</sub>. The JTAG fuse-blow voltage, V<sub>FB</sub>, is allowed to exceed the absolute maximum rating. The voltage is applied to the TDI/TCLK pin when blowing the JTAG fuse. <sup>(2)</sup> JEDEC document JEP157 states that 250-V CDM allows safe manufacturing with a standard ESD control process. Pins listed as ±250 V may actually have higher performance. <sup>(2)</sup> The minimum operating supply voltage is defined according to the trip point where POR is going active by decreasing the supply voltage. POR is going inactive when the supply voltage is raised above the minimum supply voltage plus the hysteresis of the SVS circuitry. <sup>(3)</sup> In LF mode, the LFXT1 oscillator requires a watch crystal. <sup>(4)</sup> For frequencies above 8 MHz, MCLK is sourced by the built-in oscillator (DCO and FLL+). Figure 5-1. Frequency vs Supply Voltage ## 5.4 Supply Current Into AV<sub>CC</sub> and DV<sub>CC</sub> Excluding External Current<sup>(1)</sup> over recommended operating free-air temperature range (unless otherwise noted) | | PARAMETER | T <sub>A</sub> | V <sub>CC</sub> | MIN T | P MA | X UNIT | |---------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------|-----------------|-------|--------|--------| | I <sub>(AM)</sub> | Active mode (AM) $ f_{(\text{MCLK})} = f_{(\text{SMCLK})} = f_{(\text{DCO})} = 1 \text{ MHz}, $ $ f_{(\text{ACLK})} = 32768 \text{ Hz}, \text{ XTS\_FLL} = 0, $ program executes in flash | -40°C to 85°C | 3 V | 4 | 00 50 | 0 μΑ | | I <sub>(LPM0)</sub> | Low-power mode 0 or 1 (LPM0 or LPM1) <sup>(2)</sup> $f_{(MCLK)} = f_{(SMCLK)} = f_{(DCO)} = 1 \text{ MHz},$ $f_{(ACLK)} = 32768 \text{ Hz}, \text{ XTS\_FLL} = 0,$ $FN\_8 = FN\_4 = FN\_3 = FN\_2 = 0$ | -40°C to 85°C | 3 V | 1 | 30 15 | 0 μΑ | | I <sub>(LPM2)</sub> | Low-power mode 2 (LPM2) <sup>(2)</sup> | -40°C to 85°C | 3 V | | 10 2 | 2 μΑ | | | | -40°C | | , | .5 2. | 0 | | | Low-power mode 3 (LPM3) (2) | 25°C | 3 V | , | .6 2. | | | I <sub>(LPM3)</sub> | Low-power mode 3 (LPM3) 💎 | 60°C | 3 V | , | .7 2. | μA | | | | 85°C | | 2 | 2.0 3. | 5 | | | | -40°C | | ( | ).1 0. | 5 | | $I_{(LPM4)}$ | Low-power mode 4 (LPM4) <sup>(2)</sup> | 25°C | 3 V | ( | ).1 0. | 5 μΑ | | | | 85°C | | ( | ).8 2. | 5 | <sup>(1)</sup> All inputs are tied to 0 V or V<sub>CC</sub>. Outputs do not source or sink any current. The current consumption in LPM2, LPM3, and LPM4 are measured with active Basic Timer1 and LCD (ACLK selected). The current consumption of the ESP430CE1 and the SVS module are specified in their respective sections. LPMx currents measured with WDT+ disabled. The currents are characterized with a KDS Daishinku DT-38 (6 pF) crystal. Current consumption of active mode versus system frequency: $$I_{(AM)} = I_{(AM)} [1 \text{ MHz}] \times f_{(System)} [MHz]$$ Current consumption of active mode versus supply voltage: $$I_{(AM)} = I_{(AM)} [3 V] + 170 \mu A/V \times (V_{CC} - 3 V)$$ <sup>(2)</sup> Current consumption for brownout is included. #### 5.5 Thermal Resistance Characteristics, PM Package (LQFP64) | | PARAMETER | VALUE | UNIT | |---------------------|------------------------------------------------------------------|-------|------| | $R\theta_{JA}$ | Junction-to-ambient thermal resistance, still air <sup>(1)</sup> | 55.7 | °C/W | | $R\theta_{JC(TOP)}$ | Junction-to-case (top) thermal resistance (2) | 16.7 | °C/W | | $R\theta_{JB}$ | Junction-to-board thermal resistance (3) | 27.1 | °C/W | | $\Psi_{JB}$ | Junction-to-board thermal characterization parameter | 26.8 | °C/W | | $\Psi_{JT}$ | Junction-to-top thermal characterization parameter | 0.8 | °C/W | The junction-to-ambient thermal resistance under natural convection is obtained in a simulation on a JEDEC-standard, High-K board, as specified in JESD51-7, in an environment described in JESD51-2a. #### Schmitt-Trigger Inputs - Ports (P1 and P2), RST/NMI, JTAG (TCK, TMS, 5.6 TDI/TCLK,TDO/TDI) over recommended operating free-air temperature range (unless otherwise noted) | | PARAMETER | V <sub>cc</sub> | MIN | MAX | UNIT | |------------------|-----------------------------------------------------------------|-----------------|------|------|------| | $V_{IT+}$ | Positive-going input threshold voltage | 3 V | 1.5 | 1.98 | V | | $V_{\text{IT-}}$ | Negative-going input threshold voltage | 3 V | 0.9 | 1.3 | V | | $V_{hys}$ | Input voltage hysteresis (V <sub>IT+</sub> - V <sub>IT-</sub> ) | 3 V | 0.45 | 1 | V | #### 5.7 Inputs P1.x, P2.x, TAx over recommended operating free-air temperature range (unless otherwise noted) | | PARAMETER | TEST CONDITIONS | V <sub>cc</sub> | MIN | MAX | UNIT | |----------------------|---------------------------------------------------|----------------------------------------------------|-----------------|-----|-----|-------| | <b>+</b> | External interrupt timing | Port P1, P2: P1.x to P2.x, external trigger signal | 2 \/ | 1.5 | | cycle | | t <sub>(int)</sub> | External interrupt timing | for the interrupt flag <sup>(1)</sup> | 3 V | 50 | | ns | | t <sub>(cap)</sub> | Timer_A capture timing | TAx | 3 V | 50 | | ns | | f <sub>(TAext)</sub> | Timer_A clock frequency externally applied to pin | TAxCLK, INCLK $t_{(H)} = t_{(L)}$ | 3 V | | 10 | MHz | | f <sub>(TAint)</sub> | Timer_A clock frequency | SMCLK or ACLK signal selected | 3 V | | 10 | MHz | <sup>(1)</sup> The external signal sets the interrupt flag every time the minimum $t_{(int)}$ parameters are met. It may be set even with trigger signals shorter than $t_{(int)}$ . Both the cycle and timing specifications must be met to ensure the flag is set. $t_{(int)}$ is measured in MCLK cycles. ## Leakage Current - Ports (P1 and P2)(1) over recommended operating free-air temperature range (unless otherwise noted) | | PARAMETER | TEST CONDITIONS | V <sub>CC</sub> | MIN MAX | UNIT | |------------------------|----------------------------|---------------------------------|-----------------|---------|------| | I <sub>lkg(P1.x)</sub> | Leakage current, Port P1.x | Port 1: V <sub>(P1.x)</sub> (2) | 3 V | ±50 | nA | | I <sub>lkg(P2.x)</sub> | Leakage current, Port P2.x | Port 2: V <sub>(P2.x)</sub> (2) | 3 V | ±50 | nA | The leakage current is measured with V<sub>SS</sub> or V<sub>CC</sub> applied to the corresponding pins, unless otherwise noted. The junction-to-case (top) thermal resistance is obtained by simulating a cold plate test on the package top. No specific JEDECstandard test exists, but a close description can be found in the ANSI SEMI standard G30-88. The junction-to-board thermal resistance is obtained by simulating in an environment with a ring cold plate fixture to control the PCB temperature, as described in JESD51-8. The port pin must be selected as input. ## 5.9 Outputs - Ports (P1 and P2) over recommended operating free-air temperature range (unless otherwise noted) | | | | , | | | | |------------------------------------------|----------------------------|---------------------------------------|-----------------|-----------------|-----------------|------| | | PARAMETER | TEST CONDITIONS | V <sub>cc</sub> | MIN | MAX | UNIT | | V <sub>OH</sub> High-level output voltag | Lligh level output voltage | $I_{OH(max)} = -1.5 \text{ mA}^{(1)}$ | 3 V | $V_{CC} - 0.25$ | $V_{CC}$ | V | | | High-level output voltage | $I_{OH(max)} = -6 \text{ mA}^{(2)}$ | 3 V | $V_{CC} - 0.6$ | $V_{CC}$ | V | | ., | | $I_{OL(max)} = 1.5 \text{ mA}^{(1)}$ | 3 V | $V_{SS}$ | $V_{SS} + 0.25$ | V | | $V_{OL}$ | Low-level output voltage | $I_{OL(max)} = 6 \text{ mA}^{(2)}$ | 3 V | $V_{SS}$ | $V_{SS} + 0.6$ | V | <sup>(1)</sup> The maximum total current, I<sub>OH(max)</sub> and I<sub>OL(max)</sub>, for all outputs combined, should not exceed ±12 mA to satisfy the maximum specified voltage drop. ## 5.10 Output Frequency over recommended operating free-air temperature range (unless otherwise noted) | | PARAMETER | TEST CO | NDITIONS | MIN | TYP | MAX | UNIT | |------------------------------------------------------------------------|---------------------------------------------------|---------------------------------------------------------------------|------------------------------------------------------------------------|----------------|-----|----------------|------| | f <sub>(Px.y)</sub> | Output frequency $(1 \le x \le 2, 0 \le y \le 7)$ | $C_L = 20 \text{ F}, I_L = \pm 1.5 \text{ mA}, V_C$ | $C_L = 20 \text{ F, } I_L = \pm 1.5 \text{ mA, } V_{CC} = 3 \text{ V}$ | | | 12 | MHz | | f <sub>(ACLK)</sub> ,<br>f <sub>(MCLK)</sub> ,<br>f <sub>(SMCLK)</sub> | P1.1/TA0/MCLK,<br>P1.5/TACLK/ACLK/S28 | C <sub>L</sub> = 20 pF, V <sub>CC</sub> = 3 V | | | | 12 | MHz | | | | | $f_{ACLK} = f_{LFXT1} = f_{XT1}$ | 40% | | 60% | | | | Duty cycle of output | P1.5/TACLK/ACLK/S28,<br>$C_1 = 20 \text{ pF}, V_{CC} = 3 \text{ V}$ | $f_{ACLK} = f_{LFXT1} = f_{LF}$ | 30% | | 70% | | | t <sub>(Xdc)</sub> | frequency | o , . , . , . , . , | $f_{ACLK} = f_{LFXT1}$ | | 50% | | | | | | P1.1/TA0/MCLK, $C_L = 20 \text{ pl}$<br>$f_{MCLK} = f_{DCOCLK}$ | F, V <sub>CC</sub> = 3 V, | 50% –<br>15 ns | 50% | 50% +<br>15 ns | | <sup>(2)</sup> The maximum total current, I<sub>OH(max)</sub> and I<sub>OL(max)</sub>, for all outputs combined, should not exceed ±48 mA to satisfy the maximum specified voltage drop. ## 5.11 Typical Characteristics – Ports P1 and P2 Figure 5-2 through Figure 5-5 show the typical output currents of Ports P1 and P2. One output loaded at a time. ## 5.12 Wake-up Time From LPM3 over recommended operating free-air temperature range (unless otherwise noted) | PARAMETER | TEST CONDITIONS | | MIN MAX | UNIT | |---------------------------------|-----------------|----------------|---------|------| | | f = 1 MHz | | 6 | | | t <sub>d(LPM3)</sub> Delay time | f = 2 MHz | $V_{CC} = 3 V$ | 6 | μs | | | f = 3 MHz | | 6 | | #### 5.13 RAM over recommended operating free-air temperature range (unless otherwise noted) | PARAMETER | TEST CONDITIONS | MIN MAX | UNIT | |------------|---------------------------|---------|------| | $V_{RAMh}$ | CPU halted <sup>(1)</sup> | 1.6 | V | <sup>(1)</sup> This parameter defines the minimum supply voltage when the data in program memory RAM remain unchanged. No program execution should take place during this supply voltage condition. #### 5.14 LCD over recommended operating free-air temperature range (unless otherwise noted) | | PARAMETER | TEST CONE | DITIONS | MIN | TYP | MAX | UNIT | |---------------------------------------|----------------------|-------------------------------------|---------------------------|-----------------------------------------------|----------------------------------------------|-------------------------|------| | V <sub>(33)</sub> | | Voltage at R33 | | 2.5 | | V <sub>CC</sub> + 0.2 | V | | V <sub>(23)</sub> | Analan waltana | Voltage at R23 | N 2 V | [V | $(_{(33)} - V_{(03)}] \times 2/3 + V_{(03)}$ | | | | V <sub>(13)</sub> | Analog voltage | Voltage at R13 | V <sub>CC</sub> = 3 V | $[V_{(33)} - V_{(03)}] \times 1/3 + V_{(03)}$ | | | | | V <sub>(33)</sub> - V <sub>(03)</sub> | | Voltage at R33 to R03 2.5 | | | , , | V <sub>CC</sub> + 0.2 | | | I <sub>(R03)</sub> | | R03 = V <sub>SS</sub> | No load at all | | | ±20 | | | I <sub>(R13)</sub> | Input leakage | R13 = V <sub>CC</sub> / 3 | segment and common lines, | | | ±20 | nA | | I <sub>(R23)</sub> | | $R23 = 2 \times V_{CC} / 3$ | $V_{CC} = 3 \text{ V}$ | | | ±20 | | | V <sub>(Sxx0)</sub> | | | | V <sub>(03</sub> ) | | $V_{(03)} - 0.1$ | | | V <sub>(Sxx1)</sub> | Cogment line valtage | 2 | 1 | V <sub>(13)</sub> | | V <sub>(13)</sub> - 0.1 | V | | V <sub>(Sxx2)</sub> | Segment line voltage | $I_{(Sxx)} = -3 \mu A, V_{CC} = 3 $ | 1 | V <sub>(23)</sub> | | V <sub>(23)</sub> - 0.1 | V | | V <sub>(Sxx3)</sub> | | | | V <sub>(33</sub> ) | | $V_{(33)} + 0.1$ | | ## 5.15 USART0<sup>(1)</sup> over recommended operating free-air temperature range (unless otherwise noted) | | PARAMETER | TEST CONDITIONS | MIN | TYP | MAX | UNIT | |------------------|----------------------|--------------------------------------------|-----|-----|-----|------| | t <sub>(τ)</sub> | USART0 deglitch time | V <sub>CC</sub> = 3 V, SYNC = 0, UART mode | 150 | 280 | 500 | ns | <sup>(1)</sup> The signal applied to the USART0 receive signal/terminal (URXD0) should meet the timing requirements of t(τ) to ensure that the URXS flip-flop is set. The URXS flip-flop is set with negative pulses meeting the minimum-timing condition of t(τ). The operating conditions to set the flag must be met independently from this timing constraint. The deglitch circuitry is active only on negative transitions on the URXD0 line. ## 5.16 POR, BOR<sup>(1)</sup> over recommended operating free-air temperature range (unless otherwise noted) | P. | ARAMETER | TEST CONDITIONS | MIN | TYP | MAX | UNIT | |-------------------------|-------------------------|---------------------------------------------------------------------------------------------------------------------------|-----|---------------------------|------|------| | t <sub>d(BOR)</sub> | | | | | 2000 | μs | | V <sub>CC(start)</sub> | | dV <sub>CC</sub> /dt ≤ 3 V/s (see Figure 5-6) | | $0.7 \times V_{(B\_IT-)}$ | | V | | $V_{(B\_IT-)}$ | Brownout <sup>(2)</sup> | dV <sub>CC</sub> /dt ≤ 3 V/s (see Figure 5-6 through Figure 5-8) | | | 1.71 | V | | V <sub>hys(B_IT-)</sub> | | dV <sub>CC</sub> /dt ≤ 3 V/s (see Figure 5-6) | 70 | 130 | 180 | mV | | t <sub>(reset)</sub> | | Pulse duration needed at $\overline{\text{RST}}/\text{NMI}$ pin to accept reset internally, $V_{\text{CC}} = 3 \text{ V}$ | 2 | | | μs | - The current consumption of the brownout module is already included in the I<sub>CC</sub> current consumption data. The voltage level V<sub>(B | T-)</sub> + - $V_{hys(B_{-}|T_{-})} \le 1.8 \text{ V}$ . During power up, the CPU begins code execution following a period of $t_{d(BOR)}$ after $V_{CC} = V_{(B_{-}|T_{-})} + V_{hys(B_{-}|T_{-})}$ . The default FLL+ settings must not be changed until $V_{CC} \ge V_{CC(min)}$ , where $V_{CC(min)}$ is the minimum supply voltage for the desired operating frequency. See the MSP430x4xx Family User's Guide for more information on the brownout and SVS circuit. Figure 5-6. POR and BOR vs Supply Voltage Figure 5-7. V<sub>CC(drop)</sub> Level With a Rectangular Voltage Drop to Generate a POR/Brownout Signal Figure 5-8. V<sub>CC(drop)</sub> Level With a Triangular Voltage Drop to Generate a POR or BOR Signal ## 5.17 SVS (Supply Voltage Supervisor and Monitor)(1) over recommended operating free-air temperature range (unless otherwise noted) (also see Figure 5-10) | PARAMETER | TEST CONDITIONS | | MIN | TYP | MAX | UNIT | |-------------------------------------------------------|--------------------------------------------------------------------------------|---------------|-----------------------------------|--------------------|-----------------------------------|------| | | dV <sub>CC</sub> /dt > 30 V/ms (see Figure 5-9) | | 5 | | 150 | | | t(SVSR) td(SVSon) tsettle V(SVSstart) Vhys(SVS_IT-) | dV <sub>CC</sub> /dt ≤ 30 V/ms | | | | 2000 | μs | | t <sub>d(SVSon)</sub> | SVS on, switch from VLD = 0 to VLD $\neq$ 0, V <sub>CC</sub> = 3 | V | 20 | | 150 | μs | | t <sub>settle</sub> | $VLD \neq 0^{(2)}$ | | | | 12 | μs | | V <sub>(SVSstart)</sub> | VLD ≠ 0, V <sub>CC</sub> /dt ≤ 3 V/s (see Figure 5-9) | | | 1.55 | 1.7 | V | | t <sub>settle</sub> V(SVSstart) | | VLD = 1 | 70 | 120 | 155 | mV | | V <sub>hys(SVS_IT-)</sub> | V <sub>CC</sub> /dt ≤ 3 V/s (see Figure 5-9) | VLD = 2 to 14 | V <sub>(SVS_IT−)</sub><br>× 0.004 | | V <sub>(SVS_IT-)</sub><br>× 0.008 | | | | V <sub>CC</sub> /dt ≤ 3 V/s (see Figure 5-9), external voltage applied on P2.3 | VLD = 15 | 4.4 | | 10.4 | mV | | | | VLD = 1 | 1.8 | 1.9 | 2.05 | | | | | VLD = 2 | 1.94 | 2.1 | 2.25 | | | | | VLD = 3 | 2.05 | 2.2 | 2.37 | | | | | VLD = 4 | 2.14 | 2.3 | 2.48 | | | | | VLD = 5 | 2.24 | 2.4 | 2.6 | | | | | VLD = 6 | 2.33 | 2.5 | 2.71 | | | | V (4) 40 V/2 (222 Figure 5.0) | VLD = 7 | 2.46 | 2.65 | 2.86 | | | V | V <sub>CC</sub> /dt ≤ 3 V/s (see Figure 5-9) | VLD = 8 | 2.58 | 2.8 | 3 | V | | v (SVS_II-) | | VLD = 9 | 2.69 | 2.9 | 3.13 | V | | | | VLD = 10 | 2.83 | 3.05 | 3.29 | | | | | VLD = 11 | 2.94 | 3.2 | 3.42 | | | | | VLD = 12 | 3.11 | 3.35 | 3.61 <sup>(3)</sup> | | | | | VLD = 13 | 3.24 | 3.5 | 3.76 <sup>(3)</sup> | | | | | VLD = 14 | 3.43 | 3.7 <sup>(3)</sup> | 3.99 <sup>(3)</sup> | | | | V <sub>CC</sub> /dt ≤ 3 V/s (see Figure 5-9), external voltage applied on P2.3 | VLD = 15 | 1.1 | 1.2 | 1.3 | | | I <sub>CC(SVS)</sub> <sup>(1)</sup> | VLD ≠ 0, V <sub>CC</sub> = 2.2 V or 3 V | | | 10 | 15 | μΑ | <sup>(1)</sup> The current consumption of the SVS module is not included in the I<sub>CC</sub> current consumption data. <sup>(2)</sup> t<sub>settle</sub> is the settling time that the comparator o/p must have a stable level after VLD is switched from VLD ≠ 0 to a different VLD value between 2 and 15. The overdrive is assumed to be > 50 mV. <sup>(3)</sup> The recommended operating voltage range is limited to 3.6 V. Figure 5-9. SVS Reset (SVSR) vs Supply Voltage Figure 5-10. V<sub>CC(drop)</sub> With a Rectangular Voltage Drop and a Triangular Voltage Drop to Generate an SVS Signal ### 5.18 DCO over recommended operating free-air temperature range (unless otherwise noted) (also see Figure 5-11 through Figure 5-13) | PARAMETER | TEST CONDITIONS | V <sub>cc</sub> | MIN | TYP | MAX | UNIT | |-------------------------|--------------------------------------------------------------------------------------------------------------------|-----------------|------|------|------|------| | f <sub>(DCOCLK)</sub> | N <sub>(DCO)</sub> = 01Eh, FN_8 = FN_4 = FN_3 = FN_2 = 0, D = 2,<br>DCOPLUS = 0, f <sub>Crystal</sub> = 32.768 kHz | 3 V | | 1 | | MHz | | f <sub>(DCO = 2)</sub> | FN_8 = FN_4 = FN_3 = FN_2 = 0, DCOPLUS = 1 | 3 V | 0.3 | 0.7 | 1.3 | MHz | | f <sub>(DCO = 27)</sub> | FN_8 = FN_4 = FN_3 = FN_2 = 0, DCOPLUS = 1 | 3 V | 2.7 | 6.1 | 11.3 | MHz | | f <sub>(DCO = 2)</sub> | FN_8 = FN_4 = FN_3 = FN_2 = 1, DCOPLUS = 1 | 3 V | 0.8 | 1.5 | 2.5 | MHz | | f <sub>(DCO = 27)</sub> | FN_8 = FN_4 = FN_3 = FN_2 = 1, DCOPLUS = 1 | 3 V | 6.5 | 12.1 | 20 | MHz | | f <sub>(DCO = 2)</sub> | FN_8 = FN_4 = 0, FN_3 = 1, FN_2 = x, DCOPLUS = 1 | 3 V | 1.3 | 2.2 | 3.5 | MHz | | f <sub>(DCO = 27)</sub> | FN_8 = FN_4 = 0, FN_3 = 1, FN_2 = x, DCOPLUS = 1 | 3 V | 10.3 | 17.9 | 28.5 | MHz | | f <sub>(DCO = 2)</sub> | FN_8 = 0, FN_4 = 1, FN_3 = FN_2 = x, DCOPLUS = 1 | 3 V | 2.1 | 3.4 | 5.2 | MHz | | f <sub>(DCO = 27)</sub> | FN_8 = 0, FN_4 = 1, FN_3 = FN_2 = x, DCOPLUS = 1 | 3 V | 16 | 26.6 | 41 | MHz | | f <sub>(DCO = 2)</sub> | FN_8 = 1, FN_4 = 1 = FN_3 = FN_2 = x, DCOPLUS = 1 | 3 V | 4.2 | 6.3 | 9.2 | MHz | | f <sub>(DCO = 27)</sub> | FN_8 = 1, FN_4 = 1 = FN_3 = FN_2 = x, DCOPLUS = 1 | 3 V | 30 | 46 | 70 | MHz | | c | Step size (ratio) between adjacent DCO taps: | 1 < TAP ≤ 20 | 1.06 | | 1.11 | | | S <sub>n</sub> | $S_n = f_{DCO(Tap\ n+1)}/f_{DCO(Tap\ n)}$ (see Figure 5-12 for taps 21 to 27) | TAP = 27 | 1.07 | | 1.17 | | | D <sub>t</sub> | Temperature drift, N <sub>(DCO)</sub> = 01Eh, FN_8 = FN_4 = FN_3 = FN_2 = 0, D = 2, DCOPLUS = 0 | 3 V | -0.2 | -0.3 | -0.4 | %/°C | | D <sub>V</sub> | Drift with $V_{CC}$ variation, $N_{(DCO)} = 01Eh$ , $FN\_8 = FN\_4 = FN\_3 = FN\_2 = 0$ , $D = 2$ , $DCOPLUS = 0$ | | 0 | 5 | 15 | %/V | Figure 5-11. DCO Frequency vs Supply Voltage $V_{\text{CC}}$ and vs Ambient Temperature Figure 5-12. DCO Tap Step Size Figure 5-13. Five Overlapping DCO Ranges Controlled by FN\_x Bits ## 5.19 Crystal Oscillator, LFXT1 Oscillator (1) (2) over recommended operating free-air temperature range (unless otherwise noted) | | PARAMETER | TEST CONDITIONS | V <sub>cc</sub> | MIN TYP MAX | UNIT | | | |-------------------|------------------------------------|-----------------|-----------------|------------------------------|------|--|--| | | | OSCCAPx = 0h | | 0 | | | | | C | Integrated input capacitance (3) | OSCCAPx = 1h | 3 V | 10 | pF | | | | C <sub>XIN</sub> | megrated input capacitance (**) | OSCCAPx = 2h | 3 V | 14 | þΓ | | | | | | OSCCAPx = 3h | | 18 | | | | | | | OSCCAPx = 0h | | 0 | | | | | 0 | Integrated output capacitance (3) | OSCCAPx = 1h | 3 V | 10 | ~F | | | | C <sub>XOUT</sub> | integrated output capacitance* | OSCCAPx = 2h | 3 V | 14 | pF | | | | | | OSCCAPx = 3h | | 18 | | | | | $V_{IL}$ | Input levels at XIN <sup>(4)</sup> | | 2.2 V, | $V_{SS}$ 0.2 × $V_{CC}$ | V | | | | $V_{IH}$ | input levels at Alin V | | 3 V | $0.8 \times V_{CC}$ $V_{CC}$ | V | | | <sup>(1)</sup> The parasitic capacitance from the package and board may be estimated to be 2 pF. The effective load capacitor for the crystal is $(C_{XIN} \times C_{XOUT}) / (C_{XIN} + C_{XOUT})$ . This is independent of XTS\_FLL. - (2) To improve EMI on the low-power LFXT1 oscillator, particularly in the LF mode (32 kHz), the following guidelines should be observed. - · Keep the trace between the device and the crystal as short as possible. - Design a good ground plane around the oscillator pins. - Prevent crosstalk from other clock or data lines into oscillator pins XIN and XOUT. - Avoid running PCB traces underneath or adjacent to the XIN and XOUT pins. - Use assembly materials and processes that avoid any parasitic load on the oscillator XIN and XOUT pins. - · If conformal coating is used, ensure that it does not induce capacitive or resistive leakage between the oscillator pins. - Do not route the XOUT line to the JTAG header to support the serial programming adapter as shown in other documentation. This signal is no longer required for the serial programming adapter. - (3) TI recommends external capacitance for precision real-time clock applications; OSCCAPx = 0h. - (4) Applies only when using an external logic-level clock source. XTS\_FLL must be set. Not applicable when using a crystal or resonator. ## 5.20 ESP430CE1, SD16 and ESP430 Power Supply and Operating Conditions over recommended operating free-air temperature range (unless otherwise noted) | PA | RAMETER | | TEST CONDITIONS | V <sub>CC</sub> | MIN | TYP | MAX | UNIT | |------------------------------------------------------------|----------------------------------------------|--------------------------------------------------------|----------------------------------------|-----------------|-----|------|------|------| | AV <sub>CC</sub> | Analog supply voltage | AV <sub>CC</sub> = DV <sub>CC</sub> , AV <sub>SS</sub> | = DV <sub>SS</sub> = 0 V | | 2.7 | | 3.6 | V | | | | SD16LP = 0, | GAIN(V): 1, GAIN(I1): 1, I2: off | | | 2.0 | 2.6 | | | | | $f_{MCLK} = 4 \text{ MHz},$ | GAIN(V): 1, GAIN(I1): 32, I2: off | | | 2.4 | 3.3 | 1 | | | Total digital and analog supply | $f_{SD16} = f_{MCLK} / 4$ ,<br>SD16REFON = 1, | GAIN(V): 1, GAIN(I1): 1, GAIN(I2): 1 | | | 2.7 | 3.6 | | | l <sub>ESP430CE1</sub> current when ESP430 and SD16 active | | SD16VMIDON = 0 | GAIN(V): 1, GAIN(I1): 32, GAIN(I2): 32 | 3 V | | 3.4 | 4.9 | mA | | | SD16LP = 1, | GAIN(V): 1, GAIN(I1): 1, I2: off | J S V | | 1.5 | 2.1 | IIIA | | | | (I <sub>AVCC</sub> + I <sub>DVCC</sub> ) | $f_{MCLK} = 2 MHz$ , | GAIN(V): 1, GAIN(I1): 32, I2: off | | | 1.6 | 2.1 | - | | | | OD TOTAL OIL IT | GAIN(V): 1, GAIN(I1): 1, GAIN(I2): 1 | - | | 2.1 | 2.8 | | | | | | GAIN(V): 1, GAIN(I1): 32, GAIN(I2): 32 | | | 2.2 | 3.0 | | | | Analog supply current: 1 active SD16 channel | rent: 1 active f <sub>SD16</sub> = 1 MHz, | GAIN: 1, 2 | | | 650 | 950 | 1 | | | | | GAIN: 4, 8, 16 | | | 730 | 1100 | | | I <sub>SD16</sub> | including internal | SD16OSR = 256 | GAIN: 32 | 3 V | | 1050 | 1550 | μΑ | | 02.10 | reference | SD16LP = 1, | GAIN: 1 | | | 620 | 930 | · | | | (ESP430<br>disabled) | f <sub>SD16</sub> = 0.5 MHz,<br>SD16OSR = 256 | GAIN: 32 | | | 700 | 1060 | | | f <sub>MAINS</sub> | Mains frequency range | | | | 33 | | 80 | Hz | | _ | Analog front-end | SD16LP = 0 (low-pov | ver mode disabled) | | | 1 | | | | f <sub>SD16</sub> | input clock<br>frequency | SD16LP = 1 (low-power mode enabled) | | | | 0.5 | | MHz | ## 5.21 ESP430CE1, SD16 Input Range<sup>(1)</sup> over operating free-air temperature range (unless otherwise noted) | | PARAMETER | TEST CONDITIONS | V <sub>CC</sub> | MIN | TYP | MAX | UNIT | |-----------------|--------------------------------------|-------------------------------------------|-----------------|--------------------|------|------------------|------| | | | SD16GAINx = 1, SD16REFON = 1 | | | ±500 | | | | | | SD16GAINx = 2, SD16REFON = 1 | | | ±250 | | | | ., | Differential input voltage range for | SD16GAINx = 4, SD16REFON = 1 | | | ±125 | | \/ | | $V_{ID}$ | specified performance <sup>(2)</sup> | SD16GAINx = 8, SD16REFON = 1 | | ±62 | | | mV | | | | SD16GAINx = 16, SD16REFON = 1 | | | ±31 | | | | | | SD16GAINx = 32, SD16REFON = 1 | | ±15 | | | | | 7 | Input impedance | f <sub>SD16</sub> = 1 MHz, SD16GAINx = 1 | 2.1/ | 200 | | | l.O | | Z <sub>I</sub> | (one input pin to AV <sub>SS</sub> ) | f <sub>SD16</sub> = 1 MHz, SD16GAINx = 32 | 3 V | | 75 | | kΩ | | 7 | Differential input impedance | f <sub>SD16</sub> = 1 MHz, SD16GAINx = 1 | 3 V | 300 | 400 | | kΩ | | $Z_{ID}$ | (IN+ to IN-) | f <sub>SD16</sub> = 1 MHz, SD16GAINx = 32 | 3 V | 100 | 150 | | K12 | | VI | Absolute input voltage range | | | AV <sub>SS</sub> – | | $AV_{CC}$ | V | | V <sub>IC</sub> | Common-mode input voltage range | | | AV <sub>SS</sub> – | | AV <sub>CC</sub> | V | <sup>(1)</sup> All parameters pertain to each SD16 channel. (2) The analog input range depends on the reference voltage applied to V<sub>REF</sub>. If V<sub>REF</sub> is sourced externally, the full-scale range is defined by V<sub>FSR+</sub> = +(V<sub>REF</sub> / 2) / GAIN and V<sub>FSR-</sub> = -(V<sub>REF</sub> / 2) / GAIN. The analog input range should not exceed 80% of V<sub>FSR+</sub> or V<sub>FSR-</sub>. ## 5.22 ESP430CE1, SD16 Performance f<sub>SD16</sub> = 1 MHz, SD16OSRx = 256, SD16REFON = 1, over operating free-air temperature range (unless otherwise noted) | P/ | ARAMETER | TEST CONDITIONS | | V <sub>cc</sub> | MIN | TYP | MAX | UNIT | |----------------------|---------------------------------|----------------------------------------------------------------------------------------|-------------------------|-----------------|-------|-------|-------|--------| | | | SD16GAINx = 1, signal amplitude = 500 mV | | | 83.5 | 85 | | | | | | SD16GAINx = 2, signal amplitude = 250 mV | | | 81.5 | 84 | | | | CINIAD | Signal-to-noise + | SD16GAINx = 4, signal amplitude = 125 mV | f <sub>IN</sub> = 50 Hz | 3 V | 76 | 79.5 | | ٦D | | SINAD | distortion ratio | SD16GAINx = 8, signal amplitude = 62 mV | or 100 Hz | 3 V | 73 | 76.5 | | dB | | | | SD16GAINx = 16, signal amplitude = 31 mV | | | 69 | 73 | | | | | | SD16GAINx = 32, signal amplitude = 15 mV | | | 62 | 69 | | | | | | SD16GAINx = 1 | | | 0.97 | 1.00 | 1.02 | | | | | SD16GAINx = 2 | | | 1.90 | 1.96 | 2.02 | | | <u></u> | Naminal sain | SD16GAINx = 4 | | 3 V | 3.76 | 3.86 | 3.96 | | | G | Nominal gain SD16G | SD16GAINx = 8 | | 3 V | 7.36 | 7.62 | 7.84 | | | | | SD16GAINx = 16 | | | 14.56 | 15.04 | 15.52 | | | | | SD16GAINx = 32 | | | 27.20 | 28.35 | 29.76 | | | _ | Officet orror | SD16GAINx = 1 | | 3 V | | | ±0.2 | %FSR | | E <sub>OS</sub> | Offset error | SD16GAINx = 32 | | 3 V | | | ±1.5 | %FSK | | | Offset error | SD16GAINx = 1 | | | | ±4 | ±20 | ppm | | dE <sub>OS</sub> /dT | temperature coefficient | SD16GAINx = 32 | | 3 V | | ±20 | ±100 | FSR/°C | | CMRR | Common-mode | SD16GAINx = 1, Common-mode input signal: $V_{ID}$ = 500 mV, $f_{IN}$ = 50 Hz or 100 Hz | | 3 V | | >90 | | dB | | CIVIRR | rejection ratio | | | 3 V | | >75 | | uБ | | AC PSRR | AC power-supply rejection ratio | SD16GAINx = 1, V <sub>CC</sub> = 3 V ±100 mV, f <sub>VCC</sub> = 50 H | lz | 3 V | | >80 | | dB | | XT | Crosstalk | | | 3 V | | <-100 | | dB | ## 5.23 ESP430CE1, SD16 Temperature Sensor<sup>(1)</sup> over operating free-air temperature range (unless otherwise noted) | | PARAMETER | TEST CONDITIONS | V <sub>CC</sub> | MIN | TYP | MAX | UNIT | |----------------------------|--------------------------------|-----------------------------------------------------|-----------------|------|------|------|------| | TC <sub>Sensor</sub> | Sensor temperature coefficient | | | 1.18 | 1.32 | 1.46 | mV/K | | V <sub>Offset,sensor</sub> | Sensor offset voltage | | | -100 | | 100 | mV | | | | Temperature sensor voltage at T <sub>A</sub> = 85°C | | 435 | 475 | 515 | | | V <sub>Sensor</sub> | Sensor output voltage (2) | Temperature sensor voltage at T <sub>A</sub> = 25°C | 3 V | 355 | 395 | 435 | mV | | | | Temperature sensor voltage at T <sub>A</sub> = 0°C | | 320 | 360 | 400 | | The following formula can be used to calculate the temperature sensor output voltage: $V_{Sensor,typ} = TC_{Sensor} (273 + T [^{\circ}C]) + V_{Offset,sensor} [mV]$ Results based on characterization or production test, no $TC_{Sensor}$ or $V_{Offset,sensor}$ . ## 5.24 ESP430CE1, SD16 Built-in Voltage Reference over operating free-air temperature range (unless otherwise noted) | | PARAMETER | TEST CONDITIONS | V <sub>CC</sub> | MIN | TYP | MAX | UNIT | |-------------------|-----------------------------------------------------------|-------------------------------------------------------------------------------|-----------------|------|------|------|-------| | $V_{REF}$ | Internal reference voltage | SD16REFON = 1, SD16VMIDON = 0 | 3 V | 1.14 | 1.20 | 1.26 | V | | I <sub>REF</sub> | Reference supply current | SD16REFON = 1, SD16VMIDON = 0 | 3 V | | 175 | 260 | μΑ | | TC | Temperature coefficient | SD16REFON = 1, SD16VMIDON = 0 <sup>(1)</sup> | 3 V | | 20 | 50 | ppm/K | | C <sub>REF</sub> | V <sub>REF</sub> load capacitance | SD16REFON = 1 SD16VMIDON = 0 <sup>(2)</sup> | | | 100 | | nF | | I <sub>LOAD</sub> | V <sub>REF(I)</sub> maximum load current | SD16REFON = 0, SD16VMIDON = 0 | 3 V | | | ±200 | nA | | t <sub>ON</sub> | Turnon time | SD16REFON = $0 \rightarrow 1$ , SD16VMIDON = $0$ , $C_{REF} = 100 \text{ nF}$ | 3 V | | 5 | | ms | | DC PSR | DC power supply rejection, $\Delta V_{REF}/\Delta V_{CC}$ | SD16REFON = 1, SD16VMIDON = 0,<br>V <sub>CC</sub> = 2.5 V to 3.6 V | | | 200 | | μV/V | <sup>(1)</sup> Calculated using the box method: (MAX(-40°C to 85°C) - MIN(-40°C to 85°C)) / MIN(-40°C to 85°C) / (85°C - (-40°C)). ## 5.25 ESP430CE1, SD16 Reference Output Buffer over operating free-air temperature range (unless otherwise noted) | | PARAMETER | TEST CONDITIONS | V <sub>CC</sub> | MIN | TYP | MAX | UNIT | |-----------------------|----------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------|-----------------|-----|-----|-----|------| | $V_{REF,BUF}$ | Reference buffer output voltage | SD16REFON = 1, SD16VMIDON = 1 | 3 V | | 1.2 | | V | | I <sub>REF,BUF</sub> | Reference supply and reference output buffer quiescent current | SD16REFON = 1, SD16VMIDON = 1 | 3 V | | 385 | 600 | Α | | C <sub>REF(O)</sub> | Required load capacitance on V <sub>REF</sub> | SD16REFON = 1, SD16VMIDON = 1 | | 470 | | | nF | | I <sub>LOAD,Max</sub> | Maximum load current on V <sub>REF</sub> | SD16REFON = 1, SD16VMIDON = 1 | 3 V | | | ±1 | mA | | | Maximum voltage variation versus load current | I <sub>LOAD</sub> = 0 to 1 mA | 3 V | -15 | | +15 | mV | | t <sub>ON</sub> | Turnon time | $ \begin{array}{l} \text{SD16REFON} = 0 \rightarrow 1, \text{SD16VMIDON} = 0, \\ \text{C}_{\text{REF}} = 100 \text{nF} \end{array} $ | 3 V | | 100 | | μs | ## 5.26 ESP430CE1, SD16 External Reference Input over operating free-air temperature range (unless otherwise noted) | | PARAMETER | TEST CONDITIONS | V <sub>CC</sub> | MIN | TYP | MAX | UNIT | |---------------------|---------------|-----------------|-----------------|-----|------|-----|------| | $V_{REF(I)}$ | Input voltage | SD16REFON = 0 | 3 V | 1.0 | 1.25 | 1.5 | V | | I <sub>REF(I)</sub> | Input current | SD16REFON = 0 | 3 V | | | 50 | nA | <sup>(2)</sup> There is no capacitance required on V<sub>REF</sub>. However, TI recommends a capacitance of at least 100 nF to reduce any reference voltage noise. ## 5.27 ESP430CE1, Active Energy Measurement Test Conditions and Accuracy<sup>(1)</sup> $T_A = 25$ °C, input conditions (unless otherwise noted): $I_B = 6$ A, $I_{MAX} = n \times I_B = 60$ A, n = 10, $V_N = 230$ V, $f_{MAINS} = 50$ Hz | PARAMETER | TEST CONDITIONS | | V <sub>cc</sub> | TYP | UNIT | |---------------------------------|-------------------------------------------------------------------|-------------------------------------|-----------------|--------|------| | | $I = 0.05 \times I_B$ , $V = V_N$ , PF = 1.0 | | | ±0.17% | | | | $I = 0.1 \times I_B$ to $I_{MAX}$ , $V = V_N$ , PF = 1.0 | | | ±0.18% | | | | $I = 0.1 \times I_B$ , $V = V_N$ , PF = 0.5 lagging | V1 SD16GAIN $x = 1$ , | | ±0.19% | | | Maximum error <sup>(2)(3)</sup> | $I = 0.2 \times I_B$ to $I_{MAX}$ , $V = V_N$ , PF = 0.5 lagging | I1 SD16GΔINv – 1 | ±0.27% | | | | | $I = 0.1 \times I_B$ , $V = V_N$ , PF = 0.8 leading | $R_1 = 0 \Omega, R_B = 12.4 \Omega$ | | ±0.15% | | | | $I = 0.2 \times I_B$ to $I_{MAX}$ , $V = V_N$ , PF = 0.8 leading | | | ±0.24% | | | | $I = 0.2 \times I_B$ to $I_{MAX}$ , $V = V_N$ , PF = 0.25 lagging | | | ±0.38% | | - f<sub>ACLK</sub> = 32768 Hz (watch crystal) - f<sub>MCLK</sub> = 4.194 MHz (FLL+) - $f_{SD16} = f_{MCLK} / 4 = 1.049 \text{ MHz}$ - Single-point calibration at I = 10 A and PF = 0.5 lagging - Measurements according to IEC1036 - (2) Measurements performed using complete hardware solution. Error shown contain temperature dependencies of all components including the MSP430FE42x, crystal, and discrete components. - (3) I1 SD16GAIN x = 1 or 4: CT part number = T60404-E4624-X101 (Vacuumschmelze) - I1 SD16GAINx = 8: shunt part number = A-H2-R005-F1-K2-0.1 (Isabellenhütte Heusler GmbH KG) - I1 SD16GAINx = 32: shunt part number = BVO-M-R0002-5.0 (Isabellenhütte Heusler GmbH KG) ## 5.28 ESP430CE1, Active Energy Measurement Test Conditions and Accuracy<sup>(1)</sup> $T_A = 25$ °C, input conditions (unless otherwise noted): $I_B = 10$ A, $I_{MAX} = n \times I_B = 60$ A, n = 6, $V_N = 230$ V, $f_{MAINS} = 50$ Hz | PARAMETER | TEST CONDITIONS | | V <sub>cc</sub> | TYP | UNIT | |---------------------------------|-------------------------------------------------------------------|------------------------------------------|-----------------|--------|------| | | $I = 0.05 \times I_B$ , $V = V_N$ , PF = 1.0 | | | ±0.11% | | | | $I = 0.1 \times I_B$ to $I_{MAX}$ , $V = V_N$ , PF = 1.0 | | | ±0.18% | | | | $I = 0.1 \times I_B$ , $V = V_N$ , PF = 0.5 lagging | V1 SD16GAINx = 1, | | ±0.45% | | | Maximum error <sup>(2)(3)</sup> | $I = 0.2 \times I_B$ to $I_{MAX}$ , $V = V_N$ , PF = 0.5 lagging | I1 SD16GAINx = 32,<br>See Figure 5-15, | 3 V | ±0.33% | | | | $I = 0.1 \times I_B$ , $V = V_N$ , PF = 0.8 leading | $R_{\text{shunt}} = 0.2 \text{ m}\Omega$ | | ±0.10% | | | | $I = 0.2 \times I_B$ to $I_{MAX}$ , $V = V_N$ , PF = 0.8 leading | | | ±0.18% | | | | $I = 0.2 \times I_B$ to $I_{MAX}$ , $V = V_N$ , PF = 0.25 lagging | | | ±0.51% | | - f<sub>ACLK</sub> = 32768 Hz (watch crystal) - f<sub>MCLK</sub> = 4.194 MHz (FLL+) f<sub>SD16</sub> = f<sub>MCLK</sub> / 4 = 1.049 MHz - Single-point calibration at I = 10 A and PF = 0.5 lagging - Measurements according to IEC1036 - (2) Measurements performed using complete hardware solution. Error shown contain temperature dependencies of all components including the MSP430FE42x, crystal, and discrete components. - I1 SD16GAIN x = 1 or 4: CT part number = T60404-E4624-X101 ( Vacuumschmelze) - I1 SD16GAINx = 8: shunt part number = A-H2-R005-F1-K2-0.1 (Isabellenhütte Heusler GmbH KG) - I1 SD16GAINx = 32: shunt part number = BVO-M-R0002-5.0 (Isabellenhütte Heusler GmbH KG) Figure 5-14. Energy Measurement Test Circuitry (SD16GAINx = 1 or 4) Figure 5-15. Energy Measurement Test Circuitry (SD16GAINx = 8 or 32) ## 5.29 ESP430CE1 Typical Characteristics (I1 SD16GAINx = 1) Results corrected for typical phase error of CT used (-40°C to 25°C: -0.7°; 25°C to 85°C: +0.5°). See Figure 5-14 for test circuitry: CT part number = T60404-E4624-X101 (Vacuumschmelze), $R_1$ = 0 $\Omega$ , $R_B$ = 12.4 $\Omega$ ## 5.30 ESP430CE1 Typical Characteristics (I1 SD16GAINx = 4) Results corrected for typical phase error of CT used (-40°C to 25°C: -0.7°; 25°C to 85°C: +0.5°). See Figure 5-14 for test circuitry: CT part number = T60404-E4624-X101 (Vacuumschmelze), $R_1$ = 9.36 $\Omega$ , $R_B$ = 3.16 $\Omega$ ## 5.31 ESP430CE1 Typical Characteristics (I1 SD16GAINx = 8) See Figure 5-15 for test circuitry: shunt part number = A-H2-R005-F1-K2-0.1 (Isabellenhütte Heusler GmbH KG) ## 5.32 ESP430CE1 Typical Characteristics (I1 SD16GAINx = 32) See Figure 5-15 for test circuitry: shunt part number = BVO-M-R0002-5.0 (Isabellenhütte Heusler GmbH KG) ## 5.33 Flash Memory over recommended operating free-air temperature range (unless otherwise noted) | | PARAMETER | TEST<br>CONDITIONS | V <sub>cc</sub> | MIN | TYP | MAX | UNIT | |--------------------------------|-----------------------------------------------------|-----------------------|-----------------|-----------------|-----------------|-----|------------------| | V <sub>CC(PGM/</sub><br>ERASE) | Program and erase supply voltage | | | 2.7 | | 3.6 | V | | $f_{FTG}$ | Flash timing generator frequency | | | 257 | | 476 | kHz | | I <sub>PGM</sub> | Supply current from DV <sub>CC</sub> during program | | 2.7 V, 3.6 V | | 3 | 5 | mA | | I <sub>ERASE</sub> | Supply current from DV <sub>CC</sub> during erase | | 2.7 V, 3.6 V | | 3 | 7 | mA | | t <sub>CPT</sub> | Cumulative program time | See (1) | 2.7 V, 3.6 V | | | 10 | ms | | t <sub>CMErase</sub> | Cumulative mass erase time | See (2) | 2.7 V, 3.6 V | 200 | | | ms | | | Program and erase endurance | | | 10 <sup>4</sup> | 10 <sup>5</sup> | | cycles | | t <sub>Retention</sub> | Data retention duration | T <sub>J</sub> = 25°C | | 100 | | | years | | t <sub>Word</sub> | Word or byte program time | | | | 35 | | | | t <sub>Block, 0</sub> | Block program time for first byte or word | | | | 30 | | | | t <sub>Block, 1-63</sub> | Block program time for each additional byte or word | 0 (3) | | | 21 | | | | t <sub>Block, End</sub> | Block program end-sequence wait time | See (3) | | | 6 | | t <sub>FTG</sub> | | t <sub>Mass Erase</sub> | Mass erase time | | | | 5297 | | | | t <sub>Seg Erase</sub> | Segment erase time | | | | 4819 | | | <sup>(1)</sup> The cumulative program time must not be exceeded when writing to a 64-byte flash block. This parameter applies to all programming methods: individual word or byte write mode and block write mode. #### 5.34 JTAG Interface over recommended operating free-air temperature range (unless otherwise noted) | | PARAMETER | TEST CONDITIONS | V <sub>CC</sub> | MIN | TYP | MAX | UNIT | |-----------------------|--------------------------------------------------|--------------------|-----------------|-----|-----|-----|-------| | | TCV input fraguency | See <sup>(1)</sup> | 2.2 V | 0 | | 5 | MHz | | f <sub>TCK</sub> | TCK input frequency | See 🗥 | 3V | 0 | | 10 | IVI□Z | | R <sub>Internal</sub> | Internal pullup resistance on TMS, TCK, TDI/TCLK | See (2) | 2.2 V, 3 V | 25 | 60 | 90 | kΩ | <sup>1)</sup> f<sub>TCK</sub> may be restricted to meet the timing requirements of the module selected. ## 5.35 JTAG Fuse<sup>(1)</sup> over recommended operating free-air temperature range (unless otherwise noted) | | PARAMETER | TEST CONDITIONS | MIN | MAX | UNIT | |---------------------|-----------------------------------------------|-----------------------|-----|-----|------| | V <sub>CC(FB)</sub> | Supply voltage during fuse-blow condition | T <sub>A</sub> = 25°C | 2.5 | | V | | $V_{FB}$ | Voltage level on TDI/TCLK for fuse-blow | | 6 | 7 | V | | $I_{FB}$ | Supply current into TDI/TCLK during fuse blow | | | 100 | mA | | t <sub>FB</sub> | Time to blow fuse | | | 1 | ms | (1) After the fuse is blown, no further access to the MSP430 JTAG/Test and emulation features is possible. The JTAG block is switched to bypass mode. <sup>(2)</sup> The mass erase duration generated by the flash timing generator is at least 11.1 ms (= 5297 x (1 / f<sub>FTG</sub>,max) = 5297 x (1 / 476 kHz)). To achieve the required cumulative mass erase time, the mass erase operation of the flash controller can be repeated until this time is met (a worst case minimum of 19 cycles is required). <sup>(3)</sup> These values are hardwired into the state machine of the flash controller ( $t_{FTG} = 1 / f_{FTG}$ ). <sup>(2)</sup> TMS, TDI/TCLK, and TCK pullup resistors are implemented in all versions. ## 6 Detailed Description #### 6.1 CPU The MSP430 CPU has a 16-bit RISC architecture that is highly transparent to the application. All operations, other than program-flow instructions, are performed as register operations in conjunction with seven addressing modes for source operand and four addressing modes for destination operand. The CPU is integrated with 16 registers that provide reduced instruction execution time. The register-to-register operation execution time is one cycle of the CPU clock. Four of the registers, R0 to R3, are dedicated as program counter, stack pointer, status register, and constant generator, respectively. The remaining registers are general-purpose registers (see Figure 6-1). Peripherals are connected to the CPU using data, address, and control buses. Peripherals can be manged with all instructions. Figure 6-1. CPU Registers ### 6.2 Instruction Set The instruction set consists of the original 51 instructions with three formats and seven address modes. Each instruction can operate on word and byte data. Table 6-1 lists examples of the three types of instruction formats; Table 6-2 lists the address modes. **Table 6-1. Instruction Word Formats** | INSTRUCTION FORMAT | | EXAMPLE | OPERATION | |---------------------------------------------|-----|---------|-----------------------| | Dual operands, source and destination | ADD | R4,R5 | R4 + R5 → R5 | | Single operand, destination only | | R8 | PC→(TOS), R8 →PC | | Relative jump, unconditional or conditional | | | Jump-on-equal bit = 0 | **Table 6-2. Address Mode Descriptions** | ADDRESS MODE | S <sup>(1)</sup> | D <sup>(1)</sup> SYNTAX EXAMPLE | | EXAMPLE | OPERATION | |------------------------|------------------|---------------------------------|--------------------|-------------------------|--------------------------------| | Register | egister • • | | MOV Rs, Rd | MOV Rs, Rd MOV R10, R11 | | | Indexed | Indexed • • | | MOV X(Rn), Y(Rm) | MOV 2(R5), 6(R6) | M(2+R5)→ M(6+R6) | | Symbolic (PC relative) | • | • | MOV EDE, TONI | | $M(EDE) \rightarrow M(TONI)$ | | Absolute | • | • | MOV & MEM, & TCDAT | | $M(MEM) \rightarrow M(TCDAT)$ | | Indirect • | | | MOV @Rn, Y(Rm) | MOV @R10, Tab(R6) | $M(R10) \rightarrow M(Tab+R6)$ | | Indirect autoincrement | • | | MOV @Rn+, Rm | MOV @R10+, R11 | M(R10) → R11<br>R10 + 2→ R10 | | Immediate | • | | MOV #X, TONI | MOV #45, TONI | #45 → M(TONI) | <sup>(1)</sup> S = source, D = destination ## 6.3 Operating Modes The MSP430FE42x has one active mode and five software-selectable low-power modes of operation. An interrupt event can wake up the device from any of the five low-power modes, service the request, and restore back to the low-power mode on return from the interrupt program. Software can configure the following operating modes: - Active mode (AM) - All clocks are active. - Low-power mode 0 (LPM0) - CPU is disabled. - ACLK and SMCLK remain active, MCLK available to modules. - FLL+ loop control remains active. - Low-power mode 1 (LPM1) - CPU is disabled. - ACLK and SMCLK remain active, MCLK available to modules. - FLL+ loop control is disabled. - Low-power mode 2 (LPM2) - CPU is disabled. - MCLK, FLL+ loop control, and DCOCLK are disabled. - DC generator of the DCO remains enabled. - ACLK remains active. - Low-power mode 3 (LPM3) - CPU is disabled. - MCLK, FLL+ loop control, and DCOCLK are disabled. - DC generator of the DCO is disabled. - ACLK remains active. - Low-power mode 4 (LPM4) - CPU is disabled. - ACLK is disabled. - MCLK, FLL+ loop control, and DCOCLK are disabled. - DC generator of the DCO is disabled. - Crystal oscillator is stopped. ## 6.4 Interrupt Vector Addresses The interrupt vectors and the power-up starting address are in the address range 0FFFFh to 0FFE0h. The vector contains the 16-bit address of the appropriate interrupt-handler instruction sequence. Table 6-3 lists the interrupt sources, flags, and vectors. Table 6-3. Interrupt Sources, Flags, and Vectors | INTERRUPT SOURCE | INTERRUPT FLAG | SYSTEM INTERRUPT | WORD<br>ADDRESS | PRIORITY | |------------------------------------------------------------------------------|-------------------------------------------------------------------------|----------------------------------------------------------------|-----------------|-------------| | Power up External reset Watchdog Flash memory PC out of range <sup>(1)</sup> | WDTIFG<br>KEYV <sup>(2)</sup> | Reset | 0FFFEh | 15, highest | | NMI oscillator fault<br>Flash memory access violation | NMIIFG <sup>(2)</sup><br>OFIFG <sup>(2)</sup><br>ACCVIFG <sup>(2)</sup> | (Non)maskable <sup>(3)</sup><br>(Non)maskable<br>(Non)maskable | 0FFFCh | 14 | | ESP430 | MBCTL_OUTxIFG,<br>MBCTL_INxIFG <sup>(2)(4)</sup> | Maskable | 0FFFAh | 13 | | SD16 | SD16CCTLx SD16OVIFG,<br>SD16CCTLx SD16IFG <sup>(2)(4)</sup> | Maskable | 0FFF8h | 12 | | | | | 0FFF6h | 11 | | Watchdog timer | WDTIFG | Maskable | 0FFF4h | 10 | | USART0 receive | URXIFG0 | Maskable | 0FFF2h | 9 | | USART0 transmit | UTXIFG0 | Maskable | 0FFF0h | 8 | | | | | 0FFEEh | 7 | | Timer_A3 | TACCR0 CCIFG <sup>(4)</sup> | Maskable | 0FFECh | 6 | | Timer_A3 | TACCR1 and TACCR2<br>CCIFGs, and TACTL TAIFG (2) (4) | Maskable | 0FFEAh | 5 | | I/O port P1 (8 flags) | P1IFG.0 to P1IFG.7 <sup>(2)(4)</sup> | Maskable | 0FFE8h | 4 | | | | | 0FFE6h | 3 | | | | | 0FFE4h | 2 | | I/O port P2 (8 flags) | P2IFG.0 to P2IFG.7 <sup>(2)(4)</sup> | Maskable | 0FFE2h | 1 | | Basic Timer1 | BTIFG | Maskable | 0FFE0h | 0, lowest | <sup>(1)</sup> A reset is generated if the CPU tries to fetch instructions from within the module register memory address range (0h-01FFh) or from within unused address ranges (0600h-0BFFh). <sup>(2)</sup> Multiple source flags <sup>(3) (</sup>Non)maskable: the individual interrupt enable bit can disable an interrupt event, but the general interrupt enable cannot. <sup>(4)</sup> Interrupt flags are in the module. ### 6.5 Special Function Registers Most interrupt and module-enable bits are collected in the lowest address space. Special-function register bits not allocated to a functional purpose are not physically present in the device. This arrangement provides simple software access. #### Legend rw Bit can be read and written. rw-0, rw-1 Bit can be read and written. It is reset or set by PUC. rw-(0), rw-(1) Bit can be read and written. It is reset or set by POR. SFR bit is not present in device. Figure 6-2 shows the Interrupt Enable Register 1, and Table 6-4 describes the bit fields. #### Figure 6-2. Interrupt Enable Register 1 (Address = 00h) | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |--------|--------|--------|-------|---|---|------|-------| | UTXIE0 | URXIE0 | ACCVIE | NMIIE | | | OFIE | WDTIE | | rw-0 | rw-0 | rw-0 | rw-0 | | | rw-0 | rw-0 | #### Table 6-4. Interrupt Enable Register 1 Description | BIT | FIELD | TYPE | RESET | DESCRIPTION | |-----|--------|------|-------|----------------------------------------------------------------------------------------------------------------------------------------| | 7 | UTXIE0 | RW | 0h | USART0: UART and SPI transmit interrupt enable | | 6 | URXIE0 | RW | 0h | USART0: UART and SPI receive interrupt enable | | 5 | ACCVIE | RW | 0h | Flash access violation interrupt enable | | 4 | NMIIE | RW | 0h | (Non)maskable interrupt enable | | 1 | OFIE | RW | 0h | Oscillator fault interrupt enable | | 0 | WDTIE | RW | 0h | Watchdog timer interrupt enable. Inactive if watchdog mode is selected. Active if watchdog timer is configured in interval timer mode. | Figure 6-3 shows the Interrupt Enable Register 2, and Table 6-5 describes the bit fields. ### Figure 6-3. Interrupt Enable Register 2 (Address = 01h) | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |------|---|---|---|---|---|---|---| | BTIE | | | | | | | | | rw-0 | | | | | | | | ### Table 6-5. Interrupt Enable Register 2 Description | BIT | FIELD | TYPE | RESET | DESCRIPTION | |-----|-------|------|-------|-------------------------------| | 7 | BTIE | RW | 0h | Basic Timer1 interrupt enable | Figure 6-4 shows the Interrupt Flag Register 1, and Table 6-6 describes the bit fields. ### Figure 6-4. Interrupt Flag Register 1 (Address = 02h) | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |---------|---------|---|--------|---|---|-------|--------| | UTXIFG0 | URXIFG0 | | NMIIFG | | | OFIFG | WDTIFG | | rw-1 | rw-0 | | rw-0 | | | rw-1 | rw-(0) | ## Table 6-6. Interrupt Flag Register 1 Description | BIT | FIELD | TYPE | RESET | DESCRIPTION | |-----|---------|------|-------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 7 | UTXIFG0 | RW | 1h | USART0: UART and SPI transmit flag | | 6 | URXIFG0 | RW | 0h | USART0: UART and SPI receive flag | | 4 | NMIIFG | RW | 0h | Set by the RST/NMI pin | | 1 | OFIFG | RW | 1h | Flag set on oscillator fault. | | 0 | WDTIFG | RW | 0h | Set on watchdog timer overflow (in watchdog mode) or security key violation. Reset on V <sub>CC</sub> power on or a reset condition at the RST/NMI pin in reset mode. | Figure 6-5 shows the Interrupt Flag Register 2, and Table 6-7 describes the bit fields. ## Figure 6-5. Interrupt Flag Register 2 (Address = 03h) ### Table 6-7. Interrupt Flag Register 2 Description | BIT | FIELD | TYPE | RESET | DESCRIPTION | |-----|-------|------|-------|-----------------------------| | 7 | BTIFG | RW | 0h | Basic Timer1 interrupt flag | Figure 6-6 shows the Module Enable Register 1, and Table 6-8 describes the bit fields. ### Figure 6-6. Module Enable Register 1 (Address = 04h) | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |-------|-----------------|---|---|---|---|---|---| | UTXE0 | URXE0<br>USPIE0 | | | | | | | | rw-0 | rw-0 | | · | · | · | · | _ | ## Table 6-8. Module Enable Register 1 Description | BIT | FIELD | TYPE | RESET | DESCRIPTION | |-----|-----------------|------|-------|-------------------------------------------------------------------------------| | 7 | UTXE0 | RW | 0h | USART0: UART mode transmit enable | | 6 | URXE0<br>USPIE0 | RW | 0h | USART0: UART mode receive enable USART0: SPI mode transmit and receive enable | Module Enable Register 2 is not defined for the MSP430FE42x MCUs. ## 6.6 Memory Organization Table 6-9 summarizes the memory map of the MSP430FE42x MCUs. **Table 6-9. Memory Organization** | | | MSP430FE423 | MSP430FE425 | MSP430FE427 | |--------------------|-----------|---------------|---------------|---------------| | Memory | Size | 8KB | 16KB | 32KB | | Interrupt vector | Flash | 0FFFFh-0FFE0h | 0FFFFh-0FFE0h | 0FFFFh-0FFE0h | | Code memory | Flash | 0FFFFh-0E000h | 0FFFFh-0C000h | 0FFFFh-08000h | | Information memory | Size | 256 Byte | 256 Byte | 256 Byte | | | | 010FFh-01000h | 010FFh-01000h | 010FFh-01000h | | Boot memory | Size | 1KB | 1KB | 1KB | | | | 0FFFh-0C00h | 0FFFh-0C00h | 0FFFh-0C00h | | RAM | Size | 256 Byte | 512 Byte | 1KB | | | | 02FFh-0200h | 03FFh-0200h | 05FFh-0200h | | Peripherals | 16-bit | 01FFh-0100h | 01FFh-0100h | 01FFh-0100h | | | 8-bit | 0FFh-010h | 0FFh-010h | 0FFh-010h | | | 8-bit SFR | 0Fh-00h | 0Fh-00h | 0Fh-00h | ### 6.7 Bootloader (BSL) The MSP430 bootloader (BSL) enables users to program the flash memory or RAM using a UART serial interface. Access to the MSP430 memory through the BSL is protected by user-defined password. For complete description of the features of the BSL and its implementation, see MSP430 Programming WIth the Bootloader (BSL). | BSL FUNCTION | PM PACKAGE PINS | |---------------|-----------------| | Data transmit | 53 - P1.0 | | Data receiver | 52 - P1.1 | ## 6.8 Flash Memory The flash memory (see Figure 6-7) can be programmed using the JTAG port, the bootloader, or in system by the CPU. The CPU can perform single-byte and single-word writes to the flash memory. Features of the flash memory include: - Flash memory has n segments of main memory and two segments of information memory (A and B) of 128 bytes each. Each segment in main memory is 512 bytes in size. - · Segments 0 to n may be erased in one step, or each segment may be individually erased. - Segments A and B can be erased individually, or as a group with segments 0 to n. Segments A and B are also called information memory. - New devices may have some bytes programmed in the information memory (needed for test during manufacturing). The user should perform an erase of the information memory before the first use. Figure 6-7. Flash Memory Map ### 6.9 Peripherals Peripherals are connected to the CPU through data, address, and control buses. Peripherals can be managed using all instructions. For complete module descriptions, see the MSP430x4xx Family User's Guide. ## 6.9.1 Oscillator and System Clock The clock system is supported by the FLL+ module that includes support for a 32768-Hz watch crystal oscillator, an internal digitally controlled oscillator (DCO), and a high-frequency crystal oscillator. The FLL+ clock module is designed to meet the requirements of both low system cost and low power consumption. The FLL+ features digital frequency locked loop (FLL) hardware that, in conjunction with a digital modulator, stabilizes the DCO frequency to a programmable multiple of the watch crystal frequency. The internal DCO provides a fast turnon clock source and stabilizes in less than 6 µs. The FLL+ module provides the following clock signals: - Auxiliary clock (ACLK), sourced from a 32768-Hz watch crystal or a high-frequency crystal - Main clock (MCLK), the system clock used by the CPU - Sub-Main clock (SMCLK), the subsystem clock used by the peripheral modules - ACLK/n, the buffered output of ACLK, ACLK/2, ACLK/4, or ACLK/8 ## 6.9.2 Brownout, Supply Voltage Supervisor (SVS) The brownout circuit provides the proper internal reset signal to the device during power on and power off. The SVS circuitry detects if the supply voltage drops below a user-selectable level and supports both supply voltage supervision (the device is automatically reset) and supply voltage monitoring (the device is not automatically reset). www.ti.com The CPU begins code execution after the brownout circuit releases the device reset. However, $V_{CC}$ may not have ramped to $V_{CC(min)}$ at that time. The user must ensure that the default FLL+ settings are not changed until $V_{CC}$ reaches $V_{CC(min)}$ . If desired, the SVS circuit can be used to determine when $V_{CC}$ reaches $V_{CC(min)}$ . ## 6.9.3 Digital I/O Two I/O ports are implemented: ports P1 and P2 (only six P2 I/O signals are available on external pins). - All individual I/O bits are independently programmable. - Any combination of input, output, and interrupt conditions is possible. - Edge-selectable interrupt input capability for all the eight bits of ports P1 and P2. - Read/write access to port-control registers is supported by all instructions. #### NOTE Six bits of port P2 (P2.0 to P2.5) are available on external pins, but all control and data bits for port P2 are implemented. #### 6.9.4 Basic Timer1 The Basic Timer1 has two independent 8-bit timers that can be cascaded to form a 16-bit timer/counter. Both timers can be read and written by software. The Basic Timer1 can be used to generate periodic interrupts and clock for the LCD module. #### 6.9.5 LCD Drive The LCD driver generates the segment and common signals required to drive an LCD display. The LCD controller has dedicated data memory to hold segment drive information. Common and segment signals are generated as defined by the mode. Static, 2-mux, 3-mux, and 4-mux LCDs are supported by this peripheral. ### 6.9.6 Watchdog Timer (WDT+) The primary function of the WDT+ module is to perform a controlled system restart after a software problem occurs. If the selected time interval expires, a system reset is generated. If the watchdog function is not needed in an application, the module can be configured as an interval timer and can generate interrupts at selected time intervals. ### 6.9.7 Timer A3 Timer\_A3 is a 16-bit timer and counter with three capture/compare registers. Timer\_A3 can support multiple capture/compares, PWM outputs, and interval timing (see Table 6-10). Timer\_A3 also has extensive interrupt capabilities. Interrupts may be generated from the counter on overflow conditions and from each of the capture/compare registers. Table 6-10. Timer A3 Signal Connections | INPUT PIN NUMBER | DEVICE INPUT<br>SIGNAL | MODULE INPUT<br>NAME | MODULE BLOCK | MODULE OUTPUT<br>SIGNAL | OUTPUT PIN<br>NUMBER | |------------------|------------------------|----------------------|--------------|-------------------------|----------------------| | 48 - P1.5 | TACLK | TACLK | | | | | | ACLK | ACLK | Timor | NA | | | | SMCLK | SMCLK | Timer | | | | 48 - P1.5 | TACLK | INCLK | | | | | 53 - P1.0 | TA0 | CCI0A | | | 53 - P1.0 | | 52 - P1.1 | TA0 | CCI0B | CCDO | TAO | | | | $DV_SS$ | GND | CCR0 | TAU | | | | $DV_CC$ | V <sub>CC</sub> | | | | | 51 - P1.2 | TA1 | CCI1A | | | 51 - P1.2 | | 51 - P1.2 | TA1 | CCI1B | CCR1 | TA1 | | | | $DV_SS$ | GND | CCRI | IAI | | | | $DV_CC$ | V <sub>CC</sub> | | | | | 45 - P2.0 | TA2 | CCI2A | | | 45 - P2.0 | | | ACLK (internal) | CCI2B | CCR2 | TA2 | | | | $DV_SS$ | GND | COR2 | 1A2 | | | | DV <sub>CC</sub> | V <sub>CC</sub> | | | | #### 6.9.8 USARTO The MSP430FE42x devices have one hardware universal synchronous/asynchronous receive transmit (USART0) peripheral module that is used for serial data communication. The USART supports synchronous SPI (3- or 4-pin) and asynchronous UART communication protocols, using double-buffered transmit and receive channels. #### 6.9.9 ESP430CE1 The ESP430CE1 module integrates a hardware multiplier, three independent 16-bit Sigma-Delta ADCs (SD16) and an embedded signal processor (ESP430). The ESP430CE1 module measures 2- or 3-wire single-phase energy and automatically calculates parameters which are made available to the MSP430 CPU. The module can be calibrated and initialized to accurately calculate energy, power factor, and other values for a wide range of metering sensor configurations. ## 6.9.10 Peripheral File Map Table 6-11 and Table 6-12 list the peripheral registers with their addresses. **Table 6-11. Peripherals With Word Access** | MODULE | REGISTER NAME | ACRONYM | ADDRESS | |---------------------------------------------|----------------------------------------|---------|---------| | Watchdog | Watchdog timer control | WDTCTL | 0120h | | | Timer0_A interrupt vector | TA0IV | 012Eh | | | Timer0_A control | TACTL0 | 0160h | | | Capture/compare control 0 | TACCTL0 | 0162h | | | Capture/compare control 1 | TACCTL1 | 0164h | | | Capture/compare control 2 | TACCTL2 | 0166h | | | Reserved | | 0168h | | | Reserved | | 016Ah | | | Reserved | | 016Ch | | Timer_A3 | Reserved | | 016Eh | | | Timer_A counter | TA0R | 0170h | | | Capture/compare 0 | TACCR0 | 0172h | | | Capture/compare 1 | TACCR1 | 0174h | | | Capture/compare 2 | TACCR2 | 0176h | | | Reserved | | 0178h | | | Reserved | | 017Ah | | | Reserved | | 017Ch | | | Reserved | | 017Eh | | | Sum extend | SUMEXT | 013Eh | | | Result high word | RESHI | 013Ch | | | Result low word | RESLO | 013Ah | | Llandonana Montéialian(1) | Second operand | OP2 | 0138h | | Hardware Multiplier | Multiply signed + accumulate/operand 1 | MACS | 0136h | | | Multiply + accumulate/operand 1 | MAC | 0134h | | | Multiply signed/operand 1 | MPYS | 0132h | | | Multiply unsigned/operand 1 | MPY | 0130h | | | Flash control 3 | FCTL3 | 012Ch | | Flash | Flash control 2 | FCTL2 | 012Ah | | Hardware Multiplier <sup>(1)</sup><br>Flash | Flash control 1 | FCTL1 | 0128h | <sup>(1)</sup> This module is contained within ESP430CE1. Registers are not accessible when ESP430 is active. ESP430 must be disabled or suspended to allow CPU access to these modules. Table 6-11. Peripherals With Word Access (continued) | MODULE | REGISTER NAME | ACRONYM | ADDRESS | |-----------------------|-----------------------------|-----------|---------| | | General control | SD16CTL | 0100h | | | Channel 0 control | SD16CCTL0 | 0102h | | | Channel 1 control | SD16CCTL1 | 0104h | | | Channel 2 control | SD16CCTL2 | 0106h | | | Reserved | | 0108h | | | Reserved | | 010Ah | | | Reserved | | 010Ch | | SD16 <sup>(1)</sup> | Reserved | | 010Eh | | (also see Table 6-12) | Interrupt vector word | SD16IV | 0110h | | | Channel 0 conversion memory | SD16MEM0 | 0112h | | | Channel 1 conversion memory | SD16MEM1 | 0114h | | | Channel 2 conversion memory | SD16MEM2 | 0116h | | | Reserved | | 0118h | | | Reserved | | 011Ah | | | Reserved | | 011Ch | | | Reserved | | 011Eh | | | ESP430 control | ESPCTL | 0150h | | | Mailbox control | MBCTL | 0152h | | | Mailbox in 0 | MBIN0 | 0154h | | | Mailbox in 1 | MBIN1 | 0156h | | ESP430 (ESP430CE1) | Mailbox out 0 | MBOUT0 | 0158h | | | Mailbox out 1 | MBOUT1 | 015Ah | | | ESP430 return value 0 | RET0 | 01C0h | | | : | : | : | | | ESP430 return value 31 | RET31 | 01FEh | ## Table 6-12. Peripherals With Byte Access | MODULE | REGISTER NAME | ACRONYM | ADDRESS | |-----------------------|-------------------------|------------|---------| | | Channel 0 input control | SD16INCTL0 | 0B0h | | | Channel 1 input control | SD16INCTL1 | 0B1h | | | Channel 2 input control | SD16INCTL2 | 0B2h | | | Reserved | | 0B3h | | | Reserved | | 0B4h | | | Reserved | | 0B5h | | | Reserved | | 0B6h | | SD16 <sup>(1)</sup> | Reserved | | 0B7h | | (also see Table 6-11) | Channel 0 preload | SD16PRE0 | 0B8h | | | Channel 1 preload | SD16PRE1 | 0B9h | | | Channel 2 preload | SD16PRE2 | 0BAh | | | Reserved | | 0BBh | | | Reserved | | 0BCh | | | Reserved | | 0BDh | | | Reserved | | 0BEh | | | Reserved | | 0BFh | <sup>(1)</sup> This module is contained within ESP430CE1. Registers are not accessible when ESP430 is active. ESP430 must be disabled or suspended to allow CPU access to these modules. ## Table 6-12. Peripherals With Byte Access (continued) | MODULE | REGISTER NAME | ACRONYM | ADDRESS | |-------------------|-----------------------------------|----------|---------| | | LCD memory 20 | LCDM20 | 0A4h | | LCD | : | : | : | | | LCD memory 16 | LCDM16 | 0A0h | | | LCD memory 15 | LCDM15 | 09Fh | | | : | : | : | | | LCD memory 1 | LCDM1 | 091h | | | LCD control and mode | LCDCTL | 090h | | | Transmit buffer | U0TXBUF | 077h | | | Receive buffer | U0RXBUF | 076h | | | Baud rate 1 | U0BR1 | 075h | | | Baud rate 0 | U0BR0 | 074h | | USART0 | Modulation control | UOMCTL | 073h | | | Receive control | UORCTL | 072h | | | Transmit control | UOTCTL | 071h | | | USART control | U0CTL | 070h | | Brownout, SVS | SVS control register | SVSCTL | 056h | | | FLL+ control 1 | FLL_CTL1 | 054h | | | FLL+ control 0 | FLL_CTL0 | 053h | | FLL+ Clock | System clock frequency control | SCFQCTL | 052h | | | System clock frequency integrator | SCFI1 | 051h | | | System clock frequency integrator | SCFI0 | 050h | | | BT counter 2 | BTCNT2 | 047h | | Basic Timer1 | BT counter 1 | BTCNT1 | 046h | | | BT control | BTCTL | 040h | | | Port P2 selection | P2SEL | 02Eh | | | Port P2 interrupt enable | P2IE | 02Dh | | | Port P2 interrupt-edge select | P2IES | 02Ch | | Port P2 | Port P2 interrupt flag | P2IFG | 02Bh | | | Port P2 direction | P2DIR | 02Ah | | | Port P2 output | P2OUT | 029h | | | Port P2 input | P2IN | 028h | | | Port P1 selection | P1SEL | 026h | | | Port P1 interrupt enable | P1IE | 025h | | | Port P1 interrupt-edge select | P1IES | 024h | | Port P1 | Port P1 interrupt flag | P1IFG | 023h | | | Port P1 direction | P1DIR | 022h | | | Port P1 output | P1OUT | 021h | | | Port P1 input | P1IN | 020h | | | SFR module enable 2 | ME2 | 005h | | | SFR module enable 1 | ME1 | 004h | | | SFR interrupt flag 2 | IFG2 | 003h | | Special Functions | SFR interrupt flag 1 | IFG1 | 002h | | | SFR interrupt enable 2 | IE2 | 001h | | | SFR interrupt enable 1 | IE1 | 000h | ## 6.10 Input/Output Diagrams ## 6.10.1 Port P1 (P1.0 and P1.1) Input/Output With Schmitt Trigger Figure 6-8 shows the port diagram. Table 6-13 summarizes the selection of the port function. NOTE: $0 \le x \le 1$ . Port function is active if CAPD.x = 0. Figure 6-8. Port P1 (P1.0 and P1.1) Diagram Table 6-13. Port P1 (P1.0 and P1.1) Pin Function | P1SEL.x | PnDIR.x | DIRECTION<br>CONTROL<br>FROM<br>MODULE | P1OUT.x | MODULE X<br>OUT | P1IN.x | MODULE X | P1IE.x | P1IFG.x | P1IES.x | CAPD.x | |---------|---------|----------------------------------------|---------|-----------------|--------|----------------------|--------|---------|---------|--------| | P1SEL.0 | P1DIR.0 | P1DIR.0 | P1OUT.0 | Out0 Sig. (1) | P1IN.0 | CCI0A <sup>(1)</sup> | P1IE.0 | P1IFG.0 | P1IES.0 | DVSS | | P1SEL.1 | P1DIR.1 | P1DIR.1 | P1OUT.1 | MCLK | P1IN.1 | CCI0B <sup>(1)</sup> | P1IE.1 | P1IFG.1 | P1IES.1 | DVSS | (1) Timer\_A3 ## 6.10.2 Port P1 (P1.2 to P1.7) Input/Output With Schmitt Trigger Figure 6-9 shows the port diagram. Table 6-14 summarizes the selection of the port function. NOTE: $2 \le x \le 7$ . Port function is active if $\overline{Port}/LCD = 0$ . Figure 6-9. Port P1 (P1.2 to P1.7) Diagram Table 6-14. Port P1 (P1.2 to P1.7) Pin Functions | P1SEL.x | P1DIR.x | DIRECTION<br>CONTROL<br>FROM<br>MODULE | P1OUT.x | MODULE X<br>OUT | P1IN.x | MODULE<br>X IN | P1IE.x | P1IFG.x | P1IES.x | Port/LCD | SEGMENT | |---------|---------|----------------------------------------|---------|-------------------------|--------|-------------------------|--------|---------|---------|-----------------------------|---------| | P1SEL.2 | P1DIR.2 | P1DIR.2 | P1OUT.2 | Out1 Sig. (1) | P1IN.2 | CCI1A† | P1IE.2 | P1IFG.2 | P1IES.2 | 0.1000. | S31 | | P1SEL.3 | P1DIR.3 | P1DIR.3 | P1OUT.3 | SVSOUT | P1IN.3 | unused | P1IE.3 | P1IFG.3 | P1IES.3 | 0: LCDPx<br>< 05h, | S30 | | P1SEL.4 | P1DIR.4 | P1DIR.4 | P1OUT.4 | DVSS | P1IN.4 | unused | P1IE.4 | P1IFG.4 | P1IES.4 | 1: LCDPx<br>≥ 05h | S29 | | P1SEL.5 | P1DIR.5 | P1DIR.5 | P1OUT.5 | ACLK | P1IN.5 | TACLK <sup>(1)</sup> | P1IE.5 | P1IFG.5 | P1IES.5 | 2 0511 | S28 | | P1SEL.6 | P1DIR.6 | DCM_SIMO | P1OUT.6 | SIMO0(o) <sup>(2)</sup> | P1IN.6 | SIMO0(i) (2) | P1IE.6 | P1IFG.6 | P1IES.6 | 0: LCDPx | S27 | | P1SEL.7 | P1DIR.7 | DCM_SOMI | P1OUT.7 | SOMI0(o) <sup>(2)</sup> | P1IN.7 | SOMI0(i) <sup>(2)</sup> | P1IE.7 | P1IFG.7 | P1IES.7 | < 04h,<br>1: LCDPx<br>≥ 04h | S26 | <sup>(1)</sup> Timer\_A3 (2) USART0 (also see Figure 6-10) Figure 6-10. Direction Control for SIMO0 and SOMI0 ## 6.10.3 Port P2 (P2.0 and P2.1) Input/Output With Schmitt Trigger Figure 6-11 shows the port diagram. Table 6-15 summarizes the selection of the port function. NOTE: $0 \le x \le 1$ . Port function is active if $\overline{Port}/LCD = 0$ . Figure 6-11. Port P2 (P2.0 and P2.1) Diagram Table 6-15. Port P2 (P2.0 and P2.1) Pin Functions | P2SEL.x | P2DIR.x | DIRECTION<br>CONTROL<br>FROM<br>MODULE | P2OUT.x | MODULE X<br>OUT | P2IN.x | MODULE X | P2IE.x | P2IFG.x | P2IES.x | Port/LCD | SEGMENT | |---------|---------|----------------------------------------|---------|-------------------------|--------|-------------------------|--------|---------|---------|-----------------------------|---------| | P2SEL.0 | P2DIR.0 | P2DIR.0 | P2OUT.0 | Out2 Sig. (1) | P2IN.0 | CCI2A <sup>(1)</sup> | P2IE.0 | P2IFG.0 | P2IES.0 | 0: LCDPx | S25 | | P2SEL.1 | P2DIR.1 | DCM_UCLK | P2OUT.1 | UCLK0(o) <sup>(2)</sup> | P2IN.1 | UCLK0(i) <sup>(2)</sup> | P2IE.1 | P2IFG.1 | P2IES.1 | < 04h,<br>1: LCDPx<br>≥ 04h | S24 | - (1) Timer\_A3 - (2) USART0 (also see Figure 6-12) Figure 6-12. Direction Control for UCLK0 ## 6.10.4 Port P2 (P2.2 to P2.5) Input/Output With Schmitt Trigger Figure 6-13 shows the port diagram. Table 6-16 summarizes the selection of the port function. NOTE: $2 \le x \le 5$ . Port function is active if CAPD.x = 0 Figure 6-13. Port P2 (P2.2 to P2.5) Diagram ## Table 6-16. Port P2 (P2.2 to P2.5) Pin Functions | P2SEL.x | P2DIR.x | DIRECTION<br>CONTROL<br>FROM<br>MODULE | P2OUT.x | MODULE X<br>OUT | P2IN.x | MODULE X | P2IE.x | P2IFG.x | P2IES.x | CAPD.x | |---------|---------|----------------------------------------|---------|----------------------|--------|----------------------|--------|---------|---------|--------------------------| | P2SEL.2 | P2DIR.2 | DVSS | P2OUT.2 | DVSS | P2IN.2 | STE0 <sup>(1)</sup> | P2IE.2 | P2IFG.2 | P2IES.2 | DVSS | | P2SEL.3 | P2DIR.3 | P2DIR.3 | P2OUT.3 | DVSS | P2IN.3 | Unused | P2IE.3 | P2IFG.3 | P2IES.3 | SVSCTL<br>VLD =<br>1111b | | P2SEL.4 | P2DIR.4 | DVCC | P2OUT.4 | UTXD0 <sup>(1)</sup> | P2IN.4 | Unused | P2IE.4 | P2IFG.4 | P2IES.4 | DVSS | | P2SEL.5 | P2DIR.5 | DVSS | P2OUT.5 | DVSS | P2IN.5 | URXD0 <sup>(1)</sup> | P2IE.5 | P2IFG.5 | P2IES.5 | DVSS | (1) USARTO ## 6.10.5 Port P2 (P2.6 and P2.7) Unbonded GPIOs Unbonded GPIOs P2.6 and P2.7 can be used as interrupt flags. Only software can affect the interrupt flags. They work as software interrupts. Figure 6-14 shows the port diagram. Table 6-17 summarizes the selection of the port function. NOTE: x = Bit/identifier, 6 or 7 for Port P2 without external pins Figure 6-14. Port P2 (P2.6 and P2.7) Diagram Table 6-17. Port P2 (P2.6 and P2.7) Pin Functions | P2SEL.x | P2DIR.x | DIRECTION<br>CONTROL<br>FROM<br>MODULE | P2OUT.x | MODULE X<br>OUT | P2IN.x | MODULE X<br>IN | P2IE.x | P2IFG.x | P2IES.x | |---------|---------|----------------------------------------|---------|-----------------|--------|----------------|--------|---------|---------| | P2SEL.6 | P2DIR.6 | P2DIR.6 | P2OUT.6 | DVSS | P2IN.6 | Unused | P2IE.6 | P2IFG.6 | P2IES.6 | | P2SEL.7 | P2DIR.7 | P2DIR.7 | P2OUT.7 | DVSS | P2IN.7 | Unused | P2IE.7 | P2IFG.7 | P2IES.7 | ## 6.10.6 JTAG Pins TMS, TCK, TDI/TCLK, TDO/TDI, Input/Output With Schmitt-Trigger or Output Figure 6-15 shows the port diagram. Figure 6-15. JTAG Pins Diagram www.ti.com #### 6.10.7 JTAG Fuse Check Mode MSP430 devices that have the fuse on the TDI/TCLK terminal have a fuse check mode that tests the continuity of the fuse the first time the JTAG port is accessed after a power-on reset (POR). When activated, a fuse check current ( $I_{(TF)}$ ) of 1.8 mA at 3 V can flow from the TDI/TCLK pin to ground if the fuse is not burned. Care must be taken to avoid accidentally activating the fuse check mode and increasing overall system power consumption. Activation of the fuse check mode occurs with the first negative edge on the TMS pin after power up or if the TMS is being held low during power up. The second positive edge on the TMS pin deactivates the fuse check mode. After deactivation, the fuse check mode remains inactive until another POR occurs. After each POR the fuse check mode has the potential to be activated. The fuse check current flows only when the fuse check mode is active and the TMS pin is in a low state (see Figure 6-16). Therefore, the additional current flow can be prevented by holding the TMS pin high (default condition). The JTAG pins are terminated internally and therefore do not require external termination. Figure 6-16. Fuse Check Mode Current #### www.ti.com ## 7 Device and Documentation Support ### 7.1 Getting Started and Next Steps For more information on the MSP430 family of devices and the tools and libraries that are available to help with your development, visit the Getting Started page. #### 7.2 Device Nomenclature To designate the stages in the product development cycle, TI assigns prefixes to the part numbers of all MSP430 MCU devices and support tools. Each MSP430 MCU commercial family member has one of three prefixes: MSP, PMS, or XMS. TI recommends two of three possible prefix designators for its support tools: MSP and MSPX. These prefixes represent evolutionary stages of product development from engineering prototypes (with XMS for devices and MSPX for tools) through fully qualified production devices and tools (with MSP for devices and MSP for tools). Device development evolutionary flow: **XMS** – Experimental device that is not necessarily representative of the final electrical specifications of the device MSP - Fully qualified production device Support tool development evolutionary flow: MSPX – Development-support product that has not yet completed TI's internal qualification testing. MSP – Fully-qualified development-support product XMS devices and MSPX development-support tools are shipped against the following disclaimer: "Developmental product is intended for internal evaluation purposes." MSP devices and MSP development-support tools have been characterized fully, and the quality and reliability of the device have been demonstrated fully. Tl's standard warranty applies. Predictions show that prototype devices (XMS) have a greater failure rate than the standard production devices. TI recommends that these devices not be used in any production system because their expected end-use failure rate still is undefined. Only qualified production devices are to be used. TI device nomenclature also includes a suffix with the device family name. This suffix indicates the package type (for example, PZP) and temperature range (for example, T). Figure 7-1 provides a legend for reading the complete device name for any family member. | Processor Family MCU Platform | CC = Embedded RF Radio MSP = Mixed-Signal Processor XMS = Experimental Silicon PMS = Prototype Device 430 = MSP430 low-power microcor | ntroller platform | | | | | | |--------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--| | Device Type | Memory Type C = ROM F = Flash FR = FRAM G = Flash or FRAM (Value Line) L = No Nonvolatile Memory | Specialized Application AFE = Analog Front End BT = Preprogrammed with Bluetooth BQ = Contactless Power CG = ROM Medical FE = Flash Energy Meter FG = Flash Medical FW = Flash Electronic Flow Meter | | | | | | | Series | 1 Series = Up to 8 MHz 2 Series = Up to 16 MHz 3 Series = Legacy 4 Series = Up to 16 MHz with LCD 5 Series = Up to 25 MHz 6 Series = Up to 25 MHz with L 0 = Low-Voltage Series | | | | | | | | Feature Set | Various Levels of Integration Within | a Series | | | | | | | Optional: A = Revision | N/A | | | | | | | | Optional: Temperature Range | S = 0°C to 50°C<br>C = 0°C to 70°C<br>I = -40°C to 85°C<br>T = -40°C to 105°C | | | | | | | | Packaging | http://www.ti.com/packaging | | | | | | | | Optional: Tape and Reel | T = Small Reel R = Large Reel No Markings = Tube or Tray | | | | | | | | Optional: Additional Features | -EP = Enhanced Product (–40°C to 105°C)<br>-HT = Extreme Temperature Parts (–55°C to 150°C)<br>-Q1 = Automotive Q100 Qualified | | | | | | | NOTE: This figure does not represent a complete list of the available features and options, and it does not indicate that all of these features and options are available for a given device or family. Figure 7-1. Device Nomenclature – Part Number Decoder #### 7.3 Tools and Software Table 7-1 lists the debug features supported by the MSP430FE42x microcontrollers. See the *Code Composer Studio for MSP430 User's Guide* for details on the available features. **Table 7-1. Hardware Features** | MSP430<br>ARCHITECTURE | 4-WIRE<br>JTAG | 2-WIRE<br>JTAG | BREAK-<br>POINTS<br>(N) | RANGE<br>BREAK-<br>POINTS | CLOCK<br>CONTROL | STATE<br>SEQUENCER | TRACE<br>BUFFER | |------------------------|----------------|----------------|-------------------------|---------------------------|------------------|--------------------|-----------------| | MSP430 | Yes | No | 3 | No | Global | No | No | ### **Design Kits and Evaluation Modules** 64-pin Target Development Board and MSP-FET Programmer Bundle - MSP430F1x, MSP430F2x, MSP430F4x MCUs The MSP-FET430U64 is a powerful flash emulation tool that includes the hardware and software required to quickly begin application development on the MSP430 MCU. It includes a ZIF socket target board (MSP-TS430PM64) and a USB debugging interface (MSP-FET) used to program and debug the MSP430 in-system through the JTAG interface or the pin-saving Spy-Bi-Wire (2-wire JTAG) protocol. The flash memory can be erased and programmed in seconds with only a few keystrokes, and because the MSP430 flash is ultra-low power, no external power supply is required. #### **Software** - MSP430x41x, MSP430F42x Code Examples C Code examples are available for every MSP device that configures each of the integrated peripherals for various application needs. - Capacitive Touch Software Library Free C libraries for enabling capacitive touch capabilities on MSP430 MCUs. The MSP430 MCU version of the library features several capacitive touch implementations including the RO and RC method. - MSPWare Software MSPWare software is a collection of code examples, data sheets, and other design resources for all MSP devices delivered in a convenient package. In addition to providing a complete collection of existing MSP design resources, MSPWare software also includes a high-level API called MSP Driver Library. This library makes it easy to program MSP hardware. MSPWare software is available as a component of CCS or as a stand-alone package. - MSP Driver Library The abstracted API of MSP Driver Library provides easy-to-use function calls that free you from directly manipulating the bits and bytes of the MSP430 hardware. Thorough documentation is delivered through a helpful API Guide, which includes details on each function call and the recognized parameters. Developers can use Driver Library functions to write complete projects with minimal overhead. - MSP EnergyTrace Technology EnergyTrace technology for MSP430 microcontrollers is an energy-based code analysis tool that measures and displays the energy profile of the application and helps to optimize it for ultra-low power consumption. - ULP (Ultra-Low Power) Advisor ULP Advisor™ software is a tool for guiding developers to write more efficient code to fully use the unique ultra-low-power features of MSP and MSP432 microcontrollers. Aimed at both experienced and new microcontroller developers, ULP Advisor checks your code against a thorough ULP checklist to help minimize the energy consumption of your application. At build time, ULP Advisor provides notifications and remarks to highlight areas of your code that can be further optimized for lower power. - Fixed Point Math Library for MSP The MSP IQmath and Qmath Libraries are a collection of highly optimized and high-precision mathematical functions for C programmers to seamlessly port a floating-point algorithm into fixed-point code on MSP430 and MSP432 devices. These routines are typically used in computationally intensive real-time applications where optimal execution speed, high accuracy, and ultra-low energy are critical. By using the IQmath and Qmath libraries, it is possible to achieve execution speeds considerably faster and energy consumption considerably lower than equivalent code written using floating-point math. ### **Development Tools** - Code Composer Studio™ Integrated Development Environment for MSP Microcontrollers Composer Studio (CCS) integrated development environment (IDE) supports all MSP microcontroller devices. CCS comprises a suite of embedded software utilities used to develop and debug embedded applications. CCS includes an optimizing C/C++ compiler, source code editor, project build environment, debugger, profiler, and many other features. - MSPWare Software MSPWare software is a collection of code examples, data sheets, and other design resources for all MSP devices delivered in a convenient package. In addition to providing a complete collection of existing MSP design resources, MSPWare software also includes a high-level API called MSP Driver Library. This library makes it easy to program MSP hardware. MSPWare software is available as a component of CCS or as a stand-alone package. - Command-Line Programmer MSP Flasher is an open-source shell-based interface for programming MSP microcontrollers through a FET programmer or eZ430 using JTAG or Spy-Bi-Wire (SBW) communication. MSP Flasher can download binary files (.txt or .hex) directly to the MSP microcontroller without an IDE. - MSP MCU Programmer and Debugger The MSP-FET is a powerful emulation development tool often called a debug probe which lets users quickly begin application development on MSP low-power MCUs. Creating MCU software usually requires downloading the resulting binary program to the MSP device for validation and debugging. - MSP-GANG Production Programmer The MSP Gang Programmer is an MSP430 or MSP432 device programmer that can program up to eight identical MSP430 or MSP432 flash or FRAM devices at the same time. The MSP Gang Programmer connects to a host PC using a standard RS-232 or USB connection and provides flexible programming options that let the user fully customize the process. ### 7.4 Documentation Support The following documents describe the MSP430FE42x MCUs. Copies of these documents are available on the Internet at www.ti.com. #### **Receiving Notification of Document Updates** To receive notification of documentation updates—including silicon errata—go to the product folder for your device on ti.com (see Section 7.5 for links to product folders). In the upper right corner, click the "Alert me" button. This registers you to receive a weekly digest of product information that has changed (if any). For change details, check the revision history of any revised document. #### **Errata** - MSP430FE427 Device Erratasheet Describes the known exceptions to the functional specifications for each silicon revision of this device. - MSP430FE425 Device Erratasheet Describes the known exceptions to the functional specifications for each silicon revision of this device. - MSP430FE423 Device Erratasheet Describes the known exceptions to the functional specifications for each silicon revision of this device. #### **User's Guides** - MSP430x4xx Family User's Guide Detailed description of all modules and peripherals available in this device family. - **ESP430CE1, ESP430CE1A, ESP430CE1B Peripheral Modules User's Guide** The ESP430CE1/1A/1B module incorporates the SD16, hardware multiplier, and ESP430 embedded processor engine for use in single-phase energy metering applications. - Code Composer Studio v6.1 for MSP430 User's Guide This manual describes the use of TI Code Composer Studio IDE v6.1 (CCS v6.1) with the MSP430 ultra-low-power microcontrollers. This document applies only for the Windows® version of the Code Composer Studio IDE. The Linux® version is similar and, therefore, is not described separately. - IAR Embedded Workbench Version 3+ for MSP430 User's Guide This manual describes the use of IAR Embedded Workbench (EW430) with the MSP430 ultra-low-power microcontrollers. - MSP430 Programming With the JTAG Interface This document describes the functions that are required to erase, program, and verify the memory module of the MSP430 flash-based and FRAM-based microcontroller families using the JTAG communication port. In addition, it describes how to program the JTAG access security fuse that is available on all MSP430 devices. This document describes device access using both the standard 4-wire JTAG interface and the 2-wire JTAG interface, which is also referred to as Spy-Bi-Wire (SBW). - MSP430 Hardware Tools User's Guide This manual describes the hardware of the TI MSP-FET430 Flash Emulation Tool (FET). The FET is the program development tool for the MSP430 ultra-low-power microcontroller. Both available interface types, the parallel port interface and the USB interface, are described. #### **Application Reports** - MSP430 32-kHz Crystal Oscillators Selection of the right crystal, correct load circuit, and proper board layout are important for a stable crystal oscillator. This application report summarizes crystal oscillator function and explains the parameters to select the correct crystal for MSP430 ultra-low-power operation. In addition, hints and examples for correct board layout are given. The document also contains detailed information on the possible oscillator tests to ensure stable oscillator operation in mass production. - MSP430 System-Level ESD Considerations System-Level ESD has become increasingly demanding with silicon technology scaling towards lower voltages and the need for designing cost-effective and ultra-low-power components. This application report addresses three different ESD topics to help board designers and OEMs understand and design robust system-level designs. - Designing With MSP430 and Segment LCDs Segment liquid crystal displays (LCDs) are needed to provide information to users in a wide variety of applications from smart meters to electronic shelf labels (ESL) to medical equipment. Several MSP430™ microcontroller families include built-in low-power LCD driver circuitry that allows the MSP430 MCU to directly control the segmented LCD glass. This application note helps explain how segmented LCDs work, the different features of the various LCD modules across the MSP430 MCU family, LCD hardware layout tips, guidance on writing efficient and easy-to-use LCD driver software, and an overview of the portfolio of MSP430 devices that include different LCD features to aid in device selection. - Understanding MSP430 Flash Data Retention The MSP430 family of microcontrollers, as part of its broad portfolio, offers both read-only memory (ROM)-based and flash-based devices. Understanding the MSP430 flash is extremely important for efficient, robust, and reliable system design. Data retention is one of the key aspects to flash reliability. In this application report, data retention for the MSP430 flash is discussed in detail and the effect of temperature is given primary importance. - Interfacing the 3-V MSP430 to 5-V Circuits The interfacing of the 3-V MSP430x1xx and MSP430x4xx microcontroller families to circuits with a supply of 5 V or higher is shown. Input, output and I/O interfaces are given and explained. Worse-case design equations are provided, where necessary. Some simple power supplies generating both voltages are shown, too. - Implementing An Electronic Watt-Hour Meter With MSP430FE42x(A)/FE42x2 This report shows how to implement an electronic watt-hour meter with the MSP430FE42x(A)/FE42x2 devices. It contains guidelines and recommendations for use of the MSP430FE42x(A) and MSP430FE42x2 devices. In addition, a reference board with hardware details and software examples are included. - Efficient Multiplication and Division Using MSP430 Multiplication and division in the absence of a hardware multiplier require many instruction cycles, especially in C. This report discusses a method that does not need a hardware multiplier and can perform multiplication and division with only shift and add instructions. The method described in this application report is based on Horner's method. #### 7.5 Related Links Table 7-2 lists quick access links. Categories include technical documents, support and community resources, tools and software, and quick access to sample or buy. Table 7-2. Related Links | PARTS | PRODUCT FOLDER | SAMPLE & BUY | TECHNICAL DOCUMENTS | TOOLS &<br>SOFTWARE | SUPPORT & COMMUNITY | |-------------|----------------|--------------|---------------------|---------------------|---------------------| | MSP430FE427 | Click here | Click here | Click here | Click here | Click here | | MSP430FE425 | Click here | Click here | Click here | Click here | Click here | | MSP430FE423 | Click here | Click here | Click here | Click here | Click here | ### 7.6 Community Resources The following links connect to TI community resources. Linked contents are provided "AS IS" by the respective contributors. They do not constitute TI specifications and do not necessarily reflect TI's views; see TI's Terms of Use. ## TI E2E™ Community TI's Engineer-to-Engineer (E2E) Community. Created to foster collaboration among engineers. At e2e.ti.com, you can ask questions, share knowledge, explore ideas, and help solve problems with fellow engineers. #### TI Embedded Processors Wiki Texas Instruments Embedded Processors Wiki. Established to help developers get started with embedded processors from Texas Instruments and to foster innovation and growth of general knowledge about the hardware and software surrounding these devices. #### 7.7 Trademarks MSP430, ULP Advisor, Code Composer Studio, E2E are trademarks of Texas Instruments. Linux is a registered trademark of Linux Torvalds. Windows is a registered trademark of Microsoft Corporation. ### 7.8 Electrostatic Discharge Caution This integrated circuit can be damaged by ESD. Texas Instruments recommends that all integrated circuits be handled with appropriate precautions. Failure to observe proper handling and installation procedures can cause damage. ESD damage can range from subtle performance degradation to complete device failure. Precision integrated circuits may be more susceptible to damage because very small parametric changes could cause the device not to meet its published specifications. ### 7.9 Export Control Notice Recipient agrees to not knowingly export or re-export, directly or indirectly, any product or technical data (as defined by the U.S., EU, and other Export Administration Regulations) including software, or any controlled product restricted by other applicable national regulations, received from disclosing party under nondisclosure obligations (if any), or any direct product of such technology, to any destination to which such export or re-export is restricted or prohibited by U.S. or other applicable laws, without obtaining prior authorization from U.S. Department of Commerce and other competent Government authorities to the extent required by those laws. ### 7.10 Glossary TI Glossary This glossary lists and explains terms, acronyms, and definitions. www.ti.com ## 8 Mechanical, Packaging, and Orderable Information The following pages include mechanical, packaging, and orderable information. This information is the most current data available for the designated devices. This data is subject to change without notice and revision of this document. For browser-based versions of this data sheet, refer to the left-hand navigation. Product Folder Links: MSP430FE427 MSP430FE425 MSP430FE423 15-Apr-2017 #### PACKAGING INFORMATION | Orderable Device | Status | Package Type | Package | Pins | Package | Eco Plan | Lead/Ball Finish | MSL Peak Temp | Op Temp (°C) | Device Marking | Samples | |------------------|--------|--------------|---------|------|---------|----------------------------|------------------|---------------------|--------------|----------------|---------| | | (1) | | Drawing | | Qty | (2) | (6) | (3) | | (4/5) | | | MSP430A093IPMR | ACTIVE | LQFP | PM | 64 | 1000 | Green (RoHS<br>& no Sb/Br) | CU NIPDAU | Level-3-260C-168 HR | -40 to 85 | M430FE425 | Samples | | MSP430FE423IPM | ACTIVE | LQFP | PM | 64 | 160 | Green (RoHS<br>& no Sb/Br) | CU NIPDAU | Level-3-260C-168 HR | -40 to 85 | M430FE423 | Samples | | MSP430FE423IPMR | ACTIVE | LQFP | PM | 64 | 1000 | Green (RoHS<br>& no Sb/Br) | CU NIPDAU | Level-3-260C-168 HR | -40 to 85 | M430FE423 | Samples | | MSP430FE425IPM | ACTIVE | LQFP | PM | 64 | 160 | Green (RoHS<br>& no Sb/Br) | CU NIPDAU | Level-3-260C-168 HR | -40 to 85 | M430FE425 | Samples | | MSP430FE425IPMR | ACTIVE | LQFP | PM | 64 | 1000 | Green (RoHS<br>& no Sb/Br) | CU NIPDAU | Level-3-260C-168 HR | -40 to 85 | M430FE425 | Samples | | MSP430FE427IPM | ACTIVE | LQFP | PM | 64 | 160 | Green (RoHS<br>& no Sb/Br) | CU NIPDAU | Level-3-260C-168 HR | -40 to 85 | M430FE427 | Samples | | MSP430FE427IPMR | ACTIVE | LQFP | PM | 64 | 1000 | Green (RoHS<br>& no Sb/Br) | CU NIPDAU | Level-3-260C-168 HR | -40 to 85 | M430FE427 | Samples | (1) The marketing status values are defined as follows: ACTIVE: Product device recommended for new designs. LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect. NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design. **PREVIEW:** Device has been announced but is not in production. Samples may or may not be available. **OBSOLETE:** TI has discontinued the production of the device. (2) Eco Plan - The planned eco-friendly classification: Pb-Free (RoHS), Pb-Free (RoHS Exempt), or Green (RoHS & no Sb/Br) - please check http://www.ti.com/productcontent for the latest availability information and additional product content details. **TBD:** The Pb-Free/Green conversion plan has not been defined. **Pb-Free (RoHS):** TI's terms "Lead-Free" or "Pb-Free" mean semiconductor products that are compatible with the current RoHS requirements for all 6 substances, including the requirement that lead not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, TI Pb-Free products are suitable for use in specified lead-free processes. **Pb-Free (RoHS Exempt):** This component has a RoHS exemption for either 1) lead-based flip-chip solder bumps used between the die and package, or 2) lead-based die adhesive used between the die and leadframe. The component is otherwise considered Pb-Free (RoHS compatible) as defined above. Green (RoHS & no Sb/Br): TI defines "Green" to mean Pb-Free (RoHS compatible), and free of Bromine (Br) and Antimony (Sb) based flame retardants (Br or Sb do not exceed 0.1% by weight in homogeneous material) (3) MSL, Peak Temp. - The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature. <sup>(4)</sup> There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device. ## PACKAGE OPTION ADDENDUM 15-Apr-2017 (5) Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device. (6) Lead/Ball Finish - Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead/Ball Finish values may wrap to two lines if the finish value exceeds the maximum column width. **Important Information and Disclaimer:** The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release. In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis. **PACKAGE MATERIALS INFORMATION** www.ti.com 4-Aug-2016 ## TAPE AND REEL INFORMATION | A0 | Dimension designed to accommodate the component width | |----|-----------------------------------------------------------| | B0 | Dimension designed to accommodate the component length | | K0 | Dimension designed to accommodate the component thickness | | W | Overall width of the carrier tape | | P1 | Pitch between successive cavity centers | ## QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE #### \*All dimensions are nominal | Device | Package<br>Type | Package<br>Drawing | | SPQ | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant | |-----------------|-----------------|--------------------|----|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------| | MSP430FE423IPMR | LQFP | PM | 64 | 1000 | 330.0 | 24.4 | 13.0 | 13.0 | 2.1 | 16.0 | 24.0 | Q2 | | MSP430FE425IPMR | LQFP | PM | 64 | 1000 | 330.0 | 24.4 | 13.0 | 13.0 | 2.1 | 16.0 | 24.0 | Q2 | | MSP430FE427IPMR | LQFP | PM | 64 | 1000 | 330.0 | 24.4 | 13.0 | 13.0 | 2.1 | 16.0 | 24.0 | Q2 | www.ti.com 4-Aug-2016 \*All dimensions are nominal | Device | Package Type | Package Drawing | Pins | SPQ | Length (mm) | Width (mm) | Height (mm) | |-----------------|--------------|-----------------|------|------|-------------|------------|-------------| | MSP430FE423IPMR | LQFP | PM | 64 | 1000 | 336.6 | 336.6 | 41.3 | | MSP430FE425IPMR | LQFP | PM | 64 | 1000 | 336.6 | 336.6 | 41.3 | | MSP430FE427IPMR | LQFP | PM | 64 | 1000 | 336.6 | 336.6 | 41.3 | ## PM (S-PQFP-G64) ## PLASTIC QUAD FLATPACK 1 NOTES: A. All linear dimensions are in millimeters. - B. This drawing is subject to change without notice. - C. Falls within JEDEC MS-026 - D. May also be thermally enhanced plastic with leads connected to the die pads. # PM (S-PQFP-G64) ## PLASTIC QUAD FLATPACK NOTES: - A. All linear dimensions are in millimeters. - B. This drawing is subject to change without notice. - C. Laser cutting apertures with trapezoidal walls and also rounding corners will offer better paste release. Customers should contact their board assembly site for stencil design recommendations. Example stencil design based on a 50% volumetric metal load solder paste. Refer to IPC-7525 for other stencil recommendations. - D. Customers should contact their board fabrication site for solder mask tolerances between and around signal pads. #### **IMPORTANT NOTICE** Texas Instruments Incorporated (TI) reserves the right to make corrections, enhancements, improvements and other changes to its semiconductor products and services per JESD46, latest issue, and to discontinue any product or service per JESD48, latest issue. Buyers should obtain the latest relevant information before placing orders and should verify that such information is current and complete. TI's published terms of sale for semiconductor products (http://www.ti.com/sc/docs/stdterms.htm) apply to the sale of packaged integrated circuit products that TI has qualified and released to market. Additional terms may apply to the use or sale of other types of TI products and services. Reproduction of significant portions of TI information in TI data sheets is permissible only if reproduction is without alteration and is accompanied by all associated warranties, conditions, limitations, and notices. TI is not responsible or liable for such reproduced documentation. Information of third parties may be subject to additional restrictions. Resale of TI products or services with statements different from or beyond the parameters stated by TI for that product or service voids all express and any implied warranties for the associated TI product or service and is an unfair and deceptive business practice. TI is not responsible or liable for any such statements. Buyers and others who are developing systems that incorporate TI products (collectively, "Designers") understand and agree that Designers remain responsible for using their independent analysis, evaluation and judgment in designing their applications and that Designers have full and exclusive responsibility to assure the safety of Designers' applications and compliance of their applications (and of all TI products used in or for Designers' applications) with all applicable regulations, laws and other applicable requirements. Designer represents that, with respect to their applications, Designer has all the necessary expertise to create and implement safeguards that (1) anticipate dangerous consequences of failures, (2) monitor failures and their consequences, and (3) lessen the likelihood of failures that might cause harm and take appropriate actions. Designer agrees that prior to using or distributing any applications that include TI products, Designer will thoroughly test such applications and the functionality of such TI products as used in such applications. TI's provision of technical, application or other design advice, quality characterization, reliability data or other services or information, including, but not limited to, reference designs and materials relating to evaluation modules, (collectively, "TI Resources") are intended to assist designers who are developing applications that incorporate TI products; by downloading, accessing or using TI Resources in any way, Designer (individually or, if Designer is acting on behalf of a company, Designer's company) agrees to use any particular TI Resource solely for this purpose and subject to the terms of this Notice. TI's provision of TI Resources does not expand or otherwise alter TI's applicable published warranties or warranty disclaimers for TI products, and no additional obligations or liabilities arise from TI providing such TI Resources. TI reserves the right to make corrections, enhancements, improvements and other changes to its TI Resources. TI has not conducted any testing other than that specifically described in the published documentation for a particular TI Resource. Designer is authorized to use, copy and modify any individual TI Resource only in connection with the development of applications that include the TI product(s) identified in such TI Resource. NO OTHER LICENSE, EXPRESS OR IMPLIED, BY ESTOPPEL OR OTHERWISE TO ANY OTHER TI INTELLECTUAL PROPERTY RIGHT, AND NO LICENSE TO ANY TECHNOLOGY OR INTELLECTUAL PROPERTY RIGHT OF TI OR ANY THIRD PARTY IS GRANTED HEREIN, including but not limited to any patent right, copyright, mask work right, or other intellectual property right relating to any combination, machine, or process in which TI products or services are used. Information regarding or referencing third-party products or services does not constitute a license to use such products or services, or a warranty or endorsement thereof. Use of TI Resources may require a license from a third party under the patents or other intellectual property of the third party, or a license from TI under the patents or other intellectual property of TI. TI RESOURCES ARE PROVIDED "AS IS" AND WITH ALL FAULTS. TI DISCLAIMS ALL OTHER WARRANTIES OR REPRESENTATIONS, EXPRESS OR IMPLIED, REGARDING RESOURCES OR USE THEREOF, INCLUDING BUT NOT LIMITED TO ACCURACY OR COMPLETENESS, TITLE, ANY EPIDEMIC FAILURE WARRANTY AND ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE, AND NON-INFRINGEMENT OF ANY THIRD PARTY INTELLECTUAL PROPERTY RIGHTS. TI SHALL NOT BE LIABLE FOR AND SHALL NOT DEFEND OR INDEMNIFY DESIGNER AGAINST ANY CLAIM, INCLUDING BUT NOT LIMITED TO ANY INFRINGEMENT CLAIM THAT RELATES TO OR IS BASED ON ANY COMBINATION OF PRODUCTS EVEN IF DESCRIBED IN TI RESOURCES OR OTHERWISE. IN NO EVENT SHALL TI BE LIABLE FOR ANY ACTUAL, DIRECT, SPECIAL, COLLATERAL, INDIRECT, PUNITIVE, INCIDENTAL, CONSEQUENTIAL OR EXEMPLARY DAMAGES IN CONNECTION WITH OR ARISING OUT OF TI RESOURCES OR USE THEREOF, AND REGARDLESS OF WHETHER TI HAS BEEN ADVISED OF THE POSSIBILITY OF SUCH DAMAGES. Unless TI has explicitly designated an individual product as meeting the requirements of a particular industry standard (e.g., ISO/TS 16949 and ISO 26262), TI is not responsible for any failure to meet such industry standard requirements. Where TI specifically promotes products as facilitating functional safety or as compliant with industry functional safety standards, such products are intended to help enable customers to design and create their own applications that meet applicable functional safety standards and requirements. Using products in an application does not by itself establish any safety features in the application. Designers must ensure compliance with safety-related requirements and standards applicable to their applications. Designer may not use any TI products in life-critical medical equipment unless authorized officers of the parties have executed a special contract specifically governing such use. Life-critical medical equipment is medical equipment where failure of such equipment would cause serious bodily injury or death (e.g., life support, pacemakers, defibrillators, heart pumps, neurostimulators, and implantables). Such equipment includes, without limitation, all medical devices identified by the U.S. Food and Drug Administration as Class III devices and equivalent classifications outside the U.S. TI may expressly designate certain products as completing a particular qualification (e.g., Q100, Military Grade, or Enhanced Product). Designers agree that it has the necessary expertise to select the product with the appropriate qualification designation for their applications and that proper product selection is at Designers' own risk. Designers are solely responsible for compliance with all legal and regulatory requirements in connection with such selection. Designer will fully indemnify TI and its representatives against any damages, costs, losses, and/or liabilities arising out of Designer's non-compliance with the terms and provisions of this Notice.