## 60 MHz, 6 mA Op Amps #### **Features** - · Gain Bandwidth Product: 60 MHz (typical) - · Short Circuit Current: 90 mA (typical) - Noise: 6.8 nV/√Hz (typical, at 1 MHz) - · Rail-to-Rail Output - Slew Rate: 32 V/µs (typical) - Supply Current: 6.0 mA (typical) - Power Supply: 2.5V to 5.5V - Extended Temperature Range: -40°C to +125°C ### **Typical Applications** - · Driving A/D Converters - · Power Amplifier Control Loops - · Barcode Scanners - · Optical Detector Amplifier ### **Design Aids** - · SPICE Macro Models - FilterLab<sup>®</sup> Software - . Mindi™ Circuit Designer & Simulator - · Microchip Advanced Part Selector (MAPS) - · Analog Demonstration and Evaluation Boards - · Application Notes ### **Description** The Microchip Technology, Inc. MCP661/2/3/5 family of operational amplifiers features high gain bandwidth product (60 MHz, typical) and high output short circuit current (90 $\underline{\text{mA}}$ , typical). Some also provide a Chip Select pin $(\overline{\text{CS}})$ that supports a low power mode of operation. These amplifiers are optimized for high speed, low noise and distortion, single-supply operation with rail-to-rail output and an input that includes the negative rail. This family is offered in single (MCP661), single with CS pin (MCP663), dual (MCP662) and dual with two CS pins (MCP665). All devices are fully specified from -40°C to +125°C. ## **Typical Application Circuit** ### Package Types NOTES: # 1.0 ELECTRICAL CHARACTERISTICS ## 1.1 Absolute Maximum Ratings † | V <sub>DD</sub> – V <sub>SS</sub> | 6.5V | |----------------------------------------------------------|-------------------------------------------| | Current at Input Pins | ±2 mA | | Analog Inputs ( $V_{IN}$ + and $V_{IN}$ -) †† . $V_{SS}$ | $- 1.0 \text{V to V}_{DD} + 1.0 \text{V}$ | | All other Inputs and Outputs V <sub>SS</sub> | $-0.3V$ to $V_{DD} + 0.3V$ | | Output Short Circuit Current | Continuous | | Current at Output and Supply Pins | ±150 mA | | Storage Temperature | 65°C to +150°C | | Max. Junction Temperature | +150°C | | ESD protection on all pins (HBM, MM) | ≥ 1 kV, 200V | **† Notice:** Stresses above those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. This is a stress rating only and functional operation of the device at those or any other conditions above those indicated in the operational listings of this specification is not implied. Exposure to maximum rating conditions for extended periods may affect device reliability. †† See Section 4.1.2 "Input Voltage and Current Limits". ## 1.2 Specifications #### TABLE 1-1: DC ELECTRICAL SPECIFICATIONS | <b>Electrical Characteristics:</b> Unless otherwise indicated, $T_A = +25^{\circ}C$ , $V_{DD} = +2.5V$ to +5.5V, $V_{SS} = GND$ , $V_{CM} = V_{DD}/3$ , $V_{OUT} \approx V_{DD}/2$ , $V_L = V_{$ | | | | | | | | | |----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------|----------------------|----------------------|-----------------------|----------------|---------------------------------------------------------|--|--| | Parameters | Sym | Min | Тур | Max | Units | Conditions | | | | Input Offset | | | | | | | | | | Input Offset Voltage | Vos | -8 | ±1.8 | +8 | mV | | | | | Input Offset Voltage Drift | $\Delta V_{OS}/\Delta T_{A}$ | _ | ±2.0 | _ | μV/°C | T <sub>A</sub> = -40°C to +125°C | | | | Power Supply Rejection Ratio | PSRR | 61 | 76 | _ | dB | | | | | Input Current and Impedance | | | | | | | | | | Input Bias Current | I <sub>B</sub> | - | 6 | _ | pА | | | | | Across Temperature | I <sub>B</sub> | _ | 130 | _ | pА | T <sub>A</sub> = +85°C | | | | Across Temperature | I <sub>B</sub> | _ | 1700 | 5,000 | pА | T <sub>A</sub> = +125°C | | | | Input Offset Current | Ios | _ | ±10 | _ | pА | | | | | Common Mode Input Impedance | Z <sub>CM</sub> | _ | 10 <sup>13</sup> 9 | _ | $\Omega pF$ | | | | | Differential Input Impedance | Z <sub>DIFF</sub> | | 10 <sup>13</sup> 2 | _ | Ω pF | | | | | Common Mode | | | | | | | | | | Common-Mode Input Voltage Range | $V_{CMR}$ | $V_{SS} - 0.3$ | _ | V <sub>DD</sub> – 1.3 | V | (Note 1) | | | | Common-Mode Rejection Ratio | CMRR | 64 | 79 | _ | dB | $V_{DD}$ = 2.5V, $V_{CM}$ = -0.3 to 1.2V | | | | | CMRR | 66 | 81 | _ | dB | $V_{DD}$ = 5.5V, $V_{CM}$ = -0.3 to 4.2V | | | | Open Loop Gain | | | | | | | | | | DC Open Loop Gain (large signal) | A <sub>OL</sub> | 88 | 117 | _ | dB | $V_{DD}$ = 2.5V, $V_{OUT}$ = 0.3V to 2.2V | | | | | A <sub>OL</sub> | 94 | 126 | _ | dB | $V_{DD}$ = 5.5V, $V_{OUT}$ = 0.3V to 5.2V | | | | Output | | | | | | | | | | Maximum Output Voltage Swing | $V_{OL}, V_{OH}$ | V <sub>SS</sub> + 25 | | V <sub>DD</sub> – 25 | mV | V <sub>DD</sub> = 2.5V, G = +2,<br>0.5V Input Overdrive | | | | | $V_{OL}, V_{OH}$ | V <sub>SS</sub> + 50 | | V <sub>DD</sub> – 50 | mV | V <sub>DD</sub> = 5.5V, G = +2,<br>0.5V Input Overdrive | | | | Output Short Circuit Current | I <sub>SC</sub> | ±45 | ±90 | ±145 | mA | V <sub>DD</sub> = 2.5V (Note 2) | | | | | I <sub>SC</sub> | ±40 | ±80 | ±150 | mA | V <sub>DD</sub> = 5.5V (Note 2) | | | | Power Supply | | | | | | | | | | Supply Voltage | $V_{DD}$ | 2.5 | _ | 5.5 | V | | | | | Quiescent Current per Amplifier | IQ | 3 | 6 | 9 | mA | No Load Current | | | Note 1: See Figure 2-5 for temperature effects. 2: The I<sub>SC</sub> specifications are for design guidance only; they are not tested. #### TABLE 1-2: AC ELECTRICAL SPECIFICATIONS Electrical Characteristics: Unless otherwise indicated, T<sub>A</sub> = +25°C, V<sub>DD</sub> = +2.5V to +5.5V, V<sub>SS</sub> = GND, V<sub>CM</sub> = V<sub>DD</sub>/2, $V_{OUT} \approx V_{DD}/2$ , $V_L = V_{DD}/2$ , $R_L = 1 \text{ k}\Omega$ to $V_L$ , $C_L = 20 \text{ pF}$ and $\overline{CS} = V_{SS}$ (refer to Figure 1-2). **Units Parameters** Sym Max **Conditions AC Response GBWP** Gain Bandwidth Product 60 $\mathsf{MHz}$ Phase Margin PM65 G = +1Open Loop Output Impedance 10 R<sub>OUT</sub> Ω **AC Distortion** Total Harmonic Distortion plus Noise THD+N 0.003 G = +1, $V_{OUT} = 2V_{P-P}$ , f = 1 kHz, $V_{DD} = 5.5V, BW = 80 \text{ kHz}$ Differential Gain, Positive Video (Note 1) DG 0.3 NTSC, $V_{DD} = +2.5V$ , $V_{SS} = -2.5V$ , G = +2, $V_L = 0V$ , $DC V_{IN} = 0V$ to 0.7V NTSC, $V_{DD} = +2.5V$ , $V_{SS} = -2.5V$ , Differential Gain, Negative Video (Note 1) DG 0.3 G = +2, $V_L = 0V$ , DC $V_{IN} = 0V$ to -0.7VNTSC, $V_{DD} = +2.5V$ , $V_{SS} = -2.5V$ , Differential Phase, Positive Video (Note 1) DP 0.3 G = +2, $V_L = 0V$ , DC $V_{IN} = 0V$ to 0.7V DP Differential Phase, Negative Video (Note 1) 0.9 NTSC, $V_{DD} = +2.5V$ , $V_{SS} = -2.5V$ , G = +2, $V_L = 0V$ , DC $V_{IN} = 0V$ to -0.7VStep Response Rise Time, 10% to 90% $G = +1, V_{OUT} = 100 \text{ mV}_{P-P}$ $t_r$ 5 ns Slew Rate SR 32 V/µs Noise Input Noise Voltage $E_{ni}$ 14 $\mu V_{P-P}$ f = 0.1 Hz to 10 Hz nV/√Hz | f = 1 MHz Input Noise Voltage Density 6.8 $e_{ni}$ $fA/\sqrt{Hz}$ f = 1 kHzInput Noise Current Density 4 i<sub>ni</sub> Note 1: These specifications are described in detail in Section 4.3 "Distortion". ## TABLE 1-3: DIGITAL ELECTRICAL SPECIFICATIONS | <b>Electrical Characteristics:</b> Unless otherwise indicated, $T_A = \pm 25^{\circ}C$ , $V_{DD} = \pm 2.5V$ to $\pm 5.5V$ , $V_{SS} = GND$ , $V_{CM} = V_{DD}/2$ , $V_{OUT} \approx V_{DD}/2$ , $V_L = $ | | | | | | | | | |-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------|--------------------|------|--------------------|-------|------------------------------------------------------------------------------------------------|--|--| | Parameters | Sym | Min | Тур | Max | Units | Conditions | | | | CS Low Specifications | | | | | | | | | | CS Logic Threshold, Low | V <sub>IL</sub> | V <sub>SS</sub> | ı | 0.2V <sub>DD</sub> | V | | | | | CS Input Current, Low | I <sub>CSL</sub> | | -0.1 | _ | nA | CS = 0V | | | | CS High Specifications | | | | | | | | | | CS Logic Threshold, High | V <sub>IH</sub> | 0.8V <sub>DD</sub> | | $V_{DD}$ | V | | | | | CS Input Current, High | I <sub>CSH</sub> | | -0.7 | _ | μA | <del>CS</del> = V <sub>DD</sub> | | | | GND Current | I <sub>SS</sub> | -2 | -1 | _ | μA | | | | | CS Internal Pull Down Resistor | R <sub>PD</sub> | | 5 | _ | ΜΩ | | | | | Amplifier Output Leakage | I <sub>O(LEAK)</sub> | _ | 40 | _ | nA | <del>CS</del> = V <sub>DD</sub> , T <sub>A</sub> = +125°C | | | | CS Dynamic Specifications | | | | | | | | | | CS Input Hysteresis | V <sub>HYST</sub> | | 0.25 | _ | V | | | | | CS High to Amplifier Off Time (output goes High-Z) | t <sub>OFF</sub> | _ | 200 | _ | ns | $\frac{G = +1 \text{ V/V}, V_L = V_{SS}}{CS} = 0.8V_{DD} \text{ to } V_{OUT} = 0.1(V_{DD}/2)$ | | | | CS Low to Amplifier On Time | t <sub>ON</sub> | _ | 2 | 10 | μs | $\frac{G = +1 \text{ V/V}, V_L = V_{SS},}{CS} = 0.2V_{DD} \text{ to } V_{OUT} = 0.9(V_{DD}/2)$ | | | | TABLE 1-4: | TEMPERATURE | SPECIFICATIONS | |------------|-------------|----------------| | | | | | <b>Electrical Characteristics:</b> Unless otherwise indicated, all limits are specified for: $V_{DD} = +2.5V$ to $+5.5V$ , $V_{SS} = GND$ . | | | | | | | | | | |---------------------------------------------------------------------------------------------------------------------------------------------|----------------|-----|-------|------|-------|------------|--|--|--| | Parameters | Sym | Min | Тур | Max | Units | Conditions | | | | | Temperature Ranges | | | | | | | | | | | Specified Temperature Range | T <sub>A</sub> | -40 | _ | +125 | °C | | | | | | Operating Temperature Range | T <sub>A</sub> | -40 | _ | +125 | °C | (Note 1) | | | | | Storage Temperature Range | T <sub>A</sub> | -65 | _ | +150 | °C | | | | | | Thermal Package Resistances | | | | | | | | | | | Thermal Resistance, 8L-3x3 DFN | $\theta_{JA}$ | _ | 60 | _ | °C/W | (Note 2) | | | | | Thermal Resistance, 8L-SOIC | $\theta_{JA}$ | _ | 149.5 | _ | °C/W | | | | | | Thermal Resistance, 10L-3x3 DFN | $\theta_{JA}$ | | 57 | _ | °C/W | (Note 2) | | | | | Thermal Resistance, 10L-MSOP | $\theta_{JA}$ | _ | 202 | _ | °C/W | | | | | Note 1: Operation must not cause T<sub>J</sub> to exceed Maximum Junction Temperature specification (150°C). 2: Measured on a standard JC51-7, four layer printed circuit board with ground plane and vias. ## 1.3 Timing Diagram FIGURE 1-1: Timing Diagram. #### 1.4 Test Circuits The circuit used for most DC and AC tests is shown in Figure 1-2. This circuit can independently set $V_{CM}$ and $V_{OUT}$ , see Equation 1-1. Note that $V_{CM}$ is not the circuit's common mode voltage ((V $_{P}$ + V $_{M}$ )/2), and that V $_{OST}$ includes V $_{OS}$ plus the effects (on the input offset error, V $_{OST}$ ) of temperature, CMRR, PSRR and A $_{OL}$ . ### **EQUATION 1-1:** $$G_{DM} = R_F/R_G$$ $$V_{CM} = (V_P + V_{DD}/2)/2$$ $$V_{OST} = V_{IN-} - V_{IN+}$$ $$V_{OUT} = (V_{DD}/2) + (V_P - V_M) + V_{OST}(I + G_{DM})$$ Where: $$G_{DM} = \text{Differential Mode Gain} \qquad (V/V)$$ $$V_{CM} = \text{Op Amp's Common Mode} \qquad (V)$$ $$\text{Input Voltage}$$ $$V_{OST} = \text{Op Amp's Total Input Offset} \qquad (mV)$$ $$\text{Voltage}$$ FIGURE 1-2: AC and DC Test Circuit for Most Specifications. NOTES: ### 2.0 TYPICAL PERFORMANCE CURVES **Note:** The graphs and tables provided following this note are a statistical summary based on a limited number of samples and are provided for informational purposes only. The performance characteristics listed herein are not tested or guaranteed. In some graphs or tables, the data presented may be outside the specified operating range (e.g., outside specified power supply range) and therefore outside the warranted range. **Note:** Unless otherwise indicated, $T_A$ = +25°C, $V_{DD}$ = +2.5V to 5.5V, $V_{SS}$ = GND, $V_{CM}$ = $V_{DD}/3$ , $V_{OUT}$ = $V_{DD}/2$ , $V_L$ = $V_{DD}/2$ , $R_L$ = 1 k $\Omega$ to $V_L$ , $C_L$ = 20 pF and $\overline{CS}$ = $V_{SS}$ . ## 2.1 DC Signal Inputs FIGURE 2-1: Input Offset Voltage. FIGURE 2-2: Input Offset Voltage Drift. **FIGURE 2-3:** Input Offset Voltage vs. Power Supply Voltage with $V_{CM} = 0V$ . FIGURE 2-4: Input Offset Voltage vs. Output Voltage. FIGURE 2-5: Low Input Common Mode Voltage Headroom vs. Ambient Temperature. FIGURE 2-6: High Input Common Mode Voltage Headroom vs. Ambient Temperature. **Note:** Unless otherwise indicated, $T_A$ = +25°C, $V_{DD}$ = +2.5V to 5.5V, $V_{SS}$ = GND, $V_{CM}$ = $V_{DD}/3$ , $V_{OUT}$ = $V_{DD}/2$ , $V_L$ = $V_{DD}/2$ , $R_L$ = 1 k $\Omega$ to $V_L$ , $C_L$ = 20 pF and $\overline{CS}$ = $V_{SS}$ . **FIGURE 2-7:** Input Offset Voltage vs. Common Mode Voltage with $V_{DD} = 2.5V$ . **FIGURE 2-8:** Input Offset Voltage vs. Common Mode Voltage with $V_{DD} = 5.5V$ . **FIGURE 2-9:** CMRR and PSRR vs. Ambient Temperature. **FIGURE 2-10:** DC Open-Loop Gain vs. Ambient Temperature. FIGURE 2-11: DC Open-Loop Gain vs. Load Resistance. **FIGURE 2-12:** Input Bias and Offset Currents vs. Ambient Temperature with $V_{DD} = +5.5V$ . **FIGURE 2-13:** Input Bias Current vs. Input Voltage (below $V_{SS}$ ). **FIGURE 2-14:** Input Bias and Offset Currents vs. Common Mode Input Voltage with $T_A = +85$ °C. **FIGURE 2-15:** Input Bias and Offset Currents vs. Common Mode Input Voltage with $T_A = +125$ °C. ## 2.2 Other DC Voltages and Currents **FIGURE 2-16:** Output Voltage Headroom vs. Output Current. **FIGURE 2-17:** Output Voltage Headroom vs. Ambient Temperature. **FIGURE 2-18:** Output Short Circuit Current vs. Power Supply Voltage. **FIGURE 2-19:** Supply Current vs. Power Supply Voltage. **FIGURE 2-20:** Supply Current vs. Common Mode Input Voltage. ## 2.3 Frequency Response **FIGURE 2-21:** CMRR and PSRR vs. Frequency. **FIGURE 2-22:** Open-Loop Gain vs. Frequency. **FIGURE 2-23:** Gain Bandwidth Product and Phase Margin vs. Ambient Temperature. **FIGURE 2-24:** Gain Bandwidth Product and Phase Margin vs. Common Mode Input Voltage. **FIGURE 2-25:** Gain Bandwidth Product and Phase Margin vs. Output Voltage. **FIGURE 2-26:** Closed-Loop Output Impedance vs. Frequency. **Note:** Unless otherwise indicated, $T_A$ = +25°C, $V_{DD}$ = +2.5V to 5.5V, $V_{SS}$ = GND, $V_{CM}$ = $V_{DD}/3$ , $V_{OUT}$ = $V_{DD}/2$ , $V_L$ = $V_{DD}/2$ , $R_L$ = 1 k $\Omega$ to $V_L$ , $C_L$ = 20 pF and $\overline{CS}$ = $V_{SS}$ . **FIGURE 2-27:** Gain Peaking vs. Normalized Capacitive Load. FIGURE 2-28: Channel-to-Channel Separation vs. Frequency. ### 2.4 Noise and Distortion FIGURE 2-29: vs. Frequency. Input Noise Voltage Density **FIGURE 2-30:** Input Noise Voltage Density vs. Input Common Mode Voltage with f = 100 Hz. **FIGURE 2-31:** Input Noise Voltage Density vs. Input Common Mode Voltage with f = 1 MHz. FIGURE 2-32: 0.1 Hz Filter. Input Noise vs. Time with FIGURE 2-33: THD+N vs. Frequency. **FIGURE 2-34:** Change in Gain Magnitude and Phase vs. DC Input Voltage. ## 2.5 Time Response **FIGURE 2-35:** Non-inverting Small Signal Step Response. FIGURE 2-36: Non-inverting Large Signal Step Response. **FIGURE 2-37:** Inverting Small Signal Step Response. **FIGURE 2-38:** Inverting Large Signal Step Response. FIGURE 2-39: The MCP661/2/3/5 family shows no input phase reversal with overdrive. FIGURE 2-40: Slew Rate vs. Ambient Temperature. **FIGURE 2-41:** Maximum Output Voltage Swing vs. Frequency. ## 2.6 Chip Select Response FIGURE 2-42: CS Current vs. Power Supply Voltage. FIGURE 2-45: CS Hysteresis vs. Ambient Temperature. **FIGURE 2-43:** $\overline{\text{CS}}$ and Output Voltages vs. Time with $V_{DD} = 2.5V$ . **FIGURE 2-46:** CS Turn On Time vs. Ambient Temperature. **FIGURE 2-44:** CS and Output Voltages vs. Time with $V_{DD} = 5.5V$ . FIGURE 2-47: CS's Pull-down Resistor (R<sub>PD</sub>) vs. Ambient Temperature. **FIGURE 2-48:** Quiescent Current in Shutdown vs. Power Supply Voltage. **FIGURE 2-49:** Output Leakage Current vs. Output Voltage. NOTES: ### 3.0 PIN DESCRIPTIONS Descriptions of the pins are listed in Table 3-1. TABLE 3-1: PIN FUNCTION TABLE | MCP661 | МСР | 662 | MCP663 | MCP | 665 | Symbol | Description | |--------|------|-----|--------|------|-----|-----------------------------------------------|-------------------------------------------------------------------| | SOIC | SOIC | DFN | SOIC | MSOP | DFN | Syllibol | Description | | 6 | 1 | 1 | 6 | 1 | 1 | V <sub>OUT</sub> , V <sub>OUTA</sub> | Output (op amp A) | | 2 | 2 | 2 | 2 | 2 | 2 | V <sub>IN</sub> -, V <sub>INA</sub> - | Inverting Input (op amp A) | | 3 | 3 | 3 | 3 | 3 | 3 | $V_{IN}$ +, $V_{INA}$ + | Non-inverting Input (op amp A) | | 4 | 4 | 4 | 4 | 4 | 4 | V <sub>SS</sub> | Negative Power Supply | | _ | _ | | 8 | 5 | 5 | $\overline{\text{CS}}, \overline{\text{CSA}}$ | Chip Select Digital Input (op amp A) | | _ | | _ | _ | 6 | 6 | CSB | Chip Select Digital Input (op amp B) | | _ | 5 | 5 | _ | 7 | 7 | V <sub>INB</sub> + | Non-inverting Input (op amp B) | | _ | 6 | 6 | _ | 8 | 8 | V <sub>INB</sub> – | Inverting Input (op amp B) | | _ | 7 | 7 | _ | 9 | 9 | $V_{OUTB}$ | Output (op amp B) | | 7 | 8 | 8 | 7 | 10 | 10 | $V_{\mathrm{DD}}$ | Positive Power Supply | | 1,5,8 | _ | _ | 1,5 | _ | _ | NC | No Internal Connection | | _ | _ | 9 | _ | _ | 11 | EP | Exposed Thermal Pad (EP);<br>must be connected to V <sub>SS</sub> | ## 3.1 Analog Outputs The analog output pins $(V_{OUT})$ are low-impedance voltage sources. ### 3.2 Analog Inputs The non-inverting and inverting inputs $(V_{IN}^+, V_{IN}^-, \ldots)$ are high-impedance CMOS inputs with low bias currents. ## 3.3 Power Supply Pins The positive power supply ( $V_{DD}$ ) is 2.5V to 5.5V higher than the negative power supply ( $V_{SS}$ ). For normal operation, the other pins are between $V_{SS}$ and $V_{DD}$ . Typically, these parts are used in a single (positive) supply configuration. In this case, $V_{SS}$ is connected to ground and $V_{DD}$ is connected to the supply. $V_{DD}$ will need bypass capacitors. ## 3.4 Chip Select Digital Input (CS) This input $\overline{(CS)}$ is a CMOS, Schmitt-triggered input that places the part into a low power mode of operation. ## 3.5 Exposed Thermal Pad (EP) There is an internal connection between the Exposed Thermal Pad (EP) and the $V_{SS}$ pin; they must be connected to the same potential on the Printed Circuit Board (PCB). This pad can be connected to a PCB ground plane to provide a larger heat sink. This improves the package thermal resistance $(\theta_{JA}).$ NOTES: ### 4.0 APPLICATIONS The MCP661/2/3/5 family op amps is manufactured using Microchip's state of the art CMOS process. It is designed for low cost, low power and high speed applications. Its low supply voltage, low quiescent current and wide bandwidth make the MCP661/2/3/5 ideal for battery-powered applications. ### 4.1 Input #### 4.1.1 PHASE REVERSAL The input devices are designed to not exhibit phase inversion when the input pins exceed the supply voltages. Figure 2-39 shows an input voltage exceeding both supplies with no phase inversion. ## 4.1.2 INPUT VOLTAGE AND CURRENT LIMITS The ESD protection on the inputs can be depicted as shown in Figure 4-1. This structure was chosen to protect the input transistors, and to minimize input bias current (I<sub>B</sub>). The input ESD diodes clamp the inputs when they try to go more than one diode drop below V<sub>SS</sub>. They also clamp any voltages that go too far above V<sub>DD</sub>; their breakdown voltage is high enough to allow normal operation, and low enough to bypass quick ESD events within the specified limits. FIGURE 4-1: Simplified Analog Input ESD Structures. In order to prevent damage and/or improper operation of these amplifiers, the circuit must limit the currents (and voltages) at the input pins (see **Section 1.1** "**Absolute Maximum Ratings †**"). Figure 4-2 shows the recommended approach to protecting these inputs. The internal ESD diodes prevent the input pins ( $V_{IN}$ + and $V_{IN}$ -) from going too far below ground, and the resistors $R_1$ and $R_2$ limit the possible current drawn out of the input pins. Diodes $D_1$ and $D_2$ prevent the input pins ( $V_{IN}$ + and $V_{IN}$ -) from going too far above $V_{DD}$ , and dump any currents onto $V_{DD}$ . When implemented as shown, resistors $R_1$ and $R_2$ also limit the current through $D_1$ and $D_2$ . FIGURE 4-2: Protecting the Analog Inputs. It is also possible to connect the diodes to the left of the resistor $\mathsf{R}_1$ and $\mathsf{R}_2.$ In this case, the currents through the diodes $\mathsf{D}_1$ and $\mathsf{D}_2$ need to be limited by some other mechanism. The resistors then serve as in-rush current limiters; the DC current into the input pins $(\mathsf{V}_{\mathsf{IN}}+$ and $\mathsf{V}_{\mathsf{IN}}-)$ should be very small. A significant amount of current can flow out of the inputs (through the ESD diodes) when the common mode voltage ( $V_{CM}$ ) is below ground ( $V_{SS}$ ); see Figure 2-13. Applications that are high impedance may need to limit the usable voltage range. #### 4.1.3 NORMAL OPERATION The input stage of the MCP661/2/3/5 op amps uses a differential PMOS input stage. It operates at low common mode input voltages ( $V_{CM}$ ), with $V_{CM}$ between $V_{SS} - 0.3V$ and $V_{DD} - 1.3V$ . To ensure proper operation, the input offset voltage ( $V_{OS}$ ) is measured at both $V_{CM} = V_{SS} - 0.3V$ and $V_{DD} - 1.3V$ . See Figure 2-5 and Figure 2-6 for temperature effects. When operating at very low non-inverting gains, the output voltage is limited at the top by the $V_{CM}$ range (< $V_{DD}$ – 1.3V); see Figure 4-3. FIGURE 4-3: Unity Gain Voltage Limitations for Linear Operation. ### 4.2 Rail-to-Rail Output #### 4.2.1 MAXIMUM OUTPUT VOLTAGE The Maximum Output Voltage (see Figure 2-16 and Figure 2-17) describes the output range for a given load. For instance, the output voltage swings to within 50 mV of the negative rail with a 1 k $\Omega$ load tied to $V_{DD}/2$ . #### 4.2.2 OUTPUT CURRENT Figure 4-4 shows the possible combinations of output voltage ( $V_{OUT}$ ) and output current ( $I_{OUT}$ ), when $V_{DD}$ = 5.5V. $I_{OUT}$ is positive when it flows out of the op amp into the external circuit. FIGURE 4-4: Output Current. #### 4.2.3 POWER DISSIPATION Since the output short circuit current ( $I_{SC}$ ) is specified at $\pm 90$ mA (typical), these op amps are capable of both delivering and dissipating significant power. Figure 4-5 show the quantities used in the following power calculations for a single op amp. $R_{SER}$ is 0 $\Omega$ in most applications; it can be used to limit $I_{OUT}.\ V_{OUT}$ is the op amp's output voltage, $V_L$ is the voltage at the load, and $V_{LG}$ is the load's ground point. $V_{SS}$ is usually ground (0V). The input currents are assumed to be negligible. The currents shown are approximately: ## **EQUATION 4-1:** $$\begin{split} I_{OUT} &= I_L = \frac{V_{OUT} - V_{LG}}{R_{SER} + R_L} \\ I_{DD} \approx I_Q + max(0, I_{OUT}) \\ I_{SS} \approx -I_Q + min(0, I_{OUT}) \end{split}$$ Where: I<sub>O</sub> = quiescent supply current FIGURE 4-5: Diagram for Power Calculations. The instantaneous op amp power ( $P_{OA}(t)$ ), $R_{SER}$ power ( $P_{RSER}(t)$ ) and load power ( $P_{L}(t)$ ) are: #### **EQUATION 4-2:** $$\begin{split} P_{OA}(t) &= I_{DD} \left( V_{DD} - V_{OUT} \right) + I_{SS} \left( V_{SS} - V_{OUT} \right) \\ P_{RSER}(t) &= I_{OUT}^2 R_{SER} \\ P_L(t) &= I_L^2 R_L \end{split}$$ The maximum op amp power, for resistive loads, occurs when $V_{OUT}$ is halfway between $V_{DD}$ and $V_{LG}$ or halfway between $V_{SS}$ and $V_{LG}$ : #### **EQUATION 4-3:** $$P_{OAmax} \leq \frac{max^2(V_{DD} - V_{LG}, \ V_{LG} - V_{SS})}{4(R_{SER} + R_L)}$$ The maximum ambient to junction temperature rise $(\Delta T_{JA})$ and junction temperature $(T_J)$ can be calculated using $P_{OAmax}$ , ambient temperature $(T_A)$ , the package thermal resistance $(\theta_{JA})$ found in Table 1-4, and the number of op amps in the package (assuming equal power dissipations): #### **EQUATION 4-4:** $$\Delta T_{JA} = P_{OA}(t) \ \theta_{JA} \le n \ P_{OAmax} \theta_{JA}$$ $$T_J = T_A + \Delta T_{JA}$$ Where: n = number of op amps in package (1, 2) The power de-rating across temperature for an op amp in a particular package can be easily calculated (assuming equal power dissipations): #### **EQUATION 4-5:** $$P_{OAmax} \leq \frac{T_{Jmax} - T_A}{n \ \theta_{IA}}$$ Where: $T_{\text{.lmax}}$ = absolute max. junction temperature Several techniques are available to reduce $\Delta T_{JA}$ for a given $P_{OAmax}.$ - Lower $\theta_{JA}$ - Use another package - PCB layout (ground plane, etc.) - Heat sinks and air flow - Reduce P<sub>OAmax</sub> - Increase R<sub>I</sub> - Limit I<sub>OUT</sub> (using R<sub>SER</sub>) - Decrease V<sub>DD</sub> #### 4.3 Distortion Differential Gain (DG) and Differential Phase (DP) refer to the non-linear distortion produced by a NTSC (or PAL) video component. Table 1-2 and Figure 2-34 show the typical performance of the MCP661, configured as a gain of +2 amplifier (see Figure 4-10), when driving one back-matched video load (150 $\Omega$ , for 75 $\Omega$ cable). Our tests use a sine wave at NTSC's color sub-carrier frequency of 3.58 MHz, with a 0.286V<sub>P-P</sub> magnitude. The DC input voltage is changed over a +0.7V range (positive video) or a -0.7V range (negative video). DG is the peak-to-peak change in the AC gain magnitude (color hue), as the DC level (luminance) is changed, in units of %. DP is the peak-to-peak change in the AC gain phase (color saturation), as the DC level (luminance) is changed, in units of °. ### 4.4 Improving Stability #### 4.4.1 CAPACITIVE LOADS Driving large capacitive loads can cause stability problems for voltage feedback op amps. As the load capacitance increases, the feedback loop's phase margin decreases and the closed-loop bandwidth is reduced. This produces gain peaking in the frequency response, with overshoot and ringing in the step response. A unity gain buffer (G = +1) is the most sensitive to capacitive loads, though all gains show the same general behavior. When driving large capacitive loads with these op amps (e.g., $> 20 \, \text{pF}$ when G = +1), a small series resistor at the output (R<sub>ISO</sub> in Figure 4-6) improves the feedback loop's phase margin (stability) by making the output load resistive at higher frequencies. The bandwidth will be generally lower than the bandwidth with no capacitive load. **FIGURE 4-6:** Output Resistor, R<sub>ISO</sub> stabilizes large capacitive loads. Figure 4-7 gives recommended $R_{ISO}$ values for different capacitive loads and gains. The x-axis is the normalized load capacitance $(C_L/G_N)$ , where $G_N$ is the circuit's noise gain. For non-inverting gains, $G_N$ and the Signal Gain are equal. For inverting gains, $G_N$ is 1+|Signal Gain| (e.g., -1 V/V gives $G_N$ = +2 V/V). **FIGURE 4-7:** Recommended R<sub>ISO</sub> Values for Capacitive Loads. After selecting $R_{\rm ISO}$ for your circuit, double check the resulting frequency response peaking and step response overshoot. Modify $R_{\rm ISO}$ 's value until the response is reasonable. Bench evaluation and simulations with the MCP661/2/3/5 SPICE macro model are helpful. #### 4.4.2 GAIN PEAKING Figure 4-8 shows an op amp circuit that represents non-inverting amplifiers ( $V_M$ is a DC voltage and $V_P$ is the input) or inverting amplifiers ( $V_P$ is a DC voltage and $V_M$ is the input). The capacitances $C_N$ and $C_G$ represent the total capacitance at the input pins; they include the op amp's common mode input capacitance ( $C_{CM}$ ), board parasitic capacitance and any capacitor placed in parallel. FIGURE 4-8: Capacitance. Amplifier with Parasitic $C_G$ acts in parallel with $R_G$ (except for a gain of +1 V/V), which causes an increase in gain at high frequencies. $C_G$ also reduces the phase margin of the feedback loop, which becomes less stable. This effect can be reduced by either reducing $C_G$ or $R_{\text{F}}$ . $C_N$ and $R_N$ form a low-pass filter that affects the signal at $V_P$ . This filter has a single real pole at $1/(2\pi R_N C_N)$ . The largest value of $R_F$ that should be used depends on noise gain (see $G_N$ in **Section 4.4.1 "Capacitive Loads"**), $C_G$ and the open-loop gain's phase shift. Figure 4-9 shows the maximum recommended $R_F$ for several $C_G$ values. Some applications may modify these values to reduce either output loading or gain peaking (step response overshoot). **FIGURE 4-9:** Maximum recommended R<sub>F</sub> vs. Gain. Figure 2-35 and Figure 2-36 show the small signal and large signal step responses at G = +1 V/V. The unity gain buffer usually has $R_F = 0\Omega$ and $R_G$ open. Figure 2-37 and Figure 2-38 show the small signal and large signal step responses at G = -1 V/V. Since the noise gain is 2 V/V and $C_G \approx 10$ pF, the resistors were chosen to be $R_F = R_G = 401\Omega$ and $R_N = 200\Omega$ . It is also possible to add a capacitor ( $C_F$ ) in parallel with $R_F$ to compensate for the de-stabilizing effect of $C_G$ . This makes it possible to use larger values of $R_F$ . The conditions for stability are summarized in Equation 4-6. #### **EQUATION 4-6:** Given: $$G_{N1} = I + R_F/R_G$$ $$G_{N2} = I + C_G/C_F$$ $$f_F = I/(2\pi R_F C_F)$$ $$f_Z = f_F(G_{N1}/G_{N2})$$ We need: $$f_F \leq f_{GBWP}/(2G_{N2}), \quad G_{N1} < G_{N2}$$ $$f_F \leq f_{GBWP}/(4G_{N1}), \quad G_{N1} > G_{N2}$$ ### 4.5 MCP663 and MCP665 Chip Select The MCP663 is a single amplifier with Chip Select ( $\overline{\text{CS}}$ ). When $\overline{\text{CS}}$ is pulled high, the supply current drops to 1 μA (typical) and flows through the $\overline{\text{CS}}$ pin to V<sub>SS</sub>. When this happens, the amplifier output is put into a high-impedance state. By pulling $\overline{\text{CS}}$ low, the amplifier is enabled. The $\overline{\text{CS}}$ pin has an internal 5 MΩ (typical) pulldown resistor connected to V<sub>SS</sub>, so it will go low if the $\overline{\text{CS}}$ pin is left floating. Figure 1-1, Figure 2-43 and Figure 2-44 show the output voltage and supply current response to a $\overline{\text{CS}}$ pulse. The MCP665 is a dual amplifier with two $\overline{\text{CS}}$ pins; $\overline{\text{CSA}}$ controls op amp A and $\overline{\text{CSB}}$ controls op amp B. These op amps are controlled independently, with an enabled quiescent current (I<sub>Q</sub>) of 6 mA/amplifier (typical) and a disabled I<sub>Q</sub> of 1 $\mu$ A/amplifier (typical). The I<sub>Q</sub> seen at the supply pins is the sum of the two op amps' I<sub>Q</sub>; the typical value for the MCP665's I<sub>Q</sub> will be 2 $\mu$ A, 6 mA or 12 mA when there are 0, 1 or 2 amplifiers enabled, respectively. ### 4.6 Power Supply With this family of operational amplifiers, the power supply pin (V<sub>DD</sub> for single supply) should have a local bypass capacitor (i.e., 0.01 $\mu F$ to 0.1 $\mu F$ ) within 2 mm for good high frequency performance. Surface mount, multilayer ceramic capacitors, or their equivalent, should be used. These op amps require a bulk capacitor (i.e., $2.2 \, \mu F$ or larger) within 50 mm to provide large, slow currents. Tantalum capacitors, or their equivalent, may be a good choice. This bulk capacitor can be shared with other nearby analog parts as long as crosstalk through the supplies does not prove to be a problem. ## 4.7 High Speed PCB Layout These op amps are fast enough that a little extra care in the PCB (Printed Circuit Board) layout can make a significant difference in performance. Good PC board layout techniques will help you achieve the performance shown in the specifications and Typical Performance Curves; it will also help you minimize EMC (Electro-Magnetic Compatibility) issues. Use a solid ground plane. Connect the bypass local capacitor(s) to this plane with minimal length traces. This cuts down inductive and capacitive crosstalk. Separate digital from analog, low speed from high speed, and low power from high power. This will reduce interference. Keep sensitive traces short and straight. Separate them from interfering components and traces. This is especially important for high frequency (low rise time) signals. Sometimes, it helps to place guard traces next to victim traces. They should be on both sides of the victim trace, and as close as possible. Connect guard traces to ground plane at both ends, and in the middle for long traces. Use coax cables, or low inductance wiring, to route signal and power to and from the PCB. Mutual and self inductance of power wires is often a cause of crosstalk and unusual behavior. ## 4.8 Typical Applications #### 4.8.1 $50\Omega$ LINE DRIVER Figure 4-10 shows the MCP661 driving a $50\Omega$ line. The large output current (e.g., see Figure 2-18) makes it possible to drive a back-matched line (R<sub>M2</sub>, the $50\Omega$ line and the $50\Omega$ load at the far end) to more than $\pm 2V$ (the load at the far end sees $\pm 1V$ ). It is worth mentioning that the $50\Omega$ line and the $50\Omega$ load at the far end together can be modeled as a simple $50\Omega$ resistor to ground. **FIGURE 4-10:** $50\Omega$ Line Driver. The output headroom limits would be $V_{OL}$ = -2.3V and $V_{OH}$ = +2.3V (see Figure 2-16), leaving some design room for the ±2V signal. The open-loop gain (A<sub>OL</sub>) typically does not decrease significantly with a 100 $\Omega$ load (see Figure 2-11). The maximum power dissipated is about 48 mW (see Section 4.2.3 "Power Dissipation"), so the temperature rise (for the MCP661 in the SOIC-8 package) is under 8°C. #### 4.8.2 OPTICAL DETECTOR AMPLIFIER Figure 4-11 shows a transimpedance amplifier, using the MCP661 op amp, in a photo detector circuit. The photo detector is a capacitive current source. $R_{\text{F}}$ provides enough gain to produce 10 mV at $V_{\text{OUT}}$ . $C_{\text{F}}$ stabilizes the gain and limits the transimpedance bandwidth to about 1.1 MHz. $R_{\text{F}}$ 's parasitic capacitance (e.g., 0.2 pF for a 0805 SMD) acts in parallel with $C_{\text{F}}$ . **FIGURE 4-11:** Transimpedance Amplifier for an Optical Detector. #### 4.8.3 H-BRIDGE DRIVER Figure 4-12 shows the MCP662 dual op amp used as a H-bridge driver. The load could be a speaker or a DC motor. FIGURE 4-12: H-Bridge Driver. This circuit automatically makes the noise gains $(G_N)$ equal, when the gains are set properly, so that the frequency responses match well (in magnitude and in phase). Equation 4-7 shows how to calculate $R_{GT}$ and $R_{GB}$ so that both op amps have the same DC gains; $G_{DM}$ needs to be selected first. #### **EQUATION 4-7:** $$\begin{split} G_{DM} &\equiv \frac{V_{OT} - V_{OB}}{V_{IN} - V_{DD}/2} \geq 1 \ V/V \\ R_{GT} &= \frac{R_F}{(G_{DM}/2) - I} \\ R_{GB} &= \frac{R_F}{G_{DM}/2} \end{split}$$ Equation 4-8 gives the resulting common mode and differential mode output voltages. #### **EQUATION 4-8:** $$\begin{split} &\frac{V_{OT}+V_{OB}}{2} = \frac{V_{DD}}{2} \\ &V_{OT}-V_{OB} = G_{DM} \! \left(V_{IN} \! - \! \frac{V_{DD}}{2}\right) \end{split} \label{eq:votation}$$ #### 5.0 DESIGN AIDS Microchip provides the basic design aids needed for the MCP661/2/3/5 family of op amps. #### 5.1 SPICE Macro Model The latest SPICE macro model for the MCP661/2/3/5 op amps is available on the Microchip web site at www.microchip.com. This model is intended to be an initial design tool that works well in the op amp's linear region of operation over the temperature range. See the model file for information on its capabilities. Bench testing is a very important part of any design and cannot be replaced with simulations. Also, simulation results using this macro model need to be validated by comparing them to the data sheet specifications and characteristic curves. ## 5.2 FilterLab® Software Microchip's FilterLab<sup>®</sup> software is an innovative software tool that simplifies analog active filter (using op amps) design. Available at no cost from the Microchip web site at www.microchip.com/filterlab, the Filter-Lab design tool provides full schematic diagrams of the filter circuit with component values. It also outputs the filter circuit in SPICE format, which can be used with the macro model to simulate actual filter performance. ## 5.3 Mindi™ Circuit Designer & Simulator Microchip's Mindi™ Circuit Designer & Simulator aids in the design of various circuits useful for active filter, amplifier and power management applications. It is a free online circuit designer & simulator available from the Microchip web site at www.microchip.com/mindi. This interactive circuit designer & simulator enables designers to quickly generate circuit diagrams, and simulate circuits. Circuits developed using the Mindi Circuit Designer & Simulator can be downloaded to a personal computer or workstation. # 5.4 Microchip Advanced Part Selector (MAPS) MAPS is a software tool that helps efficiently identify Microchip devices that fit a particular design requirement. Available at no cost from the Microchip website at www.microchip.com/maps, the MAPS is an overall selection tool for Microchip's product portfolio that includes Analog, Memory, MCUs and DSCs. Using this tool, a customer can define a filter to sort features for a parametric search of devices and export side-by-side technical comparison reports. Helpful links are also provided for Data sheets, Purchase and Sampling of Microchip parts. ## 5.5 Analog Demonstration and Evaluation Boards Microchip offers a broad spectrum of Analog Demonstration and Evaluation Boards that are designed to help customers achieve faster time to market. For a complete listing of these boards and their corresponding user's guides and technical information, visit the Microchip web site at www.microchip.com/analog tools. Some boards that are especially useful are: - · MCP6XXX Amplifier Evaluation Board 1 - MCP6XXX Amplifier Evaluation Board 2 - MCP6XXX Amplifier Evaluation Board 3 - · MCP6XXX Amplifier Evaluation Board 4 - · Active Filter Demo Board Kit - 8-Pin SOIC/MSOP/TSSOP/DIP Evaluation Board, P/N SOIC8EV ### 5.6 Application Notes The following Microchip Application Notes are available on the Microchip web site at www.microchip. com/appnotes and are recommended as supplemental reference resources. - ADN003: "Select the Right Operational Amplifier for your Filtering Circuits", DS21821 - AN722: "Operational Amplifier Topologies and DC Specifications", DS00722 - AN723: "Operational Amplifier AC Specifications and Applications", DS00723 - AN884: "Driving Capacitive Loads With Op Amps", DS00884 - AN990: "Analog Sensor Conditioning Circuits An Overview", DS00990 - AN1228: "Op Amp Precision Design: Random Noise", DS01228 Some of these application notes, and others, are listed in the design guide: "Signal Chain Design Guide", DS21825 NOTES: #### 6.0 PACKAGING INFORMATION #### 6.1 **Package Marking Information** 8-Lead DFN (3×3) (MCP662) | Device | Code | | | | | |--------|------|--|--|--|--| | MCP662 | DABQ | | | | | | N 4 | | | | | | Note: Applies to 8-Lead 3x3 DFN 8-Lead SOIC (150 mil) (MCP661, MCP662, MCP663) 10-Lead DFN (3×3) (MCP665) | Device | Code | |--------|------| | MCP665 | BAFD | Note: Applies to 10-Lead 3x3 DFN Example 10-Lead MSOP (MCP665) Legend: XX...X Customer-specific information Year code (last digit of calendar year) YY Year code (last 2 digits of calendar year) ww Week code (week of January 1 is week '01') NNN Alphanumeric traceability code (e3) Pb-free JEDEC designator for Matte Tin (Sn) This package is Pb-free. The Pb-free JEDEC designator (e3) can be found on the outer packaging for this package. Note: In the event the full Microchip part number cannot be marked on one line, it will be carried over to the next line, thus limiting the number of available characters for customer-specific information. ## 8-Lead Plastic Dual Flat, No Lead Package (MF) – 3x3x0.9 mm Body [DFN] **Note:** For the most current package drawings, please see the Microchip Packaging Specification located at http://www.microchip.com/packaging | | Units | MILLIMETERS | | | | |------------------------|-----------|-------------|----------|------|--| | Dimensi | on Limits | MIN | NOM | MAX | | | Number of Pins | N | | 8 | | | | Pitch | е | | 0.65 BSC | | | | Overall Height | Α | 0.80 | 0.90 | 1.00 | | | Standoff | A1 | 0.00 | 0.02 | 0.05 | | | Contact Thickness | A3 | 0.20 REF | | | | | Overall Length | D | 3.00 BSC | | | | | Exposed Pad Width | E2 | 0.00 | _ | 1.60 | | | Overall Width | Е | 3.00 BSC | | | | | Exposed Pad Length | D2 | 0.00 | _ | 2.40 | | | Contact Width | b | 0.25 | 0.30 | 0.35 | | | Contact Length | L | 0.20 | 0.30 | 0.55 | | | Contact-to-Exposed Pad | K | 0.20 | _ | _ | | #### Notes: - 1. Pin 1 visual index feature may vary, but must be located within the hatched area. - 2. Package may have one or more exposed tie bars at ends. - 3. Package is saw singulated. - 4. Dimensioning and tolerancing per ASME Y14.5M. BSC: Basic Dimension. Theoretically exact value shown without tolerances. REF: Reference Dimension, usually without tolerance, for information purposes only. Microchip Technology Drawing C04-062B ## 8-Lead Plastic Dual Flat, No Lead Package (MF) – 3x3x0.9 mm Body [DFN] **Note:** For the most current package drawings, please see the Microchip Packaging Specification located at http://www.microchip.com/packaging #### RECOMMENDED LAND PATTERN | | MILLIMETERS | | | | | |----------------------------|-------------|----------|------|------|--| | Dimension | MIN | NOM | MAX | | | | Contact Pitch | Е | 0.65 BSC | | | | | Optional Center Pad Width | W2 | | | 2.40 | | | Optional Center Pad Length | T2 | | | 1.55 | | | Contact Pad Spacing | C1 | | 3.10 | | | | Contact Pad Width (X8) | X1 | | | 0.35 | | | Contact Pad Length (X8) | Y1 | | | 0.65 | | | Distance Between Pads | G | 0.30 | | | | #### Notes: 1. Dimensioning and tolerancing per ASME Y14.5M BSC: Basic Dimension. Theoretically exact value shown without tolerances. Microchip Technology Drawing No. C04-2062A ## 8-Lead Plastic Small Outline (SN) - Narrow, 3.90 mm Body [SOIC] te: For the most current package drawings, please see the Microchip Packaging Specification located at http://www.microchip.com/packaging | | Units | | MILLIMETERS | | | | |--------------------------|--------------|----------|-------------|------|--|--| | Dimer | nsion Limits | MIN | NOM | MAX | | | | Number of Pins | N | | 8 | | | | | Pitch | е | | 1.27 BSC | | | | | Overall Height | Α | - | _ | 1.75 | | | | Molded Package Thickness | A2 | 1.25 | _ | _ | | | | Standoff § | A1 | 0.10 | _ | 0.25 | | | | Overall Width | E | 6.00 BSC | | | | | | Molded Package Width | E1 | 3.90 BSC | | | | | | Overall Length | D | 4.90 BSC | | | | | | Chamfer (optional) | h | 0.25 | _ | 0.50 | | | | Foot Length | L | 0.40 | _ | 1.27 | | | | Footprint | L1 | | 1.04 REF | | | | | Foot Angle | ф | 0° | _ | 8° | | | | Lead Thickness | С | 0.17 | _ | 0.25 | | | | Lead Width | b | 0.31 | _ | 0.51 | | | | Mold Draft Angle Top | α | 5° | _ | 15° | | | | Mold Draft Angle Bottom | β | 5° | | 15° | | | #### Notes: - 1. Pin 1 visual index feature may vary, but must be located within the hatched area. - 2. § Significant Characteristic. - 3. Dimensions D and E1 do not include mold flash or protrusions. Mold flash or protrusions shall not exceed 0.15 mm per side. - 4. Dimensioning and tolerancing per ASME Y14.5M. BSC: Basic Dimension. Theoretically exact value shown without tolerances. REF: Reference Dimension, usually without tolerance, for information purposes only. Microchip Technology Drawing C04-057B ## 8-Lead Plastic Small Outline (SN) - Narrow, 3.90 mm Body [SOIC] **Note:** For the most current package drawings, please see the Microchip Packaging Specification located at http://www.microchip.com/packaging **RECOMMENDED LAND PATTERN** | | Units | MILLIMETERS | | | | | |-------------------------|-------|-------------|------|----------|--|--| | Dimension | MIN | NOM | MAX | | | | | Contact Pitch | h E | | | 1.27 BSC | | | | Contact Pad Spacing | C | | 5.40 | | | | | Contact Pad Width (X8) | X1 | | | 0.60 | | | | Contact Pad Length (X8) | Y1 | | | 1.55 | | | #### Notes: 1. Dimensioning and tolerancing per ASME Y14.5M BSC: Basic Dimension. Theoretically exact value shown without tolerances. Microchip Technology Drawing No. C04-2057A ## 10-Lead Plastic Dual Flat, No Lead Package (MF) – 3x3x0.9 mm Body [DFN] **Note:** For the most current package drawings, please see the Microchip Packaging Specification located at http://www.microchip.com/packaging | | Units | MILLIMETERS | | | |------------------------|------------------|----------------|------|------| | | Dimension Limits | s MIN NOM M | | | | Number of Pins | N | 10 | | | | Pitch | е | 0.50 BSC | | | | Overall Height | A | 0.80 | 0.90 | 1.00 | | Standoff | A1 | 0.00 | 0.02 | 0.05 | | Contact Thickness | A3 | 0.20 REF | | | | Overall Length | D | 3.00 BSC | | | | Exposed Pad Length | D2 | 2.20 2.35 2.48 | | | | Overall Width | E | 3.00 BSC | | | | Exposed Pad Width | E2 | 1.40 | 1.58 | 1.75 | | Contact Width | b | 0.18 | 0.25 | 0.30 | | Contact Length | L | 0.30 | 0.40 | 0.50 | | Contact-to-Exposed Pad | K | 0.20 | _ | _ | #### Notes: - 1. Pin 1 visual index feature may vary, but must be located within the hatched area. - 2. Package may have one or more exposed tie bars at ends. - 3. Package is saw singulated. - 4. Dimensioning and tolerancing per ASME Y14.5M. BSC: Basic Dimension. Theoretically exact value shown without tolerances. REF: Reference Dimension, usually without tolerance, for information purposes only. Microchip Technology Drawing C04-063B ## 10-Lead Plastic Dual Flat, No Lead Package (MF) - 3x3x0.9 mm Body [DFN] **Note:** For the most current package drawings, please see the Microchip Packaging Specification located at http://www.microchip.com/packaging ### **RECOMMENDED LAND PATTERN** | Units | | MILLIMETERS | | | | |----------------------------|----|-------------|------|------|--| | Dimension Limits | | MIN | NOM | MAX | | | Contact Pitch | Е | 0.50 BSC | | | | | Optional Center Pad Width | W2 | | | 2.48 | | | Optional Center Pad Length | T2 | | | 1.55 | | | Contact Pad Spacing | C1 | | 3.10 | | | | Contact Pad Width (X8) | X1 | | | 0.30 | | | Contact Pad Length (X8) | Y1 | | | 0.65 | | | Distance Between Pads | G | 0.20 | | | | #### Notes: 1. Dimensioning and tolerancing per ASME Y14.5M BSC: Basic Dimension. Theoretically exact value shown without tolerances. Microchip Technology Drawing No. C04-2063A ## 10-Lead Plastic Micro Small Outline Package (UN) [MSOP] **Note:** For the most current package drawings, please see the Microchip Packaging Specification located at http://www.microchip.com/packaging | | Units MIL | | MILLIMETERS | 3 | |--------------------------|-----------|----------|--------------|------| | Dimensi | on Limits | MIN | NOM | MAX | | Number of Pins | N | 10 | | | | Pitch | е | 0.50 BSC | | | | Overall Height | Α | _ | _ | 1.10 | | Molded Package Thickness | A2 | 0.75 | 0.85 | 0.95 | | Standoff | A1 | 0.00 | _ | 0.15 | | Overall Width | Е | 4.90 BSC | | | | Molded Package Width | E1 | 3.00 BSC | | | | Overall Length | D | 3.00 BSC | | | | Foot Length | L | 0.40 | .40 0.60 0.8 | | | Footprint | L1 | 0.95 REF | | | | Foot Angle | ф | 0° | _ | 8° | | Lead Thickness | С | 0.08 | _ | 0.23 | | Lead Width | b | 0.15 | _ | 0.33 | #### Notes: - 1. Pin 1 visual index feature may vary, but must be located within the hatched area. - 2. Dimensions D and E1 do not include mold flash or protrusions. Mold flash or protrusions shall not exceed 0.15 mm per side. - 3. Dimensioning and tolerancing per ASME Y14.5M. - BSC: Basic Dimension. Theoretically exact value shown without tolerances. - REF: Reference Dimension, usually without tolerance, for information purposes only. Microchip Technology Drawing C04-021B ## **APPENDIX A: REVISION HISTORY** ## Revision A (July 2009) • Original Release of this Document. NOTES: ## PRODUCT IDENTIFICATION SYSTEM To order or obtain information, e.g., on pricing or delivery, refer to the factory or the listed sales office. | | -X<br> <br>nperature<br>Range | /XX<br> <br>Package | Exa | mples:<br>MCP661T-E/SN: | Extended temperature, | |--------------------|----------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------|----------|--------------------------------|----------------------------------------------------------------------------------------------------------------------------| | Device: | MCP661<br>MCP661T<br>MCP662<br>MCP662T | Single Op Amp Single Op Amp (Tape and Reel) (SOIC) Dual Op Amp Dual Op Amp (Tape and Reel) | a)<br>b) | MCP662T-E/MF:<br>MCP662T-E/SN: | 8LD SOIC package Tape and Reel Extended temperature, 8LD DFN package Tape and Reel Extended temperature, 8LD SOIC package | | | MCP663<br>MCP663T<br>MCP665 | (DFN and SOIC) Single Op Amp with CS Single Op Amp with CS (Tape and Reel) (SOIC) Dual Op Amp with CS | a) | MCP663T-E/SN: | Tape and Reel<br>Extended temperature,<br>8LD SOIC package | | | MCP665T | Dual Op Amp with CS (Tape and Reel)<br>(DFN and MSOP) | a) | MCP665T-E/MF: | Tape and Reel<br>Extended temperature,<br>10LD DFN package | | Temperature Range: | E = -40° | C to +125°C | b) | MCP665T-E/UN: | Tape and Reel<br>Extended temperature,<br>10LD MSOP package | | Package: | 8-lea<br>SN = Plas | stic Dual Flat, No Lead (3×3 DFN),<br>ad, 10-lead<br>stic Small Outline (3.90 mm), 8-lead<br>stic Micro Small Outline (MSOP), 10-lead | | | | NOTES: #### Note the following details of the code protection feature on Microchip devices: - · Microchip products meet the specification contained in their particular Microchip Data Sheet. - Microchip believes that its family of products is one of the most secure families of its kind on the market today, when used in the intended manner and under normal conditions. - There are dishonest and possibly illegal methods used to breach the code protection feature. All of these methods, to our knowledge, require using the Microchip products in a manner outside the operating specifications contained in Microchip's Data Sheets. Most likely, the person doing so is engaged in theft of intellectual property. - Microchip is willing to work with the customer who is concerned about the integrity of their code. - Neither Microchip nor any other semiconductor manufacturer can guarantee the security of their code. Code protection does not mean that we are guaranteeing the product as "unbreakable." Code protection is constantly evolving. We at Microchip are committed to continuously improving the code protection features of our products. Attempts to break Microchip's code protection feature may be a violation of the Digital Millennium Copyright Act. If such acts allow unauthorized access to your software or other copyrighted work, you may have a right to sue for relief under that Act. Information contained in this publication regarding device applications and the like is provided only for your convenience and may be superseded by updates. It is your responsibility to ensure that your application meets with your specifications. MICROCHIP MAKES NO REPRESENTATIONS OR WARRANTIES OF ANY KIND WHETHER EXPRESS OR IMPLIED, WRITTEN OR ORAL, STATUTORY OR OTHERWISE, RELATED TO THE INFORMATION, INCLUDING BUT NOT LIMITED TO ITS CONDITION, QUALITY, PERFORMANCE, MERCHANTABILITY OR FITNESS FOR PURPOSE. Microchip disclaims all liability arising from this information and its use. Use of Microchip devices in life support and/or safety applications is entirely at the buyer's risk, and the buyer agrees to defend, indemnify and hold harmless Microchip from any and all damages, claims, suits, or expenses resulting from such use. No licenses are conveyed, implicitly or otherwise, under any Microchip intellectual property rights. #### **Trademarks** The Microchip name and logo, the Microchip logo, dsPIC, Keeloq, Keeloq logo, MPLAB, PIC, PICmicro, PICSTART, rfPIC and UNI/O are registered trademarks of Microchip Technology Incorporated in the U.S.A. and other countries. FilterLab, Hampshire, HI-TECH C, Linear Active Thermistor, MXDEV, MXLAB, SEEVAL and The Embedded Control Solutions Company are registered trademarks of Microchip Technology Incorporated in the U.S.A. Analog-for-the-Digital Age, Application Maestro, CodeGuard, dsPICDEM, dsPICDEM.net, dsPICworks, dsSPEAK, ECAN, ECONOMONITOR, FanSense, HI-TIDE, In-Circuit Serial Programming, ICSP, ICEPIC, Mindi, MiWi, MPASM, MPLAB Certified logo, MPLIB, MPLINK, mTouch, Omniscient Code Generation, PICC, PICC-18, PICkit, PICDEM, PICDEM.net, PICtail, PIC<sup>32</sup> logo, REAL ICE, rfLAB, Select Mode, Total Endurance, TSHARC, WiperLock and ZENA are trademarks of Microchip Technology Incorporated in the U.S.A. and other countries. $\ensuremath{\mathsf{SQTP}}$ is a service mark of Microchip Technology Incorporated in the U.S.A. All other trademarks mentioned herein are property of their respective companies. © 2009, Microchip Technology Incorporated, Printed in the U.S.A., All Rights Reserved. Printed on recycled paper. QUALITY MANAGEMENT SYSTEM CERTIFIED BY DNV ISO/TS 16949:2002 Microchip received ISO/TS-16949:2002 certification for its worldwide headquarters, design and wafer fabrication facilities in Chandler and Tempe, Arizona; Gresham, Oregon and design centers in California and India. The Company's quality system processes and procedures are for its PIC® MCUs and dsPIC® DSCs, KEELOQ® code hopping devices, Serial EEPROMs, microperipherals, nonvolatile memory and analog products. In addition, Microchip's quality system for the design and manufacture of development systems is ISO 9001:2000 certified. ## WORLDWIDE SALES AND SERVICE #### **AMERICAS** Corporate Office 2355 West Chandler Blvd. Chandler, AZ 85224-6199 Tel: 480-792-7200 Fax: 480-792-7277 Technical Support: http://support.microchip.com Web Address: www.microchip.com **Atlanta** Duluth, GA Tel: 678-957-9614 Fax: 678-957-1455 **Boston** Westborough, MA Tel: 774-760-0087 Fax: 774-760-0088 Chicago Itasca, IL Tel: 630-285-0071 Fax: 630-285-0075 Cleveland Independence, OH Tel: 216-447-0464 Fax: 216-447-0643 **Dallas** Addison, TX Tel: 972-818-7423 Fax: 972-818-2924 Detroit Farmington Hills, MI Tel: 248-538-2250 Fax: 248-538-2260 Kokomo Kokomo, IN Tel: 765-864-8360 Fax: 765-864-8387 Los Angeles Mission Viejo, CA Tel: 949-462-9523 Fax: 949-462-9608 Santa Clara Santa Clara, CA Tel: 408-961-6444 Fax: 408-961-6445 Toronto Mississauga, Ontario, Canada Tel: 905-673-0699 Fax: 905-673-6509 #### ASIA/PACIFIC **Asia Pacific Office** Suites 3707-14, 37th Floor Tower 6, The Gateway Harbour City, Kowloon Hong Kong Tel: 852-2401-1200 Fax: 852-2401-3431 Australia - Sydney Tel: 61-2-9868-6733 Fax: 61-2-9868-6755 China - Beijing Tel: 86-10-8528-2100 Fax: 86-10-8528-2104 China - Chengdu Tel: 86-28-8665-5511 Fax: 86-28-8665-7889 China - Hong Kong SAR Tel: 852-2401-1200 Fax: 852-2401-3431 China - Nanjing Tel: 86-25-8473-2460 Fax: 86-25-8473-2470 China - Qingdao Tel: 86-532-8502-7355 Fax: 86-532-8502-7205 China - Shanghai Tel: 86-21-5407-5533 Fax: 86-21-5407-5066 China - Shenyang Tel: 86-24-2334-2829 Fax: 86-24-2334-2393 China - Shenzhen Tel: 86-755-8203-2660 Fax: 86-755-8203-1760 China - Wuhan Tel: 86-27-5980-5300 Fax: 86-27-5980-5118 China - Xiamen Tel: 86-592-2388138 Fax: 86-592-2388130 China - Xian Tel: 86-29-8833-7252 Fax: 86-29-8833-7256 China - Zhuhai Tel: 86-756-3210040 Fax: 86-756-3210049 #### ASIA/PACIFIC India - Bangalore Tel: 91-80-3090-4444 Fax: 91-80-3090-4080 India - New Delhi Tel: 91-11-4160-8631 Fax: 91-11-4160-8632 India - Pune Tel: 91-20-2566-1512 Fax: 91-20-2566-1513 Japan - Yokohama Tel: 81-45-471- 6166 Fax: 81-45-471-6122 Korea - Daegu Tel: 82-53-744-4301 Fax: 82-53-744-4302 Korea - Seoul Tel: 82-2-554-7200 Fax: 82-2-558-5932 or 82-2-558-5934 Malaysia - Kuala Lumpur Tel: 60-3-6201-9857 Fax: 60-3-6201-9859 Malaysia - Penang Tel: 60-4-227-8870 Fax: 60-4-227-4068 Philippines - Manila Tel: 63-2-634-9065 Fax: 63-2-634-9069 Singapore Tel: 65-6334-8870 Fax: 65-6334-8850 Taiwan - Hsin Chu Tel: 886-3-6578-300 Fax: 886-3-6578-370 Taiwan - Kaohsiung Tel: 886-7-536-4818 Fax: 886-7-536-4803 Taiwan - Taipei Tel: 886-2-2500-6610 Fax: 886-2-2508-0102 Thailand - Bangkok Tel: 66-2-694-1351 Fax: 66-2-694-1350 #### **EUROPE** Austria - Wels Tel: 43-7242-2244-39 Fax: 43-7242-2244-393 Denmark - Copenhagen Tel: 45-4450-2828 Fax: 45-4485-2829 France - Paris Tel: 33-1-69-53-63-20 Fax: 33-1-69-30-90-79 **Germany - Munich** Tel: 49-89-627-144-0 Fax: 49-89-627-144-44 Italy - Milan Tel: 39-0331-742611 Fax: 39-0331-466781 Netherlands - Drunen Tel: 31-416-690399 Fax: 31-416-690340 Spain - Madrid Tel: 34-91-708-08-90 Fax: 34-91-708-08-91 **UK - Wokingham** Tel: 44-118-921-5869 Fax: 44-118-921-5820 03/26/09