# **CMOS SSI** # Quad Exclusive "OR" and "NOR" Gates The MC14070B quad exclusive OR gate and the MC14077B quad exclusive NOR gate are constructed with MOS P-channel and N-channel enhancement mode devices in a single monolithic structure. These complementary MOS logic gates find primary use where low power dissipation and/or high noise immunity is desired. #### **Features** - Supply Voltage Range = 3.0 Vdc to 18 Vdc - All Outputs Buffered - Capable of Driving Two Low-Power TTL Loads or One Low-Power Schottky TTL Load Over the Rated Temperature Range - Double Diode Protection on All Inputs - MC14070B Replacement for CD4030B and CD4070B Types - MC14077B Replacement for CD4077B Type - NLV Prefix for Automotive and Other Applications Requiring Unique Site and Control Change Requirements; AEC-Q100 Qualified and PPAP Capable - These Devices are Pb-Free and are RoHS Compliant ## **MAXIMUM RATINGS** (Voltages Referenced to V<sub>SS</sub>) | Symbol | Parameter | Value | Unit | |------------------------------------|---------------------------------------------------|-------------------------------|------| | $V_{DD}$ | DC Supply Voltage Range | -0.5 to +18.0 | V | | V <sub>in</sub> , V <sub>out</sub> | Input or Output Voltage Range (DC or Transient) | -0.5 to V <sub>DD</sub> + 0.5 | V | | I <sub>in</sub> , I <sub>out</sub> | Input or Output Current (DC or Transient) per Pin | ±10 | mA | | P <sub>D</sub> | Power Dissipation, per Package (Note 1) | 500 | mW | | T <sub>A</sub> | Ambient Temperature Range | -55 to +125 | °C | | T <sub>stg</sub> | Storage Temperature Range | -65 to +150 | °C | | TL | Lead Temperature<br>(8–Second Soldering) | 260 | °C | Stresses exceeding those listed in the Maximum Ratings table may damage the device. If any of these limits are exceeded, device functionality should not be assumed, damage may occur and reliability may be affected. 1. Temperature Derating: "D/DW" Packages: -7.0 mW/°C From 65°C To 125°C This device contains protection circuitry to guard against damage due to high static voltages or electric fields. However, precautions must be taken to avoid applications of any voltage higher than maximum rated voltages to this high–impedance circuit. For proper operation, $V_{in}$ and $V_{out}$ should be constrained to the range $V_{SS} \leq (V_{in} \text{ or } V_{out}) \leq V_{DD}.$ Unused inputs must always be tied to an appropriate logic voltage level (e.g., either $V_{SS}$ or $V_{DD}$ ). Unused outputs must be left open. ## ON Semiconductor® http://onsemi.com SOIC-14 D SUFFIX CASE 751A #### **PIN ASSIGNMENT** | IN 1 <sub>A</sub> | þ | 1● | 14 | þ | $V_{DD}$ | |-------------------|---|----|----|---|-------------------| | IN 2 <sub>A</sub> | D | 2 | 13 | þ | IN 2 <sub>D</sub> | | $OUT_A$ | þ | 3 | 12 | þ | IN 1 <sub>D</sub> | | OUTB | þ | 4 | 11 | þ | $OUT_D$ | | IN 1 <sub>B</sub> | þ | 5 | 10 | þ | $OUT_C$ | | IN 2 <sub>B</sub> | þ | 6 | 9 | þ | IN 2 <sub>C</sub> | | $V_{SS}$ | þ | 7 | 8 | þ | IN 1 <sub>C</sub> | ## MARKING DIAGRAM xx = Specific Device Code A = Assembly Location WL, L = Wafer Lot YY, Y = Year WW, W = Work Week G = Pb-Free Package ### ORDERING INFORMATION See detailed ordering and shipping information in the package dimensions section on page 4 of this data sheet. Figure 1. Power Dissipation Test Circuit and Waveform \*Inverted output on MC14077B only. #Connect unused input to $V_{DD}$ for MC14070B, to $V_{SS}$ for MC14077B. Figure 2. Switching Time Test Circuit and Waveforms ## **ELECTRICAL CHARACTERISTICS** (Voltages Referenced to V<sub>SS</sub>) | | | | -55 | 5°C | 25°C | | 125°C | | | | |------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------|------------------------|-------------------------------|----------------------|-------------------------------|-------------------------------------------|----------------------|-------------------------------|----------------------|------| | Characteristic | Symbol | V <sub>DD</sub><br>Vdc | Min | Max | Min | Typ<br>(Note 2) | Max | Min | Max | Unit | | Output Voltage "0" Level $V_{in} = V_{DD}$ or 0 | V <sub>OL</sub> | 5.0<br>10<br>15 | -<br>-<br>- | 0.05<br>0.05<br>0.05 | -<br>-<br>- | 0<br>0<br>0 | 0.05<br>0.05<br>0.05 | -<br>-<br>- | 0.05<br>0.05<br>0.05 | Vdc | | $V_{in} = 0$ or $V_{DD}$ "1" Level | V <sub>OH</sub> | 5.0<br>10<br>15 | 4.95<br>9.95<br>14.95 | -<br>-<br>- | 4.95<br>9.95<br>14.95 | 5.0<br>10<br>15 | -<br>-<br>- | 4.95<br>9.95<br>14.95 | -<br>-<br>- | Vdc | | Input Voltage "0" Level $(V_O = 4.5 \text{ or } 0.5 \text{ Vdc})$ $(V_O = 9.0 \text{ or } 1.0 \text{ Vdc})$ $(V_O = 13.5 \text{ or } 1.5 \text{ Vdc})$ | V <sub>IL</sub> | 5.0<br>10<br>15 | -<br>-<br>- | 1.5<br>3.0<br>4.0 | | 2.25<br>4.50<br>6.75 | 1.5<br>3.0<br>4.0 | -<br>-<br>- | 1.5<br>3.0<br>4.0 | Vdc | | "1" Level $(V_O = 0.5 \text{ or } 4.5 \text{ Vdc})$ $(V_O = 1.0 \text{ or } 9.0 \text{ Vdc})$ $(V_O = 1.5 \text{ or } 13.5 \text{ Vdc})$ | V <sub>IH</sub> | 5.0<br>10<br>15 | 3.5<br>7.0<br>11 | -<br>-<br>- | 3.5<br>7.0<br>11 | 2.75<br>5.50<br>8.25 | -<br>-<br>- | 3.5<br>7.0<br>11 | -<br>-<br>- | Vdc | | Output Drive Current $ (V_{OH} = 2.5 \text{ Vdc}) $ Source $ (V_{OH} = 4.6 \text{ Vdc}) $ $ (V_{OH} = 9.5 \text{ Vdc}) $ $ (V_{OH} = 13.5 \text{ Vdc}) $ | Іон | 5.0<br>5.0<br>10<br>15 | -3.0<br>-0.64<br>-1.6<br>-4.2 | -<br>-<br>- | -2.4<br>-0.51<br>-1.3<br>-3.4 | -4.2<br>-0.88<br>-2.25<br>-8.8 | -<br>-<br>- | -1.7<br>-0.36<br>-0.9<br>-2.4 | -<br>-<br>-<br>- | mAdc | | $(V_{OL} = 0.4 \text{ Vdc})$ Sink $(V_{OL} = 0.5 \text{ Vdc})$ $(V_{OL} = 1.5 \text{ Vdc})$ | l <sub>OL</sub> | 5.0<br>10<br>15 | 0.64<br>1.6<br>4.2 | -<br>-<br>- | 0.51<br>1.3<br>3.4 | 0.88<br>2.25<br>8.8 | -<br>-<br>- | 0.36<br>0.9<br>2.4 | -<br>-<br>- | mAdc | | Input Current | I <sub>in</sub> | 15 | _ | ±0.1 | - | ±0.00001 | ±0.1 | - | ±1.0 | μAdc | | Input Capacitance (V <sub>in</sub> = 0) | C <sub>in</sub> | _ | - | - | - | 5.0 | 7.5 | _ | _ | pF | | Quiescent Current<br>(Per Package) | I <sub>DD</sub> | 5.0<br>10<br>15 | -<br>-<br>- | 0.25<br>0.5<br>1.0 | -<br>-<br>- | 0.0005<br>0.0010<br>0.0015 | 0.25<br>0.5<br>1.0 | -<br>-<br>- | 7.5<br>15<br>30 | μAdc | | Total Supply Current (Notes 3 & 4) (Dynamic plus Quiescent, Per Package) (C <sub>L</sub> = 50 pF on all outputs, all buffers switching) | I <sub>T</sub> | 5.0<br>10<br>15 | | | $I_T = (0)$ | 0.3 μA/kHz)<br>0.6 μA/kHz)<br>0.9 μA/kHz) | f + I <sub>DD</sub> | | | μAdc | | Output Rise and Fall Times (Note 3) $ (C_L = 50 \text{ pF}) \\ t_{TLH}, t_{THL} = (1.35 \text{ ns/pF}) C_L + 33 \text{ ns} \\ t_{TLH}, t_{THL} = (0.60 \text{ ns/pF}) C_L + 20 \text{ ns} \\ t_{TLH}, t_{THL} = (0.40 \text{ ns/pF}) C_L + 20 \text{ ns} $ | t <sub>TLH</sub> ,<br>t <sub>THL</sub> | 5.0<br>10<br>15 | -<br>-<br>- | -<br>-<br>- | -<br>-<br>- | 100<br>50<br>40 | 200<br>100<br>80 | -<br>-<br>- | -<br>-<br>- | ns | | Propagation Delay Times (Note 3) $(C_L = 50 \text{ pF})$ $t_{PLH}, t_{PHL} = (0.90 \text{ ns/pF}) C_L + 130 \text{ ns}$ $t_{PLH}, t_{PHL} = (0.36 \text{ ns/pF}) C_L + 57 \text{ ns}$ $t_{PLH}, t_{PHL} = (0.26 \text{ ns/pF}) C_L + 37 \text{ ns}$ | t <sub>PLH</sub> ,<br>t <sub>PHL</sub> | 5.0<br>10<br>15 | -<br>-<br>- | -<br>-<br>- | -<br>-<br>- | 175<br>75<br>55 | 350<br>150<br>110 | -<br>-<br>- | -<br>-<br>- | ns | Product parametric performance is indicated in the Electrical Characteristics for the listed test conditions, unless otherwise noted. Product performance may not be indicated by the Electrical Characteristics if operated under different conditions. $$I_T(C_L) = I_T(50 \text{ pF}) + (C_L - 50) \text{ Vfk}$$ where: $I_T$ is in $\mu H$ (per package), $C_L$ in pF, $V = (V_{DD} - V_{SS})$ in volts, f in kHz is input frequency, and k = 0.002. Data labelled "Typ" is not to be used for design purposes but is intended as an indication of the IC's potential performance. The formulas given are for the typical characteristics only at 25°C. To calculate total supply current at loads other than 50 pF: ## **ORDERING INFORMATION** | Device | Package | Shipping <sup>†</sup> | |----------------|----------------------|-----------------------| | MC14070BDG | SOIC-14<br>(Pb-Free) | 55 Units / Rail | | MC14070BDR2G | SOIC-14<br>(Pb-Free) | 2500 / Tape & Reel | | NLV14070BDR2G* | SOIC-14<br>(Pb-Free) | 2500 / Tape & Reel | | MC14077BDG | SOIC-14<br>(Pb-Free) | 55 Units / Rail | |----------------|----------------------|--------------------| | MC14077BDR2G | SOIC-14<br>(Pb-Free) | 2500 / Tape & Reel | | NLV14077BDR2G* | SOIC-14<br>(Pb-Free) | 2500 / Tape & Reel | <sup>†</sup>For information on tape and reel specifications, including part orientation and tape sizes, please refer to our Tape and Reel Packaging Specifications Brochure, BRD8011/D. \*NLV Prefix for Automotive and Other Applications Requiring Unique Site and Control Change Requirements; AEC–Q100 Qualified and PPAP Capable. ### PACKAGE DIMENSIONS # В н Н ⊕ 0.25 M $B \otimes$ 13X **b** 0.25 M C A S $\oplus$ ## NOTES **DETAIL A** - 1. DIMENSIONING AND TOLERANCING PER - DIMENSIONING AND TOLERANCING PER ASME Y14.5M, 1994. CONTROLLING DIMENSION: MILLIMETERS. DIMENSION b DOES NOT INCLUDE DAMBAF PROTRUSION. ALLOWABLE PROTRUSION SHALL BE 0.13 TOTAL IN EXCESS OF AT MAXIMUM MATERIAL CONDITION. 4. DIMENSIONS D AND E DO NOT INCLUDE - MOLD PROTRUSIONS. 5. MAXIMUM MOLD PROTRUSION 0.15 PER | | MILLIN | IETERS | INCHES | | | |-----|--------|--------|--------|-------|--| | DIM | MIN | MAX | MIN | MAX | | | Α | 1.35 | 1.75 | 0.054 | 0.068 | | | A1 | 0.10 | 0.25 | 0.004 | 0.010 | | | А3 | 0.19 | 0.25 | 0.008 | 0.010 | | | b | 0.35 | 0.49 | 0.014 | 0.019 | | | D | 8.55 | 8.75 | 0.337 | 0.344 | | | Е | 3.80 | 4.00 | 0.150 | 0.157 | | | е | 1.27 | BSC | 0.050 | BSC | | | Н | 5.80 | 6.20 | 0.228 | 0.244 | | | h | 0.25 | 0.50 | 0.010 | 0.019 | | | Ĺ | 0.40 | 1.25 | 0.016 | 0.049 | | | М | 0 ° | 7 ° | 0 ° | 7° | | **DIMENSIONS: MILLIMETERS** \*For additional information on our Pb-Free strategy and soldering details, please download the ON Semiconductor Soldering and Mounting Techniques Reference Manual, SOLDERRM/D. ON Semiconductor and the 👊 are registered trademarks of Semiconductor Components Industries, LLC (SCILLC) or its subsidiaries in the United States and/or other countries. SCILLC owns the rights to a number of patents, trademarks, copyrights, trade secrets, and other intellectual property. A listing of SCILLC's product/patent coverage may be accessed at www.onsemi.com/site/pdf/Patent-Marking.pdf. SCILLC reserves the right to make changes without further notice to any products herein. SCILLC makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does SCILLC assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. "Typical" parameters which may be provided in SCILLC data sheets and/or specifications can and do vary in different applications and actual performance may vary over time. All operating parameters, including "Typicals" must be validated for each customer application by customer's technical experts. SCILLC does not convey any license under its patent rights nor the rights of others. SCILLC products are not designed, intended, or authorized for use as components in systems intended for surgical implant into the body, or other applications intended to support or sustain life, or for any other application in which the failure of the SCILLC product could create a situation where personal injury or death may occur. Should Buyer purchase or use SCILLC products for any such unintended or unauthorized application, Buyer shall indemnify and hold SCILLC and its officers, employees, subsidiaries, affiliates, and distributors harmless against all claims, costs, damages, and expenses, and reasonable attorney fees arising out of, directly or indirectly, any claim of personal injury or death associated with such unintended or unauthorized use, even if such claim alleges that SCILLC was negligent regarding the design or manufacture of the part. SCILLC is an Equal Opportunity/Affirmative Action Employer. This literature is subject to all applicable copyright laws and is not for resale in any manner. ## **PUBLICATION ORDERING INFORMATION** #### LITERATURE FULFILLMENT: Literature Distribution Center for ON Semiconductor P.O. Box 5163, Denver, Colorado 80217 USA **Phone**: 303–675–2175 or 800–344–3860 Toll Free USA/Canada **Fax**: 303–675–2176 or 800–344–3867 Toll Free USA/Canada Email: orderlit@onsemi.com N. American Technical Support: 800-282-9855 Toll Free USA/Canada Europe, Middle East and Africa Technical Support: Phone: 421 33 790 2910 Japan Customer Focus Center Phone: 81–3–5817–1050 ON Semiconductor Website: www.onsemi.com Order Literature: http://www.onsemi.com/orderlit For additional information, please contact your local Sales Representative