# UB-Suffix Series CMOS Gates

The UB Series logic gates are constructed with P and N channel enhancement mode devices in a single monolithic structure (Complementary MOS). Their primary use is where low power dissipation and/or high noise immunity is desired. The UB set of CMOS gates are inverting non–buffered functions.

### Features

- Supply Voltage Range = 3.0 Vdc to 18 Vdc
- Linear and Oscillator Applications
- Capable of Driving Two Low–Power TTL Loads or One Low–Power Schottky TTL Load Over the Rated Temperature Range
- Double Diode Protection on All Inputs
- Pin-for-Pin Replacements for Corresponding CD4000 Series UB Suffix Devices
- NLV Prefix for Automotive and Other Applications Requiring Unique Site and Control Change Requirements; AEC–Q100 Qualified and PPAP Capable
- This Device is Pb-Free and is RoHS Compliant

#### MAXIMUM RATINGS (Voltages Referenced to V<sub>SS</sub>)

| Symbol                             | Parameter                                            | Value                         | Unit |
|------------------------------------|------------------------------------------------------|-------------------------------|------|
| V <sub>DD</sub>                    | DC Supply Voltage Range                              | -0.5 to +18.0                 | V    |
| V <sub>in</sub> , V <sub>out</sub> | Input or Output Voltage Range<br>(DC or Transient)   | –0.5 to V <sub>DD</sub> + 0.5 | V    |
| I <sub>in</sub> , I <sub>out</sub> | Input or Output Current<br>(DC or Transient) per Pin | ±10                           | mA   |
| PD                                 | Power Dissipation, per Package<br>(Note 1)           | 500                           | mW   |
| T <sub>A</sub>                     | Ambient Temperature Range                            | -55 to +125                   | °C   |
| T <sub>stg</sub>                   | Storage Temperature Range                            | -65 to +150                   | °C   |
| TL                                 | Lead Temperature<br>(8–Second Soldering)             | 260                           | °C   |

Stresses exceeding those listed in the Maximum Ratings table may damage the device. If any of these limits are exceeded, device functionality should not be assumed, damage may occur and reliability may be affected.

1. Temperature Derating: "D/DW" Package: -7.0 mW/°C From 65°C To 125°C

This device contains protection circuitry to guard against damage due to high static voltages or electric fields. However, precautions must be taken to avoid applications of any voltage higher than maximum rated voltages to this high–impedance circuit. For proper operation,  $V_{in}$  and  $V_{out}$  should be constrained to the range  $V_{SS} \leq (V_{in} \text{ or } V_{out}) \leq V_{DD}.$ 

Unused inputs must always be tied to an appropriate logic voltage level (e.g., either  $V_{SS}$  or  $V_{DD}$ ). Unused outputs must be left open.



## **ON Semiconductor®**

http://onsemi.com



D SUFFIX CASE 751A

#### MARKING DIAGRAM



| XX    | = Specific Device Code |
|-------|------------------------|
| А     | = Assembly Location    |
| WL, L | = Wafer Lot            |
| YY, Y | = Year                 |
| WW, W | = Work Week            |
| G     | = Pb-Free Package      |

#### ORDERING INFORMATION

See detailed ordering and shipping information in the package dimensions section on page 4 of this data sheet.



LOGIC DIAGRAMS

V<sub>DD</sub> = PIN 14 V<sub>SS</sub> = PIN 7 FOR ALL DEVICES

## **PIN ASSIGNMENTS**

## MC14001UB Quad 2–Input NOR Gate

\_\_\_\_\_

| in 1 <sub>a</sub> C | 1● | 14 | D V <sub>DD</sub>   |
|---------------------|----|----|---------------------|
| IN 2 <sub>A</sub> [ | 2  | 13 | ] IN 2 <sub>D</sub> |
| OUT <sub>A</sub>    | 3  | 12 | ] IN 1 <sub>D</sub> |
| out <sub>b</sub> [  | 4  | 11 | ] OUT <sub>D</sub>  |
| IN 1 <sub>B</sub> [ | 5  | 10 | ] OUT <sub>C</sub>  |
| IN 2 <sub>B</sub> [ | 6  | 9  | ] IN 2 <sub>C</sub> |
| v <sub>ss</sub> [   | 7  | 8  | ] IN 1 <sub>C</sub> |
|                     |    |    |                     |

#### MC14011UB Quad 2-Input NAND Gate IN 1<sub>A</sub> [] 1 ● 14 🛛 V<sub>DD</sub> IN 2<sub>A</sub> [] 2 13 | IN 2<sub>D</sub> OUT<sub>A</sub> 🛛 3 12 | IN 1<sub>D</sub> OUT<sub>B</sub> [] 4 11 0UT<sub>D</sub> 10 0UT<sub>C</sub> IN 1<sub>B</sub> 🛛 5 IN 2<sub>B</sub> [] 6 9 | IN 2<sub>C</sub> V<sub>SS</sub> [] 7 8 | IN 1<sub>C</sub>

| ELECTRICAL CHARACTERISTICS | (Voltages Referenced to V <sub>SS</sub> ) |
|----------------------------|-------------------------------------------|
|----------------------------|-------------------------------------------|

|                                                                                                                                                                                                                                                 |           | -               |                        | - 55                           | 5°C                  | 25°C                               |                                                 |                      | 125°C                           |                      |      |
|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------|-----------------|------------------------|--------------------------------|----------------------|------------------------------------|-------------------------------------------------|----------------------|---------------------------------|----------------------|------|
| Characterist                                                                                                                                                                                                                                    | ic        | Symbol          | V <sub>DD</sub><br>Vdc | Min                            | Max                  | Min                                | Typ<br>(Note 2)                                 | Max                  | Min                             | Max                  | Unit |
| Output Voltage<br>V <sub>in</sub> = V <sub>DD</sub> or 0                                                                                                                                                                                        | "0" Level | V <sub>OL</sub> | 5.0<br>10<br>15        | -<br>-<br>-                    | 0.05<br>0.05<br>0.05 | -<br>-<br>-                        | 0<br>0<br>0                                     | 0.05<br>0.05<br>0.05 | _<br>_<br>_                     | 0.05<br>0.05<br>0.05 | Vdc  |
| $V_{in} = 0 \text{ or } V_{DD}$                                                                                                                                                                                                                 | "1" Level | V <sub>OH</sub> | 5.0<br>10<br>15        | 4.95<br>9.95<br>14.95          | _<br>_<br>_          | 4.95<br>9.95<br>14.95              | 5.0<br>10<br>15                                 | -<br>-<br>-          | 4.95<br>9.95<br>14.95           | -<br>-<br>-          | Vdc  |
| Input Voltage<br>$(V_O = 4.5 \text{ Vdc})$<br>$(V_O = 9.0 \text{ Vdc})$<br>$(V_O = 13.5 \text{ Vdc})$                                                                                                                                           | "0" Level | V <sub>IL</sub> | 5.0<br>10<br>15        |                                | 1.0<br>2.0<br>2.5    |                                    | 2.25<br>4.50<br>6.75                            | 1.0<br>2.0<br>2.5    |                                 | 1.0<br>2.0<br>2.5    | Vdc  |
| $(V_O = 0.5 \text{ Vdc})$<br>$(V_O = 1.0 \text{ Vdc})$<br>$(V_O = 1.5 \text{ Vdc})$                                                                                                                                                             | "1" Level | V <sub>IH</sub> | 5.0<br>10<br>15        | 4.0<br>8.0<br>12.5             | -<br>-<br>-          | 4.0<br>8.0<br>12.5                 | 2.75<br>5.50<br>8.25                            | -<br>-<br>-          | 4.0<br>8.0<br>12.5              | -<br>-<br>-          | Vdc  |
| $\begin{array}{l} \text{Output Drive Current} \\ (\text{V}_{\text{OH}} = 2.5 \ \text{Vdc}) \\ (\text{V}_{\text{OH}} = 4.6 \ \text{Vdc}) \\ (\text{V}_{\text{OH}} = 9.5 \ \text{Vdc}) \\ (\text{V}_{\text{OH}} = 13.5 \ \text{Vdc}) \end{array}$ | Source    | I <sub>OH</sub> | 5.0<br>5.0<br>10<br>15 | -1.0<br>-0.25<br>-0.62<br>-1.8 | -<br>-<br>-          | -0.75<br>-0.2<br>-0.4<br>-1.5      | -1.7<br>-0.36<br>-0.9<br>-3.5                   | -<br>-<br>-          | -0.55<br>-0.14<br>-0.15<br>-1.0 |                      | mAdo |
| (V <sub>OL</sub> = 0.4 Vdc)<br>(V <sub>OL</sub> = 0.5 Vdc)<br>(V <sub>OL</sub> = 1.5 Vdc)                                                                                                                                                       | Sink      | I <sub>OL</sub> | 5.0<br>10<br>15        | 0.64<br>1.6<br>4.2             | -<br>-<br>-          | 0.51<br>1.1<br>3.4                 | 0.88<br>2.25<br>8.8                             | -<br>-<br>-          | 0.36<br>0.7<br>2.4              | -<br>-<br>-          | mAdo |
| Input Current                                                                                                                                                                                                                                   |           | l <sub>in</sub> | 15                     | -                              | ±0.1                 | _                                  | ±0.00001                                        | ±0.1                 | -                               | ±1.0                 | μAdc |
| Input Capacitance<br>(V <sub>in</sub> = 0)                                                                                                                                                                                                      |           | C <sub>in</sub> | -                      | -                              | -                    | -                                  | 5.0                                             | 7.5                  | -                               | -                    | pF   |
| Quiescent Current<br>(Per Package)                                                                                                                                                                                                              |           | I <sub>DD</sub> | 5.0<br>10<br>15        | -<br>-<br>-                    | 0.25<br>0.5<br>1.0   | _<br>_<br>_                        | 0.0005<br>0.0010<br>0.0015                      | 0.25<br>0.5<br>1.0   | _<br>_<br>_                     | 7.5<br>15<br>30      | μAdc |
| $\begin{array}{c c} \mbox{Total Supply Current (Notes 3, 4)} & I_T \\ \mbox{(Dynamic plus Quiescent,} \\ \mbox{Per Gate } C_L = 50 \ \mbox{pF}) \end{array}$                                                                                    |           |                 | 5.0<br>10<br>15        |                                |                      | $I_{T} = (0.0)$<br>$I_{T} = (0.0)$ | 3 μA/kHz) f +<br>6 μA/kHz) f +<br>8 μA/kHz) f + | - I <sub>DD</sub> /N |                                 |                      | μAdc |

Product parametric performance is indicated in the Electrical Characteristics for the listed test conditions, unless otherwise noted. Product performance may not be indicated by the Electrical Characteristics if operated under different conditions.

2. Data labelled "Typ" is not to be used for design purposes but is intended as an indication of the IC's potential performance.

The formulas given are for the typical characteristics only at 25°C.
To calculate total supply current at loads other than 50 pF:

 $I_T(C_L) = I_T(50 \text{ pF}) + (C_L - 50) \text{ Vfk}$ 

where:  $I_T$  is in  $\mu$ H (per package),  $C_L$  in pF,  $V = (V_{DD} - V_{SS})$  in volts, f in kHz is input frequency, and k = 0.001 x the number of exercised gates per package.

### SWITCHING CHARACTERISTICS (Note 5) ( $C_L = 50 \text{ pF}, T_A = 25^{\circ}C$ )

| Characteristic                                                                                                                                                                                                                    | Symbol                              | V <sub>DD</sub><br>Vdc | Min | Typ<br>(Note 6) | Max               | Unit |
|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------|------------------------|-----|-----------------|-------------------|------|
| Output Rise Time<br>$t_{TLH} = (3.0 \text{ ns/pF}) \text{ C}_L + 30 \text{ ns}$<br>$t_{TLH} = (1.5 \text{ ns/pF}) \text{ C}_L + 15 \text{ ns}$<br>$t_{TLH} = (1.1 \text{ ns/pF}) \text{ C}_L + 10 \text{ ns}$                     | tτLH                                | 5.0<br>10<br>15        |     | 180<br>90<br>65 | 360<br>180<br>130 | ns   |
| Output Fall Time<br>$t_{THL} = (1.5 \text{ ns/pF}) C_L + 25 \text{ ns}$<br>$t_{THL} = (0.75 \text{ ns/pF}) C_L + 12.5 \text{ ns}$<br>$t_{THL} = (0.55 \text{ ns/pF}) C_L + 9.5 \text{ ns}$                                        | t <sub>THL</sub>                    | 5.0<br>10<br>15        |     | 100<br>50<br>40 | 200<br>100<br>80  | ns   |
| Propagation Delay Time<br>$t_{PLH}$ , $t_{PHL} = (1.7 \text{ ns/pF}) C_L + 30 \text{ ns}$<br>$t_{PLH}$ , $t_{PHL} = (0.66 \text{ ns/pF}) C_L + 22 \text{ ns}$<br>$t_{PLH}$ , $t_{PHL} = (0.50 \text{ ns/pF}) C_L + 15 \text{ ns}$ | t <sub>PLH</sub> , t <sub>PHL</sub> | 5.0<br>10<br>15        |     | 90<br>50<br>40  | 180<br>100<br>80  | ns   |

5. The formulas given are for the typical characteristics only at 25°C.

6. Data labelled "Typ" is not to be used for design purposes but is intended as an indication of the IC's potential performance.

#### **ORDERING INFORMATION**

| Device          | Package              | Shipping <sup>†</sup> |
|-----------------|----------------------|-----------------------|
| MC14001UBDG     | SOIC-14<br>(Pb-Free) | 55 Units / Rail       |
| NLV14001UBDG*   | SOIC-14<br>(Pb-Free) | 55 Units / Rail       |
| MC14001UBDR2G   | SOIC-14<br>(Pb-Free) | 2500 / Tape & Reel    |
| NLV14001UBDR2G* | SOIC-14<br>(Pb-Free) | 2500 / Tape & Reel    |
|                 |                      |                       |
| MC14011UBDG     | SOIC-14<br>(Pb-Free) | 55 Units / Rail       |
| NLV14011UBDG*   | SOIC-14<br>(Pb-Free) | 55 Units / Rail       |
| MC14011UBDR2G   | SOIC-14<br>(Pb-Free) | 2500 / Tape & Reel    |
| NLV14011UBDR2G* | SOIC-14<br>(Pb-Free) | 2500 / Tape & Reel    |

<sup>†</sup>For information on tape and reel specifications, including part orientation and tape sizes, please refer to our Tape and Reel Packaging Specifications Brochure, BRD8011/D.

\*NLV Prefix for Automotive and Other Applications Requiring Unique Site and Control Change Requirements; AEC–Q100 Qualified and PPAP Capable.



20 ns 20 ns INPUT V<sub>DD</sub> 90% 50% 10% •0 V t<sub>PLH</sub> t<sub>PHL</sub> ۰V<sub>OH</sub> 90% OUTPUT 50% INVERTING 10% .V<sub>OL</sub> t<sub>THL</sub> t<sub>TLH</sub>

\*All unused inputs of AND, NAND gates must be connected to  $V_{DD}$ . All unused inputs of OR, NOR gates must be connected to  $V_{SS}$ .

#### Figure 1. Switching Time Test Circuit and Waveforms

#### MC14001UB CIRCUIT SCHEMATIC



MC14011UB CIRCUIT SCHEMATIC (1/4 of Device Shown)





Figure 2. Typical Voltage and Current Transfer Characteristics



Figure 3. Typical Voltage Transfer Characteristics versus Temperature



Figure 4. Typical Output Source Characteristics



Figure 5. Typical Output Sink Characteristics

# http://onsemi.com

#### PACKAGE DIMENSIONS



\*For additional information on our Pb–Free strategy and soldering details, please download the ON Semiconductor Soldering and Mounting Techniques Reference Manual, SOLDERRM/D.

ON Semiconductor and the use are registered trademarks of Semiconductor Components Industries, LLC (SCILLC) or its subsidiaries in the United States and/or other countries. SCILLC owns the rights to a number of patents, trademarks, copyrights, trade secrets, and other intellectual property. A listing of SCILLC's product/patent coverage may be accessed at tww.onsemic.com/site/pdt/Patent-Marking.pdt. SCILLC reserves the right to make changes without further notice to any products herein. SCILLC makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does SCILLC assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. "Typical" parameters, including "Typicals" must be validated for each customer application by customer's technical experts. SCILLC does not convey any license under its patent rights of others. SCILLC products are not designed, intended, or authorized for use as components in systems intended for surgical implant into the body, or other applications intended to support or sustain life, or for any such unintended or unauthorized application. Buyer shall indemnify and hold SCILLC and its officers, employees, subsidiaries, affiliates, and distributors harmless against all claims, costs, damages, and expenses, and reasonable attorney fees arising out of, directly or indirectly, any claim of personal injury or death associated with such unintended or unauthorized use, even if such claims costs, damages, and expenses, and reasonable attorney fees arising out of, directly or indirectly, any claim of personal injury or death associated with such unintended or unauthorized use, even if such claims costs, damages, and expenses, and reasonable attorney fees arising out of, directly or indirectly, any claim of personal injury or death associated with such unintended or unauthorized use, even if su

#### PUBLICATION ORDERING INFORMATION

#### LITERATURE FULFILLMENT:

Literature Distribution Center for ON Semiconductor P.O. Box 5163, Denver, Colorado 80217 USA Phone: 303–675–2175 or 800–344–3860 Toll Free USA/Canada Fax: 303–675–2176 or 800–344–3867 Toll Free USA/Canada Email: orderlit@onsemi.com N. American Technical Support: 800–282–9855 Toll Free USA/Canada Europe, Middle East and Africa Technical Support:

Phone: 421 33 790 2910 Japan Customer Focus Center Phone: 81–3–5817–1050 ON Semiconductor Website: www.onsemi.com

Order Literature: http://www.onsemi.com/orderlit

For additional information, please contact your local Sales Representative