### **General Description** The MAX8662/MAX8663 power-management ICs (PMICs) are efficient, compact devices suitable for smart cellular phones, PDAs, Internet appliances, and other portable devices. They integrate two synchronous buck regulators, a boost regulator driving two to seven white LEDs, four low-dropout linear regulators (LDOs), and a linear charger for a single-cell Li-ion (Li+) battery. Maxim's Smart Power Selector™ (SPS) safely distributes power between an external power source (AC adapter, auto adapter, or USB source), battery, and the system load. When system load peaks exceed the external source capability, the battery supplies supplemental current. When system load requirements are small, residual power from the external power source charges the battery. A thermal-limiting circuit limits battery-charge rate and external power-source current to prevent overheating. The PMIC also allows the system to operate with no battery or a discharged battery. The MAX8662 is available in a 6mm x 6mm, 48-pin thin QFN package, while the MAX8663, without the LED driver, is available in a 5mm x 5mm, 40-pin thin QFN package. ### **Applications** Smart Phones and PDAs MP3 and Portable Media Players Palmtop and Wireless Handhelds ### **Pin Configurations** ### **Features** - Two 95%-Efficient 1MHz Buck Regulators Main Regulator: 0.98V to VIN at 1200mA Core Regulator: 0.98V to VIN at 900mA - ♦ 1MHz Boost WLED Driver Drives Up to 7 White LEDs at 30mA (max) **PWM and Analog Dimming Control** - Four Low-Dropout Linear Regulators 1.7V to 5.5V Input Range 15µA Quiescent Current - Single-Cell Li+ Charger Adapter or USB Input **Thermal-Overload Protection** - Smart Power Selector (SPS) AC Adapter/USB or Battery Source Charger-Current and System-Load Sharing ### **Ordering Information** | PART | TEMP<br>RANGE | PIN-PACKAGE | PKG<br>CODE | |-------------|-------------------|--------------------------------------|-------------| | MAX8662ETM+ | -40°C to<br>+85°C | 48 Thin QFN-EP*<br>6mm x 6mm x 0.8mm | T4866-1 | | MAX8663ETL+ | -40°C to<br>+85°C | 40 Thin QFN-EP*<br>5mm x 5mm x 0.8mm | T4055-1 | <sup>+</sup>Denotes a lead-free package. ### Typical Operating Circuit Smart Power Selector is a trademark of Maxim Integrated Products. Inc. MIXIM Maxim Integrated Products 1 <sup>\*</sup>EP = Exposed paddle. ### **ABSOLUTE MAXIMUM RATINGS** | LX3 to GND0.3V to +33V DC_ to GND0.3V to +9V BAT_ CEN, CHG, EN_, PEN_, POK, PV_, PWM, SYS_, LX1, CS, LX2 to GND0.3V to +6V | SYS1 + SYS2 Continuous Current (2 pins) | |---------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------| | VL to GND0.3V to +4V<br>BRT, CC3, FB_, IN45, IN67, OVP, REF, | (derate 35.7mW/°C above +70°C)<br>(multilayer board)2857mW | | SL_ to GND0.3V to (V <sub>S</sub> YS + 0.3V)<br>CT, ISET, PSET, THM to GND0.3V to (V <sub>V</sub> L + 0.3V) | 48-Pin 6mm x 6mm Thin QFN (derate 37mW/°C above +70°C) (multilayer board)2963mW | | OUT4, OUT5 to GND0.3V to (V <sub>IN45</sub> + 0.3V) OUT6, OUT7 to GND0.3V to (V <sub>IN67</sub> + 0.3V) PG_ to GND0.3V to +0.3V | Operating Temperature Range40°C to +85°C Junction Temperature Range40°C to +125°C Storage Temperature Range65°C to +150°C | | BAT1 + BAT2 Continuous Current3A | Lead Temperature (soldering, 10s)+300°C | Stresses beyond those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated in the operational sections of the specifications is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability. ### **ELECTRICAL CHARACTERISTICS (Input Limiter and Battery Charger)** $(V_{DC} = 5V, V_{BAT} = 4V, V_{\overline{CEN}} = 0V, V_{PEN} = 5V, R_{PSET} = 3k\Omega, R_{ISET} = 3.15k\Omega, C_{CT} = 0.068\mu F, T_{A} = -40^{\circ}C$ to $+85^{\circ}C$ , unless otherwise noted.) (Note 1) | PARAMETER | SYMBOL | CONDITIONS | | | TYP | MAX | UNITS | |------------------------------------|------------------------|---------------------------------------------------------------------------|------------------------------------------------------------------------------------------------|------|------|------|-------| | INPUT LIMITER | | | | • | | | | | DC Operating Range | V <sub>DC</sub> | (Note 2) | | 4.1 | | 8.0 | V | | DC Undervoltage Threshold | V <sub>DC_L</sub> | V <sub>DC</sub> rising, 500mV hyster | esis | 3.9 | 4.0 | 4.1 | V | | DC Overvoltage Threshold | V <sub>DC_H</sub> | V <sub>DC</sub> rising, 100mV hyster | esis | 6.6 | 6.9 | 7.2 | V | | DC Supply Current | | $I_{SYS} = I_{BAT} = 0mA, V_{\overline{CEN}}$ | = 0V | | 1.5 | | mA | | DC Supply Current | | $I_{SYS} = I_{BAT} = 0mA, V_{\overline{CEN}}$ | = 5V | | 0.9 | | IIIA | | DC Shutdown Current | | V <sub>DC</sub> = 5V, V <del>CEN</del> = 5V, V <sub>P</sub> suspend mode) | EN1 = VPEN2 = 0V (USB | | 110 | 180 | μА | | DC-to-SYS Dropout<br>On-Resistance | R <sub>DC_SYS</sub> | V <sub>DC</sub> = 5V, I <sub>SYS</sub> = 400mA, | V <sub>CEN</sub> = 5V | | 0.1 | 0.2 | Ω | | DC-to-BAT Dropout<br>Threshold | VDR_DC_BAT | | When V <sub>SYS</sub> regulation and charging stops, V <sub>DC</sub> falling, 150mV hysteresis | | 50 | 85 | mV | | VL Voltage | V <sub>V</sub> L | $I_{VL} = 0$ to $10mA$ | | 3.1 | 3.3 | 3.5 | V | | SYS Regulation Voltage | Vsys_reg | $V_{DC} = 5.8V$ , $I_{SYS} = 1mA$ , | V <sub>CEN</sub> = 5V | 5.2 | 5.3 | 5.4 | V | | | | | $V_{PEN1} = 5V$ , $V_{PEN2} = 5V$ , $R_{PSET} = 1.5k\Omega$ | 1800 | 2000 | 2200 | | | | | | $V_{PEN1} = 5V$ , $V_{PEN2} = 5V$ , $R_{PSET} = 3k\Omega$ | 900 | 1000 | 1100 | | | DC Input Current Limit | IDC_LIM | V <sub>DC</sub> = 5V, V <sub>SYS</sub> = 4.0V | $V_{PEN1} = 5V$ , $V_{PEN2} = 5V$ , $R_{PSET} = 6k\Omega$ | 450 | 500 | 550 | mA | | | | | V <sub>PEN1</sub> = 0V, V <sub>PEN2</sub> = 5V<br>(500mA USB mode) | 450 | 475 | 500 | | | | | $V_{PEN1} = V_{PEN2} = 0V$ (100mA USB mode) | | 80 | 90 | 100 | | | PSET Resistance Range | R <sub>PSET</sub> | Guaranteed by SYS curre | ent limit | 1.5 | | 6.0 | kΩ | | Input Limiter Soft-Start Time | T <sub>SS_DC_SYS</sub> | Current-limit ramp time | | | 1.5 | _ | ms | ### **ELECTRICAL CHARACTERISTICS (Input Limiter and Battery Charger) (continued)** $(V_{DC} = 5V, V_{BAT} = 4V, V_{\overline{CEN}} = 0V, V_{PEN} = 5V, R_{PSET} = 3k\Omega, R_{ISET} = 3.15k\Omega, C_{CT} = 0.068\mu F, T_A = -40^{\circ}C$ to +85°C, unless otherwise noted.) (Note 1) | PARAMETER | SYMBOL | CON | DITIONS | MIN | TYP | MAX | UNITS | |------------------------------------------|----------------------|-----------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------|-------|-------|-------|-------| | BATTERY CHARGER | • | | | • | | | • | | BAT-to-SYS On-Resistance | RBAT_REG | $V_{DC} = 0V, V_{BAT} = 4.2V, I_{S}$ | SYS = 1A | | 40 | 80 | mΩ | | BAT-to-SYS Reverse<br>Regulation Voltage | | | e = 0V (USB 100mA mode),<br>'S voltage drop during SYS | 50 | 100 | 150 | mV | | BAT Regulation Voltage | V <sub>BAT_REG</sub> | I <sub>BAT</sub> = 0mA | T <sub>A</sub> = +25°C | 4.179 | 4.200 | 4.221 | V | | DAT Negulation voltage | VBAT_REG | IBAT - OHA | $T_A = -40^{\circ}C \text{ to } +85^{\circ}C$ | 4.158 | 4.200 | 4.242 | v | | BAT Recharge Threshold | | BAT voltage drop to resta | art charging | -140 | -100 | -60 | mV | | | | Isys = 0mA, | $R_{ISET} = 1.89 k\Omega$ | | 1250 | | | | BAT Fast-Charge Current | | $R_{PSET} = 1.5k\Omega$ , | $R_{ISET} = 3.15k\Omega$ | 675 | 750 | 825 | mA | | | | VPEN1 = VPEN2 = 5V | $R_{ISET} = 7.87 k\Omega$ | | 300 | | | | BAT Prequalification Current | | VBAT = 2.5V, RISET = 3.15 current is 10% of fast-cha | | | 75 | | mA | | ISET Resistance Range | RISET | Guaranteed by BAT char (1.5A to 300mA) | ging current | 1.57 | | 7.87 | kΩ | | VISET-to-IBAT Ratio | | $R_{ISET} = 3.15k\Omega$ (ISET output voltage to actual charge-current ratio) | | | 2 | | V/A | | Charger Soft-Start Time | tss_chg | Charge-current ramp tim | е | | 1.5 | | ms | | BAT Prequalification<br>Threshold | | V <sub>BAT</sub> rising, 180mV hyste | eresis | 2.9 | 3.0 | 3.1 | V | | DATI I O I | | V <sub>BAT</sub> = 4.2V, | V <sub>DC</sub> = 0V | | 0.01 | 5 | | | BAT Leakage Current | | outputs disabled | $V_{DC} = V_{\overline{CEN}} = 5V$ | | 0.01 | 5 | μA | | CHG and Top-Off Threshold | | IBAT where CHG goes high, and top-off timer; IBAT falling (7.5% of fast-charge current) | RISET = $3.15$ k $\Omega$ | | 56.25 | | mA | | Timer-Suspend Threshold | | IBAT falling (Note 3) | | 250 | 300 | 350 | mV | | Timer Accuracy | | C <sub>CT</sub> = 0.068µF | | -20 | | +20 | % | | Prequalification Time | tprequal | | From CEN high to end of prequalification charge, $V_{BAT} = 2.5V, C_{CT} = 0.068\mu F$ | | 30 | | Min | | Charge Time | t <sub>FST-CHG</sub> | From CEN high to end of fast charge, $C_{CT} = 0.068 \mu F$ | | | 300 | | Min | | Top-Off Time | t <sub>TOP-OFF</sub> | From CHG high to end of fast charge, $C_{CT} = 0.068 \mu F$ | | | 30 | | Min | | Charger Thermal-Limit<br>Temperature | | (Note 4) | | | 100 | | °C | | Charger Thermal-Limit Gain | | $R_{PSET} = 3k\Omega$ | | 1 | 50 | _ | mA/°C | ### **ELECTRICAL CHARACTERISTICS (Input Limiter and Battery Charger) (continued)** $(V_{DC}=5V, V_{BAT}=4V, V_{\overline{CEN}}=0V, V_{PEN}=5V, R_{PSET}=3k\Omega, R_{ISET}=3.15k\Omega, C_{CT}=0.068\mu F, T_{A}=-40^{\circ}C$ to $+85^{\circ}C$ , unless otherwise noted.) (Note 1) | PARAMETER | SYMBOL | CONDITIONS | | | TYP | MAX | UNITS | |---------------------------------------|-------------|----------------------------------------------------|------------------------|-------|--------|-------|-------| | THERMISTOR INPUT (THM) | | | | 1 | | | | | THM Internal Pullup<br>Resistance | | | | | 10 | | kΩ | | THM Resistance Threshold,<br>Hot | | Resistance falling (1% hy | rsteresis) | 3.73 | 3.97 | 4.21 | kΩ | | THM Resistance Threshold,<br>Cold | | Resistance rising (1% hy | steresis) | 26.98 | 28.7 | 30.42 | kΩ | | THM Resistance Threshold,<br>Disabled | | Resistance falling | | 270 | 300 | 330 | Ω | | LOGIC I/O (POK, CHG, PEN_ | , EN_, PWM, | CEN) | | | | | | | Input Logic-High Level | | | | 1.3 | | | V | | Input Logic-Low Level | | | | | | 0.4 | V | | Lania lana da antana Oromanda | | VLOGIC = 0V to 5.5V, TA | = +25°C | -1 | +0.001 | +1 | | | Logic Input-Leakage Current | | V <sub>L</sub> OGIC = 5.5V, T <sub>A</sub> = +85°C | | | 0.01 | | μΑ | | Logic Output-Voltage Low | | I <sub>SINK</sub> = 1mA | | | 10 | 100 | mV | | Logic Output-High Leakage | | \\ F E\\ | T <sub>A</sub> = +25°C | | 0.001 | 1 | | | Current | | $V_{LOGIC} = 5.5V$ | T <sub>A</sub> = +85°C | | 0.01 | | μΑ | ### **ELECTRICAL CHARACTERISTICS (Output Regulator)** $(V_{SYS} = V_{PV} = V_{IN45} = V_{IN67} = 4.0V, V_{BRT} = 1.25V, circuit of Figure 1, T_A = -40°C to +85°C, unless otherwise noted.) (Note 1)$ | PARAMETER | SYMBOL | CC | ONDITIONS | MIN | TYP | MAX | UNITS | |-------------------------------|-----------------------|------------------------------------|--------------------------------|------|-----|------|-------| | SYSTEM | 01202 | | <u></u> | | | | 00 | | SYS Operating Range | Vsys | | | 2.6 | | 5.5 | V | | SYS Undervoltage Threshold | V <sub>UVLO_SYS</sub> | V <sub>SYS</sub> rising, 100mV hy | steresis | 2.4 | 2.5 | 2.6 | V | | | | Extra supply current w | hen at least one output is on | | 35 | 70 | | | | | | OUT1 on, V <sub>PWM</sub> = 0V | | 16 | 35 | μΑ | | | | | OUT2 on, V <sub>PWM</sub> = 0V | | 16 | 35 | | | SYS Bias Current Additional | | | OUT3 on | | 1 | 2 | mA | | Regulator Supply Current | | Not including SYS bias current | OUT4 on (current into IN45) | | 20 | 30 | | | | | o i o bias current | OUT5 on (current into IN45) | | 16 | 25 | | | | | | OUT6 on (current into IN67) | | 17 | 27 | μΑ | | | | | OUT7 on (current in IN67) | | 16 | 25 | | | Internal Oscillator Frequency | | PWM frequency of OL | IT1, OUT2, and OUT3 | 0.9 | 1.0 | 1.1 | MHz | | BUCK REGULATOR 1 | | | | | | | | | Cumply Current | | Isys + Ipy <sub>1</sub> , no load, | V <sub>PWM</sub> = 0V | | 16 | 35 | μΑ | | Supply Current | | not including SYS bias current | V <sub>PWM</sub> = 5V | | 2.9 | | mA | | Output Voltage Range | Vout1 | Guaranteed by FB acc | curacy | 0.98 | | 3.30 | V | | Maximum Output Current | I <sub>OUT1</sub> | | | 1200 | • | • | mA | ### **ELECTRICAL CHARACTERISTICS (Output Regulator) (continued)** $(V_{SYS} = V_{PV} = V_{IN45} = V_{IN67} = 4.0V, V_{BRT} = 1.25V, circuit of Figure 1, T_A = -40^{\circ}C to +85^{\circ}C, unless otherwise noted.)$ (Note 1) | PARAMETER | SYMBOL | COND | ITIONS | MIN | TYP | MAX | UNITS | |------------------------------|-------------------|--------------------------------------------------------------------------------------|--------------------------------|-------------------|-------|-------|-------| | FB Regulation Accuracy | | From V <sub>FB1</sub> = 0.98V, I <sub>OUT1</sub> = 0.98V to 3.3V | = 0 to 1200mA, | -3 | | +3 | % | | FB1 Input Leakage Current | | | | | 0.01 | 0.10 | μΑ | | pMOS On-Resistance | | $I_{LX1} = 100 \text{mA}$ | $V_{PV1} = 3.3V$ | | 0.12 | 0.24 | Ω | | pivios on-nesistance | | ILX1 = TOUTIA | $V_{PV1} = 2.6V$ | | 0.15 | | 52 | | nMOS On-Resistance | | $I_{LX1} = 100 \text{mA}$ | $V_{PV1} = 3.3V$ | | 0.2 | 0.4 | Ω | | TIMOS OII-NESISIANCE | | ILX1 = TOUTIA | $V_{PV1} = 2.6V$ | | 0.3 | | 52 | | pMOS Current Limit | | | | 1.4 | 1.8 | 2.2 | А | | Skip Mode Transition Current | | | | | 90 | | mA | | nMOS Zero-Cross Current | | | | | 25 | | mA | | LVLookogo | | $V_{EN1} = 0V, V_{SYS} = 5.5V,$ | $V_{LX1} = V_{PV1} = 5.5V$ | | 0.01 | 1.00 | | | LX Leakage | | $T_A = +25^{\circ}C$ | $V_{LX1} = 0V, V_{PV1} = 5.5V$ | -5.00 | -0.01 | | μA | | BUCK REGULATOR 2 | | | | | | | | | Supply Current | | Isys + Ipv2, no load, not | $V_{PWM} = 0V$ | | 16 | 35 | μΑ | | Supply Current | | including SYS bias current | V <sub>PWM</sub> = 5V | | 2.1 | | mA | | Output Voltage Range | | Guaranteed by FB accurac | СУ | 0.98 | | 3.30 | V | | Maximum Output Current | | | | 900 | | | mA | | FB Regulation Accuracy | | From V <sub>FB2</sub> = 0.98V, I <sub>OUT2</sub> = V <sub>OUT2</sub> = 0.98V to 3.3V | = 0 to 600mA, | -3 | | +3 | % | | FB2 Input Leakage Current | | | | | 0.01 | 0.10 | μΑ | | -MOCO- Desistance | | 100 1 | V <sub>PV2</sub> = 3.3V | | 0.2 | 0.4 | | | pMOS On-Resistance | | $I_{LX2} = 100mA$ | V <sub>PV2</sub> = 2.6V | | 0.3 | | Ω | | -MOC O- Di-t | | 100 1 | V <sub>PV2</sub> = 3.3V | | 0.2 | 0.4 | | | nMOS On- Resistance | | $I_{LX2} = 100mA$ | V <sub>PV2</sub> = 2.6V | | 0.3 | | Ω | | pMOS Current Limit | | | | 1.07 | 1.30 | 1.55 | Α | | Skip Mode Transition Current | | | | | 90 | | mA | | nMOS Zero-Cross Current | | | | | 25 | | mA | | LVLli | | V <sub>EN2</sub> = 0V, V <sub>SYS</sub> = 5.5V, | $V_{LX2} = V_{PV2} = 5.5V$ | | 0.01 | 1.00 | 4 | | LX Leakage | | T <sub>A</sub> = +25°C | $V_{LX2} = 0V, V_{PV2} = 5.5V$ | -5.00 | -0.01 | | μΑ | | BOOST REGULATOR FOR | ED DRIVER | | | | | | | | Supply Current | | At SYS, no load, not including SYS bias current | Switching | | 1 | | mA | | Output Range | V <sub>OUT3</sub> | | | V <sub>S</sub> YS | | 30 | V | | Minimum Duty Cycle | DMIN | | | | 10 | | % | | Maximum Duty Cycle | D <sub>MAX</sub> | | | 90 | 92 | | % | | CS Regulation Voltage | Vcs | | | 0.29 | 0.32 | 0.35 | V | | OVP Regulation Voltage | | Duty = 90%, I <sub>L</sub> X <sub>3</sub> = 0mA | | 1.225 | 1.250 | 1.275 | V | | OVP Sink Current | | | | 19.2 | 20.0 | 20.8 | μΑ | | OVP Soft-Start Period | | Time for IOVP to ramp from | 0 to 20uA | 1 | 1.25 | | ms | ### **ELECTRICAL CHARACTERISTICS (Output Regulator) (continued)** $(V_{SYS} = V_{PV} = V_{IN45} = V_{IN67} = 4.0V, V_{BRT} = 1.25V, circuit of Figure 1, T_A = -40^{\circ}C to +85^{\circ}C, unless otherwise noted.)$ (Note 1) | PARAMETER | SYMBOL | CONDITIO | ONS | MIN | TYP | MAX | UNITS | |--------------------------------------------|-------------------|-----------------------------------------------------------------------------------------|--------------------------|------|-------|------|-------------------| | 0.45 | | $V_{EN3} = 0V$ , | T <sub>A</sub> = +25°C | | 0.01 | 1 | | | OVP Leakage Current | | $V_{OVP} = V_{SYS} = 5.5V$ | T <sub>A</sub> = +85°C | | 0.1 | | μΑ | | nMOS On-Resistance | | I <sub>L</sub> X <sub>3</sub> = 100mA | | | 0.6 | 1.2 | Ω | | M00 0(() 1 0 1 | | V 00V | T <sub>A</sub> = +25°C | | 0.01 | 5.00 | ۸ | | nMOS Off-Leakage Current | | V <sub>L</sub> X <sub>3</sub> = 30V | T <sub>A</sub> = +85°C | | 0.1 | | μΑ | | nMOS Current Limit | | | | 500 | 620 | 900 | mA | | LED DRIVER | | | | | | | | | BRT Input Range | V <sub>BRT</sub> | Ics = 0 to 30mA | | 0 | | 1.5 | V | | REF Voltage | V <sub>REF</sub> | I <sub>REF</sub> = 0mA | | 1.45 | 1.50 | 1.55 | V | | BRT Input Current | | V <sub>BRT</sub> = 0 to 1.5V | T <sub>A</sub> = +25°C | -1 | -0.01 | +1 | μΑ | | Bh i iliput Current | | VBRT = 0 to 1.5V | T <sub>A</sub> = +85°C | | 0.1 | | μΑ | | CS Sink Current | | V <sub>CS</sub> = 0.2V | $V_{BRT} = 1.5V$ | 28 | 30 | 32 | mA | | CO SILIK CUITETIL | | VCS = 0.2V | $V_{BRT} = 50 \text{mV}$ | 0.4 | 0.8 | 1.2 | IIIA | | CS Current-Source | | V <sub>SYS</sub> = 2.7V to 5.5V | | | 0.1 | | %/V | | Line Regulation | | V5Y5 - 2.7 V to 5.5 V | | | 0.1 | | 767 V | | PWM DIMMING | | | | | | | | | EN3 DC Turn-On Delay | | From $V_{EN3}$ = high to LED on | | 1.5 | 2.0 | 2.5 | ms | | EN3 Shutdown Delay | | From V <sub>EN3</sub> = low to LED off | | 1.5 | 2.0 | 2.5 | ms | | PWM Dimming Capture | | Time between rising edges | Maximum | 1.5 | 2.0 | | ms | | Period | | on EN3 for PWM dimming to become active | Minimum | | 8 | 10 | μs | | PWM Dimming Pulse-Width Resolution | | Resolution of high or low-puls dimming change | e width on EN3 for | | 0.5 | | μs | | LINEAR REGULATORS | | <u> </u> | | I | | | | | IN45, IN67 Operating Range | V <sub>IN45</sub> | | | 1.7 | | 5.5 | V | | IN45, IN67 Undervoltage<br>Threshold | VUVLO-IN45 | V <sub>IN45</sub> rising, 100mV hysteresis | 8 | 1.5 | 1.6 | 1.7 | V | | Output Noise | | f = 100Hz to 100kHz | | | 200 | | μV <sub>RMS</sub> | | PSRR | | f = 100kHz | | | 30 | | dB | | Shutdown Supply Current | | V <sub>EN4</sub> = V <sub>EN5</sub> = 0V, T <sub>A</sub> = +25°0 | | | 0.001 | 1 | μA | | Soft-Start Ramp Time | | V <sub>OUT4</sub> to 90% of final value | | | 10 | | V/ms | | Output Discharge<br>Resistance in Shutdown | | V <sub>EN4</sub> = 0V | | 0.5 | 1.0 | 2.0 | kΩ | | LINEAR REGULATOR 4 (LD | 004) | <u> </u> | | | | | l | | Supply Current | | At IN45, V <sub>EN5</sub> = 0V | I <sub>OUT4</sub> = 0A | | 20 | 30 | μA | | Voltage Accuracy | | I <sub>OUT4</sub> = 0 to 500mA,<br>V <sub>IN45</sub> = V <sub>OUT4</sub> + 0.3V to 5.5V | 1 | -1.5 | | +1.5 | % | | Minimum Output Capacitor | C <sub>OUT4</sub> | Guaranteed stability, ESR < 0 | | 3.76 | | | μF | | Dropout Resistance | - 331 7 | IN45 to OUT4 | | | 0.2 | 0.4 | Ω | | Current Limit | | $V_{OUT4} = 0V$ | | 500 | 700 | | mA | | | 1 | | | | | | | 6 \_\_\_\_\_\_ /I/XI/N ### **ELECTRICAL CHARACTERISTICS (OUTPUT REGULATOR) (continued)** $(V_{SYS} = V_{PV} = V_{IN45} = V_{IN67} = 4.0V, V_{BRT} = 1.25V,$ circuit of Figure 1, $T_A = -40^{\circ}C$ to $+85^{\circ}C$ , unless otherwise noted.) (Note 1) | PARAMETER | SYMBOL | CONDITIONS | | MIN | TYP | MAX | UNITS | |---------------------------------|-------------------|------------------------------------------------------------------------------------------------|------------------------|------|------|------|-------| | LINEAR REGULATOR 5 (LE | OO5) | · | | • | | | • | | Supply Current | | At IN45, V <sub>EN4</sub> = 0V | I <sub>OUT5</sub> = 0A | | 16 | 25 | μΑ | | Voltage Accuracy | | I <sub>OUT5</sub> = 0 to 150mA,<br>V <sub>IN45</sub> = V <sub>OUT5</sub> + 0.3V to 5.5V with 1 | .7V (min) | -1.5 | | +1.5 | % | | Minimum Output Capacitor | C <sub>OUT5</sub> | Guaranteed stability, ESR $< 0.05\Omega$ | | 0.8 | | | μF | | Dropout Resistance | | IN45 to OUT5 | | | 0.6 | 1.2 | Ω | | Current Limit | | V <sub>OUT5</sub> = 0V | | 150 | 210 | | mA | | LINEAR REGULATOR 6 (LE | OO6) | | | • | | | | | Supply Current | | At IN67, V <sub>EN6</sub> = V <sub>SYS</sub> , V <sub>EN7</sub> = 0V | I <sub>OUT6</sub> = 0A | | 17 | 27 | μΑ | | Voltage Accuracy | | I <sub>OUT6</sub> = 0 to 300mA, V <sub>IN67</sub> = V <sub>OUT6</sub> | + 0.3V to 5.5V | -1.5 | | +1.5 | % | | Minimum Output Capacitor | C <sub>OUT6</sub> | Guaranteed stability, ESR $< 0.05\Omega$ | | 1.76 | | | μF | | Dropout Resistance | | IN67 to OUT6 | | | 0.35 | 0.60 | Ω | | Current Limit | | V <sub>OUT6</sub> = 0V | | 300 | 420 | | mA | | LINEAR REGULATOR 7 (LE | 007) | | | | | | | | Supply Current | | At IN67, V <sub>EN6</sub> = 0V, V <sub>EN7</sub> = V <sub>SYS</sub> | I <sub>OUT7</sub> = 0A | | 16 | 25 | μΑ | | Voltage Accuracy | | I <sub>OUT7</sub> = 0 to 150mA,<br>V <sub>IN67</sub> = V <sub>OUT7</sub> + 0.3V to 5.5V with 1 | .7V (min) | -1.5 | | +1.5 | % | | Minimum Output Capacitor | C <sub>OUT7</sub> | Guaranteed stability, ESR $< 0.05\Omega$ | | 0.8 | | | μF | | Dropout Resistance | | IN67 to OUT6 | | | 0.6 | 1.2 | Ω | | Current Limit | | V <sub>OUT7</sub> = 0V | | 150 | 210 | | mA | | THERMAL SHUTDOWN | | | | | | | | | Thermal-Shutdown<br>Temperature | | T <sub>J</sub> rising | | | 165 | | °C | | Thermal-Shutdown<br>Hysteresis | | | | | 15 | | °C | Note 1: Limits are 100% production tested at T<sub>A</sub> = +25°C. Limits over the operating temperature range are guaranteed through correlation using statistical quality control (SQC) methods. Note 2: Input withstand voltage. Not designed to operate above V<sub>DC</sub> = 6.5V due to thermal-dissipation issues. Note 3: ISET voltage when CT timer stops. Occurs only when in constant-current mode. Translates to 20% of fast-charge current. **Note 4:** Temperature at which the input current limit begins to reduce. ### **Typical Operating Characteristics** ### Typical Operating Characteristics (continued) (Circuit of Figure 1, $V_{DC} = 5V$ , $R_{PSET} = 1.5k\Omega$ , $R_{ISET} = 3k\Omega$ , $V_{OUT1} = 3.3V$ , $V_{OUT2} = 1.3V$ , SL1 = SL2 = open, $V_{\overline{CEN}} = 0V$ , $V_{PEN1} = 0$ V<sub>PEN2</sub> = 5V, C<sub>OUT1</sub> = 2 x 10μF, C<sub>OUT2</sub> = 2 x 10μF, C<sub>OUT3</sub> = 0.1μF, C<sub>OUT4</sub> = 4.7μF, C<sub>OUT5</sub> = 1μF, C<sub>OUT6</sub> = 2.2μF, C<sub>OUT7</sub> = 1μF, CT = $0.068\mu F$ , $C_{REF} = C_{VL} = 0.1\mu F$ , $R_{THM} = 10k\Omega$ , $L1 = 3.3\mu H$ , $L2 = 4.7\mu H$ , $L3 = 22\mu H$ , GND = PG1 = PG2 = PG3 = 0, $T_A = +25^{\circ}C$ , unless otherwise noted.) #### **CHARGE CURRENT vs. AMBIENT TEMPERATURE CHARGE CURRENT vs. AMBIENT TEMPERATURE** SYS OUTPUT VOLTAGE (LOW IC POWER DISSIPATION) (HIGH IC POWER DISSIPATION) vs. INPUT VOLTAGE 900 900 5.6 PEN1 = PEN2 = 1 $V_{BAT} = 4.0V$ PEN1 = PEN2 = 1 800 800 5.4 $I_{SYS} = 0mA$ \_PEN1 = 0 5.2 700 700 PFN2 = 1CHARGE CURRENT (mA) CHARGE CURRENT (mA) 5.0 600 600 CHARGER 4.8 PEN1 = 0, PEN2 = 1 PEN1 = 0, PEN2 Vsys (V) DISABLED 500 500 4.6 400 400 $V_{DC} = 5.0V, V_{BAT} = 4.0V$ $R_{ISET} = 3k\Omega, CEN = 0, EN_ = 0$ $V_{DC} = 6.5V, V_{BAT} = 3.1V$ $R_{ISET} = 3k\Omega, CEN = 0, EN_ = 0$ CHARGER 4.4 FNABI FD 300 300 4.2 200 200 4.0 PEN1 = PEN2 = 0 PEN1 = PEN2 = 0 100 100 3.8 0 0 3.6 10 85 -40 60 85 -40 -15 35 60 -15 10 35 0 2 3 4 5 6 AMBIENT TEMPERATURE (°C) INPUT VOLTAGE (V) AMBIENT TEMPERATURE (°C) SYS OUTPUT VOLTAGE SYS OUTPUT VOLTAGE SYS OUTPUT VOLTAGE vs. SYS OUTPUT CURRENT (DC DISCONNECTED) vs. SYS OUTPUT CURRENT (AC ADAPTER) vs. SYS OUTPUT CURRENT (500mA USB) 5.6 5.6 5.6 THE SLOPE OF THIS LINE SHOWS THAT THE $V_{DC} = 5.0 V$ $V_{DC} = 5.0V$ 5.4 5.4 5.4 BAT-TO-SYS RESISTANCE IS $49m\Omega$ . $V_{BAT} = 4.0V$ $V_{BAT} = 4.0V$ PEN1 = 0, PEN2 = 1 5.2 5.2 PEN1 = PEN2 = 1CEN = 1 $V_{DC} = 0V$ $\overline{CEN} = 1$ 5.0 5.0 5.0 $V_{BAT} = 4.0V$ 48 4.8 4.8 8 4.6 4.6 4.6 4.4 4.4 4.4 4.2 4.2 4.2 4.0 4.0 4.0 3.8 3.8 3.8 3.6 3.6 3.6 n 0.5 1.0 1.5 0 0.5 1.0 15 2.0 2.5 1.0 15 20 25 3.0 I<sub>SYS</sub> (A) $I_{SYS}(A)$ I<sub>SYS</sub> (A) USB CONNECT (ISYS = 0mA) USB CONNECT (ISYS = 50mA) 5V/div 5V/div 5V 5V ٥v VDC VDC +95mA . +95mA 200mA/div 200mA/div lιΝ 4.4V 4.4V 0mA2V/div 4.0V 4 0V 2V/div Vsys Vsys V<sub>POK</sub> 5V/div **VPOK** 5V/div 0V 5V/div VCHG VCHG nv 5V/div +95mA IBAT NEGATIVE BATTERY CURRENT FLOWS INTO 200mA/div IRAT THE BATTERY (CHARGING). 200us/div PEN1 = PEN2 = 0, $\overline{CEN} = 0$ , $V_{BAT} = 4.0V$ , $I_{SYS} = 0mA$ , $EN_{-} = 1$ 200mA/div -45mA BATTERY 200µs/div PEN1 = PEN2 = 0, $\overline{CEN} = 0$ , VBAT = 4.0V, ISYS = 50mA, EN\_ = 1 ### Typical Operating Characteristics (continued) (Circuit of Figure 1, $V_{DC} = 5V$ , $R_{PSET} = 1.5k\Omega$ , $R_{ISET} = 3k\Omega$ , $V_{OUT1} = 3.3V$ , $V_{OUT2} = 1.3V$ , SL1 = SL2 = open, $V_{\overline{CEN}} = 0V$ , $V_{PEN1} = V_{PEN2} = 5V$ , $C_{OUT1} = 2 \times 10 \mu F$ , $C_{OUT2} = 2 \times 10 \mu F$ , $C_{OUT3} = 0.1 \mu F$ , $C_{OUT4} = 4.7 \mu F$ , $C_{OUT5} = 1 \mu F$ , $C_{OUT6} = 2.2 \mu F$ , $C_{OUT7} = 1 \mu F$ , $C_{OUT7} = 0.068 \mu F$ , $C_{REF} = C_{VL} = 0.1 \mu F$ , $C_{THM} = 10k\Omega$ **USB DISCONNECTED (500mA USB)** $$\begin{split} \text{PEN1} &= 0, \, \text{PEN2} = 1, \, \overline{\text{CEN}} = 0, \\ \text{VBAT} &= 4.0 \text{V}, \, \text{ISYS} = 0 \text{mA} \end{split}$$ ### OUT1 REGULATOR EFFICIENCY vs. LOAD CURRENT MIXIM ### **Typical Operating Characteristics (continued)** (Circuit of Figure 1, $V_{DC} = 5V$ , $R_{PSET} = 1.5k\Omega$ , $R_{ISET} = 3k\Omega$ , $V_{OUT1} = 3.3V$ , $V_{OUT2} = 1.3V$ , SL1 = SL2 = open, $V_{\overline{CEN}} = 0V$ , $V_{PEN1} = V_{PEN2} = 5V$ , $C_{OUT1} = 2 \times 10\mu F$ , $C_{OUT2} = 2 \times 10\mu F$ , $C_{OUT3} = 0.1\mu F$ , $C_{OUT4} = 4.7\mu F$ , $C_{OUT5} = 1\mu F$ , $C_{OUT6} = 2.2\mu F$ , $C_{OUT7} = 1\mu $C_{OU$ ### Typical Operating Characteristics (continued) (Circuit of Figure 1, $V_{DC}$ = 5V, $R_{PSET}$ = 1.5k $\Omega$ , $R_{ISET}$ = 3k $\Omega$ , $V_{OUT1}$ = 3.3V, $V_{OUT2}$ = 1.3V, SL1 = SL2 = open, $V_{\overline{CEN}}$ = 0V, $V_{PEN1}$ = $V_{PEN2}$ = 5V, $C_{OUT1}$ = 2 x 10 $\mu$ F, $C_{OUT2}$ = 2 x 10 $\mu$ F, $C_{OUT3}$ = 0.1 $\mu$ F, $C_{OUT4}$ = 4.7 $\mu$ F, $C_{OUT5}$ = 1 $\mu$ F, $C_{OUT6}$ = 2.2 $\mu$ F, $C_{OUT7}$ = 1 ### **Typical Operating Characteristics (continued)** ### Typical Operating Characteristics (continued) (Circuit of Figure 1, $V_{DC}$ = 5V, $R_{PSET}$ = 1.5k $\Omega$ , $R_{ISET}$ = 3k $\Omega$ , $V_{OUT1}$ = 3.3V, $V_{OUT2}$ = 1.3V, SL1 = SL2 = open, $V_{\overline{CEN}}$ = 0V, $V_{PEN1}$ = $V_{PEN2}$ = 5V, $C_{OUT1}$ = 2 x 10 $\mu$ F, $C_{OUT2}$ = 2 x 10 $\mu$ F, $C_{OUT3}$ = 0.1 $\mu$ F, $C_{OUT4}$ = 4.7 $\mu$ F, $C_{OUT5}$ = 1 $\mu$ F, $C_{OUT6}$ = 2.2 $\mu$ F, $C_{OUT7}$ = 1 $\mu$ F, $C_{OUT7}$ = 1 $\mu$ F, $C_{OUT9}$ = 0.068 $\mu$ F, $C_{REF}$ = $C_{VL}$ = 0.1 $\mu$ F, $C_{ITM}$ = 10k $\Omega$ , $C_{ITM}$ = 10k $\Omega$ , $C_{ITM}$ = 4.7 $\mu$ H, $C_{ITM}$ = 22 $\mu$ H, $C_{ITM}$ = PG2 = PG3 = 0, $C_{ITM}$ = +25°C, unless otherwise noted.) **OUT4 REGULATOR DROPOUT VOLTAGE** ### **Typical Operating Characteristics (continued)** ### Typical Operating Characteristics (continued) ### **Typical Operating Characteristics (continued)** ### **Pin Description** | PIN | | | | |---------|---------|---------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | MAX8662 | MAX8663 | NAME | FUNCTION | | 1 | 1 | PEN1 | Input Limiter-Control Input 1. Used with $\overline{\text{CEN}}$ and PEN2 to set the DC current limit to 95mA, 475mA, a resistor programmable level up to 2A, or to turn off the input limiter (see Table 1). | | 2 | 2 | PEN2 | Input Limiter-Control Input 2. Used with $\overline{\text{CEN}}$ and PEN1 to set the DC current limit to 95mA, 475mA, a resistor programmable level up to 2A, or to turn off the input limiter (see Table 1). | | 3 | _ | EN3 | Enable Input and PWM Dimming Input for Regulator 3 White LED Boost. Drive high to enable. Drive low for more than 2ms to turn off. For PWM-controlled dimming, drive EN3 with a PWM switching input with a frequency of 1kHz to 100kHz. | | 4, 5 | 3, 4 | DC1,<br>DC2 | DC Input Source. Connect to an AC adapter or USB source. DC1 and DC2 are internally connected. | | 6, 7 | 5, 6 | SYS1,<br>SYS2 | System Supply Voltage. The SYS output supplies power to all regulators. With no external power, SYS1 and SYS2 connect to BAT through an internal $40m\Omega$ switch. When a valid voltage is present at DC_, SYS_ connects to DC_ but is limited to 5.3V. SYS1 and SYS2 are internally connected. | | 8, 9 | 7, 8 | BAT1,<br>BAT2 | Battery Connections. Connect to a single-cell Li+ battery. The battery is charged from SYS_ when a valid source is present at DC. BAT_ drives SYS_ when DC is not valid. BAT1 and BAT2 are internally connected. | | 10 | _ | BRT | LED Analog Brightness Control Input. Connect BRT to a voltage from 50mV to 1.5V to set I <sub>CS</sub> from 1mA to 30mA. Connect BRT to the center of a resistor-divider connected between REF and GND to set a fixed brightness when analog dimming is not required. | | 11 | 9 | CHG | Charger Status Output. CHG is an open-drain nMOS that pulls low when the charger is in fast charge or prequalification modes. CHG goes high impedance when the charger is in top-off mode or disabled. | | 12 | 10 | CEN | Charger Enable Input. Drive $\overline{\text{CEN}}$ low to enable the charger when a valid source is connected at DC. Drive $\overline{\text{CEN}}$ high to disable charging. Drive $\overline{\text{CEN}}$ high and PEN2 low to enter USB suspend mode. | | 13 | 11 | THM | Thermistor Input. Connect a $10k\Omega$ negative temperature coefficient (NTC) thermistor from THM to GND. Charging is suspended when the temperature is beyond the hot or cold limits. Connect THM to GND to disable the thermistor functionality. | | 14 | 12 | ISET | Charge Rate-Set Input. Connect a resistor from ISET to GND to set the fast-charge current from 300mA to 1.25A. The prequalification charge current and top-off threshold are set to 10% and 7.5% of fast-charge current, respectively. | | 15 | 13 | СТ | Charge Timer-Programming Pin. Connect a capacitor from CT to GND to set the length of time required to trigger a fault condition in fast-charge or prequalification mode and to determine the time the charger remains in top-off mode. Connect CT to GND to disable timers. | | 16 | _ | REF | Reference Voltage. Provides 1.5V output when EN3 is high. An internal discharge resistance pulls REF to 0V when EN3 is low. | | 17 | 14 | GND | Ground. Low-noise ground connection. | | 18 | 15 | OUT4 | Linear Regulator 4 Output. Delivers up to 500mA at an output voltage determined by SL1 and SL2. Connect a $4.7\mu F$ ceramic capacitor from OUT4 to GND. Increase the value to $10\mu F$ if $V_{OUT4} < 1.5V$ . | ### Pin Description (continued) | P | PIN | | | |---------|---------|------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | MAX8662 | MAX8663 | NAME | FUNCTION | | 19 | 16 | IN45 | Input Supply for Linear Regulators 4 and 5. Connect IN45 to a supply voltage between 1.7V and V <sub>SYS</sub> . Connect at least a 1µF ceramic capacitor from IN45 to GND. | | 20 | 17 | OUT5 | Linear Regulator 5 Output. Delivers up to 150mA at an output voltage determined by SL1 and SL2. Connect a 1 $\mu$ F ceramic capacitor from OUT5 to GND. Increase the value to 2.2 $\mu$ F if Vout5 < 1.5V. | | 21 | 18 | EN4 | Enable Input for Linear Regulator 4. Drive high to enable. | | 22 | 19 | EN5 | Enable Input for Linear Regulator 5. Drive high to enable. | | 23 | 20 | PWM | PWM/Skip-Mode Selector. Drive PWM high to force step-down regulators 1 and 2 to operate in 1MHz forced-PWM mode. Drive PWM low, or connect to GND to allow regulators 1 and 2 to enter skip mode at light loads. | | 24 | 21 | FB1 | Feedback Input for Buck Regulator 1. Connect FB1 to the center of a resistor-divider connected between OUT1 and GND to set the output voltage between 0.98V and 3.3V. | | 25 | 22 | EN1 | Enable Input for Buck Regulator 1. Drive high to enable. | | 26 | 23 | PG1 | Power Ground for Buck Regulator 1. GND, PG1, PG2, and PG3 must be connected together externally. | | 27 | 24 | LX1 | Buck Regulator 1 Inductor Connection Node. Connect an inductor from LX1 to the output of regulator 1. | | 28 | 25 | PV1 | Power Input for Buck Regulator 1. Connect PV1 to SYS and decouple with a 10µF or greater low-ESR capacitor to GND. PV1, PV2, and SYS must be connected together externally. | | 29 | _ | OVP | LED Boost Overvoltage Input. Connect a resistor from OVP to the boost output to set the maximum output voltage and to initiate soft-start when EN3 goes high. An internal 20µA pulldown current from OVP to GND determines the maximum boost voltage. The internal current is disconnected when EN3 is low. OVP is diode clamped to SYS | | 30 | _ | CS | LED Current Source. Sinks from 1mA to 30mA depending on the voltage at BRT and the PWM signal at EN3. Driving EN3 low for more than 2ms turns off the current source. V <sub>CS</sub> is regulated to 0.32V. | | 31 | _ | CC3 | Compensation Input for LED Boost Regulator 3. See the <i>Boost Converter with White LED Driver</i> (OUT3, MAX8662 Only) section. | | 32 | 26 | FB2 | Feedback Input for Buck Regulator 2. Connect FB2 to the center of a resistor-divider connected between OUT2 and GND to set the output voltage between 0.98V and 3.3V. | | 33 | 27 | PV2 | Power Input for Buck Regulator 2. Connect PV2 to SYS and decouple with a 10µF or greater low-ESR capacitor to GND. PV1, PV2, and SYS must be connected together externally. | | 34 | 28 | LX2 | Buck Regulator 2 Inductor Connection Node. Connect an inductor from LX2 to the output of regulator 2. | | 35 | 29 | PG2 | Power Ground for Buck Regulator 2. GND, PG1, PG2, and PG3 must be connected together externally. | | 36 | 30 | EN2 | Enable Input for Buck Regulator 2. Drive high to enable. | | 37 | 31 | EN6 | Enable Input for Linear Regulator 6. Drive high to enable. | | 38 | 32 | EN7 | Enable Input for Linear Regulator 7. Drive high to enable. | | 39 | _ | LX3 | Boost Regulator 3 Inductor Connection Node. Connect an inductor from LX3 to SYS | ### Pin Description (continued) | Р | IN | NAME | FUNCTION | |---------|---------|------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | MAX8662 | MAX8663 | NAME | FUNCTION | | 40 | _ | PG3 | Power Ground for Boost Regulator 3. GND, PG1, PG2, and PG3 must be connected together externally. | | 41 | 33 | OUT6 | Linear Regulator 6 Output. Delivers up to 300mA at an output voltage determined by SL1 and SL2. Connect a 2.2µF ceramic capacitor from OUT6 to GND. Increase the value to 4.7µF if V <sub>OUT6</sub> < 1.5V. | | 42 | 34 | IN67 | Input Supply for Linear Regulators 6 and 7. Connect IN67 to a supply voltage of 1.7V to V <sub>SYS</sub> . Connect at least a 1µF ceramic capacitor from IN67 to GND. | | 43 | 35 | OUT7 | Linear Regulator 7 Output. Delivers up to 150mA at an output voltage determined by SL1 and SL2. Connect a 1 $\mu$ F ceramic capacitor from OUT7 to GND. Increase the value to 2.2 $\mu$ F if V <sub>OUT7</sub> < 1.5V. | | 44 | 36 | VL | Input Limiter and Charger Logic Supply. Provides 3.3V when a valid input voltage is present at DC. Connect a 0.1µF capacitor from VL to GND. VL is capable of providing up to 10mA to an external load when DC is valid. | | 45 | 37 | SL1 | Output-Voltage Select Inputs 1 and 2 for Linear Regulators. Leave disconnected, or connect to GND or SYS to set to one of three states. SL1 and SL2 set the output voltage of | | 46 | 38 | SL2 | OUT4, OUT5, OUT6, and OUT7 to one of nine combinations. See Table 3. | | 47 | 39 | PSET | Input Current-Limit Set Input. Connect a resistor (R <sub>PSET</sub> ) from PSET to ground to program the DC input current limit from 500mA to 2A. | | 48 | 40 | POK | Power-Ok Output. $\overline{POK}$ is an open-drain nMOS output that pulls low when a valid input is detected at DC. This output is not affected by the states of PEN1, PEN2, or $\overline{CEN}$ . | | _ | _ | EP | Exposed Paddle. Connect the exposed paddle to ground. Connecting the exposed paddle to ground does not remove the requirement for proper ground connections to GND, PG1, PG2, and PG3. The exposed paddle is attached with epoxy to the substrate of the die, making it an excellent path to remove heat from the IC. | Figure 1. Block Diagram and Application Circuit ### **Detailed Description** The MAX8662/MAX8663 highly integrated PMICs are designed for use in smart cellular phones, PDAs, Internet appliances, and other portable devices. They integrate two synchronous buck regulators, a boost regulator driving two to seven white LEDs (MAX8662 only), four low dropout (LDO) linear regulators, and a linear charger for a single-cell Li+ battery. Figure 1 is the block diagram and application circuit. SPS circuitry offers flexible power distribution between an AC adapter or USB source, battery, and system load, and makes the best use of available power from the AC adapter/USB input. The battery is charged with any available power not used by the system load. If a system load peak exceeds the current limit, supplemental current is taken from the battery. Thermal limiting prevents overheating by reducing power drawn from the input source. Two step-down DC-DC converters achieve excellent light-load efficiency and have on-chip soft-start circuitry; 1MHz switching frequency allows for small external components. Four LDO linear regulators feature low quiescent current and operate from inputs as low as 1.7V. This allows the LDOs to operate from the step-down output voltage to improve efficiency. The white LED driver features easy adjustment of LED brightness and open-LED overvoltage protection. A 1-cell Li+charger has programmable charge current up to 1.25A and a charge timer. #### **Smart Power Selector (SPS)** SPS seamlessly distributes power between the external input, the battery, and the system load (Figure 2). The basic functions of SPS are: - With both the external power supply and battery connected: - a) When the system load requirements exceed the capacity of the external power input, the battery supplies supplemental current to the load. - b) When the system load requirements are less than the capacity of the external power input, the battery is charged with residual power from the input. - When the battery is connected and there is no external power input, the system is powered from the battery. - When an external power input is connected and there is no battery, the system is powered from the external power input. A thermal-limiting circuit reduces battery-charge rate and external power-source current to prevent overheating. Figure 2. Smart Power Selector Block Diagram ### **Input Limiter** All regulated outputs (OUT1-OUT7) derive their power from the SYS output. With an AC adapter or USB source connected at DC, the input limiter distributes power from the external power source to the system load and battery charger. In addition to the input limiter's primary function of passing the DC power source to the system and charger loads at SYS, it performs several additional functions to optimize use of available power: - Input Voltage Limiting: If the voltage at DC rises, SYS limits to 5.3V, preventing an overvoltage of the system load. A DC voltage greater than 6.9V is considered invalid and the input limiter disconnects the DC input entirely. The withstand voltage at DC is guaranteed to be at least 9V. A DC input is also invalid if it is less than BAT, or less than the DC undervoltage threshold of 3.5V (falling). With an invalid DC input voltage, SYS connects to BAT through a 30mΩ switch. - Input Overcurrent Protection: The current at DC is limited to prevent input overload. This current limit is automatically adjusted to match the capabilities of source, whether it is a 100mA or 500mA USB source, or an AC adapter. When the load exceeds the input current limit, SYS drops to 100mV below BAT and supplemental load current is provided by the battery. - Thermal Limiting: The input limiter includes a thermal-limiting circuit that reduces the current drawn from DC when the IC junction temperature increases beyond +100°C in an attempt to prevent further heating. The current limit is be reduced by 5%/°C for temperatures above +100°C, dropping to 0mA at +120°C. Due to the adaptive nature of the charging circuitry, the charger current reduces to 0mA before the system load is affected by thermal limiting. - Adaptive Battery Charging: While the system is powered from DC, the charger can also draw power from SYS to charge the battery. If the charger load plus system load exceeds the current capability of the input source, an adaptive charger control loop reduces charge current to prevent the SYS voltage from collapsing. Maintaining a higher SYS voltage improves efficiency and reduces power dissipation in the input limiter by running the switching regulators at lower current. Figure 3 shows the SYS voltage and its relationship to DC and BAT under three conditions: - a) Charger is off and SYS is driven from DC. - b) Charger is on and adaptive charger control is limiting charge current. - c) The load at SYS is greater than the available input current. The adaptive battery-charger circuit reduces charging current when the SYS voltage drops 550mV below DC. For example, if DC is at 5V, the charge current reduces to prevent SYS from dropping below 4.45V. When DC is greater than 5.55V, the adaptive charging circuitry reduces charging current when SYS drops 300mV below the 5.3V SYS regulation point (5.0V). Finally, the circuit prevents itself from pulling SYS down to within 100mV of BAT. Figure 3. SYS Voltage and Charge Current vs. DC and BAT Voltage ## DC Input Current-Limit Selection (PEN1/PEN2) The input current limit can be set to a variety of values as shown in Table 1. When the PEN1 input is low, a USB source is expected at DC and the current limit is set to either 95mA or 475mA by PEN2. When PEN1 is high, an AC adapter is expected at DC and the current limit is set based on a programming resistor at PSET. The DC input current limit is calculated from: $I_{DC\_LIM} = 2000 \times (1.5 / R_{PSET})$ An exception is when the battery charger is disabled ( $\overline{\text{CEN}}$ high) with PEN2 low, where the MAX8662/MAX8663 enter USB suspend mode. ### Power-OK Output (POK) POK is an active-low open-drain output indicating DC status. When the voltage at DC is between the undervoltage and the overvoltage thresholds, and is greater than the BAT voltage, POK pulls low to indicate that input power is OK. Otherwise, POK is high impedance. POK is not affected by the states of PEN1, PEN2, or CEN. POK remains active in thermal overload. ### **Battery Charger** The battery charger state diagram is illustrated in Figure 4. With a valid AC adapter/USB voltage present, the battery charger initiates a charge cycle when the charger **Table 1. DC Input Current and Charger Current-Limit Select** | CEN | PEN1 | PEN2 | DC INPUT CURRENT LIMIT | EXPECTED INPUT TYPE | CHARGER CURRENT LIMIT** | |-----|------|------|---------------------------------|---------------------|---------------------------------| | 0 | 0 | 0 | 95mA | 100mA USB | 1556(1.5V / RISET) | | 0 | 0 | 1 | 475mA | 500mA USB | 1556(1.5V / R <sub>ISET</sub> ) | | 0 | 1 | Χ* | 2000(1.5V / R <sub>PSET</sub> ) | AC adapter | 1556(1.5V / R <sub>ISET</sub> ) | | 1 | Χ* | 0 | Off | USB suspend | Off | | 1 | 0 | 1 | 475mA | 500mA USB | Off | | 1 | 1 | 1 | 2000(1.5V / R <sub>PSET</sub> ) | AC adapter | Off | <sup>\*</sup>X = Don't care. <sup>\*\*</sup>The maximum charge will not exceed the DC Input current. Figure 4. Charger State Diagram is enabled. It first detects the battery voltage. If the battery voltage is less than the BAT prequalification threshold (3.0V), the charger enters prequalification mode in which the battery charges at 10% of the maximum fastcharge current. This slow charge ensures that the battery is not damaged by fast-charge current while deeply discharged. Once the battery voltage rises to 3.0V, the charger transitions to fast-charge mode and applies the maximum charge current. As charging continues, the battery voltage rises until it reaches the battery regulation voltage (4.2V) where charge current starts tapering down. When charge current decreases to 7.5% of fast-charge current, the charger enters topoff mode. Top-off charging continues for 30min, then all charging stops. If the battery voltage subsequently drops below the 4.1V recharge threshold, charging restarts and the timers reset. #### Charge Current ISET adjusts the MAX8662/MAX8663 charging current to match the capacity of the battery. A resistor from ISET to ground sets the maximum fast-charge current, the charge current in prequal, and the charge-current threshold below which the battery is considered completely charged. Calculate these thresholds as follows: Determine the I<sub>CHG-MAX</sub> value by considering the characteristics of the battery, and not the capabilities of the expected AC adapter/USB charging input, the system load, or thermal limitations of the PCB. The MAX8662/MAX8663 automatically adjust the charging algorithm to accommodate these factors. In addition to setting the charge current, ISET also provides a means to monitor battery-charge current. The output voltage of the ISET pin tracks the charge current delivered to the battery, and can be used to monitor the charge rate, as shown in Figure 5. A 1.5V output indicates the battery is being charged at the maximum set fast-charge current; 0V indicates no charging. This voltage is also used by the charger control circuitry to set and monitor the battery current. Avoid adding more than 10pF capacitance directly to the ISET pin. If filtering of the charge-current monitor is necessary, add a resistor of $100 \text{k}\Omega$ or more between ISET and the filter capacitor to preserve charger stability. Figure 5. Monitoring the Battery Charge Current with ISET Output Voltage ### **Charge Timer** As shown in Figure 3, the MAX8662/MAX8663 feature a fault timer for safe charging. If prequalification charging or fast charging does not complete within the time limits, which are programmed by the timer capacitor at CT, the charger stops charging and issues a timeout fault. Charging can be resumed by either toggling $\overline{\text{CEN}}$ or cycling the DC input voltage. The MAX8662/MAX8663 support values of $C_{CT}$ from 0.01 $\mu F$ to 1 $\mu F$ : tprequal = $$30 \text{min} \times \frac{\text{CCT}}{0.068 \mu\text{F}}$$ $$t_{FST-CHG} = 300min \times \frac{C_{CT}}{0.068 \mu F}$$ When the charger exits fast-charge mode, $\overline{\text{CHG}}$ goes high impedance and top-off mode is entered. Top-off time is also determined by the capacitance at CT: $$t_{TOP-OFF} = 300min \times \frac{C_{CT}}{0.068\mu F}$$ In fast-charge mode, the fault timer is suspended when the charge current is limited, by input or thermal limiting, to less than 20% of ICHG-MAX. Connect CT to GND to disable the prequalification and fast-charge timers, allowing the battery to charge indefinitely in top-off mode, or if other system timers are to be used to control charging. ### Charge-Enable Input (CEN) Driving $\overline{\text{CEN}}$ high disables the battery charger. Driving $\overline{\text{CEN}}$ low enables the charger when a valid source is connected at DC. $\overline{\text{CEN}}$ does not affect the input limit current, except that driving $\overline{\text{CEN}}$ high and $\overline{\text{PEN2}}$ low activates USB suspend mode. In many systems, there is no need for the system controller (typically a microprocessor) to disable the charger because the SPS circuitry independently manages charging and adapter/battery power hand-off. In these situations, $\overline{\text{CEN}}$ can be connected to ground. ### Charge Status Output (CHG) CHG is an open-drain output that indicates charger status. CHG is low when the battery charger is in prequalification or fast-charge mode. It is high impedance when the charger is done, in top-off, or disabled. The charger faults if the charging timer expires in prequalification or fast charge. In this state, $\overline{CHG}$ pulses at 1Hz to indicate that a fault occurred. #### Battery Charger Thermistor Input (THM) Battery or ambient temperature can be monitored with a negative temperature coefficient (NTC) thermistor. Charging is allowed when the thermistor temperature is within the allowable range. The charger enters a temperature suspend state when the thermistor resistance falls below $3.97k\Omega$ (too hot) or rises above $28.7k\Omega$ (too cold). This corresponds to a 0 to +50°C range when using a $10k\Omega$ NTC thermistor with a beta of 3500. The relation of thermistor resistance to temperature is defined by the following equation: RT = R25 × e $$\left\{ \beta \left( \frac{1}{T + 273} - \frac{1}{298} \right) \right\}$$ where: $R_{T}$ = The resistance in ohms of the thermistor at temperature T in Celsius $R_{25}$ = The resistance in ohms of the thermistor at +25°C $\beta$ = The material constant of the thermistor, which typically ranges from 3000K to 5000K T = The temperature of the thermistor in °C Table 2 shows temperature limits for different thermistor material constants. Some designs may prefer other trip temperatures. This can usually be accommodated by connecting a resistor in series and/or in parallel with the thermistor and/or using a thermistor with different $\beta$ . For example, a +45°C hot threshold and 0°C cold threshold can be realized by using a thermistor with a $\beta$ of 4250 and connecting 120k $\Omega$ in parallel. Since the thermistor resistance near 0°C is much higher than it is near +50°C, a large parallel resistance lowers the cold threshold, while only slightly lowering the hot threshold. Conversely, a small series resistance raises the cold threshold, while only slightly raising the hot threshold. The charger timer pauses when the thermistor resistance goes out of range: charging stops and the timer counters hold their state. When the temperature comes back into range, charging resumes and the counters continue from where they left off. Connecting THM to GND disables the thermistor function. **Table 2. Fault Temperatures for Different Thermistors** | THERMISTOR β (K) | 3000 (K) | 3250 (K) | 3500 (K) | 3750 (K) | 4250 (K) | |------------------------------------|----------|----------|----------|----------|----------| | Resistance at +25°C (kΩ) | 10 | 10 | 10 | 10 | 10 | | Resistance at +50°C (kΩ) | 4.59 | 4.30 | 4.03 | 3.78 | 3316 | | Resistance at 0°C (kΩ) | 25.14 | 27.15 | 29.32 | 31.66 | 36.91 | | Nominal Hot Trip Temperature (°C) | 55 | 53 | 50 | 49 | 46 | | Nominal Cold Trip Temperature (°C) | -3 | -1 | 0 | 2 | 4.5 | Figure 6. Thermistor Input Figure 6 shows a simplified version of the THM input. Ensure that the physical size of the thermistor is such that the circuit of Figure 6 does not cause self-heating. ## Step-Down DC-DC Converters (OUT1 and OUT2) OUT1 and OUT2 are high-efficiency, 1MHz, current-mode step-down converters with adjustable output voltage. The OUT1 regulator outputs 0.98V to $V_{\text{IN}}$ at up to 1200mA while OUT2 outputs 0.98V to $V_{\text{IN}}$ at up to 900mA. OUT1 and OUT2 have individual enable inputs. When enabled, the OUT1 and OUT2 gradually ramp the output voltage over a 1.6ms soft-start time. This soft-start eliminates input inrush current spikes. OUT1 and OUT2 can operate at a 100% duty cycle, which allows the regulators to maintain regulation at the lowest possible battery voltage. The OUT1 dropout voltage is 72mV with a 600mA load and the OUT2 dropout voltage is 90mV with a 450mA load (does not include inductor resistance). During 100% duty-cycle operation, the high-side p-channel MOSFET turns on continuously, connecting the input to the output through the inductor. #### Step-Down Converter Operating Modes OUT1 and OUT2 can operate in either auto-PWM mode (PWM low) or forced-PWM mode (PWM high). In auto-PWM mode, OUT1 and OUT2 enter skip mode when the load current drops below a predetermined level. In skip mode, the regulator skips cycles when they are not needed, which greatly decreases quiescent current and improves efficiency at light loads. In forced-PWM mode, the converters operate with a constant 1MHz switching frequency regardless of output load. Output voltage is regulated by modulating the switching duty cycle. Forced-PWM mode is preferred for low-noise systems, where switching harmonics can occur only at multiples of the constant-switching frequency and are easily filtered; however, regulator operating current is greater and light-load efficiency is reduced. #### Synchronous Rectification Internal n-channel synchronous rectifiers eliminate the need for external Schottky diodes and improve efficiency. The synchronous rectifier turns on during the second half of each switching cycle. During this time, the voltage across the inductor is reversed, and the inductor current ramps down. In PWM mode, the synchronous rectifier turns off at the end of the switching cycle. In skip mode, the synchronous rectifier turns off when the inductor current falls below the n-channel zero-crossing threshold or at the end of the switching cycle, whichever occurs first. #### Setting OUT1 and OUT2 Output Voltage Select an output voltage for OUT1 between 0.98V and VIN by connecting FB1 to the center of a resistive voltage-divider between OUT1 and GND. Choose R3 (Figure 1) for a reasonable bias current in the resistive divider; choose R3 to be between $100 \text{k}\Omega$ and $200 \text{k}\Omega$ . Then, R2 (Figure 1) is given by: R2 = R3 ((VOUT1/VFB) - 1) where $V_{FB} = 0.98V$ . For OUT2, R4 and R5 are calculated using: $R4 = R5 ((V_{OUT2}/V_{FB}) - 1)$ ### **OUT1 and OUT2 Inductors** 3.3µH and 4.7µH inductors are recommended for the OUT1 and OUT2 step-down converters. Ensure that the inductor saturation current rating exceeds the peak inductor current, and the rated maximum DC inductor current exceeds the maximum output current. For lower load currents, the inductor current rating may be reduced. For most applications, use an inductor with a current rating 1.25 times the maximum required output current. For maximum efficiency, the inductor's DC resistance should be as low as possible. See Table 4 for component examples. ## Boost Converter with White LED Driver (OUT3, MAX8662 Only) The MAX8662 contains a boost converter, OUT3, which drives up to seven white LEDs in series at up to 30mA. The boost converter regulates its output voltage to maintain the bottom of the LED stack at 320mV. A 1MHz switching rate allows for a small inductor and small input and output capacitors, while also minimizing input and output ripple. ### Reference Voltage REF is a 1.5V regulated output that is available to drive the BRT input when the boost converter is enabled. This voltage can be used to control LED brightness by driving BRT through a resistor-divider. ### Boost Overvoltage Protection (OVP) OVP limits the maximum voltage of the boost output for protection against overvoltage due to open or disconnected LEDs. An external resistor between OUT3 and OVP, with an internal 20µA pulldown current from OVP to GND, sets the maximum boost output to: $V_{BOOST\_MAX} = (R_{OVP} \times 20\mu A) + 1.25V$ For example, with $R_{OVP}=1.2 M\Omega,$ the OUT3 maximum voltage is set at 25.25V. The OVP circuit also provides soft-start to reduce inrush current by ramping the internal pulldown current from 0 to 20µA over 1.25ms at startup. The 20µA internal current is disconnected when EN3 goes low. OUT3 can also be used as a voltage-output boost by setting ROVP for the desired output voltage. When doing this, the output filter capacitor must be at least 1 $\mu$ F, and the compensation network should be a 0.01 $\mu$ F capacitor in series with a 10k $\Omega$ resistor from CC3 to ground. ### Brightness Control (Voltage or PWM) LED current is set by the voltage at BRT. The V<sub>BRT</sub> range for adjusting output current from 1mA to 30mA is 50mV to 1.5V. Connecting BRT to a 1.5V reference voltage (such as REF) sets LED current to 30mA. The EN3 input can also be driven by a logic-level PWM brightness control signal, such as that supplied by a microcontroller. The allowed PWM frequency range is from 1kHz to 100kHz. A 100% duty cycle corresponds to full current set by the BRT pin. The MAX8662 digitally decodes the PWM brightness signal and eliminates PWM ripple found in more common PWM brightness controls. As a result, no external filtering is needed to prevent intensity ripple at the PWM rate. In order to properly distinguish between a DC or PWM control signal, the MAX8662 delays turn-on from the rising edge of EN3, and turn-off from the falling edge of EN3, by 2ms. If there are no more transitions in the EN3 signal after 2ms, EN3 assumes the control signal is DC and sets LED brightness based on the DC level. If two rising edges occur within 2ms, the circuit assumes the control is PWM and sets brightness based on the duty cycle. #### **OUT3 Inductor** For the white LED driver, OUT3, a 22µH inductor is recommended for most applications. For best efficiency, the inductor's DC resistance should also be as low as possible. See Table 4 for component examples. #### **OUT3 Compensation Capacitor** A compensation capacitor from CC3 to GND ensures boost converter control stability. For white LED applications, connect a 0.22µF ceramic capacitor from CC3 to ground when using 0.1µF at OUT3. For OLED applications, connect a 0.01µF capacitor in series with $10\text{k}\Omega$ from CC3 to ground, and a 1µF OUT3 capacitor to improve boost output load-transient response. #### **OUT3 Diode Selection** The MAX8662 boost converter's high-switching frequency demands a high-speed rectification diode (D1) for optimum efficiency. A Schottky diode is recommended due to its fast recovery time and low forward-voltage drop. Ensure the diode's peak current rating exceeds the peak inductor current. In addition, the diode's reverse breakdown voltage must exceed VOUT3. See Table 4 for component examples. ## Linear Regulators (OUT4, OUT5, OUT6, and OUT7) The MAX8662/MAX8663 contain four low-dropout, low-quiescent current, low-operating voltage linear regulators. The maximum output currents for OUT4, OUT5, OUT6, and OUT7 are 500mA, 150mA, 300mA, and 150mA, respectively. Each regulator has its own enable input. When enabled, a linear regulator soft-starts by ramping the outputs at 10V/ms. This limits inrush current when the regulators are enabled. The LDO output voltages, OUT4, OUT5, OUT6, and OUT7 are pin programmable by SL1 and SL2 (Table 3). SL1 and SL2 are intended to be hardwired and cannot be driven by active logic. Changes to SL1 and SL2 after power-up are ignored. ### **VL Linear Regulator** VL is the output of a 3.3V linear regulator that powers the on-chip input limiter and charger control circuitry. VL is powered from DC and can provide up to 10mA when a DC source is present. Bypass VL to GND with a 0.1 $\mu$ F capacitor. #### Regulator Enable Inputs (EN ) The OUT1-OUT7 regulators have individual enable inputs. Drive EN\_ high to initiate soft-start and enable OUT\_. Drive EN\_ low to disable OUT\_. When disabled, each regulator (OUT1-OUT7) switches in an active pulldown resistor to discharge the output. #### Soft-Start/Inrush Current The MAX8662/MAX8663 implement soft-start on many levels to control inrush current and avoid collapsing source supply voltages. The input-voltage limit and battery charger have a 1.5ms soft-start time. All regulators also implement soft-start. White LED driver soft-start is accomplished by ramping the OVP current from 0 to 20µA in 1.25ms. During soft-start, the PWM controller forces 0% switching duty cycle to avoid an input current surge at turn-on. ## Undervoltage and Overvoltage Lockout DC UVLO When the DC voltage is below the DC undervoltage threshold (VUVLO\_DC, typically 3.5V falling), the MAX8662/MAX8663 enter DC undervoltage lockout (DC UVLO). DC UVLO forces the power management circuits to a known dormant state until the DC voltage is high enough to allow the device to make accurate decisions. In DC UVLO, Q1 is open (Figure 2), the charger is disabled, POK is high-Z, and CHG is high-Z. The system load switch, Q2 (Figure 2) is closed in DC UVLO, allowing the battery to power the SYS node. All regulators are allowed to operate from the battery in DC UVLO. #### DC OVLO When the DC voltage is above the DC overvoltage threshold (VOVLO\_DC, typically 6.9V), the MAX8662/MAX8663 enter DC overvoltage lockout (DC OVLO). DC OVLO mode protects the MAX8662/MAX8663 and downstream circuitry from high-voltage stress up to 9V. In DC OVLO, VL is on, Q1 (Figure 2) is open, the charger is disabled, POK is high-Z, and CHG is high-Z. The system load switch Q2 (Figure 2) is closed in DC OVLO, allowing the battery to power SYS. All regulators are allowed to operate from the battery in DC UVLO. Table 3. SL1 and SL2, Output Voltage Selection | CONNEC | T SL_ TO: | LINEAR REGULATOR OUTPUT VOLTAGES | | | | | | | | |--------------|--------------|----------------------------------|----------|----------|----------|--|--|--|--| | SL1 | SL1 SL2 | | OUT5 (V) | OUT6 (V) | OUT7 (V) | | | | | | Open circuit | Open circuit | 3.3 | 3.3 | 3.3 | 3.3 | | | | | | Ground | Open circuit | 3.3 | 2.85 | 1.85 | 1.85 | | | | | | SYS | Open circuit | 2.85 | 2.85 | 1.85 | 1.85 | | | | | | Open circuit | Ground | 3.3 | 2.85 | 2.85 | 1.85 | | | | | | Ground | Ground | 2.5 | 3.3 | 1.5 | 1.5 | | | | | | SYS | Ground | 2.5 | 3.3 | 1.5 | 1.3 | | | | | | Open circuit | SYS | 1.2 | 1.8 | 1.1 | 1.3 | | | | | | Ground | SYS | 3.3 | 2.85 | 1.5 | 1.5 | | | | | | SYS | SYS | 1.8 | 2.5 | 3.3 | 2.85 | | | | | #### SYS UVLO When the SYS voltage falls below the SYS undervoltage threshold (VUVLO\_SYS, typically 2.4V falling), the MAX8662/MAX8663 enter SYS undervoltage lockout (SYS UVLO). SYS UVLO forces all regulators off. All regulators assume the states determined by the corresponding enable input (EN\_) when the SYS voltage rises above VUVLO SYS. #### Input-Limiter Thermal Limiting The MAX8662/MAX8663 reduce input-limiter current by 5%/°C when its die temperature exceeds +100°C. The system load (SYS) has priority over charger current, so input current is first reduced by lowering charge current. If the junction temperature still reaches +120°C in spite of charge-current reduction, no current is drawn from DC, the battery supplies the entire system load, and SYS is regulated at 100mV below BAT. Note that this on-chip thermal-limiting circuitry is not related to, and operates independently from, the thermistor input. #### Regulator Thermal-Overload Shutdown The MAX8662/MAX8663 disable all charger, SYS, and regulator outputs (except VL) if the junction temperature rises above +165°C, allowing the device to cool. When the junction temperature cools by approximately 15°C, resume the state they held prior to thermal overload. Note that this on-chip thermal-protection circuitry is not related to, and operates independently from, the thermistor input. Also note that thermal-overload shutdown is a fail-safe mechanism. Proper thermal design should ensure that the junction temperature of the MAX8662/MAX8663 never exceeds the absolute maximum rating of +150°C. ## \_\_\_\_\_Applications Information Step-Down Converters (OUT1 and OUT2) #### Capacitor Selection The input capacitor in a DC-DC converter reduces current peaks drawn from the battery or other input power source and reduces switching noise in the controller. The impedance of the input capacitor at the switching frequency should be less than the input source's output impedance so that high-frequency switching currents do not pass through the input source. The DC-DC converter output capacitor keeps output ripple small and ensures control-loop stability. The output capacitor must also have low impedance at the switching frequency. Ceramic capacitors with X5R or X7R dielectrics are highly recommended for both input and output capacitors due to their small size, low ESR, and small temperature coefficients. See Table 4 for example OUT1/OUT2 input and output capacitors and manufacturers. Table 4. External Components List (See Figure 1) | COMPONENT | FUNCTION | PART | |-----------|------------------------------------------|----------------------------------------------------------------------------------------------------------| | C1 | Input filter capacitor | 4.7µF ±10%, 16V X5R ceramic capacitor<br>Murata GRM188R61C105KA93B or Taiyo Yuden EMK107 BJ105KA | | C2, C3 | VL filter capacitor | 0.1µF ±10%, 10V X5R ceramic capacitor (0402)<br>Murata GRM 155R61A104KA01 or TDK C1005X5R1A104K | | C4, C6 | Buck input bypass capacitors | 4.7µF ±10%, 6.3V X5R ceramic capacitors (0603)<br>Mutara GRM188R60J475KE | | C5, C7 | Step-down output filter capacitors | 2 x 10µF ±10%, 6.3V X5R ceramic capacitors (0805)<br>Murata GRM219R60J106KE19 | | C8, C9 | Linear regulator input filter capacitors | 1.0µF ±10%, 16V X5R ceramic capacitors (0603)<br>Murata GRM188R61C105KA93B or Taiyo Yuden EMK107 BJ105KA | | C10 | SYS output bypass capacitor | 10μF ±10%, 6.3V X5R ceramic capacitor | | C11 | Battery bypass capacitor | 4.7µF ±10%, 6.3V X5R ceramic capacitor | | C12 | Charger timing capacitor | 0.068µF ±10%, 10V X5R ceramic capacitor (0402)<br>TDK C1005X5R1A683K | | C13 | Boost input bypass capacitor | 1.0µF ±10%, 16V X5R ceramic capacitor (0603) Murata GRM188R61C105KA93B or Taiyo Yuden EMK107BJ105KA | | C14 | Step-up output filter capacitor | 0.1µF ±10%, 50V X7R ceramic capacitor (0603)<br>Murata GRM188R71H104KA93 or Taiyo Yuden UMK107BJ104KA | | C15 | Step-up compensation capacitor | 0.22µF ±10%, 10V X5R ceramic capacitor (0402)<br>Murata GRM155R61A224KE19 | Table 4. External Components List (See Figure 1) (continued) | COMPONENT | FUNCTION | PART | |-----------|-------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------| | C16 | Linear regulator output filter capacitor | 4.7µF ±10%, 6.3V X5R ceramic capacitor (0603)<br>Murata GRM188R60J475KE19 | | C17, C19 | Linear regulator output filter capacitors | 1.0µF ±10%, 6.3V X5R ceramic capacitors (0603)<br>Murata GRM188R60J105KA01 | | C18 | Linear regulator output filter capacitor | 2.2µF ±10%, 6.3V X5R ceramic capacitor (0603)<br>Murata GRM185R60J225KE26 | | D1 | Boost rectifier | 200mA, 30V Schottky diode (SOD-323)<br>Central CMDSH2-3 | | D2-D8 | Display backlighting | 30mA surface-mount white LEDs<br>Nichia NSCW215T | | D9 | CS clamp | 100mA silicon signal diode<br>Central CMOD4448 | | L1 | OUT1 step-down inductor | 3.3 $\mu$ H inductor TOKO DE2818C 1072AS-3R3M, 1.6A, 50m $\Omega$ | | L2 | OUT2 step-down inductor | 4.7 $\mu$ H inductor TOKO DE2818C 1072AS-4R7M, 1.3A, 70m $\Omega$ | | L3 | OUT3 step-up inductor | 22μH inductor<br>Murata LQH32CN220K53, 250mA, 0.71Ω DCR (3.2mm x 2.5mm x 1.55mm)<br>or TDK VLF3012AT-220MR33, 330mA, 0.76Ω DCR (2.8mm x 2.6mm x 1.2mm) | | R1, R7 | Logic output pullup resistors | 100kΩ | | R2-R5 | Step-down feedback resistors | R3 and R5 are 200k $\Omega$ ±0.1%; R2 and R4 depend on output voltage (±0.1%) | | R6 | Negative TC thermistor | Phillips NTC thermistor P/N 2322-640-63103 $10k\Omega \pm 5\%$ at $\pm 25^{\circ}C$ | | R8 | Input current-limit programming resistor | 1.5k $\Omega$ ±1%, for 2A limit | | R9 | Fast charge-current programming resistor | $3k\Omega$ ±1%, for 777mA charging | | R10 | Step-up overvoltage feedback resistor | $1.2 M\Omega \pm 1\%$ , for 25V max output | ### Table 5. MAX8662/MAX8663 Package Thermal Characteristics | | 48-PIN THIN QF | N (6mm x 6mm) | 40-PIN THIN QFN (5mm x 5mm) | | | | | | | | | |----------------------|------------------------------|------------------------------|------------------------------|------------------------------|--|--|--|--|--|--|--| | | SINGLE-LAYER PCB | MULTILAYER PCB | SINGLE-LAYER PCB | MULTILAYER PCB | | | | | | | | | CONTINUOUS | 2105.3mW | 2963.0mW | 1777.8mW | 2857.1mW | | | | | | | | | POWER<br>DISSIPATION | Derate 26.3mW/°C above +70°C | Derate 37.0mW/°C above +70°C | Derate 22.2mW/°C above +70°C | Derate 35.7mW/°C above +70°C | | | | | | | | | θ <b>J</b> A | 38°C/W | 27°C/W | 45°C/W | 28°C/W | | | | | | | | | θЈС | 1.4°C/W | 1.4°C/W | 1.7°C/W | 1.7°C/W | | | | | | | | #### **Power Dissipation** The MAX8662/MAX8663 have a thermal-limiting circuitry, as well as a shutdown feature to protect the IC from damage when the die temperature rises. To allow the maximum charging current and load current on each regulator, and to prevent thermal overload, it is important to ensure that the heat generated by the MAX8662/MAX8663 is dissipated into the PCB. The package's exposed paddle must be soldered to the PCB, with multiple vias tightly packed under the exposed paddle to ensure optimum thermal contact to the ground plane. Table 5 shows the thermal characteristics of the MAX8662/MAX8663 packages. For example, the junction-to-case thermal resistance ( $\theta_{JC}$ ) of the MAX8663 is 2.7°C/W. When properly mounted on a multilayer PCB, the junction-to-ambient thermal resistance ( $\theta_{JA}$ ) is typically 28°C/W. #### **PCB Layout and Routing** High switching frequencies and relatively large peak currents make the PCB layout a very important aspect of design. Good design minimizes ground bounce, excessive EMI on the feedback paths, and voltage gradients in the ground plane, which can result in instability or regulation errors. A separate low-noise analog ground plane containing the reference, linear regulator, signal ground, and GND must connect to the power-ground plane at only one point to minimize the effects of power-ground currents. PGND\_, DC power, and battery grounds must connect directly to the power-ground plane. Connect GND to the exposed paddle directly under the IC. Use multiple tightly spaced vias to the ground plane under the exposed paddle to help cool the IC. Position input capacitors from DC, SYS, BAT, PV1, and PV2 to the power-ground plane as close as possible to the IC. Connect input capacitors and output capacitors from inputs of linear regulators to low-noise analog ground as close as possible to the IC. Connect the inductors, output capacitors, and feedback resistors as close to the IC as possible and keep the traces short, direct, and wide. Refer to the MAX8662/MAX8663 evaluation kit for a suitable PCB layout example. ### Pin Configurations (continued) ### **Package Information** (The package drawing(s) in this data sheet may not reflect the most current specifications. For the latest package outline information go to <a href="https://www.maxim-ic.com/packages">www.maxim-ic.com/packages</a>.) ### Package Information (continued) (The package drawing(s) in this data sheet may not reflect the most current specifications. For the latest package outline information go to www.maxim-ic.com/packages.) | | COMMON DIMENSIONS | | | | | | | | | | | | | | | |--------|-------------------|-------------|------|-----------|-------|-----------|------|-----------|------|-----------|-------|------|-----------|------|------| | PKG. | 16L 5×5 | | ×5 | 20L 5×5 | | 28L 5×5 | | 32L 5×5 | | 40L 5×5 | | | | | | | SYMBOL | MIN. | NDM. | MAX. | MIN. | NDM. | MAX. | MIN. | NDM. | MAX. | MIN. | NDM. | MAX. | MIN. | NDM. | MAX. | | A | 0.70 | 0.75 | 0.80 | 0.70 | 0.75 | 0.80 | 0.70 | 0.75 | 0.80 | 0.70 | 0.75 | 0.80 | 0.70 | 0.75 | 0.80 | | A1 | 0 | 0.02 | 0.05 | 0 | 0.02 | 0.05 | 0 | 0.02 | 0.05 | 0 | 0.02 | 0.05 | 0 | 0.02 | 0.05 | | A2 | 0.20 REF. | | F. | 0.2 | 20 RE | F. | 0.2 | 20 RE | F. | 0.2 | 20 RE | F. | 0.20 REF. | | | | b | 0.25 | 0.30 | 0.35 | 0.25 | 0.30 | 0.35 | 0.20 | 0.25 | 0.30 | 0.20 | 0.25 | 0.30 | 0.15 | 0.20 | 0.25 | | D | 4.90 | 5.00 | 5.10 | 4.90 | 5.00 | 5.10 | 4.90 | 5.00 | 5.10 | 4.90 | 5.00 | 5.10 | 4.90 | 5.00 | 5.10 | | E | 4.90 | 5.00 | 5.10 | 4.90 | 5.00 | 5.10 | 4.90 | 5.00 | 5.10 | 4.90 | 5.00 | 5.10 | 4.90 | 2'00 | 5.10 | | e | 0. | 80 B | SC. | 0.65 BSC. | | 0.50 BSC. | | 0,50 BSC. | | 0.40 BSC. | | | | | | | k | 0.25 | - | - | 0.25 | ı | - | 0.25 | - | - | 0.25 | - | 1 | 0.25 | - | - | | L | 0.30 | 0.40 | 0.50 | 0.45 | 0.55 | 0.65 | 0.45 | 0.55 | 0.65 | 0.30 | 0.40 | 0.50 | 0.30 | 0.40 | 0.50 | | N | | 16 | | | 20 | | 28 | | 32 | | 40 | | | | | | ND | 4 | | | | 5 | | | 7 | | 8 | | | | 10 | | | NE | | 4 | | 5 | | 7 | | 8 | | 10 | | | | | | | JEDEC | Г, | <b>WHHB</b> | | 1 | WHHC | | ١ | /HHD- | -1 | VHHD-2 | | 2 | | | | - DIMENSIONING & TOLERANCING CONFORM TO ASME Y14.5M-1994. - all dimensions are in millimeters, angles are in degrees. N is the total number of terminals, - THE TERMINAL #1 IDENTIFIER AND TERMINAL NUMBERING CONVENTION SHALL CONFORM TO JESD 95-1 SPP-012. DETAILS OF TERMINAL #1 IDENTIFIER ARE OPTIONAL, BUT MUST BE LOCATED VITHIN THE ZONE INDICATED. THE TERMINAL #1 IDENTIFIER MAY BE EITHER A MOLD OR MARKED FEATURE. - ⚠ DIMENSION 6 APPLIES TO METALLIZED TERMINAL AND IS MEASURED BETWEEN 0.25 mm AND 0.30 mm FROM TERMINAL TIP. - ND AND NE REFER TO THE NUMBER OF TERMINALS ON EACH D AND E SIDE RESPECTIVELY. 7. DEPOPULATION IS POSSIBLE IN A SYMMETRICAL FASHION. - COPLANARITY APPLIES TO THE EXPOSED HEAT SINK SLUG AS WELL AS THE TERMINALS. - DRAWING CONFORMS TO JEDEC MO220, EXCEPT EXPOSED PAD DIMENSION FOR T2855-3, T2855-6, T4055-1 AND T4055-2. WARPAGE SHALL NOT EXCEED 0.10 mm. - MARKING IS FOR PACKAGE DRIENTATION REFERENCE ONLY. - NUMBER OF LEADS SHOWN ARE FOR REFERENCE ONLY. - 12. NUMBER OF LEADS SHOWN ARE FOR REFERENCE ONLY. 12. NUMBER OF LEADS SHOWN ARE FOR REFERENCE ONLY. 12. NUMBER OF LEADS SHOWN ARE FOR REFERENCE ONLY. 13. NUMBER OF LEADS SHOWN ARE FOR REFERENCE ONLY. 14. NUMBER OF LEADS SHOWN ARE FOR REFERENCE ONLY. - 14. ALL DIMENSIONS APPLY TO BOTH LEADED AND PHEREE PARTS. -DRAWING NOT TO SCALE- | EXPOSED PAD VARIATIONS | | | | | | | | | | | |------------------------|------|------|------|------|------|------|--|--|--|--| | PKG. | | D2 | | E2 | | | | | | | | CODEZ | MIN. | NDM. | MAX. | MIN. | NDM. | MAX. | | | | | | T1655-2 | 3.00 | 3.10 | 3.20 | 3.00 | 3.10 | 3.20 | | | | | | T1655-3 | 3.00 | 3.10 | 3.20 | 3.00 | 3.10 | 3.20 | | | | | | T1655N-1 | 3.00 | 3.10 | 3.20 | 3.00 | 3.10 | 3.20 | | | | | | T2055-3 | 3.00 | 3.10 | 3.20 | 3.00 | 3.10 | 3.20 | | | | | | T2055-4 | 3.00 | 3.10 | 3.20 | 3.00 | 3.10 | 3.20 | | | | | | T2055-5 | 3.15 | 3.25 | 3.35 | 3.15 | 3.25 | 3.35 | | | | | | T2055MN-5 | 3.15 | 3.25 | 3.35 | 3.15 | 3.25 | 3.35 | | | | | | T2855-3 | 3.15 | 3.25 | 3.35 | 3.15 | 3.25 | 3.35 | | | | | | T2955-4 | 2.60 | 2.70 | 2.80 | 2.60 | 2.70 | 2.80 | | | | | | T2855-5 | 2.60 | 2.70 | 2.80 | 2.60 | 2.70 | 2.80 | | | | | | T2955-6 | 3.15 | 3.25 | 3.35 | 3.15 | 3.25 | 3.35 | | | | | | T2855-7 | 2.60 | 2.70 | 2.80 | 2.60 | 2.70 | 2.90 | | | | | | T2855-8 | 3.15 | 3.25 | 3.35 | 3.15 | 3.25 | 3.35 | | | | | | T2855N-1 | 3.15 | 3.25 | 3.35 | 3.15 | 3.25 | 3.35 | | | | | | T3255-3 | 3.00 | 3.10 | 3.20 | 3.00 | 3.10 | 3.20 | | | | | | T3255-4 | 3.00 | 3.10 | 3.20 | 3.00 | 3.10 | 3.20 | | | | | | T3255M-4 | 3.00 | 3.10 | 3.20 | 3.00 | 3.10 | 3.20 | | | | | | T3255-5 | 3.00 | 3.10 | 3.20 | 3.00 | 3.10 | 3.20 | | | | | | T3255N-1 | 3.00 | 3.10 | 3.20 | 3.00 | 3.10 | 3.20 | | | | | | T4055-1 | 3.40 | 3.50 | 3.60 | 3.40 | 3.50 | 3.60 | | | | | | T4055-2 | 3,40 | 3,50 | 3,60 | 3.40 | 3.50 | 3,60 | | | | | | T4055MN-1 | 3.40 | 3.50 | 3.60 | 3.40 | 3.50 | 3.60 | | | | | PACKAGE DUTLINE, 16,20,28,32,40L THIN QFN, 5x5x0.80mm PPROVAL | DOCUMENT CONTROL NO. | REV. | 2/ 21-0140 MIXIM ### **Package Information (continued)** (The package drawing(s) in this data sheet may not reflect the most current specifications. For the latest package outline information go to <a href="https://www.maxim-ic.com/packages">www.maxim-ic.com/packages</a>.) ### **Package Information (continued)** (The package drawing(s) in this data sheet may not reflect the most current specifications. For the latest package outline information go to <a href="https://www.maxim-ic.com/packages">www.maxim-ic.com/packages</a>.) | | | | CC | NOMMC | DIMENS | IONS | | | | | |--------|-----------|----------|------|-------|-----------|------|------|-----------|------|--| | PKG. | | 36L 6x6 | , | | 40L 6x6 | i | | 4BL 6x6 | 1 | | | SYMBOL | MIN. | NOM. | MAX. | MIN. | NOM. | MAX. | MIN. | NOM. | MAX. | | | Α | 0.70 | 0.75 | 0.80 | 0.70 | 0.75 | 0.80 | 0.70 | 0.75 | 0.80 | | | A1 | 0 | 0.02 | 0.05 | 0 | 0.02 | 0.05 | 0 | _ | 0.05 | | | A2 | 0.20 REF. | | | | 0.20 REF. | | | 0.20 REF. | | | | b | 0.20 | 0.25 | 0.30 | 0.20 | 0.25 | 0.30 | 0.15 | 0.20 | 0.25 | | | D | 5.90 | 6.00 | 6.10 | 5.90 | 6.00 | 6.10 | 5.90 | 6.00 | 6.10 | | | Ε | 5.90 | 6.00 | 6.10 | 5.90 | 6.00 | 6.10 | 5.90 | 6.00 | 6.10 | | | 0 | | 0.50 BSC | | | 0.50 BSC. | | | 0.40 BSC. | | | | k | 0.25 | _ | _ | 0.25 | - | _ | 0.25 | _ | _ | | | L | 0.45 | 0.55 | 0.65 | 0.30 | 0.40 | 0.50 | 0.30 | 0.40 | 0.50 | | | N | 36 | | | | 40 | | | 48 | | | | ND | 9 | | | | 10 | | | 12 | | | | NE | 9 | | | | 10 | | | 12 | | | | JEDEC | WJJD-1 | | | | WJJD-2 | | - | | | | | EXPOSED PAD VARIATIONS | | | | | | | | | | | |------------------------|------|------|------|------|------|------|--|--|--|--| | PKG. | | D2 | | | E2 | | | | | | | CODES | MIN. | NOM. | MAX. | MIN. | NOM. | MAX. | | | | | | T3666-2 | 3.60 | 3.70 | 3.80 | 3.60 | 3.70 | 3.80 | | | | | | T3666-3 | 3.60 | 3.70 | 3.80 | 3.60 | 3.70 | 3.80 | | | | | | T3666N-1 | 3.60 | 3.70 | 3.B0 | 3.60 | 3.70 | 3.80 | | | | | | T3666MN-1 | 3.60 | 3.70 | 3.80 | 3.60 | 3.70 | 3.80 | | | | | | T4066-2 | 4.00 | 4.10 | 4.20 | 4.00 | 4.10 | 4.20 | | | | | | T4066-3 | 4.00 | 4.10 | 4.20 | 4.00 | 4.10 | 4.20 | | | | | | T4066-4 | 4.00 | 4.10 | 4.20 | 4.00 | 4.10 | 4.20 | | | | | | T4066-5 | 4.00 | 4.10 | 4.20 | 4.00 | 4.10 | 4.20 | | | | | | T4866-1 | 4.40 | 4.50 | 4.60 | 4.40 | 4.50 | 4.60 | | | | | | T4866-2 | 4.40 | 4.50 | 4.60 | 4.40 | 4.50 | 4.60 | | | | | #### NUTES - 1. DIMENSIONING & TOLERANCING CONFORM TO ASME Y14.5M-1994. - 2. ALL DIMENSIONS ARE IN MILLIMETERS. ANGLES ARE IN DEGREES. - 3. N IS THE TOTAL NUMBER OF TERMINALS. - THE TERMINAL #1 IDENTIFIER AND TERMINAL NUMBERING CONVENTION SHALL CONFORM TO JESD 95-1 SPP-012. DETAILS OF TERMINAL #1 IDENTIFIER ARE OPTIONAL, BUT MUST BE LOCATED WITHIN THE ZONE INDICATED. THE TERMINAL #1 IDENTIFIER MAY BE EITHER A MOLD OR MARKED FEATURE. - ⚠ DIMENSION 6 APPLIES TO METALLIZED TERMINAL AND IS MEASURED BETWEEN 0.25 mm AND 0.30 mm FROM TERMINAL TIP. - 6. ND AND NE REFER TO THE NUMBER OF TERMINALS ON EACH D AND E SIDE RESPECTIVELY. - 7. DEPOPULATION IS POSSIBLE IN A SYMMETRICAL FASHION. - & COPLANARITY APPLIES TO THE EXPOSED HEAT SINK SLUG AS WELL AS THE TERMINALS. - 9. DRAVING CONFORMS TO JEDEC MO220, EXCEPT FOR 0.4mm LEAD PITCH PACKAGE T4866-1. - 10. WARPAGE SHALL NOT EXCEED 0.10 mm. - MARKING IS FOR PACKAGE DRIENTATION REFERENCE ONLY. - 12. NUMBER OF LEADS SHOWN FOR REFERENCE ONLY. -DRAWING NOT TO SCALE- 21-0141 Maxim cannot assume responsibility for use of any circuitry other than circuitry entirely embodied in a Maxim product. No circuit patent licenses are implied. Maxim reserves the right to change the circuitry and specifications without notice at any time.